blob: eb2a94b0dc4cb9917ed95226f629583df61e238c [file] [log] [blame]
Arnd Bergmannae209cf2005-06-23 09:43:54 +10001/*
Arnd Bergmannf3f66f52005-10-31 20:08:37 -05002 * IOMMU implementation for Cell Broadband Processor Architecture
Arnd Bergmannae209cf2005-06-23 09:43:54 +10003 *
Jeremy Kerr165785e2006-11-11 17:25:18 +11004 * (C) Copyright IBM Corporation 2006
Arnd Bergmannae209cf2005-06-23 09:43:54 +10005 *
Jeremy Kerr165785e2006-11-11 17:25:18 +11006 * Author: Jeremy Kerr <jk@ozlabs.org>
Arnd Bergmannae209cf2005-06-23 09:43:54 +10007 *
Jeremy Kerr165785e2006-11-11 17:25:18 +11008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
Arnd Bergmannae209cf2005-06-23 09:43:54 +100021 */
22
23#undef DEBUG
24
25#include <linux/kernel.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100026#include <linux/init.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110027#include <linux/interrupt.h>
28#include <linux/notifier.h>
Jon Loeligerd8caf742007-11-13 11:10:58 -060029#include <linux/of_platform.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100030
Arnd Bergmannae209cf2005-06-23 09:43:54 +100031#include <asm/prom.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110032#include <asm/iommu.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100033#include <asm/machdep.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110034#include <asm/pci-bridge.h>
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +010035#include <asm/udbg.h>
Jeremy Kerr165785e2006-11-11 17:25:18 +110036#include <asm/lmb.h>
Ishizaki Kou9858ee82007-12-04 19:38:24 +110037#include <asm/firmware.h>
Benjamin Herrenschmidteef686a02007-10-04 15:40:42 +100038#include <asm/cell-regs.h>
Arnd Bergmannae209cf2005-06-23 09:43:54 +100039
Jeremy Kerr165785e2006-11-11 17:25:18 +110040#include "interrupt.h"
Arnd Bergmannae209cf2005-06-23 09:43:54 +100041
Jeremy Kerr165785e2006-11-11 17:25:18 +110042/* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages
43 * instead of leaving them mapped to some dummy page. This can be
44 * enabled once the appropriate workarounds for spider bugs have
45 * been enabled
46 */
47#define CELL_IOMMU_REAL_UNMAP
Arnd Bergmannae209cf2005-06-23 09:43:54 +100048
Jeremy Kerr165785e2006-11-11 17:25:18 +110049/* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of
50 * IO PTEs based on the transfer direction. That can be enabled
51 * once spider-net has been fixed to pass the correct direction
52 * to the DMA mapping functions
53 */
54#define CELL_IOMMU_STRICT_PROTECTION
Arnd Bergmannae209cf2005-06-23 09:43:54 +100055
Arnd Bergmannae209cf2005-06-23 09:43:54 +100056
Jeremy Kerr165785e2006-11-11 17:25:18 +110057#define NR_IOMMUS 2
Arnd Bergmannae209cf2005-06-23 09:43:54 +100058
Jeremy Kerr165785e2006-11-11 17:25:18 +110059/* IOC mmap registers */
60#define IOC_Reg_Size 0x2000
Arnd Bergmannae209cf2005-06-23 09:43:54 +100061
Jeremy Kerr165785e2006-11-11 17:25:18 +110062#define IOC_IOPT_CacheInvd 0x908
63#define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul
64#define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul
65#define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100066
Jeremy Kerr165785e2006-11-11 17:25:18 +110067#define IOC_IOST_Origin 0x918
68#define IOC_IOST_Origin_E 0x8000000000000000ul
69#define IOC_IOST_Origin_HW 0x0000000000000800ul
70#define IOC_IOST_Origin_HL 0x0000000000000400ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100071
Jeremy Kerr165785e2006-11-11 17:25:18 +110072#define IOC_IO_ExcpStat 0x920
73#define IOC_IO_ExcpStat_V 0x8000000000000000ul
74#define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul
75#define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul
76#define IOC_IO_ExcpStat_SPF_P 0x4000000000000000ul
77#define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul
78#define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul
79#define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful
Arnd Bergmannae209cf2005-06-23 09:43:54 +100080
Jeremy Kerr165785e2006-11-11 17:25:18 +110081#define IOC_IO_ExcpMask 0x928
82#define IOC_IO_ExcpMask_SFE 0x4000000000000000ul
83#define IOC_IO_ExcpMask_PFE 0x2000000000000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100084
Jeremy Kerr165785e2006-11-11 17:25:18 +110085#define IOC_IOCmd_Offset 0x1000
Arnd Bergmannae209cf2005-06-23 09:43:54 +100086
Jeremy Kerr165785e2006-11-11 17:25:18 +110087#define IOC_IOCmd_Cfg 0xc00
88#define IOC_IOCmd_Cfg_TE 0x0000800000000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +100089
Arnd Bergmannae209cf2005-06-23 09:43:54 +100090
Jeremy Kerr165785e2006-11-11 17:25:18 +110091/* Segment table entries */
92#define IOSTE_V 0x8000000000000000ul /* valid */
93#define IOSTE_H 0x4000000000000000ul /* cache hint */
94#define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */
95#define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */
96#define IOSTE_PS_Mask 0x0000000000000007ul /* page size */
97#define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */
98#define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */
99#define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */
100#define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000101
Jeremy Kerr165785e2006-11-11 17:25:18 +1100102/* Page table entries */
103#define IOPTE_PP_W 0x8000000000000000ul /* protection: write */
104#define IOPTE_PP_R 0x4000000000000000ul /* protection: read */
105#define IOPTE_M 0x2000000000000000ul /* coherency required */
106#define IOPTE_SO_R 0x1000000000000000ul /* ordering: writes */
107#define IOPTE_SO_RW 0x1800000000000000ul /* ordering: r & w */
108#define IOPTE_RPN_Mask 0x07fffffffffff000ul /* RPN */
109#define IOPTE_H 0x0000000000000800ul /* cache hint */
110#define IOPTE_IOID_Mask 0x00000000000007fful /* ioid */
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000111
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000112
Jeremy Kerr165785e2006-11-11 17:25:18 +1100113/* IOMMU sizing */
114#define IO_SEGMENT_SHIFT 28
115#define IO_PAGENO_BITS (IO_SEGMENT_SHIFT - IOMMU_PAGE_SHIFT)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000116
Jeremy Kerr165785e2006-11-11 17:25:18 +1100117/* The high bit needs to be set on every DMA address */
118#define SPIDER_DMA_OFFSET 0x80000000ul
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000119
Jeremy Kerr165785e2006-11-11 17:25:18 +1100120struct iommu_window {
121 struct list_head list;
122 struct cbe_iommu *iommu;
123 unsigned long offset;
124 unsigned long size;
125 unsigned long pte_offset;
126 unsigned int ioid;
127 struct iommu_table table;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100128};
129
Jeremy Kerr165785e2006-11-11 17:25:18 +1100130#define NAMESIZE 8
131struct cbe_iommu {
132 int nid;
133 char name[NAMESIZE];
134 void __iomem *xlate_regs;
135 void __iomem *cmd_regs;
136 unsigned long *stab;
137 unsigned long *ptab;
138 void *pad_page;
139 struct list_head windows;
140};
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000141
Jeremy Kerr165785e2006-11-11 17:25:18 +1100142/* Static array of iommus, one per node
143 * each contains a list of windows, keyed from dma_window property
144 * - on bus setup, look for a matching window, or create one
145 * - on dev setup, assign iommu_table ptr
146 */
147static struct cbe_iommu iommus[NR_IOMMUS];
148static int cbe_nr_iommus;
149
150static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte,
151 long n_ptes)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000152{
Al Viro9340b0d2007-02-09 16:38:15 +0000153 unsigned long __iomem *reg;
154 unsigned long val;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100155 long n;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000156
Jeremy Kerr165785e2006-11-11 17:25:18 +1100157 reg = iommu->xlate_regs + IOC_IOPT_CacheInvd;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000158
Jeremy Kerr165785e2006-11-11 17:25:18 +1100159 while (n_ptes > 0) {
160 /* we can invalidate up to 1 << 11 PTEs at once */
161 n = min(n_ptes, 1l << 11);
162 val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask)
163 | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask)
164 | IOC_IOPT_CacheInvd_Busy;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000165
Jeremy Kerr165785e2006-11-11 17:25:18 +1100166 out_be64(reg, val);
167 while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy)
168 ;
169
170 n_ptes -= n;
171 pte += n;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000172 }
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000173}
174
Jeremy Kerr165785e2006-11-11 17:25:18 +1100175static void tce_build_cell(struct iommu_table *tbl, long index, long npages,
176 unsigned long uaddr, enum dma_data_direction direction)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100177{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100178 int i;
179 unsigned long *io_pte, base_pte;
180 struct iommu_window *window =
181 container_of(tbl, struct iommu_window, table);
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100182
Jeremy Kerr165785e2006-11-11 17:25:18 +1100183 /* implementing proper protection causes problems with the spidernet
184 * driver - check mapping directions later, but allow read & write by
185 * default for now.*/
186#ifdef CELL_IOMMU_STRICT_PROTECTION
187 /* to avoid referencing a global, we use a trick here to setup the
188 * protection bit. "prot" is setup to be 3 fields of 4 bits apprended
189 * together for each of the 3 supported direction values. It is then
190 * shifted left so that the fields matching the desired direction
191 * lands on the appropriate bits, and other bits are masked out.
192 */
193 const unsigned long prot = 0xc48;
194 base_pte =
195 ((prot << (52 + 4 * direction)) & (IOPTE_PP_W | IOPTE_PP_R))
196 | IOPTE_M | IOPTE_SO_RW | (window->ioid & IOPTE_IOID_Mask);
197#else
198 base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW |
199 (window->ioid & IOPTE_IOID_Mask);
200#endif
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100201
Jeremy Kerr165785e2006-11-11 17:25:18 +1100202 io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100203
Jeremy Kerr165785e2006-11-11 17:25:18 +1100204 for (i = 0; i < npages; i++, uaddr += IOMMU_PAGE_SIZE)
205 io_pte[i] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100206
Jeremy Kerr165785e2006-11-11 17:25:18 +1100207 mb();
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100208
Jeremy Kerr165785e2006-11-11 17:25:18 +1100209 invalidate_tce_cache(window->iommu, io_pte, npages);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100210
Jeremy Kerr165785e2006-11-11 17:25:18 +1100211 pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n",
212 index, npages, direction, base_pte);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100213}
214
Jeremy Kerr165785e2006-11-11 17:25:18 +1100215static void tce_free_cell(struct iommu_table *tbl, long index, long npages)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100216{
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100217
Jeremy Kerr165785e2006-11-11 17:25:18 +1100218 int i;
219 unsigned long *io_pte, pte;
220 struct iommu_window *window =
221 container_of(tbl, struct iommu_window, table);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100222
Jeremy Kerr165785e2006-11-11 17:25:18 +1100223 pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100224
Jeremy Kerr165785e2006-11-11 17:25:18 +1100225#ifdef CELL_IOMMU_REAL_UNMAP
226 pte = 0;
227#else
228 /* spider bridge does PCI reads after freeing - insert a mapping
229 * to a scratch page instead of an invalid entry */
230 pte = IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW | __pa(window->iommu->pad_page)
231 | (window->ioid & IOPTE_IOID_Mask);
232#endif
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100233
Jeremy Kerr165785e2006-11-11 17:25:18 +1100234 io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100235
Jeremy Kerr165785e2006-11-11 17:25:18 +1100236 for (i = 0; i < npages; i++)
237 io_pte[i] = pte;
238
239 mb();
240
241 invalidate_tce_cache(window->iommu, io_pte, npages);
242}
243
244static irqreturn_t ioc_interrupt(int irq, void *data)
245{
246 unsigned long stat;
247 struct cbe_iommu *iommu = data;
248
249 stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
250
251 /* Might want to rate limit it */
252 printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat);
253 printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n",
254 !!(stat & IOC_IO_ExcpStat_V),
255 (stat & IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ',
256 (stat & IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ',
257 (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write",
258 (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask));
259 printk(KERN_ERR " page=0x%016lx\n",
260 stat & IOC_IO_ExcpStat_ADDR_Mask);
261
262 /* clear interrupt */
263 stat &= ~IOC_IO_ExcpStat_V;
264 out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat);
265
266 return IRQ_HANDLED;
267}
268
269static int cell_iommu_find_ioc(int nid, unsigned long *base)
270{
271 struct device_node *np;
272 struct resource r;
273
274 *base = 0;
275
276 /* First look for new style /be nodes */
277 for_each_node_by_name(np, "ioc") {
278 if (of_node_to_nid(np) != nid)
279 continue;
280 if (of_address_to_resource(np, 0, &r)) {
281 printk(KERN_ERR "iommu: can't get address for %s\n",
282 np->full_name);
283 continue;
284 }
285 *base = r.start;
286 of_node_put(np);
287 return 0;
288 }
289
290 /* Ok, let's try the old way */
291 for_each_node_by_type(np, "cpu") {
292 const unsigned int *nidp;
293 const unsigned long *tmp;
294
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000295 nidp = of_get_property(np, "node-id", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100296 if (nidp && *nidp == nid) {
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000297 tmp = of_get_property(np, "ioc-translation", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100298 if (tmp) {
299 *base = *tmp;
300 of_node_put(np);
301 return 0;
302 }
303 }
304 }
305
306 return -ENODEV;
307}
308
309static void cell_iommu_setup_hardware(struct cbe_iommu *iommu, unsigned long size)
310{
311 struct page *page;
312 int ret, i;
Michael Ellerman3ca66442008-01-21 18:01:43 +1100313 unsigned long reg, segments, pages_per_segment, ptab_size, stab_size,
314 n_pte_pages, xlate_base;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100315 unsigned int virq;
316
317 if (cell_iommu_find_ioc(iommu->nid, &xlate_base))
318 panic("%s: missing IOC register mappings for node %d\n",
319 __FUNCTION__, iommu->nid);
320
321 iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size);
322 iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset;
323
324 segments = size >> IO_SEGMENT_SHIFT;
325 pages_per_segment = 1ull << IO_PAGENO_BITS;
326
327 pr_debug("%s: iommu[%d]: segments: %lu, pages per segment: %lu\n",
328 __FUNCTION__, iommu->nid, segments, pages_per_segment);
329
330 /* set up the segment table */
Michael Ellerman3ca66442008-01-21 18:01:43 +1100331 stab_size = segments * sizeof(unsigned long);
332 page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(stab_size));
Jeremy Kerr165785e2006-11-11 17:25:18 +1100333 BUG_ON(!page);
334 iommu->stab = page_address(page);
335 clear_page(iommu->stab);
336
337 /* ... and the page tables. Since these are contiguous, we can treat
338 * the page tables as one array of ptes, like pSeries does.
339 */
340 ptab_size = segments * pages_per_segment * sizeof(unsigned long);
341 pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __FUNCTION__,
342 iommu->nid, ptab_size, get_order(ptab_size));
343 page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size));
344 BUG_ON(!page);
345
346 iommu->ptab = page_address(page);
347 memset(iommu->ptab, 0, ptab_size);
348
349 /* allocate a bogus page for the end of each mapping */
350 page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0);
351 BUG_ON(!page);
352 iommu->pad_page = page_address(page);
353 clear_page(iommu->pad_page);
354
355 /* number of pages needed for a page table */
356 n_pte_pages = (pages_per_segment *
357 sizeof(unsigned long)) >> IOMMU_PAGE_SHIFT;
358
359 pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n",
360 __FUNCTION__, iommu->nid, iommu->stab, iommu->ptab,
361 n_pte_pages);
362
363 /* initialise the STEs */
364 reg = IOSTE_V | ((n_pte_pages - 1) << 5);
365
366 if (IOMMU_PAGE_SIZE == 0x1000)
367 reg |= IOSTE_PS_4K;
368 else if (IOMMU_PAGE_SIZE == 0x10000)
369 reg |= IOSTE_PS_64K;
370 else {
371 extern void __unknown_page_size_error(void);
372 __unknown_page_size_error();
373 }
374
375 pr_debug("Setting up IOMMU stab:\n");
376 for (i = 0; i * (1ul << IO_SEGMENT_SHIFT) < size; i++) {
377 iommu->stab[i] = reg |
378 (__pa(iommu->ptab) + n_pte_pages * IOMMU_PAGE_SIZE * i);
379 pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]);
380 }
381
382 /* ensure that the STEs have updated */
383 mb();
384
385 /* setup interrupts for the iommu. */
386 reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
387 out_be64(iommu->xlate_regs + IOC_IO_ExcpStat,
388 reg & ~IOC_IO_ExcpStat_V);
389 out_be64(iommu->xlate_regs + IOC_IO_ExcpMask,
390 IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE);
391
392 virq = irq_create_mapping(NULL,
393 IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT));
394 BUG_ON(virq == NO_IRQ);
395
396 ret = request_irq(virq, ioc_interrupt, IRQF_DISABLED,
397 iommu->name, iommu);
398 BUG_ON(ret);
399
400 /* set the IOC segment table origin register (and turn on the iommu) */
401 reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW;
402 out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg);
403 in_be64(iommu->xlate_regs + IOC_IOST_Origin);
404
405 /* turn on IO translation */
406 reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE;
407 out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg);
408}
409
410#if 0/* Unused for now */
411static struct iommu_window *find_window(struct cbe_iommu *iommu,
412 unsigned long offset, unsigned long size)
413{
414 struct iommu_window *window;
415
416 /* todo: check for overlapping (but not equal) windows) */
417
418 list_for_each_entry(window, &(iommu->windows), list) {
419 if (window->offset == offset && window->size == size)
420 return window;
421 }
422
423 return NULL;
424}
425#endif
426
427static struct iommu_window * __init
428cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np,
429 unsigned long offset, unsigned long size,
430 unsigned long pte_offset)
431{
432 struct iommu_window *window;
433 const unsigned int *ioid;
434
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000435 ioid = of_get_property(np, "ioid", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100436 if (ioid == NULL)
437 printk(KERN_WARNING "iommu: missing ioid for %s using 0\n",
438 np->full_name);
439
440 window = kmalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid);
441 BUG_ON(window == NULL);
442
443 window->offset = offset;
444 window->size = size;
445 window->ioid = ioid ? *ioid : 0;
446 window->iommu = iommu;
447 window->pte_offset = pte_offset;
448
449 window->table.it_blocksize = 16;
450 window->table.it_base = (unsigned long)iommu->ptab;
451 window->table.it_index = iommu->nid;
452 window->table.it_offset = (offset >> IOMMU_PAGE_SHIFT) +
453 window->pte_offset;
454 window->table.it_size = size >> IOMMU_PAGE_SHIFT;
455
456 iommu_init_table(&window->table, iommu->nid);
457
458 pr_debug("\tioid %d\n", window->ioid);
459 pr_debug("\tblocksize %ld\n", window->table.it_blocksize);
460 pr_debug("\tbase 0x%016lx\n", window->table.it_base);
461 pr_debug("\toffset 0x%lx\n", window->table.it_offset);
462 pr_debug("\tsize %ld\n", window->table.it_size);
463
464 list_add(&window->list, &iommu->windows);
465
466 if (offset != 0)
467 return window;
468
469 /* We need to map and reserve the first IOMMU page since it's used
470 * by the spider workaround. In theory, we only need to do that when
471 * running on spider but it doesn't really matter.
472 *
473 * This code also assumes that we have a window that starts at 0,
474 * which is the case on all spider based blades.
475 */
476 __set_bit(0, window->table.it_map);
477 tce_build_cell(&window->table, window->table.it_offset, 1,
478 (unsigned long)iommu->pad_page, DMA_TO_DEVICE);
479 window->table.it_hint = window->table.it_blocksize;
480
481 return window;
482}
483
484static struct cbe_iommu *cell_iommu_for_node(int nid)
485{
486 int i;
487
488 for (i = 0; i < cbe_nr_iommus; i++)
489 if (iommus[i].nid == nid)
490 return &iommus[i];
491 return NULL;
492}
493
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100494static unsigned long cell_dma_direct_offset;
495
Jeremy Kerr165785e2006-11-11 17:25:18 +1100496static void cell_dma_dev_setup(struct device *dev)
497{
498 struct iommu_window *window;
499 struct cbe_iommu *iommu;
500 struct dev_archdata *archdata = &dev->archdata;
501
Michael Ellerman110f95c2008-01-21 16:42:41 +1100502 if (get_pci_dma_ops() == &dma_direct_ops) {
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100503 archdata->dma_data = (void *)cell_dma_direct_offset;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100504 return;
Michael Ellerman110f95c2008-01-21 16:42:41 +1100505 }
Jeremy Kerr165785e2006-11-11 17:25:18 +1100506
507 /* Current implementation uses the first window available in that
508 * node's iommu. We -might- do something smarter later though it may
509 * never be necessary
510 */
511 iommu = cell_iommu_for_node(archdata->numa_node);
512 if (iommu == NULL || list_empty(&iommu->windows)) {
513 printk(KERN_ERR "iommu: missing iommu for %s (node %d)\n",
514 archdata->of_node ? archdata->of_node->full_name : "?",
515 archdata->numa_node);
516 return;
517 }
518 window = list_entry(iommu->windows.next, struct iommu_window, list);
519
520 archdata->dma_data = &window->table;
521}
522
523static void cell_pci_dma_dev_setup(struct pci_dev *dev)
524{
525 cell_dma_dev_setup(&dev->dev);
526}
527
528static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action,
529 void *data)
530{
531 struct device *dev = data;
532
533 /* We are only intereted in device addition */
534 if (action != BUS_NOTIFY_ADD_DEVICE)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100535 return 0;
536
Jeremy Kerr165785e2006-11-11 17:25:18 +1100537 /* We use the PCI DMA ops */
Stephen Rothwell57190702007-03-04 17:02:41 +1100538 dev->archdata.dma_ops = get_pci_dma_ops();
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100539
Jeremy Kerr165785e2006-11-11 17:25:18 +1100540 cell_dma_dev_setup(dev);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100541
542 return 0;
543}
544
Jeremy Kerr165785e2006-11-11 17:25:18 +1100545static struct notifier_block cell_of_bus_notifier = {
546 .notifier_call = cell_of_bus_notify
547};
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100548
Jeremy Kerr165785e2006-11-11 17:25:18 +1100549static int __init cell_iommu_get_window(struct device_node *np,
550 unsigned long *base,
551 unsigned long *size)
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100552{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100553 const void *dma_window;
554 unsigned long index;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100555
Jeremy Kerr165785e2006-11-11 17:25:18 +1100556 /* Use ibm,dma-window if available, else, hard code ! */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000557 dma_window = of_get_property(np, "ibm,dma-window", NULL);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100558 if (dma_window == NULL) {
559 *base = 0;
560 *size = 0x80000000u;
561 return -ENODEV;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100562 }
563
Jeremy Kerr165785e2006-11-11 17:25:18 +1100564 of_parse_dma_window(np, dma_window, &index, base, size);
565 return 0;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100566}
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000567
Jeremy Kerr165785e2006-11-11 17:25:18 +1100568static void __init cell_iommu_init_one(struct device_node *np, unsigned long offset)
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000569{
Jeremy Kerr165785e2006-11-11 17:25:18 +1100570 struct cbe_iommu *iommu;
571 unsigned long base, size;
572 int nid, i;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000573
Jeremy Kerr165785e2006-11-11 17:25:18 +1100574 /* Get node ID */
575 nid = of_node_to_nid(np);
576 if (nid < 0) {
577 printk(KERN_ERR "iommu: failed to get node for %s\n",
578 np->full_name);
579 return;
580 }
581 pr_debug("iommu: setting up iommu for node %d (%s)\n",
582 nid, np->full_name);
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100583
Jeremy Kerr165785e2006-11-11 17:25:18 +1100584 /* XXX todo: If we can have multiple windows on the same IOMMU, which
585 * isn't the case today, we probably want here to check wether the
586 * iommu for that node is already setup.
587 * However, there might be issue with getting the size right so let's
588 * ignore that for now. We might want to completely get rid of the
589 * multiple window support since the cell iommu supports per-page ioids
590 */
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100591
Jeremy Kerr165785e2006-11-11 17:25:18 +1100592 if (cbe_nr_iommus >= NR_IOMMUS) {
593 printk(KERN_ERR "iommu: too many IOMMUs detected ! (%s)\n",
594 np->full_name);
595 return;
Jens.Osterkamp@de.ibm.com49d65b32005-12-09 19:04:20 +0100596 }
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000597
Jeremy Kerr165785e2006-11-11 17:25:18 +1100598 /* Init base fields */
599 i = cbe_nr_iommus++;
600 iommu = &iommus[i];
Al Viro9340b0d2007-02-09 16:38:15 +0000601 iommu->stab = NULL;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100602 iommu->nid = nid;
603 snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i);
604 INIT_LIST_HEAD(&iommu->windows);
605
606 /* Obtain a window for it */
607 cell_iommu_get_window(np, &base, &size);
608
609 pr_debug("\ttranslating window 0x%lx...0x%lx\n",
610 base, base + size - 1);
611
612 /* Initialize the hardware */
613 cell_iommu_setup_hardware(iommu, size);
614
615 /* Setup the iommu_table */
616 cell_iommu_setup_window(iommu, np, base, size,
617 offset >> IOMMU_PAGE_SHIFT);
618}
619
620static void __init cell_disable_iommus(void)
621{
622 int node;
623 unsigned long base, val;
624 void __iomem *xregs, *cregs;
625
626 /* Make sure IOC translation is disabled on all nodes */
627 for_each_online_node(node) {
628 if (cell_iommu_find_ioc(node, &base))
629 continue;
630 xregs = ioremap(base, IOC_Reg_Size);
631 if (xregs == NULL)
632 continue;
633 cregs = xregs + IOC_IOCmd_Offset;
634
635 pr_debug("iommu: cleaning up iommu on node %d\n", node);
636
637 out_be64(xregs + IOC_IOST_Origin, 0);
638 (void)in_be64(xregs + IOC_IOST_Origin);
639 val = in_be64(cregs + IOC_IOCmd_Cfg);
640 val &= ~IOC_IOCmd_Cfg_TE;
641 out_be64(cregs + IOC_IOCmd_Cfg, val);
642 (void)in_be64(cregs + IOC_IOCmd_Cfg);
643
644 iounmap(xregs);
645 }
646}
647
648static int __init cell_iommu_init_disabled(void)
649{
650 struct device_node *np = NULL;
651 unsigned long base = 0, size;
652
653 /* When no iommu is present, we use direct DMA ops */
Stephen Rothwell98747772007-03-04 16:58:39 +1100654 set_pci_dma_ops(&dma_direct_ops);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100655
656 /* First make sure all IOC translation is turned off */
657 cell_disable_iommus();
658
659 /* If we have no Axon, we set up the spider DMA magic offset */
660 if (of_find_node_by_name(NULL, "axon") == NULL)
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100661 cell_dma_direct_offset = SPIDER_DMA_OFFSET;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100662
663 /* Now we need to check to see where the memory is mapped
664 * in PCI space. We assume that all busses use the same dma
665 * window which is always the case so far on Cell, thus we
666 * pick up the first pci-internal node we can find and check
667 * the DMA window from there.
668 */
669 for_each_node_by_name(np, "axon") {
670 if (np->parent == NULL || np->parent->parent != NULL)
671 continue;
672 if (cell_iommu_get_window(np, &base, &size) == 0)
673 break;
674 }
675 if (np == NULL) {
676 for_each_node_by_name(np, "pci-internal") {
677 if (np->parent == NULL || np->parent->parent != NULL)
678 continue;
679 if (cell_iommu_get_window(np, &base, &size) == 0)
680 break;
681 }
682 }
683 of_node_put(np);
684
685 /* If we found a DMA window, we check if it's big enough to enclose
686 * all of physical memory. If not, we force enable IOMMU
687 */
688 if (np && size < lmb_end_of_DRAM()) {
689 printk(KERN_WARNING "iommu: force-enabled, dma window"
690 " (%ldMB) smaller than total memory (%ldMB)\n",
691 size >> 20, lmb_end_of_DRAM() >> 20);
692 return -ENODEV;
693 }
694
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100695 cell_dma_direct_offset += base;
Jeremy Kerr165785e2006-11-11 17:25:18 +1100696
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100697 if (cell_dma_direct_offset != 0)
Michael Ellerman110f95c2008-01-21 16:42:41 +1100698 ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
699
Jeremy Kerr165785e2006-11-11 17:25:18 +1100700 printk("iommu: disabled, direct DMA offset is 0x%lx\n",
Michael Ellermanf5d67bd52008-01-21 16:42:45 +1100701 cell_dma_direct_offset);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100702
703 return 0;
Arnd Bergmannae209cf2005-06-23 09:43:54 +1000704}
Jeremy Kerr165785e2006-11-11 17:25:18 +1100705
706static int __init cell_iommu_init(void)
707{
708 struct device_node *np;
709
Jeremy Kerr165785e2006-11-11 17:25:18 +1100710 /* If IOMMU is disabled or we have little enough RAM to not need
711 * to enable it, we setup a direct mapping.
712 *
713 * Note: should we make sure we have the IOMMU actually disabled ?
714 */
715 if (iommu_is_off ||
716 (!iommu_force_on && lmb_end_of_DRAM() <= 0x80000000ull))
717 if (cell_iommu_init_disabled() == 0)
718 goto bail;
719
720 /* Setup various ppc_md. callbacks */
721 ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
722 ppc_md.tce_build = tce_build_cell;
723 ppc_md.tce_free = tce_free_cell;
724
725 /* Create an iommu for each /axon node. */
726 for_each_node_by_name(np, "axon") {
727 if (np->parent == NULL || np->parent->parent != NULL)
728 continue;
729 cell_iommu_init_one(np, 0);
730 }
731
732 /* Create an iommu for each toplevel /pci-internal node for
733 * old hardware/firmware
734 */
735 for_each_node_by_name(np, "pci-internal") {
736 if (np->parent == NULL || np->parent->parent != NULL)
737 continue;
738 cell_iommu_init_one(np, SPIDER_DMA_OFFSET);
739 }
740
741 /* Setup default PCI iommu ops */
Stephen Rothwell98747772007-03-04 16:58:39 +1100742 set_pci_dma_ops(&dma_iommu_ops);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100743
744 bail:
745 /* Register callbacks on OF platform device addition/removal
746 * to handle linking them to the right DMA operations
747 */
748 bus_register_notifier(&of_platform_bus_type, &cell_of_bus_notifier);
749
750 return 0;
751}
Grant Likelye25c47f2008-01-03 06:14:36 +1100752machine_arch_initcall(cell, cell_iommu_init);
753machine_arch_initcall(celleb_native, cell_iommu_init);
Jeremy Kerr165785e2006-11-11 17:25:18 +1100754