blob: fc9d00ac6b15ff68494c437dd758aff4f3214f66 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <drm/drmP.h>
34#include "radeon_drm.h"
35#include "radeon.h"
36
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037
38int radeon_ttm_init(struct radeon_device *rdev);
39void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010040static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
42/*
43 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
44 * function are calling it.
45 */
46
Jerome Glisse4c788672009-11-20 14:29:23 +010047static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048{
Jerome Glisse4c788672009-11-20 14:29:23 +010049 struct radeon_bo *bo;
50
51 bo = container_of(tbo, struct radeon_bo, tbo);
52 mutex_lock(&bo->rdev->gem.mutex);
53 list_del_init(&bo->list);
54 mutex_unlock(&bo->rdev->gem.mutex);
55 radeon_bo_clear_surface_reg(bo);
56 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057}
58
Jerome Glissed03d8582009-12-14 21:02:09 +010059bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
60{
61 if (bo->destroy == &radeon_ttm_bo_destroy)
62 return true;
63 return false;
64}
65
Jerome Glisse312ea8d2009-12-07 15:52:58 +010066void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
67{
68 u32 c = 0;
69
70 rbo->placement.fpfn = 0;
71 rbo->placement.lpfn = 0;
72 rbo->placement.placement = rbo->placements;
73 rbo->placement.busy_placement = rbo->placements;
74 if (domain & RADEON_GEM_DOMAIN_VRAM)
75 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
76 TTM_PL_FLAG_VRAM;
77 if (domain & RADEON_GEM_DOMAIN_GTT)
78 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
79 if (domain & RADEON_GEM_DOMAIN_CPU)
80 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010081 if (!c)
82 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010083 rbo->placement.num_placement = c;
84 rbo->placement.num_busy_placement = c;
85}
86
Jerome Glisse4c788672009-11-20 14:29:23 +010087int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
88 unsigned long size, bool kernel, u32 domain,
89 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090{
Jerome Glisse4c788672009-11-20 14:29:23 +010091 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020092 enum ttm_bo_type type;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093 int r;
94
95 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
96 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
97 }
98 if (kernel) {
99 type = ttm_bo_type_kernel;
100 } else {
101 type = ttm_bo_type_device;
102 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100103 *bo_ptr = NULL;
104 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
105 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106 return -ENOMEM;
Jerome Glisse4c788672009-11-20 14:29:23 +0100107 bo->rdev = rdev;
108 bo->gobj = gobj;
109 bo->surface_reg = -1;
110 INIT_LIST_HEAD(&bo->list);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100112 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100113 /* Kernel allocation are uninterruptible */
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100114 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
115 &bo->placement, 0, 0, !kernel, NULL, size,
116 &radeon_ttm_bo_destroy);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200117 if (unlikely(r != 0)) {
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100118 if (r != -ERESTARTSYS)
119 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100120 "object_init failed for (%lu, 0x%08X)\n",
121 size, domain);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122 return r;
123 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100124 *bo_ptr = bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125 if (gobj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100126 mutex_lock(&bo->rdev->gem.mutex);
127 list_add_tail(&bo->list, &rdev->gem.objects);
128 mutex_unlock(&bo->rdev->gem.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 }
130 return 0;
131}
132
Jerome Glisse4c788672009-11-20 14:29:23 +0100133int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200134{
Jerome Glisse4c788672009-11-20 14:29:23 +0100135 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200136 int r;
137
Jerome Glisse4c788672009-11-20 14:29:23 +0100138 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100140 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142 return 0;
143 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100144 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200145 if (r) {
146 return r;
147 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100148 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100150 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100152 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 return 0;
154}
155
Jerome Glisse4c788672009-11-20 14:29:23 +0100156void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157{
Jerome Glisse4c788672009-11-20 14:29:23 +0100158 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100160 bo->kptr = NULL;
161 radeon_bo_check_tiling(bo, 0, 0);
162 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200163}
164
Jerome Glisse4c788672009-11-20 14:29:23 +0100165void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166{
Jerome Glisse4c788672009-11-20 14:29:23 +0100167 struct ttm_buffer_object *tbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168
Jerome Glisse4c788672009-11-20 14:29:23 +0100169 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100171 tbo = &((*bo)->tbo);
172 ttm_bo_unref(&tbo);
173 if (tbo == NULL)
174 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175}
176
Jerome Glisse4c788672009-11-20 14:29:23 +0100177int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100179 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180
Jerome Glisse4c788672009-11-20 14:29:23 +0100181 if (bo->pin_count) {
182 bo->pin_count++;
183 if (gpu_addr)
184 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 return 0;
186 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100187 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +0000188 /* force to pin into visible video ram */
189 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100190 for (i = 0; i < bo->placement.num_placement; i++)
191 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100192 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100193 if (likely(r == 0)) {
194 bo->pin_count = 1;
195 if (gpu_addr != NULL)
196 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100198 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100199 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200 return r;
201}
202
Jerome Glisse4c788672009-11-20 14:29:23 +0100203int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100205 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206
Jerome Glisse4c788672009-11-20 14:29:23 +0100207 if (!bo->pin_count) {
208 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
209 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100211 bo->pin_count--;
212 if (bo->pin_count)
213 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100214 for (i = 0; i < bo->placement.num_placement; i++)
215 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100216 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100217 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100218 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100219 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200220}
221
Jerome Glisse4c788672009-11-20 14:29:23 +0100222int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223{
Dave Airlied796d842010-01-25 13:08:08 +1000224 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
225 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500226 if (rdev->mc.igp_sideport_enabled == false)
227 /* Useless to evict on IGP chips */
228 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229 }
230 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
231}
232
Jerome Glisse4c788672009-11-20 14:29:23 +0100233void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234{
Jerome Glisse4c788672009-11-20 14:29:23 +0100235 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236 struct drm_gem_object *gobj;
237
238 if (list_empty(&rdev->gem.objects)) {
239 return;
240 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100241 dev_err(rdev->dev, "Userspace still has active objects !\n");
242 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100244 gobj = bo->gobj;
245 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
246 gobj, bo, (unsigned long)gobj->size,
247 *((unsigned long *)&gobj->refcount));
248 mutex_lock(&bo->rdev->gem.mutex);
249 list_del_init(&bo->list);
250 mutex_unlock(&bo->rdev->gem.mutex);
251 radeon_bo_unref(&bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252 gobj->driver_private = NULL;
253 drm_gem_object_unreference(gobj);
254 mutex_unlock(&rdev->ddev->struct_mutex);
255 }
256}
257
Jerome Glisse4c788672009-11-20 14:29:23 +0100258int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259{
Jerome Glissea4d68272009-09-11 13:00:43 +0200260 /* Add an MTRR for the VRAM */
261 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
262 MTRR_TYPE_WRCOMB, 1);
263 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
264 rdev->mc.mc_vram_size >> 20,
265 (unsigned long long)rdev->mc.aper_size >> 20);
266 DRM_INFO("RAM width %dbits %cDR\n",
267 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268 return radeon_ttm_init(rdev);
269}
270
Jerome Glisse4c788672009-11-20 14:29:23 +0100271void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272{
273 radeon_ttm_fini(rdev);
274}
275
Jerome Glisse4c788672009-11-20 14:29:23 +0100276void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
277 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278{
279 if (lobj->wdomain) {
280 list_add(&lobj->list, head);
281 } else {
282 list_add_tail(&lobj->list, head);
283 }
284}
285
Jerome Glisse4c788672009-11-20 14:29:23 +0100286int radeon_bo_list_reserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287{
Jerome Glisse4c788672009-11-20 14:29:23 +0100288 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289 int r;
290
Dave Airlie9d8401f2009-10-08 09:28:19 +1000291 list_for_each_entry(lobj, head, list){
Jerome Glisse4c788672009-11-20 14:29:23 +0100292 r = radeon_bo_reserve(lobj->bo, false);
293 if (unlikely(r != 0))
294 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200295 }
296 return 0;
297}
298
Jerome Glisse4c788672009-11-20 14:29:23 +0100299void radeon_bo_list_unreserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200300{
Jerome Glisse4c788672009-11-20 14:29:23 +0100301 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302
Dave Airlie9d8401f2009-10-08 09:28:19 +1000303 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100304 /* only unreserve object we successfully reserved */
305 if (radeon_bo_is_reserved(lobj->bo))
306 radeon_bo_unreserve(lobj->bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307 }
308}
309
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100310int radeon_bo_list_validate(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200311{
Jerome Glisse4c788672009-11-20 14:29:23 +0100312 struct radeon_bo_list *lobj;
313 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314 int r;
315
Jerome Glisse4c788672009-11-20 14:29:23 +0100316 r = radeon_bo_list_reserve(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 return r;
319 }
Dave Airlie9d8401f2009-10-08 09:28:19 +1000320 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100321 bo = lobj->bo;
322 if (!bo->pin_count) {
Michel Dänzer664f8652009-07-28 12:30:57 +0200323 if (lobj->wdomain) {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100324 radeon_ttm_placement_from_domain(bo,
325 lobj->wdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200326 } else {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100327 radeon_ttm_placement_from_domain(bo,
328 lobj->rdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200329 }
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100330 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse4c788672009-11-20 14:29:23 +0100331 true, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100332 if (unlikely(r))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200334 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100335 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
336 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337 }
338 return 0;
339}
340
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100341void radeon_bo_list_fence(struct list_head *head, void *fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342{
Jerome Glisse4c788672009-11-20 14:29:23 +0100343 struct radeon_bo_list *lobj;
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100344 struct radeon_bo *bo;
345 struct radeon_fence *old_fence = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100347 list_for_each_entry(lobj, head, list) {
348 bo = lobj->bo;
349 spin_lock(&bo->tbo.lock);
350 old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
351 bo->tbo.sync_obj = radeon_fence_ref(fence);
352 bo->tbo.sync_obj_arg = NULL;
353 spin_unlock(&bo->tbo.lock);
354 if (old_fence) {
355 radeon_fence_unref(&old_fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356 }
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100357 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358}
359
Jerome Glisse4c788672009-11-20 14:29:23 +0100360int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361 struct vm_area_struct *vma)
362{
Jerome Glisse4c788672009-11-20 14:29:23 +0100363 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364}
365
Dave Airlie550e2d92009-12-09 14:15:38 +1000366int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200367{
Jerome Glisse4c788672009-11-20 14:29:23 +0100368 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000369 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100370 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000371 int steal;
372 int i;
373
Jerome Glisse4c788672009-11-20 14:29:23 +0100374 BUG_ON(!atomic_read(&bo->tbo.reserved));
375
376 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000377 return 0;
378
Jerome Glisse4c788672009-11-20 14:29:23 +0100379 if (bo->surface_reg >= 0) {
380 reg = &rdev->surface_regs[bo->surface_reg];
381 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000382 goto out;
383 }
384
385 steal = -1;
386 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
387
388 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100389 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000390 break;
391
Jerome Glisse4c788672009-11-20 14:29:23 +0100392 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000393 if (old_object->pin_count == 0)
394 steal = i;
395 }
396
397 /* if we are all out */
398 if (i == RADEON_GEM_MAX_SURFACES) {
399 if (steal == -1)
400 return -ENOMEM;
401 /* find someone with a surface reg and nuke their BO */
402 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100403 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000404 /* blow away the mapping */
405 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100406 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000407 old_object->surface_reg = -1;
408 i = steal;
409 }
410
Jerome Glisse4c788672009-11-20 14:29:23 +0100411 bo->surface_reg = i;
412 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000413
414out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100415 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
416 bo->tbo.mem.mm_node->start << PAGE_SHIFT,
417 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000418 return 0;
419}
420
Jerome Glisse4c788672009-11-20 14:29:23 +0100421static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000422{
Jerome Glisse4c788672009-11-20 14:29:23 +0100423 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000424 struct radeon_surface_reg *reg;
425
Jerome Glisse4c788672009-11-20 14:29:23 +0100426 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000427 return;
428
Jerome Glisse4c788672009-11-20 14:29:23 +0100429 reg = &rdev->surface_regs[bo->surface_reg];
430 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000431
Jerome Glisse4c788672009-11-20 14:29:23 +0100432 reg->bo = NULL;
433 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000434}
435
Jerome Glisse4c788672009-11-20 14:29:23 +0100436int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
437 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000438{
Jerome Glisse4c788672009-11-20 14:29:23 +0100439 int r;
440
441 r = radeon_bo_reserve(bo, false);
442 if (unlikely(r != 0))
443 return r;
444 bo->tiling_flags = tiling_flags;
445 bo->pitch = pitch;
446 radeon_bo_unreserve(bo);
447 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000448}
449
Jerome Glisse4c788672009-11-20 14:29:23 +0100450void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
451 uint32_t *tiling_flags,
452 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000453{
Jerome Glisse4c788672009-11-20 14:29:23 +0100454 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000455 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100456 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000457 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100458 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000459}
460
Jerome Glisse4c788672009-11-20 14:29:23 +0100461int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
462 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000463{
Jerome Glisse4c788672009-11-20 14:29:23 +0100464 BUG_ON(!atomic_read(&bo->tbo.reserved));
465
466 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000467 return 0;
468
469 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100470 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000471 return 0;
472 }
473
Jerome Glisse4c788672009-11-20 14:29:23 +0100474 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000475 if (!has_moved)
476 return 0;
477
Jerome Glisse4c788672009-11-20 14:29:23 +0100478 if (bo->surface_reg >= 0)
479 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000480 return 0;
481 }
482
Jerome Glisse4c788672009-11-20 14:29:23 +0100483 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000484 return 0;
485
Jerome Glisse4c788672009-11-20 14:29:23 +0100486 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000487}
488
489void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100490 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000491{
Jerome Glissed03d8582009-12-14 21:02:09 +0100492 struct radeon_bo *rbo;
493 if (!radeon_ttm_bo_is_radeon_bo(bo))
494 return;
495 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100496 radeon_bo_check_tiling(rbo, 0, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000497}
498
499void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
500{
Jerome Glissed03d8582009-12-14 21:02:09 +0100501 struct radeon_bo *rbo;
502 if (!radeon_ttm_bo_is_radeon_bo(bo))
503 return;
504 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100505 radeon_bo_check_tiling(rbo, 0, 0);
Dave Airliee024e112009-06-24 09:48:08 +1000506}