blob: 132130fcd991fa390512a7a3a79ab57d4db5140c [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <drm/drmP.h>
34#include "radeon_drm.h"
35#include "radeon.h"
36
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037
38int radeon_ttm_init(struct radeon_device *rdev);
39void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010040static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
42/*
43 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
44 * function are calling it.
45 */
46
Jerome Glisse4c788672009-11-20 14:29:23 +010047static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048{
Jerome Glisse4c788672009-11-20 14:29:23 +010049 struct radeon_bo *bo;
50
51 bo = container_of(tbo, struct radeon_bo, tbo);
52 mutex_lock(&bo->rdev->gem.mutex);
53 list_del_init(&bo->list);
54 mutex_unlock(&bo->rdev->gem.mutex);
55 radeon_bo_clear_surface_reg(bo);
56 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057}
58
Jerome Glisse312ea8d2009-12-07 15:52:58 +010059void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
60{
61 u32 c = 0;
62
63 rbo->placement.fpfn = 0;
64 rbo->placement.lpfn = 0;
65 rbo->placement.placement = rbo->placements;
66 rbo->placement.busy_placement = rbo->placements;
67 if (domain & RADEON_GEM_DOMAIN_VRAM)
68 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
69 TTM_PL_FLAG_VRAM;
70 if (domain & RADEON_GEM_DOMAIN_GTT)
71 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
72 if (domain & RADEON_GEM_DOMAIN_CPU)
73 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010074 if (!c)
75 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010076 rbo->placement.num_placement = c;
77 rbo->placement.num_busy_placement = c;
78}
79
Jerome Glisse4c788672009-11-20 14:29:23 +010080int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
81 unsigned long size, bool kernel, u32 domain,
82 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020083{
Jerome Glisse4c788672009-11-20 14:29:23 +010084 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020085 enum ttm_bo_type type;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020086 int r;
87
88 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
89 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
90 }
91 if (kernel) {
92 type = ttm_bo_type_kernel;
93 } else {
94 type = ttm_bo_type_device;
95 }
Jerome Glisse4c788672009-11-20 14:29:23 +010096 *bo_ptr = NULL;
97 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
98 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099 return -ENOMEM;
Jerome Glisse4c788672009-11-20 14:29:23 +0100100 bo->rdev = rdev;
101 bo->gobj = gobj;
102 bo->surface_reg = -1;
103 INIT_LIST_HEAD(&bo->list);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100105 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100106 /* Kernel allocation are uninterruptible */
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100107 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
108 &bo->placement, 0, 0, !kernel, NULL, size,
109 &radeon_ttm_bo_destroy);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110 if (unlikely(r != 0)) {
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100111 if (r != -ERESTARTSYS)
112 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100113 "object_init failed for (%lu, 0x%08X)\n",
114 size, domain);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200115 return r;
116 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100117 *bo_ptr = bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200118 if (gobj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100119 mutex_lock(&bo->rdev->gem.mutex);
120 list_add_tail(&bo->list, &rdev->gem.objects);
121 mutex_unlock(&bo->rdev->gem.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122 }
123 return 0;
124}
125
Jerome Glisse4c788672009-11-20 14:29:23 +0100126int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200127{
Jerome Glisse4c788672009-11-20 14:29:23 +0100128 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 int r;
130
Jerome Glisse4c788672009-11-20 14:29:23 +0100131 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100133 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200134 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135 return 0;
136 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100137 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200138 if (r) {
139 return r;
140 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100141 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100143 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200144 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100145 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 return 0;
147}
148
Jerome Glisse4c788672009-11-20 14:29:23 +0100149void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150{
Jerome Glisse4c788672009-11-20 14:29:23 +0100151 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100153 bo->kptr = NULL;
154 radeon_bo_check_tiling(bo, 0, 0);
155 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156}
157
Jerome Glisse4c788672009-11-20 14:29:23 +0100158void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159{
Jerome Glisse4c788672009-11-20 14:29:23 +0100160 struct ttm_buffer_object *tbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161
Jerome Glisse4c788672009-11-20 14:29:23 +0100162 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200163 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100164 tbo = &((*bo)->tbo);
165 ttm_bo_unref(&tbo);
166 if (tbo == NULL)
167 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168}
169
Jerome Glisse4c788672009-11-20 14:29:23 +0100170int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200171{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100172 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100174 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse4c788672009-11-20 14:29:23 +0100175 if (bo->pin_count) {
176 bo->pin_count++;
177 if (gpu_addr)
178 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179 return 0;
180 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100181 radeon_ttm_placement_from_domain(bo, domain);
182 for (i = 0; i < bo->placement.num_placement; i++)
183 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100184 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100185 if (likely(r == 0)) {
186 bo->pin_count = 1;
187 if (gpu_addr != NULL)
188 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100190 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100191 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192 return r;
193}
194
Jerome Glisse4c788672009-11-20 14:29:23 +0100195int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100197 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198
Jerome Glisse4c788672009-11-20 14:29:23 +0100199 if (!bo->pin_count) {
200 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
201 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100203 bo->pin_count--;
204 if (bo->pin_count)
205 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100206 for (i = 0; i < bo->placement.num_placement; i++)
207 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100208 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100209 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100210 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100211 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212}
213
Jerome Glisse4c788672009-11-20 14:29:23 +0100214int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215{
216 if (rdev->flags & RADEON_IS_IGP) {
217 /* Useless to evict on IGP chips */
218 return 0;
219 }
220 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
221}
222
Jerome Glisse4c788672009-11-20 14:29:23 +0100223void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200224{
Jerome Glisse4c788672009-11-20 14:29:23 +0100225 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200226 struct drm_gem_object *gobj;
227
228 if (list_empty(&rdev->gem.objects)) {
229 return;
230 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100231 dev_err(rdev->dev, "Userspace still has active objects !\n");
232 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100234 gobj = bo->gobj;
235 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
236 gobj, bo, (unsigned long)gobj->size,
237 *((unsigned long *)&gobj->refcount));
238 mutex_lock(&bo->rdev->gem.mutex);
239 list_del_init(&bo->list);
240 mutex_unlock(&bo->rdev->gem.mutex);
241 radeon_bo_unref(&bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242 gobj->driver_private = NULL;
243 drm_gem_object_unreference(gobj);
244 mutex_unlock(&rdev->ddev->struct_mutex);
245 }
246}
247
Jerome Glisse4c788672009-11-20 14:29:23 +0100248int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249{
Jerome Glissea4d68272009-09-11 13:00:43 +0200250 /* Add an MTRR for the VRAM */
251 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
252 MTRR_TYPE_WRCOMB, 1);
253 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
254 rdev->mc.mc_vram_size >> 20,
255 (unsigned long long)rdev->mc.aper_size >> 20);
256 DRM_INFO("RAM width %dbits %cDR\n",
257 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258 return radeon_ttm_init(rdev);
259}
260
Jerome Glisse4c788672009-11-20 14:29:23 +0100261void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262{
263 radeon_ttm_fini(rdev);
264}
265
Jerome Glisse4c788672009-11-20 14:29:23 +0100266void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
267 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268{
269 if (lobj->wdomain) {
270 list_add(&lobj->list, head);
271 } else {
272 list_add_tail(&lobj->list, head);
273 }
274}
275
Jerome Glisse4c788672009-11-20 14:29:23 +0100276int radeon_bo_list_reserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277{
Jerome Glisse4c788672009-11-20 14:29:23 +0100278 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279 int r;
280
Dave Airlie9d8401f2009-10-08 09:28:19 +1000281 list_for_each_entry(lobj, head, list){
Jerome Glisse4c788672009-11-20 14:29:23 +0100282 r = radeon_bo_reserve(lobj->bo, false);
283 if (unlikely(r != 0))
284 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285 }
286 return 0;
287}
288
Jerome Glisse4c788672009-11-20 14:29:23 +0100289void radeon_bo_list_unreserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290{
Jerome Glisse4c788672009-11-20 14:29:23 +0100291 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292
Dave Airlie9d8401f2009-10-08 09:28:19 +1000293 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100294 /* only unreserve object we successfully reserved */
295 if (radeon_bo_is_reserved(lobj->bo))
296 radeon_bo_unreserve(lobj->bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297 }
298}
299
Jerome Glisse4c788672009-11-20 14:29:23 +0100300int radeon_bo_list_validate(struct list_head *head, void *fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301{
Jerome Glisse4c788672009-11-20 14:29:23 +0100302 struct radeon_bo_list *lobj;
303 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 struct radeon_fence *old_fence = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 int r;
306
Jerome Glisse4c788672009-11-20 14:29:23 +0100307 r = radeon_bo_list_reserve(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200308 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309 return r;
310 }
Dave Airlie9d8401f2009-10-08 09:28:19 +1000311 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100312 bo = lobj->bo;
313 if (!bo->pin_count) {
Michel Dänzer664f8652009-07-28 12:30:57 +0200314 if (lobj->wdomain) {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100315 radeon_ttm_placement_from_domain(bo,
316 lobj->wdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200317 } else {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100318 radeon_ttm_placement_from_domain(bo,
319 lobj->rdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200320 }
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100321 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse4c788672009-11-20 14:29:23 +0100322 true, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100323 if (unlikely(r))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200325 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100326 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
327 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328 if (fence) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100329 old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
330 bo->tbo.sync_obj = radeon_fence_ref(fence);
331 bo->tbo.sync_obj_arg = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332 }
333 if (old_fence) {
334 radeon_fence_unref(&old_fence);
335 }
336 }
337 return 0;
338}
339
Jerome Glisse4c788672009-11-20 14:29:23 +0100340void radeon_bo_list_unvalidate(struct list_head *head, void *fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341{
Jerome Glisse4c788672009-11-20 14:29:23 +0100342 struct radeon_bo_list *lobj;
343 struct radeon_fence *old_fence;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344
Jerome Glisse4c788672009-11-20 14:29:23 +0100345 if (fence)
346 list_for_each_entry(lobj, head, list) {
347 old_fence = to_radeon_fence(lobj->bo->tbo.sync_obj);
348 if (old_fence == fence) {
349 lobj->bo->tbo.sync_obj = NULL;
350 radeon_fence_unref(&old_fence);
351 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100353 radeon_bo_list_unreserve(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354}
355
Jerome Glisse4c788672009-11-20 14:29:23 +0100356int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357 struct vm_area_struct *vma)
358{
Jerome Glisse4c788672009-11-20 14:29:23 +0100359 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360}
361
Dave Airlie550e2d92009-12-09 14:15:38 +1000362int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363{
Jerome Glisse4c788672009-11-20 14:29:23 +0100364 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000365 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100366 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000367 int steal;
368 int i;
369
Jerome Glisse4c788672009-11-20 14:29:23 +0100370 BUG_ON(!atomic_read(&bo->tbo.reserved));
371
372 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000373 return 0;
374
Jerome Glisse4c788672009-11-20 14:29:23 +0100375 if (bo->surface_reg >= 0) {
376 reg = &rdev->surface_regs[bo->surface_reg];
377 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000378 goto out;
379 }
380
381 steal = -1;
382 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
383
384 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100385 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000386 break;
387
Jerome Glisse4c788672009-11-20 14:29:23 +0100388 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000389 if (old_object->pin_count == 0)
390 steal = i;
391 }
392
393 /* if we are all out */
394 if (i == RADEON_GEM_MAX_SURFACES) {
395 if (steal == -1)
396 return -ENOMEM;
397 /* find someone with a surface reg and nuke their BO */
398 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100399 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000400 /* blow away the mapping */
401 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100402 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000403 old_object->surface_reg = -1;
404 i = steal;
405 }
406
Jerome Glisse4c788672009-11-20 14:29:23 +0100407 bo->surface_reg = i;
408 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000409
410out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100411 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
412 bo->tbo.mem.mm_node->start << PAGE_SHIFT,
413 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000414 return 0;
415}
416
Jerome Glisse4c788672009-11-20 14:29:23 +0100417static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000418{
Jerome Glisse4c788672009-11-20 14:29:23 +0100419 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000420 struct radeon_surface_reg *reg;
421
Jerome Glisse4c788672009-11-20 14:29:23 +0100422 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000423 return;
424
Jerome Glisse4c788672009-11-20 14:29:23 +0100425 reg = &rdev->surface_regs[bo->surface_reg];
426 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000427
Jerome Glisse4c788672009-11-20 14:29:23 +0100428 reg->bo = NULL;
429 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000430}
431
Jerome Glisse4c788672009-11-20 14:29:23 +0100432int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
433 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000434{
Jerome Glisse4c788672009-11-20 14:29:23 +0100435 int r;
436
437 r = radeon_bo_reserve(bo, false);
438 if (unlikely(r != 0))
439 return r;
440 bo->tiling_flags = tiling_flags;
441 bo->pitch = pitch;
442 radeon_bo_unreserve(bo);
443 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000444}
445
Jerome Glisse4c788672009-11-20 14:29:23 +0100446void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
447 uint32_t *tiling_flags,
448 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000449{
Jerome Glisse4c788672009-11-20 14:29:23 +0100450 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000451 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100452 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000453 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100454 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000455}
456
Jerome Glisse4c788672009-11-20 14:29:23 +0100457int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
458 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000459{
Jerome Glisse4c788672009-11-20 14:29:23 +0100460 BUG_ON(!atomic_read(&bo->tbo.reserved));
461
462 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000463 return 0;
464
465 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100466 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000467 return 0;
468 }
469
Jerome Glisse4c788672009-11-20 14:29:23 +0100470 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000471 if (!has_moved)
472 return 0;
473
Jerome Glisse4c788672009-11-20 14:29:23 +0100474 if (bo->surface_reg >= 0)
475 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000476 return 0;
477 }
478
Jerome Glisse4c788672009-11-20 14:29:23 +0100479 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000480 return 0;
481
Jerome Glisse4c788672009-11-20 14:29:23 +0100482 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000483}
484
485void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glisse4c788672009-11-20 14:29:23 +0100486 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000487{
Jerome Glisse4c788672009-11-20 14:29:23 +0100488 struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
489 radeon_bo_check_tiling(rbo, 0, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000490}
491
492void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
493{
Jerome Glisse4c788672009-11-20 14:29:23 +0100494 struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
495 radeon_bo_check_tiling(rbo, 0, 0);
Dave Airliee024e112009-06-24 09:48:08 +1000496}