blob: 4243bdcc87bcb99fe8ba3f26341757cd47ea41d9 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/sram.h>
29#include <plat/board.h>
30#include <plat/cpu.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010031
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070032#include "sram.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070033
34/* XXX These "sideways" includes are a sign that something is wrong */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030035#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Paul Walmsley59fb6592010-12-21 15:30:55 -070036# include "../mach-omap2/prm2xxx_3xxx.h"
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030037# include "../mach-omap2/sdrc.h"
38#endif
39
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000040#define OMAP1_SRAM_PA 0x20000000
Jean Pihetb4b36fd2010-12-18 16:44:42 +010041#define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
Jean Pihetb4b36fd2010-12-18 16:44:42 +010042#define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070043#ifdef CONFIG_OMAP4_ERRATA_I688
44#define OMAP4_SRAM_PUB_PA OMAP4_SRAM_PA
45#else
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -080046#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070047#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000048
Vikram Panditaf47d8c62010-09-16 18:19:25 +053049#if defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren670c1042006-04-02 17:46:25 +010050#define SRAM_BOOTLOADER_SZ 0x00
51#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010052#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010053#endif
54
Santosh Shilimkar233fd642009-10-19 15:25:31 -070055#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
56#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
57#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030058
Santosh Shilimkar233fd642009-10-19 15:25:31 -070059#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
60#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
61#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
62#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
63#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030064
Tony Lindgren670c1042006-04-02 17:46:25 +010065#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010066
67#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010068
Tony Lindgrenc40fae92006-12-07 13:58:10 -080069static unsigned long omap_sram_start;
Tony Lindgrena66cb342011-10-04 13:52:57 -070070static void __iomem *omap_sram_base;
Tony Lindgren92105bb2005-09-07 17:20:26 +010071static unsigned long omap_sram_size;
Tony Lindgrena66cb342011-10-04 13:52:57 -070072static void __iomem *omap_sram_ceil;
Tony Lindgren92105bb2005-09-07 17:20:26 +010073
Imre Deakb7cc6d42007-03-06 03:16:36 -080074/*
75 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010076 * SRAM varies. The default accessible size for all device types is 2k. A GP
77 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010078 * functionality seems ok until some nice security API happens.
79 */
80static int is_sram_locked(void)
81{
Vikram Pandita2a277532010-09-16 18:19:24 +053082 if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010083 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +010084 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030085 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
86 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
87 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
88 }
89 if (cpu_is_omap34xx()) {
90 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
91 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
92 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
93 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
94 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +010095 }
96 return 0;
97 } else
98 return 1; /* assume locked with no PPA or security driver */
99}
100
Tony Lindgren92105bb2005-09-07 17:20:26 +0100101/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000102 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103 * Note that we cannot try to test for SRAM here because writes
104 * to secure SRAM will hang the system. Also the SRAM is not
105 * yet mapped at this point.
106 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700107static void __init omap_detect_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100108{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300109 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100110 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300111 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300112 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300113 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
114 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
115 omap_sram_size = 0x7000; /* 28K */
116 } else {
117 omap_sram_size = 0x8000; /* 32K */
118 }
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800119 } else if (cpu_is_omap44xx()) {
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800120 omap_sram_start = OMAP4_SRAM_PUB_PA;
121 omap_sram_size = 0xa000; /* 40K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300122 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300123 omap_sram_start = OMAP2_SRAM_PUB_PA;
124 omap_sram_size = 0x800; /* 2K */
125 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100126 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300127 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300128 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100129 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700130 } else if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700131 omap_sram_start = OMAP4_SRAM_PA;
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800132 omap_sram_size = 0xe000; /* 56K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300133 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300134 omap_sram_start = OMAP2_SRAM_PA;
135 if (cpu_is_omap242x())
136 omap_sram_size = 0xa0000; /* 640K */
137 else if (cpu_is_omap243x())
138 omap_sram_size = 0x10000; /* 64K */
139 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100140 }
141 } else {
Tony Lindgrenc40fae92006-12-07 13:58:10 -0800142 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100143
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700144 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100145 omap_sram_size = 0x32000; /* 200K */
146 else if (cpu_is_omap15xx())
147 omap_sram_size = 0x30000; /* 192K */
Tony Lindgrenee62e932011-12-08 14:58:38 -0800148 else if (cpu_is_omap1610() || cpu_is_omap1611() ||
149 cpu_is_omap1621() || cpu_is_omap1710())
Tony Lindgren670c1042006-04-02 17:46:25 +0100150 omap_sram_size = 0x4000; /* 16K */
Tony Lindgren670c1042006-04-02 17:46:25 +0100151 else {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530152 pr_err("Could not detect SRAM size\n");
Tony Lindgren670c1042006-04-02 17:46:25 +0100153 omap_sram_size = 0x4000;
154 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100155 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100156}
157
Tony Lindgren92105bb2005-09-07 17:20:26 +0100158/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700159 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100160 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700161static void __init omap_map_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100162{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700163 int cached = 1;
Tony Lindgren670c1042006-04-02 17:46:25 +0100164
Tony Lindgren92105bb2005-09-07 17:20:26 +0100165 if (omap_sram_size == 0)
166 return;
167
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700168#ifdef CONFIG_OMAP4_ERRATA_I688
169 omap_sram_start += PAGE_SIZE;
170 omap_sram_size -= SZ_16K;
171#endif
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300172 if (cpu_is_omap34xx()) {
Paul Walmsleyd9295742009-05-12 17:27:09 -0600173 /*
174 * SRAM must be marked as non-cached on OMAP3 since the
175 * CORE DPLL M2 divider change code (in SRAM) runs with the
176 * SDRAM controller disabled, and if it is marked cached,
177 * the ARM may attempt to write cache lines back to SDRAM
178 * which will cause the system to hang.
179 */
Tony Lindgrena66cb342011-10-04 13:52:57 -0700180 cached = 0;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300181 }
182
Tony Lindgrena66cb342011-10-04 13:52:57 -0700183 omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
184 omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
185 cached);
186 if (!omap_sram_base) {
187 pr_err("SRAM: Could not map\n");
188 return;
189 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100190
Tony Lindgrena66cb342011-10-04 13:52:57 -0700191 omap_sram_ceil = omap_sram_base + omap_sram_size;
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000192
193 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100194 * Looks like we need to preserve some bootloader code at the
195 * beginning of SRAM for jumping to flash for reboot to work...
196 */
197 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
198 omap_sram_size - SRAM_BOOTLOADER_SZ);
199}
200
Jean Pihetb6338bd2011-02-02 16:38:06 +0100201/*
202 * Memory allocator for SRAM: calculates the new ceiling address
203 * for pushing a function using the fncpy API.
204 *
205 * Note that fncpy requires the returned address to be aligned
206 * to an 8-byte boundary.
207 */
208void *omap_sram_push_address(unsigned long size)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100209{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700210 unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
211
212 available = omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ);
213
214 if (size > available) {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530215 pr_err("Not enough space in SRAM\n");
Tony Lindgren92105bb2005-09-07 17:20:26 +0100216 return NULL;
217 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100218
Tony Lindgrena66cb342011-10-04 13:52:57 -0700219 new_ceil -= size;
220 new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
221 omap_sram_ceil = IOMEM(new_ceil);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100222
223 return (void *)omap_sram_ceil;
224}
225
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000226#ifdef CONFIG_ARCH_OMAP1
227
228static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
229
230void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
231{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700232 BUG_ON(!_omap_sram_reprogram_clock);
Janusz Krzysztofikf9e59082011-12-01 22:16:26 +0100233 /* On 730, bit 13 must always be 1 */
234 if (cpu_is_omap7xx())
235 ckctl |= 0x2000;
Russell King020f9702008-12-01 17:40:54 +0000236 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000237}
238
Aaro Koskinene6f16822010-11-18 19:59:47 +0200239static int __init omap1_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000240{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300241 _omap_sram_reprogram_clock =
242 omap_sram_push(omap1_sram_reprogram_clock,
243 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000244
245 return 0;
246}
247
248#else
249#define omap1_sram_init() do {} while (0)
250#endif
251
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300252#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000253
254static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
255 u32 base_cs, u32 force_unlock);
256
257void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
258 u32 base_cs, u32 force_unlock)
259{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700260 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000261 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
262 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000263}
264
265static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
266 u32 mem_type);
267
268void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
269{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700270 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000271 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000272}
273
274static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
275
276u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
277{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700278 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000279 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
280}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300281#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000282
Tony Lindgren59b479e2011-01-27 16:39:40 -0800283#ifdef CONFIG_SOC_OMAP2420
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700284static int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000285{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300286 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
287 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000288
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300289 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
290 omap242x_sram_reprogram_sdrc_sz);
291
292 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
293 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000294
295 return 0;
296}
297#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300298static inline int omap242x_sram_init(void)
299{
300 return 0;
301}
302#endif
303
Tony Lindgren59b479e2011-01-27 16:39:40 -0800304#ifdef CONFIG_SOC_OMAP2430
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700305static int __init omap243x_sram_init(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300306{
307 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
308 omap243x_sram_ddr_init_sz);
309
310 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
311 omap243x_sram_reprogram_sdrc_sz);
312
313 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
314 omap243x_sram_set_prcm_sz);
315
316 return 0;
317}
318#else
319static inline int omap243x_sram_init(void)
320{
321 return 0;
322}
323#endif
324
325#ifdef CONFIG_ARCH_OMAP3
326
Jean Pihet58cda882009-07-24 19:43:25 -0600327static u32 (*_omap3_sram_configure_core_dpll)(
328 u32 m2, u32 unlock_dll, u32 f, u32 inc,
329 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
330 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
331 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
332 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
333
334u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
335 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
336 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
337 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
338 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300339{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700340 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600341 return _omap3_sram_configure_core_dpll(
342 m2, unlock_dll, f, inc,
343 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
344 sdrc_actim_ctrl_b_0, sdrc_mr_0,
345 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
346 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300347}
348
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530349#ifdef CONFIG_PM
350void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300351{
352 omap_sram_ceil = omap_sram_base + omap_sram_size;
353
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300354 _omap3_sram_configure_core_dpll =
355 omap_sram_push(omap3_sram_configure_core_dpll,
356 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530357 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300358}
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530359#endif /* CONFIG_PM */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300360
Jean Pihet46e130d2011-06-29 18:40:23 +0200361#endif /* CONFIG_ARCH_OMAP3 */
362
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300363static inline int omap34xx_sram_init(void)
364{
Jean Pihet46e130d2011-06-29 18:40:23 +0200365#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
366 omap3_sram_restore_context();
367#endif
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300368 return 0;
369}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000370
371int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100372{
373 omap_detect_sram();
374 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000375
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300376 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000377 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300378 else if (cpu_is_omap242x())
379 omap242x_sram_init();
380 else if (cpu_is_omap2430())
381 omap243x_sram_init();
382 else if (cpu_is_omap34xx())
383 omap34xx_sram_init();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000384
385 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100386}