blob: 9a364b7e2ebf8d715af50218e18dd266d64058d1 [file] [log] [blame]
Seemanta Dutta4e2d49c2013-04-05 16:28:11 -07001/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Stephen Boyd322a9922011-09-20 01:05:54 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
Stephen Boyd322a9922011-09-20 01:05:54 -070016#include <linux/delay.h>
17#include <linux/module.h>
18#include <linux/slab.h>
19#include <linux/platform_device.h>
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -080020#include <linux/regulator/consumer.h>
Stephen Boyd86f2e652012-01-11 18:25:44 -080021#include <linux/clk.h>
Stephen Boydfdec00d2012-05-10 17:04:49 -070022#include <linux/interrupt.h>
23#include <linux/wcnss_wlan.h>
Stephen Boyd322a9922011-09-20 01:05:54 -070024
Stephen Boydfdec00d2012-05-10 17:04:49 -070025#include <mach/subsystem_restart.h>
Seemanta Dutta4e2d49c2013-04-05 16:28:11 -070026#include <mach/ramdump.h>
Jeff Hugo5ba15fe2013-05-06 14:24:24 -060027#include <mach/msm_smem.h>
Deepak Katragadda4118ccc2013-07-05 10:01:19 -070028#include <mach/msm_bus_board.h>
Stephen Boyd322a9922011-09-20 01:05:54 -070029
30#include "peripheral-loader.h"
31#include "scm-pas.h"
Stephen Boydfdec00d2012-05-10 17:04:49 -070032#include "smd_private.h"
Stephen Boyd322a9922011-09-20 01:05:54 -070033
34#define RIVA_PMU_A2XB_CFG 0xB8
35#define RIVA_PMU_A2XB_CFG_EN BIT(0)
36
37#define RIVA_PMU_CFG 0x28
38#define RIVA_PMU_CFG_WARM_BOOT BIT(0)
39#define RIVA_PMU_CFG_IRIS_XO_MODE 0x6
40#define RIVA_PMU_CFG_IRIS_XO_MODE_48 (3 << 1)
41
Stephen Boyd12332572011-12-06 16:00:51 -080042#define RIVA_PMU_OVRD_EN 0x2C
43#define RIVA_PMU_OVRD_EN_CCPU_RESET BIT(0)
44#define RIVA_PMU_OVRD_EN_CCPU_CLK BIT(1)
45
Stephen Boyd322a9922011-09-20 01:05:54 -070046#define RIVA_PMU_OVRD_VAL 0x30
47#define RIVA_PMU_OVRD_VAL_CCPU_RESET BIT(0)
48#define RIVA_PMU_OVRD_VAL_CCPU_CLK BIT(1)
49
50#define RIVA_PMU_CCPU_CTL 0x9C
51#define RIVA_PMU_CCPU_CTL_HIGH_IVT BIT(0)
52#define RIVA_PMU_CCPU_CTL_REMAP_EN BIT(2)
53
54#define RIVA_PMU_CCPU_BOOT_REMAP_ADDR 0xA0
55
Stephen Boyde24edf52012-07-12 17:46:19 -070056#define RIVA_PLL_MODE 0x31A0
Stephen Boyd322a9922011-09-20 01:05:54 -070057#define PLL_MODE_OUTCTRL BIT(0)
58#define PLL_MODE_BYPASSNL BIT(1)
59#define PLL_MODE_RESET_N BIT(2)
60#define PLL_MODE_REF_XO_SEL 0x30
61#define PLL_MODE_REF_XO_SEL_CXO (2 << 4)
62#define PLL_MODE_REF_XO_SEL_RF (3 << 4)
Stephen Boyde24edf52012-07-12 17:46:19 -070063#define RIVA_PLL_L_VAL 0x31A4
64#define RIVA_PLL_M_VAL 0x31A8
65#define RIVA_PLL_N_VAL 0x31Ac
66#define RIVA_PLL_CONFIG 0x31B4
67#define RIVA_RESET 0x35E0
Stephen Boyd322a9922011-09-20 01:05:54 -070068
69#define RIVA_PMU_ROOT_CLK_SEL 0xC8
70#define RIVA_PMU_ROOT_CLK_SEL_3 BIT(2)
71
72#define RIVA_PMU_CLK_ROOT3 0x78
73#define RIVA_PMU_CLK_ROOT3_ENA BIT(0)
74#define RIVA_PMU_CLK_ROOT3_SRC0_DIV 0x3C
75#define RIVA_PMU_CLK_ROOT3_SRC0_DIV_2 (1 << 2)
76#define RIVA_PMU_CLK_ROOT3_SRC0_SEL 0x1C0
77#define RIVA_PMU_CLK_ROOT3_SRC0_SEL_RIVA (1 << 6)
78#define RIVA_PMU_CLK_ROOT3_SRC1_DIV 0x1E00
79#define RIVA_PMU_CLK_ROOT3_SRC1_DIV_2 (1 << 9)
80#define RIVA_PMU_CLK_ROOT3_SRC1_SEL 0xE000
81#define RIVA_PMU_CLK_ROOT3_SRC1_SEL_RIVA (1 << 13)
82
83struct riva_data {
84 void __iomem *base;
Stephen Boyde24edf52012-07-12 17:46:19 -070085 void __iomem *cbase;
Stephen Boyd86f2e652012-01-11 18:25:44 -080086 struct clk *xo;
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -080087 struct regulator *pll_supply;
Stephen Boyde83a0a22012-06-29 13:51:27 -070088 struct pil_desc pil_desc;
Stephen Boydfdec00d2012-05-10 17:04:49 -070089 int irq;
90 int crash;
91 int rst_in_progress;
92 struct subsys_device *subsys;
93 struct subsys_desc subsys_desc;
94 struct delayed_work cancel_work;
95 struct ramdump_device *ramdump_dev;
Stephen Boyd322a9922011-09-20 01:05:54 -070096};
97
Stephen Boyd86f4a092012-03-22 10:59:22 -070098static bool cxo_is_needed(struct riva_data *drv)
Matt Wagantall04b7cc72011-12-09 18:52:26 -080099{
Stephen Boyd86f4a092012-03-22 10:59:22 -0700100 u32 reg = readl_relaxed(drv->base + RIVA_PMU_CFG);
101 return (reg & RIVA_PMU_CFG_IRIS_XO_MODE)
102 != RIVA_PMU_CFG_IRIS_XO_MODE_48;
103}
104
105static int pil_riva_make_proxy_vote(struct pil_desc *pil)
106{
107 struct riva_data *drv = dev_get_drvdata(pil->dev);
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800108 int ret;
Matt Wagantall04b7cc72011-12-09 18:52:26 -0800109
Stephen Boydd0b993a2012-01-30 11:59:31 -0800110 ret = regulator_enable(drv->pll_supply);
111 if (ret) {
Stephen Boyd86f4a092012-03-22 10:59:22 -0700112 dev_err(pil->dev, "failed to enable pll supply\n");
Stephen Boydd0b993a2012-01-30 11:59:31 -0800113 goto err;
114 }
Stephen Boyda74acd62012-04-03 17:41:33 -0700115 ret = clk_prepare_enable(drv->xo);
116 if (ret) {
117 dev_err(pil->dev, "failed to enable xo\n");
118 goto err_clk;
Stephen Boyd86f2e652012-01-11 18:25:44 -0800119 }
Stephen Boydd0b993a2012-01-30 11:59:31 -0800120 return 0;
121err_clk:
122 regulator_disable(drv->pll_supply);
123err:
124 return ret;
Matt Wagantall04b7cc72011-12-09 18:52:26 -0800125}
126
Stephen Boyd86f4a092012-03-22 10:59:22 -0700127static void pil_riva_remove_proxy_vote(struct pil_desc *pil)
Matt Wagantall04b7cc72011-12-09 18:52:26 -0800128{
Stephen Boyd86f4a092012-03-22 10:59:22 -0700129 struct riva_data *drv = dev_get_drvdata(pil->dev);
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800130 regulator_disable(drv->pll_supply);
Stephen Boyda74acd62012-04-03 17:41:33 -0700131 clk_disable_unprepare(drv->xo);
Matt Wagantall04b7cc72011-12-09 18:52:26 -0800132}
133
Stephen Boyd322a9922011-09-20 01:05:54 -0700134static int pil_riva_reset(struct pil_desc *pil)
135{
136 u32 reg, sel;
Stephen Boyd322a9922011-09-20 01:05:54 -0700137 struct riva_data *drv = dev_get_drvdata(pil->dev);
138 void __iomem *base = drv->base;
Tianyi Gou819851e2013-04-16 16:05:56 -0700139 phys_addr_t start_addr = pil_get_entry_addr(pil);
Stephen Boyde24edf52012-07-12 17:46:19 -0700140 void __iomem *cbase = drv->cbase;
Stephen Boyda74acd62012-04-03 17:41:33 -0700141 bool use_cxo = cxo_is_needed(drv);
Stephen Boyd322a9922011-09-20 01:05:54 -0700142
143 /* Enable A2XB bridge */
144 reg = readl_relaxed(base + RIVA_PMU_A2XB_CFG);
145 reg |= RIVA_PMU_A2XB_CFG_EN;
146 writel_relaxed(reg, base + RIVA_PMU_A2XB_CFG);
147
Stephen Boyd322a9922011-09-20 01:05:54 -0700148 /* Program PLL 13 to 960 MHz */
Stephen Boyde24edf52012-07-12 17:46:19 -0700149 reg = readl_relaxed(cbase + RIVA_PLL_MODE);
Stephen Boyd322a9922011-09-20 01:05:54 -0700150 reg &= ~(PLL_MODE_BYPASSNL | PLL_MODE_OUTCTRL | PLL_MODE_RESET_N);
Stephen Boyde24edf52012-07-12 17:46:19 -0700151 writel_relaxed(reg, cbase + RIVA_PLL_MODE);
Stephen Boyd322a9922011-09-20 01:05:54 -0700152
Stephen Boyda74acd62012-04-03 17:41:33 -0700153 if (use_cxo)
Stephen Boyde24edf52012-07-12 17:46:19 -0700154 writel_relaxed(0x40000C00 | 50, cbase + RIVA_PLL_L_VAL);
Matt Wagantall04b7cc72011-12-09 18:52:26 -0800155 else
Stephen Boyde24edf52012-07-12 17:46:19 -0700156 writel_relaxed(0x40000C00 | 40, cbase + RIVA_PLL_L_VAL);
157 writel_relaxed(0, cbase + RIVA_PLL_M_VAL);
158 writel_relaxed(1, cbase + RIVA_PLL_N_VAL);
159 writel_relaxed(0x01495227, cbase + RIVA_PLL_CONFIG);
Stephen Boyd322a9922011-09-20 01:05:54 -0700160
Stephen Boyde24edf52012-07-12 17:46:19 -0700161 reg = readl_relaxed(cbase + RIVA_PLL_MODE);
Stephen Boyd322a9922011-09-20 01:05:54 -0700162 reg &= ~(PLL_MODE_REF_XO_SEL);
Stephen Boyda74acd62012-04-03 17:41:33 -0700163 reg |= use_cxo ? PLL_MODE_REF_XO_SEL_CXO : PLL_MODE_REF_XO_SEL_RF;
Stephen Boyde24edf52012-07-12 17:46:19 -0700164 writel_relaxed(reg, cbase + RIVA_PLL_MODE);
Stephen Boyd322a9922011-09-20 01:05:54 -0700165
166 /* Enable PLL 13 */
167 reg |= PLL_MODE_BYPASSNL;
Stephen Boyde24edf52012-07-12 17:46:19 -0700168 writel_relaxed(reg, cbase + RIVA_PLL_MODE);
Stephen Boyd322a9922011-09-20 01:05:54 -0700169
170 /*
171 * H/W requires a 5us delay between disabling the bypass and
172 * de-asserting the reset. Delay 10us just to be safe.
173 */
174 mb();
175 usleep_range(10, 20);
176
177 reg |= PLL_MODE_RESET_N;
Stephen Boyde24edf52012-07-12 17:46:19 -0700178 writel_relaxed(reg, cbase + RIVA_PLL_MODE);
Stephen Boyd322a9922011-09-20 01:05:54 -0700179 reg |= PLL_MODE_OUTCTRL;
Stephen Boyde24edf52012-07-12 17:46:19 -0700180 writel_relaxed(reg, cbase + RIVA_PLL_MODE);
Stephen Boyd322a9922011-09-20 01:05:54 -0700181
182 /* Wait for PLL to settle */
183 mb();
184 usleep_range(50, 100);
185
186 /* Configure cCPU for 240 MHz */
187 sel = readl_relaxed(base + RIVA_PMU_ROOT_CLK_SEL);
188 reg = readl_relaxed(base + RIVA_PMU_CLK_ROOT3);
189 if (sel & RIVA_PMU_ROOT_CLK_SEL_3) {
190 reg &= ~(RIVA_PMU_CLK_ROOT3_SRC0_SEL |
191 RIVA_PMU_CLK_ROOT3_SRC0_DIV);
192 reg |= RIVA_PMU_CLK_ROOT3_SRC0_SEL_RIVA |
193 RIVA_PMU_CLK_ROOT3_SRC0_DIV_2;
194 } else {
195 reg &= ~(RIVA_PMU_CLK_ROOT3_SRC1_SEL |
196 RIVA_PMU_CLK_ROOT3_SRC1_DIV);
197 reg |= RIVA_PMU_CLK_ROOT3_SRC1_SEL_RIVA |
198 RIVA_PMU_CLK_ROOT3_SRC1_DIV_2;
199 }
200 writel_relaxed(reg, base + RIVA_PMU_CLK_ROOT3);
201 reg |= RIVA_PMU_CLK_ROOT3_ENA;
202 writel_relaxed(reg, base + RIVA_PMU_CLK_ROOT3);
203 reg = readl_relaxed(base + RIVA_PMU_ROOT_CLK_SEL);
204 reg ^= RIVA_PMU_ROOT_CLK_SEL_3;
205 writel_relaxed(reg, base + RIVA_PMU_ROOT_CLK_SEL);
206
207 /* Use the high vector table */
208 reg = readl_relaxed(base + RIVA_PMU_CCPU_CTL);
209 reg |= RIVA_PMU_CCPU_CTL_HIGH_IVT | RIVA_PMU_CCPU_CTL_REMAP_EN;
210 writel_relaxed(reg, base + RIVA_PMU_CCPU_CTL);
211
212 /* Set base memory address */
213 writel_relaxed(start_addr >> 16, base + RIVA_PMU_CCPU_BOOT_REMAP_ADDR);
214
215 /* Clear warmboot bit indicating this is a cold boot */
216 reg = readl_relaxed(base + RIVA_PMU_CFG);
217 reg &= ~(RIVA_PMU_CFG_WARM_BOOT);
218 writel_relaxed(reg, base + RIVA_PMU_CFG);
219
220 /* Enable the cCPU clock */
221 reg = readl_relaxed(base + RIVA_PMU_OVRD_VAL);
222 reg |= RIVA_PMU_OVRD_VAL_CCPU_CLK;
223 writel_relaxed(reg, base + RIVA_PMU_OVRD_VAL);
224
225 /* Take cCPU out of reset */
226 reg |= RIVA_PMU_OVRD_VAL_CCPU_RESET;
227 writel_relaxed(reg, base + RIVA_PMU_OVRD_VAL);
228
229 return 0;
230}
231
232static int pil_riva_shutdown(struct pil_desc *pil)
233{
Stephen Boyde24edf52012-07-12 17:46:19 -0700234 struct riva_data *drv = dev_get_drvdata(pil->dev);
235 void __iomem *cbase = drv->cbase;
236
Stephen Boyd12332572011-12-06 16:00:51 -0800237 /* Assert reset to Riva */
Stephen Boyde24edf52012-07-12 17:46:19 -0700238 writel_relaxed(1, cbase + RIVA_RESET);
Stephen Boyd12332572011-12-06 16:00:51 -0800239 mb();
240 usleep_range(1000, 2000);
241
242 /* Deassert reset to Riva */
Stephen Boyde24edf52012-07-12 17:46:19 -0700243 writel_relaxed(0, cbase + RIVA_RESET);
Stephen Boyd12332572011-12-06 16:00:51 -0800244 mb();
Stephen Boyd322a9922011-09-20 01:05:54 -0700245
246 return 0;
247}
248
249static struct pil_reset_ops pil_riva_ops = {
Stephen Boyd322a9922011-09-20 01:05:54 -0700250 .auth_and_reset = pil_riva_reset,
251 .shutdown = pil_riva_shutdown,
Stephen Boyd86f4a092012-03-22 10:59:22 -0700252 .proxy_vote = pil_riva_make_proxy_vote,
253 .proxy_unvote = pil_riva_remove_proxy_vote,
Stephen Boyd322a9922011-09-20 01:05:54 -0700254};
255
256static int pil_riva_init_image_trusted(struct pil_desc *pil,
257 const u8 *metadata, size_t size)
258{
Tianyi Gouca0aaac2012-07-27 14:13:29 -0700259 return pas_init_image(PAS_WCNSS, metadata, size);
Stephen Boyd322a9922011-09-20 01:05:54 -0700260}
261
262static int pil_riva_reset_trusted(struct pil_desc *pil)
263{
Tianyi Gouca0aaac2012-07-27 14:13:29 -0700264 return pas_auth_and_reset(PAS_WCNSS);
Stephen Boyd322a9922011-09-20 01:05:54 -0700265}
266
267static int pil_riva_shutdown_trusted(struct pil_desc *pil)
268{
Tianyi Gouca0aaac2012-07-27 14:13:29 -0700269 return pas_shutdown(PAS_WCNSS);
Stephen Boyd322a9922011-09-20 01:05:54 -0700270}
271
272static struct pil_reset_ops pil_riva_ops_trusted = {
273 .init_image = pil_riva_init_image_trusted,
Stephen Boyd322a9922011-09-20 01:05:54 -0700274 .auth_and_reset = pil_riva_reset_trusted,
275 .shutdown = pil_riva_shutdown_trusted,
Stephen Boyd86f4a092012-03-22 10:59:22 -0700276 .proxy_vote = pil_riva_make_proxy_vote,
277 .proxy_unvote = pil_riva_remove_proxy_vote,
Stephen Boyd322a9922011-09-20 01:05:54 -0700278};
279
Stephen Boydfdec00d2012-05-10 17:04:49 -0700280static int enable_riva_ssr;
281
282static int enable_riva_ssr_set(const char *val, struct kernel_param *kp)
283{
284 int ret;
285
286 ret = param_set_int(val, kp);
287 if (ret)
288 return ret;
289
290 if (enable_riva_ssr)
291 pr_info("Subsystem restart activated for riva.\n");
292
293 return 0;
294}
295module_param_call(enable_riva_ssr, enable_riva_ssr_set, param_get_int,
296 &enable_riva_ssr, S_IRUGO | S_IWUSR);
297
298static void smsm_state_cb_hdlr(void *data, uint32_t old_state,
299 uint32_t new_state)
300{
301 struct riva_data *drv = data;
302 char *smem_reset_reason;
303 char buffer[81];
304 unsigned smem_reset_size;
305 unsigned size;
306
307 drv->crash = true;
308 if (!(new_state & SMSM_RESET))
309 return;
310
311 if (drv->rst_in_progress) {
312 pr_err("riva: Ignoring smsm reset req, restart in progress\n");
313 return;
314 }
315
316 pr_err("riva: smsm state changed to smsm reset\n");
Naresh Jayaram08cee442013-04-26 19:50:00 +0530317 wcnss_riva_dump_pmic_regs();
Stephen Boydfdec00d2012-05-10 17:04:49 -0700318
319 smem_reset_reason = smem_get_entry(SMEM_SSR_REASON_WCNSS0,
320 &smem_reset_size);
321
322 if (!smem_reset_reason || !smem_reset_size) {
323 pr_err("wcnss subsystem failure reason:\n"
324 "(unknown, smem_get_entry failed)");
325 } else if (!smem_reset_reason[0]) {
326 pr_err("wcnss subsystem failure reason:\n"
327 "(unknown, init string found)");
328 } else {
329 size = smem_reset_size < sizeof(buffer) ? smem_reset_size :
330 (sizeof(buffer) - 1);
331 memcpy(buffer, smem_reset_reason, size);
332 buffer[size] = '\0';
333 pr_err("wcnss subsystem failure reason: %s\n", buffer);
334 memset(smem_reset_reason, 0, smem_reset_size);
335 wmb();
336 }
337
338 drv->rst_in_progress = 1;
339 subsystem_restart_dev(drv->subsys);
340}
341
342static irqreturn_t riva_wdog_bite_irq_hdlr(int irq, void *dev_id)
343{
344 struct riva_data *drv = dev_id;
345
346 drv->crash = true;
347 if (drv->rst_in_progress) {
348 pr_err("Ignoring riva bite irq, restart in progress\n");
349 return IRQ_HANDLED;
350 }
351 if (!enable_riva_ssr)
352 panic("Watchdog bite received from Riva");
353
354 drv->rst_in_progress = 1;
Sameer Thalappil1b3e6112012-12-14 15:16:07 -0800355 wcnss_riva_log_debug_regs();
Stephen Boydfdec00d2012-05-10 17:04:49 -0700356 subsystem_restart_dev(drv->subsys);
357
358 return IRQ_HANDLED;
359}
360
361static void riva_post_bootup(struct work_struct *work)
362{
363 struct platform_device *pdev = wcnss_get_platform_device();
364 struct wcnss_wlan_config *pwlanconfig = wcnss_get_wlan_config();
365
Sameer Thalappil1d69b8022013-06-10 19:10:07 -0700366 wcnss_wlan_power(&pdev->dev, pwlanconfig, WCNSS_WLAN_SWITCH_OFF, NULL);
Stephen Boydfdec00d2012-05-10 17:04:49 -0700367}
368
Stephen Boyd3e4e9752012-06-27 12:46:32 -0700369static int riva_start(const struct subsys_desc *desc)
370{
Stephen Boyd3e4e9752012-06-27 12:46:32 -0700371 struct riva_data *drv;
372
373 drv = container_of(desc, struct riva_data, subsys_desc);
Stephen Boyde83a0a22012-06-29 13:51:27 -0700374 return pil_boot(&drv->pil_desc);
Stephen Boyd3e4e9752012-06-27 12:46:32 -0700375}
376
377static void riva_stop(const struct subsys_desc *desc)
378{
379 struct riva_data *drv;
380
381 drv = container_of(desc, struct riva_data, subsys_desc);
Stephen Boyde83a0a22012-06-29 13:51:27 -0700382 pil_shutdown(&drv->pil_desc);
Stephen Boyd3e4e9752012-06-27 12:46:32 -0700383}
384
Stephen Boydfdec00d2012-05-10 17:04:49 -0700385static int riva_shutdown(const struct subsys_desc *desc)
386{
387 struct riva_data *drv;
388
389 drv = container_of(desc, struct riva_data, subsys_desc);
Stephen Boyde83a0a22012-06-29 13:51:27 -0700390 pil_shutdown(&drv->pil_desc);
Stephen Boydfdec00d2012-05-10 17:04:49 -0700391 flush_delayed_work(&drv->cancel_work);
392 wcnss_flush_delayed_boot_votes();
393 disable_irq_nosync(drv->irq);
394
395 return 0;
396}
397
398static int riva_powerup(const struct subsys_desc *desc)
399{
400 struct riva_data *drv;
401 struct platform_device *pdev = wcnss_get_platform_device();
402 struct wcnss_wlan_config *pwlanconfig = wcnss_get_wlan_config();
403 int ret = 0;
404
405 drv = container_of(desc, struct riva_data, subsys_desc);
406 if (pdev && pwlanconfig) {
407 ret = wcnss_wlan_power(&pdev->dev, pwlanconfig,
Sameer Thalappil1d69b8022013-06-10 19:10:07 -0700408 WCNSS_WLAN_SWITCH_ON, NULL);
Stephen Boydfdec00d2012-05-10 17:04:49 -0700409 if (!ret)
Stephen Boyde83a0a22012-06-29 13:51:27 -0700410 pil_boot(&drv->pil_desc);
Stephen Boydfdec00d2012-05-10 17:04:49 -0700411 }
412 drv->rst_in_progress = 0;
413 enable_irq(drv->irq);
414 schedule_delayed_work(&drv->cancel_work, msecs_to_jiffies(5000));
415
416 return ret;
417}
418
Stephen Boydfdec00d2012-05-10 17:04:49 -0700419static int riva_ramdump(int enable, const struct subsys_desc *desc)
420{
421 struct riva_data *drv;
422
423 drv = container_of(desc, struct riva_data, subsys_desc);
424
Stephen Boyd5eb17ce2012-11-29 15:34:21 -0800425 if (!enable)
Stephen Boydfdec00d2012-05-10 17:04:49 -0700426 return 0;
Stephen Boyd5eb17ce2012-11-29 15:34:21 -0800427
428 return pil_do_ramdump(&drv->pil_desc, drv->ramdump_dev);
Stephen Boydfdec00d2012-05-10 17:04:49 -0700429}
430
431/* Riva crash handler */
432static void riva_crash_shutdown(const struct subsys_desc *desc)
433{
434 struct riva_data *drv;
435
436 drv = container_of(desc, struct riva_data, subsys_desc);
437 pr_err("riva crash shutdown %d\n", drv->crash);
438 if (drv->crash != true)
439 smsm_change_state(SMSM_APPS_STATE, SMSM_RESET, SMSM_RESET);
440}
441
Stephen Boyd322a9922011-09-20 01:05:54 -0700442static int __devinit pil_riva_probe(struct platform_device *pdev)
443{
444 struct riva_data *drv;
445 struct resource *res;
446 struct pil_desc *desc;
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800447 int ret;
Stephen Boyd322a9922011-09-20 01:05:54 -0700448
Stephen Boyd322a9922011-09-20 01:05:54 -0700449 drv = devm_kzalloc(&pdev->dev, sizeof(*drv), GFP_KERNEL);
450 if (!drv)
451 return -ENOMEM;
452 platform_set_drvdata(pdev, drv);
453
Stephen Boydf8f89282012-07-16 18:05:48 -0700454
455 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
456 drv->base = devm_request_and_ioremap(&pdev->dev, res);
Stephen Boyd322a9922011-09-20 01:05:54 -0700457 if (!drv->base)
458 return -ENOMEM;
459
Stephen Boyde24edf52012-07-12 17:46:19 -0700460 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Stephen Boydf8f89282012-07-16 18:05:48 -0700461 drv->cbase = devm_request_and_ioremap(&pdev->dev, res);
Stephen Boyde24edf52012-07-12 17:46:19 -0700462 if (!drv->cbase)
463 return -ENOMEM;
464
Stephen Boyd83e5eae2012-03-23 15:04:46 -0700465 drv->pll_supply = devm_regulator_get(&pdev->dev, "pll_vdd");
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800466 if (IS_ERR(drv->pll_supply)) {
467 dev_err(&pdev->dev, "failed to get pll supply\n");
468 return PTR_ERR(drv->pll_supply);
469 }
Matt Wagantall52dd0622012-02-02 18:26:16 -0800470 if (regulator_count_voltages(drv->pll_supply) > 0) {
471 ret = regulator_set_voltage(drv->pll_supply, 1800000, 1800000);
472 if (ret) {
473 dev_err(&pdev->dev,
474 "failed to set pll supply voltage\n");
Stephen Boyd93528ea2012-03-23 15:23:10 -0700475 return ret;
Matt Wagantall52dd0622012-02-02 18:26:16 -0800476 }
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800477
Matt Wagantall52dd0622012-02-02 18:26:16 -0800478 ret = regulator_set_optimum_mode(drv->pll_supply, 100000);
479 if (ret < 0) {
480 dev_err(&pdev->dev,
481 "failed to set pll supply optimum mode\n");
Stephen Boyd93528ea2012-03-23 15:23:10 -0700482 return ret;
Matt Wagantall52dd0622012-02-02 18:26:16 -0800483 }
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800484 }
485
Stephen Boydfdec00d2012-05-10 17:04:49 -0700486 drv->irq = platform_get_irq(pdev, 0);
487 if (drv->irq < 0)
488 return drv->irq;
489
Stephen Boyde83a0a22012-06-29 13:51:27 -0700490 drv->xo = devm_clk_get(&pdev->dev, "cxo");
491 if (IS_ERR(drv->xo))
492 return PTR_ERR(drv->xo);
493
494 desc = &drv->pil_desc;
Stephen Boyd322a9922011-09-20 01:05:54 -0700495 desc->name = "wcnss";
496 desc->dev = &pdev->dev;
Stephen Boyd6d67d252011-09-27 11:50:05 -0700497 desc->owner = THIS_MODULE;
Stephen Boyd86f4a092012-03-22 10:59:22 -0700498 desc->proxy_timeout = 10000;
Stephen Boyd322a9922011-09-20 01:05:54 -0700499
Tianyi Gouca0aaac2012-07-27 14:13:29 -0700500 if (pas_supported(PAS_WCNSS) > 0) {
Stephen Boyd322a9922011-09-20 01:05:54 -0700501 desc->ops = &pil_riva_ops_trusted;
502 dev_info(&pdev->dev, "using secure boot\n");
503 } else {
504 desc->ops = &pil_riva_ops;
505 dev_info(&pdev->dev, "using non-secure boot\n");
506 }
Stephen Boyde83a0a22012-06-29 13:51:27 -0700507 ret = pil_desc_init(desc);
Stephen Boydfdec00d2012-05-10 17:04:49 -0700508
509 ret = smsm_state_cb_register(SMSM_WCNSS_STATE, SMSM_RESET,
510 smsm_state_cb_hdlr, drv);
511 if (ret < 0)
512 goto err_smsm;
513
514 drv->subsys_desc.name = "wcnss";
Stephen Boyd3e4e9752012-06-27 12:46:32 -0700515 drv->subsys_desc.dev = &pdev->dev;
516 drv->subsys_desc.owner = THIS_MODULE;
517 drv->subsys_desc.start = riva_start;
518 drv->subsys_desc.stop = riva_stop;
Stephen Boydfdec00d2012-05-10 17:04:49 -0700519 drv->subsys_desc.shutdown = riva_shutdown;
520 drv->subsys_desc.powerup = riva_powerup;
521 drv->subsys_desc.ramdump = riva_ramdump;
522 drv->subsys_desc.crash_shutdown = riva_crash_shutdown;
523
524 INIT_DELAYED_WORK(&drv->cancel_work, riva_post_bootup);
525
Stephen Boydc1a72612012-07-05 14:07:35 -0700526 drv->ramdump_dev = create_ramdump_device("riva", &pdev->dev);
Stephen Boydfdec00d2012-05-10 17:04:49 -0700527 if (!drv->ramdump_dev) {
528 ret = -ENOMEM;
529 goto err_ramdump;
530 }
531
532 drv->subsys = subsys_register(&drv->subsys_desc);
533 if (IS_ERR(drv->subsys)) {
534 ret = PTR_ERR(drv->subsys);
535 goto err_subsys;
536 }
537
Deepak Katragadda4118ccc2013-07-05 10:01:19 -0700538 scm_pas_init(MSM_BUS_MASTER_SPS);
539
Stephen Boydfdec00d2012-05-10 17:04:49 -0700540 ret = devm_request_irq(&pdev->dev, drv->irq, riva_wdog_bite_irq_hdlr,
Sameer Thalappildb8604c2012-11-29 14:10:48 -0800541 IRQF_TRIGGER_RISING, "riva_wdog", drv);
Stephen Boydfdec00d2012-05-10 17:04:49 -0700542 if (ret < 0)
543 goto err;
544
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800545 return 0;
Stephen Boydfdec00d2012-05-10 17:04:49 -0700546err:
547 subsys_unregister(drv->subsys);
548err_subsys:
549 destroy_ramdump_device(drv->ramdump_dev);
550err_ramdump:
551 smsm_state_cb_deregister(SMSM_WCNSS_STATE, SMSM_RESET,
552 smsm_state_cb_hdlr, drv);
553err_smsm:
Stephen Boyde83a0a22012-06-29 13:51:27 -0700554 pil_desc_release(desc);
Stephen Boydfdec00d2012-05-10 17:04:49 -0700555 return ret;
Stephen Boyd322a9922011-09-20 01:05:54 -0700556}
557
558static int __devexit pil_riva_remove(struct platform_device *pdev)
559{
Stephen Boyd3bbdf6c2011-12-21 16:02:26 -0800560 struct riva_data *drv = platform_get_drvdata(pdev);
Stephen Boydfdec00d2012-05-10 17:04:49 -0700561
562 subsys_unregister(drv->subsys);
563 destroy_ramdump_device(drv->ramdump_dev);
564 smsm_state_cb_deregister(SMSM_WCNSS_STATE, SMSM_RESET,
565 smsm_state_cb_hdlr, drv);
Stephen Boyde83a0a22012-06-29 13:51:27 -0700566 pil_desc_release(&drv->pil_desc);
Stephen Boydfdec00d2012-05-10 17:04:49 -0700567
Stephen Boyd322a9922011-09-20 01:05:54 -0700568 return 0;
569}
570
571static struct platform_driver pil_riva_driver = {
572 .probe = pil_riva_probe,
573 .remove = __devexit_p(pil_riva_remove),
574 .driver = {
575 .name = "pil_riva",
576 .owner = THIS_MODULE,
577 },
578};
579
580static int __init pil_riva_init(void)
581{
582 return platform_driver_register(&pil_riva_driver);
583}
584module_init(pil_riva_init);
585
586static void __exit pil_riva_exit(void)
587{
Stephen Boyd322a9922011-09-20 01:05:54 -0700588 platform_driver_unregister(&pil_riva_driver);
589}
590module_exit(pil_riva_exit);
591
592MODULE_DESCRIPTION("Support for booting RIVA (WCNSS) processors");
593MODULE_LICENSE("GPL v2");