blob: 46739c96cd381dbd554dbc3513158a162aad7e0b [file] [log] [blame]
Kevin Hilmane38d92f2009-04-29 17:44:58 -07001/*
2 * TI DaVinci DM644x chip specific setup
3 *
4 * Author: Kevin Hilman, Deep Root Systems, LLC
5 *
6 * 2007 (c) Deep Root Systems, LLC. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
9 * or implied.
10 */
Kevin Hilmane38d92f2009-04-29 17:44:58 -070011#include <linux/init.h>
12#include <linux/clk.h>
Mark A. Greer65e866a2009-03-18 12:36:08 -050013#include <linux/serial_8250.h>
Kevin Hilmane38d92f2009-04-29 17:44:58 -070014#include <linux/platform_device.h>
Mark A. Greera9949552009-04-15 12:40:35 -070015#include <linux/gpio.h>
Kevin Hilmane38d92f2009-04-29 17:44:58 -070016
Mark A. Greer79c3c0b2009-04-15 12:38:58 -070017#include <asm/mach/map.h>
18
Kevin Hilmane38d92f2009-04-29 17:44:58 -070019#include <mach/dm646x.h>
Kevin Hilmane38d92f2009-04-29 17:44:58 -070020#include <mach/cputype.h>
21#include <mach/edma.h>
22#include <mach/irqs.h>
23#include <mach/psc.h>
24#include <mach/mux.h>
Mark A. Greerf64691b2009-04-15 12:40:11 -070025#include <mach/time.h>
Mark A. Greer65e866a2009-03-18 12:36:08 -050026#include <mach/serial.h>
Mark A. Greer79c3c0b2009-04-15 12:38:58 -070027#include <mach/common.h>
Chaithrika U S25acf552009-06-05 06:28:08 -040028#include <mach/asp.h>
Kevin Hilmane38d92f2009-04-29 17:44:58 -070029
30#include "clock.h"
31#include "mux.h"
32
Muralidharan Karicheri85609c12009-09-16 13:15:30 -040033#define DAVINCI_VPIF_BASE (0x01C12000)
34#define VDD3P3V_PWDN_OFFSET (0x48)
35#define VSCLKDIS_OFFSET (0x6C)
36
37#define VDD3P3V_VID_MASK (BIT_MASK(3) | BIT_MASK(2) | BIT_MASK(1) |\
38 BIT_MASK(0))
39#define VSCLKDIS_MASK (BIT_MASK(11) | BIT_MASK(10) | BIT_MASK(9) |\
40 BIT_MASK(8))
41
Kevin Hilmane38d92f2009-04-29 17:44:58 -070042/*
43 * Device specific clocks
44 */
Sekhar Nori56e580d2011-06-14 15:33:20 +000045#define DM646X_REF_FREQ 27000000
Kevin Hilmane38d92f2009-04-29 17:44:58 -070046#define DM646X_AUX_FREQ 24000000
47
48static struct pll_data pll1_data = {
49 .num = 1,
50 .phys_base = DAVINCI_PLL1_BASE,
51};
52
53static struct pll_data pll2_data = {
54 .num = 2,
55 .phys_base = DAVINCI_PLL2_BASE,
56};
57
58static struct clk ref_clk = {
59 .name = "ref_clk",
Sekhar Nori56e580d2011-06-14 15:33:20 +000060 .rate = DM646X_REF_FREQ,
61 .set_rate = davinci_simple_set_rate,
Kevin Hilmane38d92f2009-04-29 17:44:58 -070062};
63
64static struct clk aux_clkin = {
65 .name = "aux_clkin",
66 .rate = DM646X_AUX_FREQ,
67};
68
69static struct clk pll1_clk = {
70 .name = "pll1",
71 .parent = &ref_clk,
72 .pll_data = &pll1_data,
73 .flags = CLK_PLL,
74};
75
76static struct clk pll1_sysclk1 = {
77 .name = "pll1_sysclk1",
78 .parent = &pll1_clk,
79 .flags = CLK_PLL,
80 .div_reg = PLLDIV1,
81};
82
83static struct clk pll1_sysclk2 = {
84 .name = "pll1_sysclk2",
85 .parent = &pll1_clk,
86 .flags = CLK_PLL,
87 .div_reg = PLLDIV2,
88};
89
90static struct clk pll1_sysclk3 = {
91 .name = "pll1_sysclk3",
92 .parent = &pll1_clk,
93 .flags = CLK_PLL,
94 .div_reg = PLLDIV3,
95};
96
97static struct clk pll1_sysclk4 = {
98 .name = "pll1_sysclk4",
99 .parent = &pll1_clk,
100 .flags = CLK_PLL,
101 .div_reg = PLLDIV4,
102};
103
104static struct clk pll1_sysclk5 = {
105 .name = "pll1_sysclk5",
106 .parent = &pll1_clk,
107 .flags = CLK_PLL,
108 .div_reg = PLLDIV5,
109};
110
111static struct clk pll1_sysclk6 = {
112 .name = "pll1_sysclk6",
113 .parent = &pll1_clk,
114 .flags = CLK_PLL,
115 .div_reg = PLLDIV6,
116};
117
118static struct clk pll1_sysclk8 = {
119 .name = "pll1_sysclk8",
120 .parent = &pll1_clk,
121 .flags = CLK_PLL,
122 .div_reg = PLLDIV8,
123};
124
125static struct clk pll1_sysclk9 = {
126 .name = "pll1_sysclk9",
127 .parent = &pll1_clk,
128 .flags = CLK_PLL,
129 .div_reg = PLLDIV9,
130};
131
132static struct clk pll1_sysclkbp = {
133 .name = "pll1_sysclkbp",
134 .parent = &pll1_clk,
135 .flags = CLK_PLL | PRE_PLL,
136 .div_reg = BPDIV,
137};
138
139static struct clk pll1_aux_clk = {
140 .name = "pll1_aux_clk",
141 .parent = &pll1_clk,
142 .flags = CLK_PLL | PRE_PLL,
143};
144
145static struct clk pll2_clk = {
146 .name = "pll2_clk",
147 .parent = &ref_clk,
148 .pll_data = &pll2_data,
149 .flags = CLK_PLL,
150};
151
152static struct clk pll2_sysclk1 = {
153 .name = "pll2_sysclk1",
154 .parent = &pll2_clk,
155 .flags = CLK_PLL,
156 .div_reg = PLLDIV1,
157};
158
159static struct clk dsp_clk = {
160 .name = "dsp",
161 .parent = &pll1_sysclk1,
162 .lpsc = DM646X_LPSC_C64X_CPU,
163 .flags = PSC_DSP,
164 .usecount = 1, /* REVISIT how to disable? */
165};
166
167static struct clk arm_clk = {
168 .name = "arm",
169 .parent = &pll1_sysclk2,
170 .lpsc = DM646X_LPSC_ARM,
171 .flags = ALWAYS_ENABLED,
172};
173
Sudhakar Rajashekhara2bcb6132009-06-02 03:38:26 -0400174static struct clk edma_cc_clk = {
175 .name = "edma_cc",
176 .parent = &pll1_sysclk2,
177 .lpsc = DM646X_LPSC_TPCC,
178 .flags = ALWAYS_ENABLED,
179};
180
181static struct clk edma_tc0_clk = {
182 .name = "edma_tc0",
183 .parent = &pll1_sysclk2,
184 .lpsc = DM646X_LPSC_TPTC0,
185 .flags = ALWAYS_ENABLED,
186};
187
188static struct clk edma_tc1_clk = {
189 .name = "edma_tc1",
190 .parent = &pll1_sysclk2,
191 .lpsc = DM646X_LPSC_TPTC1,
192 .flags = ALWAYS_ENABLED,
193};
194
195static struct clk edma_tc2_clk = {
196 .name = "edma_tc2",
197 .parent = &pll1_sysclk2,
198 .lpsc = DM646X_LPSC_TPTC2,
199 .flags = ALWAYS_ENABLED,
200};
201
202static struct clk edma_tc3_clk = {
203 .name = "edma_tc3",
204 .parent = &pll1_sysclk2,
205 .lpsc = DM646X_LPSC_TPTC3,
206 .flags = ALWAYS_ENABLED,
207};
208
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700209static struct clk uart0_clk = {
210 .name = "uart0",
211 .parent = &aux_clkin,
212 .lpsc = DM646X_LPSC_UART0,
213};
214
215static struct clk uart1_clk = {
216 .name = "uart1",
217 .parent = &aux_clkin,
218 .lpsc = DM646X_LPSC_UART1,
219};
220
221static struct clk uart2_clk = {
222 .name = "uart2",
223 .parent = &aux_clkin,
224 .lpsc = DM646X_LPSC_UART2,
225};
226
227static struct clk i2c_clk = {
228 .name = "I2CCLK",
229 .parent = &pll1_sysclk3,
230 .lpsc = DM646X_LPSC_I2C,
231};
232
233static struct clk gpio_clk = {
234 .name = "gpio",
235 .parent = &pll1_sysclk3,
236 .lpsc = DM646X_LPSC_GPIO,
237};
238
Chaithrika U S75d0fa72009-05-28 05:09:21 -0400239static struct clk mcasp0_clk = {
240 .name = "mcasp0",
241 .parent = &pll1_sysclk3,
242 .lpsc = DM646X_LPSC_McASP0,
243};
244
245static struct clk mcasp1_clk = {
246 .name = "mcasp1",
247 .parent = &pll1_sysclk3,
248 .lpsc = DM646X_LPSC_McASP1,
249};
250
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700251static struct clk aemif_clk = {
252 .name = "aemif",
253 .parent = &pll1_sysclk3,
254 .lpsc = DM646X_LPSC_AEMIF,
255 .flags = ALWAYS_ENABLED,
256};
257
258static struct clk emac_clk = {
259 .name = "emac",
260 .parent = &pll1_sysclk3,
261 .lpsc = DM646X_LPSC_EMAC,
262};
263
264static struct clk pwm0_clk = {
265 .name = "pwm0",
266 .parent = &pll1_sysclk3,
267 .lpsc = DM646X_LPSC_PWM0,
268 .usecount = 1, /* REVIST: disabling hangs system */
269};
270
271static struct clk pwm1_clk = {
272 .name = "pwm1",
273 .parent = &pll1_sysclk3,
274 .lpsc = DM646X_LPSC_PWM1,
275 .usecount = 1, /* REVIST: disabling hangs system */
276};
277
278static struct clk timer0_clk = {
279 .name = "timer0",
280 .parent = &pll1_sysclk3,
281 .lpsc = DM646X_LPSC_TIMER0,
282};
283
284static struct clk timer1_clk = {
285 .name = "timer1",
286 .parent = &pll1_sysclk3,
287 .lpsc = DM646X_LPSC_TIMER1,
288};
289
290static struct clk timer2_clk = {
291 .name = "timer2",
292 .parent = &pll1_sysclk3,
293 .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
294};
295
Hemant Pedanekar3e25d5f2009-07-07 19:49:41 +0530296
297static struct clk ide_clk = {
298 .name = "ide",
299 .parent = &pll1_sysclk4,
300 .lpsc = DAVINCI_LPSC_ATA,
301};
302
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700303static struct clk vpif0_clk = {
304 .name = "vpif0",
305 .parent = &ref_clk,
306 .lpsc = DM646X_LPSC_VPSSMSTR,
307 .flags = ALWAYS_ENABLED,
308};
309
310static struct clk vpif1_clk = {
311 .name = "vpif1",
312 .parent = &ref_clk,
313 .lpsc = DM646X_LPSC_VPSSSLV,
314 .flags = ALWAYS_ENABLED,
315};
316
Kevin Hilman28552c22010-02-25 15:36:38 -0800317static struct clk_lookup dm646x_clks[] = {
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700318 CLK(NULL, "ref", &ref_clk),
319 CLK(NULL, "aux", &aux_clkin),
320 CLK(NULL, "pll1", &pll1_clk),
321 CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
322 CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
323 CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
324 CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
325 CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
326 CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
327 CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
328 CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
329 CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
330 CLK(NULL, "pll1_aux", &pll1_aux_clk),
331 CLK(NULL, "pll2", &pll2_clk),
332 CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
333 CLK(NULL, "dsp", &dsp_clk),
334 CLK(NULL, "arm", &arm_clk),
Sudhakar Rajashekhara2bcb6132009-06-02 03:38:26 -0400335 CLK(NULL, "edma_cc", &edma_cc_clk),
336 CLK(NULL, "edma_tc0", &edma_tc0_clk),
337 CLK(NULL, "edma_tc1", &edma_tc1_clk),
338 CLK(NULL, "edma_tc2", &edma_tc2_clk),
339 CLK(NULL, "edma_tc3", &edma_tc3_clk),
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700340 CLK(NULL, "uart0", &uart0_clk),
341 CLK(NULL, "uart1", &uart1_clk),
342 CLK(NULL, "uart2", &uart2_clk),
343 CLK("i2c_davinci.1", NULL, &i2c_clk),
344 CLK(NULL, "gpio", &gpio_clk),
Kevin Hilman61aa0732009-07-15 08:47:48 -0700345 CLK("davinci-mcasp.0", NULL, &mcasp0_clk),
346 CLK("davinci-mcasp.1", NULL, &mcasp1_clk),
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700347 CLK(NULL, "aemif", &aemif_clk),
348 CLK("davinci_emac.1", NULL, &emac_clk),
349 CLK(NULL, "pwm0", &pwm0_clk),
350 CLK(NULL, "pwm1", &pwm1_clk),
351 CLK(NULL, "timer0", &timer0_clk),
352 CLK(NULL, "timer1", &timer1_clk),
353 CLK("watchdog", NULL, &timer2_clk),
Hemant Pedanekar3e25d5f2009-07-07 19:49:41 +0530354 CLK("palm_bk3710", NULL, &ide_clk),
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700355 CLK(NULL, "vpif0", &vpif0_clk),
356 CLK(NULL, "vpif1", &vpif1_clk),
357 CLK(NULL, NULL, NULL),
358};
359
Mark A. Greer972412b2009-04-15 12:40:56 -0700360static struct emac_platform_data dm646x_emac_pdata = {
361 .ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET,
362 .ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET,
363 .ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET,
Mark A. Greer972412b2009-04-15 12:40:56 -0700364 .ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE,
365 .version = EMAC_VERSION_2,
366};
367
Kevin Hilmanac7b75b2009-05-07 06:19:40 -0700368static struct resource dm646x_emac_resources[] = {
369 {
370 .start = DM646X_EMAC_BASE,
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400371 .end = DM646X_EMAC_BASE + SZ_16K - 1,
Kevin Hilmanac7b75b2009-05-07 06:19:40 -0700372 .flags = IORESOURCE_MEM,
373 },
374 {
375 .start = IRQ_DM646X_EMACRXTHINT,
376 .end = IRQ_DM646X_EMACRXTHINT,
377 .flags = IORESOURCE_IRQ,
378 },
379 {
380 .start = IRQ_DM646X_EMACRXINT,
381 .end = IRQ_DM646X_EMACRXINT,
382 .flags = IORESOURCE_IRQ,
383 },
384 {
385 .start = IRQ_DM646X_EMACTXINT,
386 .end = IRQ_DM646X_EMACTXINT,
387 .flags = IORESOURCE_IRQ,
388 },
389 {
390 .start = IRQ_DM646X_EMACMISCINT,
391 .end = IRQ_DM646X_EMACMISCINT,
392 .flags = IORESOURCE_IRQ,
393 },
394};
395
396static struct platform_device dm646x_emac_device = {
397 .name = "davinci_emac",
398 .id = 1,
Mark A. Greer972412b2009-04-15 12:40:56 -0700399 .dev = {
400 .platform_data = &dm646x_emac_pdata,
401 },
Kevin Hilmanac7b75b2009-05-07 06:19:40 -0700402 .num_resources = ARRAY_SIZE(dm646x_emac_resources),
403 .resource = dm646x_emac_resources,
404};
405
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400406static struct resource dm646x_mdio_resources[] = {
407 {
408 .start = DM646X_EMAC_MDIO_BASE,
409 .end = DM646X_EMAC_MDIO_BASE + SZ_4K - 1,
410 .flags = IORESOURCE_MEM,
411 },
412};
413
414static struct platform_device dm646x_mdio_device = {
415 .name = "davinci_mdio",
416 .id = 0,
417 .num_resources = ARRAY_SIZE(dm646x_mdio_resources),
418 .resource = dm646x_mdio_resources,
419};
420
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700421/*
422 * Device specific mux setup
423 *
424 * soc description mux mode mode mux dbg
425 * reg offset mask mode
426 */
427static const struct mux_config dm646x_pins[] = {
Mark A. Greer0e585952009-04-15 12:39:48 -0700428#ifdef CONFIG_DAVINCI_MUX
Hemant Pedanekar3e25d5f2009-07-07 19:49:41 +0530429MUX_CFG(DM646X, ATAEN, 0, 0, 5, 1, true)
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700430
431MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
432
433MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
434
435MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
436
437MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
438
439MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
440
441MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
442
443MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
444
445MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
446
447MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
448
449MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
450
451MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
452
453MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
454
455MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
Mark A. Greer0e585952009-04-15 12:39:48 -0700456#endif
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700457};
458
Mark A. Greer673dd362009-04-15 12:40:00 -0700459static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
460 [IRQ_DM646X_VP_VERTINT0] = 7,
461 [IRQ_DM646X_VP_VERTINT1] = 7,
462 [IRQ_DM646X_VP_VERTINT2] = 7,
463 [IRQ_DM646X_VP_VERTINT3] = 7,
464 [IRQ_DM646X_VP_ERRINT] = 7,
465 [IRQ_DM646X_RESERVED_1] = 7,
466 [IRQ_DM646X_RESERVED_2] = 7,
467 [IRQ_DM646X_WDINT] = 7,
468 [IRQ_DM646X_CRGENINT0] = 7,
469 [IRQ_DM646X_CRGENINT1] = 7,
470 [IRQ_DM646X_TSIFINT0] = 7,
471 [IRQ_DM646X_TSIFINT1] = 7,
472 [IRQ_DM646X_VDCEINT] = 7,
473 [IRQ_DM646X_USBINT] = 7,
474 [IRQ_DM646X_USBDMAINT] = 7,
475 [IRQ_DM646X_PCIINT] = 7,
476 [IRQ_CCINT0] = 7, /* dma */
477 [IRQ_CCERRINT] = 7, /* dma */
478 [IRQ_TCERRINT0] = 7, /* dma */
479 [IRQ_TCERRINT] = 7, /* dma */
480 [IRQ_DM646X_TCERRINT2] = 7,
481 [IRQ_DM646X_TCERRINT3] = 7,
482 [IRQ_DM646X_IDE] = 7,
483 [IRQ_DM646X_HPIINT] = 7,
484 [IRQ_DM646X_EMACRXTHINT] = 7,
485 [IRQ_DM646X_EMACRXINT] = 7,
486 [IRQ_DM646X_EMACTXINT] = 7,
487 [IRQ_DM646X_EMACMISCINT] = 7,
488 [IRQ_DM646X_MCASP0TXINT] = 7,
489 [IRQ_DM646X_MCASP0RXINT] = 7,
490 [IRQ_AEMIFINT] = 7,
491 [IRQ_DM646X_RESERVED_3] = 7,
492 [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
493 [IRQ_TINT0_TINT34] = 7, /* clocksource */
494 [IRQ_TINT1_TINT12] = 7, /* DSP timer */
495 [IRQ_TINT1_TINT34] = 7, /* system tick */
496 [IRQ_PWMINT0] = 7,
497 [IRQ_PWMINT1] = 7,
498 [IRQ_DM646X_VLQINT] = 7,
499 [IRQ_I2C] = 7,
500 [IRQ_UARTINT0] = 7,
501 [IRQ_UARTINT1] = 7,
502 [IRQ_DM646X_UARTINT2] = 7,
503 [IRQ_DM646X_SPINT0] = 7,
504 [IRQ_DM646X_SPINT1] = 7,
505 [IRQ_DM646X_DSP2ARMINT] = 7,
506 [IRQ_DM646X_RESERVED_4] = 7,
507 [IRQ_DM646X_PSCINT] = 7,
508 [IRQ_DM646X_GPIO0] = 7,
509 [IRQ_DM646X_GPIO1] = 7,
510 [IRQ_DM646X_GPIO2] = 7,
511 [IRQ_DM646X_GPIO3] = 7,
512 [IRQ_DM646X_GPIO4] = 7,
513 [IRQ_DM646X_GPIO5] = 7,
514 [IRQ_DM646X_GPIO6] = 7,
515 [IRQ_DM646X_GPIO7] = 7,
516 [IRQ_DM646X_GPIOBNK0] = 7,
517 [IRQ_DM646X_GPIOBNK1] = 7,
518 [IRQ_DM646X_GPIOBNK2] = 7,
519 [IRQ_DM646X_DDRINT] = 7,
520 [IRQ_DM646X_AEMIFINT] = 7,
521 [IRQ_COMMTX] = 7,
522 [IRQ_COMMRX] = 7,
523 [IRQ_EMUINT] = 7,
524};
525
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700526/*----------------------------------------------------------------------*/
527
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400528/* Four Transfer Controllers on DM646x */
529static const s8
530dm646x_queue_tc_mapping[][2] = {
531 /* {event queue no, TC no} */
532 {0, 0},
533 {1, 1},
534 {2, 2},
535 {3, 3},
536 {-1, -1},
537};
538
539static const s8
540dm646x_queue_priority_mapping[][2] = {
541 /* {event queue no, Priority} */
542 {0, 4},
543 {1, 0},
544 {2, 5},
545 {3, 1},
546 {-1, -1},
547};
548
Sekhar Noribc3ac9f2010-06-29 11:35:12 +0530549static struct edma_soc_info edma_cc0_info = {
550 .n_channel = 64,
551 .n_region = 6, /* 0-1, 4-7 */
552 .n_slot = 512,
553 .n_tc = 4,
554 .n_cc = 1,
555 .queue_tc_mapping = dm646x_queue_tc_mapping,
556 .queue_priority_mapping = dm646x_queue_priority_mapping,
557};
558
559static struct edma_soc_info *dm646x_edma_info[EDMA_MAX_CC] = {
560 &edma_cc0_info,
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700561};
562
563static struct resource edma_resources[] = {
564 {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400565 .name = "edma_cc0",
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700566 .start = 0x01c00000,
567 .end = 0x01c00000 + SZ_64K - 1,
568 .flags = IORESOURCE_MEM,
569 },
570 {
571 .name = "edma_tc0",
572 .start = 0x01c10000,
573 .end = 0x01c10000 + SZ_1K - 1,
574 .flags = IORESOURCE_MEM,
575 },
576 {
577 .name = "edma_tc1",
578 .start = 0x01c10400,
579 .end = 0x01c10400 + SZ_1K - 1,
580 .flags = IORESOURCE_MEM,
581 },
582 {
583 .name = "edma_tc2",
584 .start = 0x01c10800,
585 .end = 0x01c10800 + SZ_1K - 1,
586 .flags = IORESOURCE_MEM,
587 },
588 {
589 .name = "edma_tc3",
590 .start = 0x01c10c00,
591 .end = 0x01c10c00 + SZ_1K - 1,
592 .flags = IORESOURCE_MEM,
593 },
594 {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400595 .name = "edma0",
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700596 .start = IRQ_CCINT0,
597 .flags = IORESOURCE_IRQ,
598 },
599 {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400600 .name = "edma0_err",
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700601 .start = IRQ_CCERRINT,
602 .flags = IORESOURCE_IRQ,
603 },
604 /* not using TC*_ERR */
605};
606
607static struct platform_device dm646x_edma_device = {
608 .name = "edma",
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400609 .id = 0,
610 .dev.platform_data = dm646x_edma_info,
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700611 .num_resources = ARRAY_SIZE(edma_resources),
612 .resource = edma_resources,
613};
614
Chaithrika U S25acf552009-06-05 06:28:08 -0400615static struct resource dm646x_mcasp0_resources[] = {
616 {
617 .name = "mcasp0",
618 .start = DAVINCI_DM646X_MCASP0_REG_BASE,
619 .end = DAVINCI_DM646X_MCASP0_REG_BASE + (SZ_1K << 1) - 1,
620 .flags = IORESOURCE_MEM,
621 },
622 /* first TX, then RX */
623 {
624 .start = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
625 .end = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
626 .flags = IORESOURCE_DMA,
627 },
628 {
629 .start = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
630 .end = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
631 .flags = IORESOURCE_DMA,
632 },
633};
634
635static struct resource dm646x_mcasp1_resources[] = {
636 {
637 .name = "mcasp1",
638 .start = DAVINCI_DM646X_MCASP1_REG_BASE,
639 .end = DAVINCI_DM646X_MCASP1_REG_BASE + (SZ_1K << 1) - 1,
640 .flags = IORESOURCE_MEM,
641 },
642 /* DIT mode, only TX event */
643 {
644 .start = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
645 .end = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
646 .flags = IORESOURCE_DMA,
647 },
648 /* DIT mode, dummy entry */
649 {
650 .start = -1,
651 .end = -1,
652 .flags = IORESOURCE_DMA,
653 },
654};
655
656static struct platform_device dm646x_mcasp0_device = {
657 .name = "davinci-mcasp",
658 .id = 0,
659 .num_resources = ARRAY_SIZE(dm646x_mcasp0_resources),
660 .resource = dm646x_mcasp0_resources,
661};
662
663static struct platform_device dm646x_mcasp1_device = {
664 .name = "davinci-mcasp",
665 .id = 1,
666 .num_resources = ARRAY_SIZE(dm646x_mcasp1_resources),
667 .resource = dm646x_mcasp1_resources,
668};
669
670static struct platform_device dm646x_dit_device = {
671 .name = "spdif-dit",
672 .id = -1,
673};
674
Muralidharan Karicheri85609c12009-09-16 13:15:30 -0400675static u64 vpif_dma_mask = DMA_BIT_MASK(32);
676
677static struct resource vpif_resource[] = {
678 {
679 .start = DAVINCI_VPIF_BASE,
680 .end = DAVINCI_VPIF_BASE + 0x03ff,
681 .flags = IORESOURCE_MEM,
682 }
683};
684
685static struct platform_device vpif_dev = {
686 .name = "vpif",
687 .id = -1,
688 .dev = {
689 .dma_mask = &vpif_dma_mask,
690 .coherent_dma_mask = DMA_BIT_MASK(32),
691 },
692 .resource = vpif_resource,
693 .num_resources = ARRAY_SIZE(vpif_resource),
694};
695
696static struct resource vpif_display_resource[] = {
697 {
698 .start = IRQ_DM646X_VP_VERTINT2,
699 .end = IRQ_DM646X_VP_VERTINT2,
700 .flags = IORESOURCE_IRQ,
701 },
702 {
703 .start = IRQ_DM646X_VP_VERTINT3,
704 .end = IRQ_DM646X_VP_VERTINT3,
705 .flags = IORESOURCE_IRQ,
706 },
707};
708
709static struct platform_device vpif_display_dev = {
710 .name = "vpif_display",
711 .id = -1,
712 .dev = {
713 .dma_mask = &vpif_dma_mask,
714 .coherent_dma_mask = DMA_BIT_MASK(32),
715 },
716 .resource = vpif_display_resource,
717 .num_resources = ARRAY_SIZE(vpif_display_resource),
718};
719
720static struct resource vpif_capture_resource[] = {
721 {
722 .start = IRQ_DM646X_VP_VERTINT0,
723 .end = IRQ_DM646X_VP_VERTINT0,
724 .flags = IORESOURCE_IRQ,
725 },
726 {
727 .start = IRQ_DM646X_VP_VERTINT1,
728 .end = IRQ_DM646X_VP_VERTINT1,
729 .flags = IORESOURCE_IRQ,
730 },
731};
732
733static struct platform_device vpif_capture_dev = {
734 .name = "vpif_capture",
735 .id = -1,
736 .dev = {
737 .dma_mask = &vpif_dma_mask,
738 .coherent_dma_mask = DMA_BIT_MASK(32),
739 },
740 .resource = vpif_capture_resource,
741 .num_resources = ARRAY_SIZE(vpif_capture_resource),
742};
743
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700744/*----------------------------------------------------------------------*/
745
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700746static struct map_desc dm646x_io_desc[] = {
747 {
748 .virtual = IO_VIRT,
749 .pfn = __phys_to_pfn(IO_PHYS),
750 .length = IO_SIZE,
751 .type = MT_DEVICE
752 },
David Brownell0d04eb42009-04-30 17:35:48 -0700753 {
754 .virtual = SRAM_VIRT,
755 .pfn = __phys_to_pfn(0x00010000),
756 .length = SZ_32K,
Santosh Shilimkar2de5c002010-09-24 07:21:05 +0100757 .type = MT_MEMORY_NONCACHED,
David Brownell0d04eb42009-04-30 17:35:48 -0700758 },
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700759};
760
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700761/* Contents of JTAG ID register used to identify exact cpu type */
762static struct davinci_id dm646x_ids[] = {
763 {
764 .variant = 0x0,
765 .part_no = 0xb770,
766 .manufacturer = 0x017,
767 .cpu_id = DAVINCI_CPU_ID_DM6467,
Hemant Pedanekarf63dd122009-09-02 16:49:35 +0530768 .name = "dm6467_rev1.x",
769 },
770 {
771 .variant = 0x1,
772 .part_no = 0xb770,
773 .manufacturer = 0x017,
774 .cpu_id = DAVINCI_CPU_ID_DM6467,
775 .name = "dm6467_rev3.x",
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700776 },
777};
778
Cyril Chemparathye4c822c2010-05-07 17:06:36 -0400779static u32 dm646x_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
Mark A. Greerd81d1882009-04-15 12:39:33 -0700780
Mark A. Greerf64691b2009-04-15 12:40:11 -0700781/*
782 * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
783 * T0_TOP: Timer 0, top : clocksource for generic timekeeping
784 * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
785 * T1_TOP: Timer 1, top : <unused>
786 */
Kevin Hilman28552c22010-02-25 15:36:38 -0800787static struct davinci_timer_info dm646x_timer_info = {
Mark A. Greerf64691b2009-04-15 12:40:11 -0700788 .timers = davinci_timer_instance,
789 .clockevent_id = T0_BOT,
790 .clocksource_id = T0_TOP,
791};
792
Mark A. Greer65e866a2009-03-18 12:36:08 -0500793static struct plat_serial8250_port dm646x_serial_platform_data[] = {
794 {
795 .mapbase = DAVINCI_UART0_BASE,
796 .irq = IRQ_UARTINT0,
797 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
798 UPF_IOREMAP,
799 .iotype = UPIO_MEM32,
800 .regshift = 2,
801 },
802 {
803 .mapbase = DAVINCI_UART1_BASE,
804 .irq = IRQ_UARTINT1,
805 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
806 UPF_IOREMAP,
807 .iotype = UPIO_MEM32,
808 .regshift = 2,
809 },
810 {
811 .mapbase = DAVINCI_UART2_BASE,
812 .irq = IRQ_DM646X_UARTINT2,
813 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
814 UPF_IOREMAP,
815 .iotype = UPIO_MEM32,
816 .regshift = 2,
817 },
818 {
819 .flags = 0
820 },
821};
822
823static struct platform_device dm646x_serial_device = {
824 .name = "serial8250",
825 .id = PLAT8250_DEV_PLATFORM,
826 .dev = {
827 .platform_data = dm646x_serial_platform_data,
828 },
829};
830
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700831static struct davinci_soc_info davinci_soc_info_dm646x = {
832 .io_desc = dm646x_io_desc,
833 .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
Cyril Chemparathy3347db82010-05-07 17:06:34 -0400834 .jtag_id_reg = 0x01c40028,
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700835 .ids = dm646x_ids,
836 .ids_num = ARRAY_SIZE(dm646x_ids),
Mark A. Greer66e0c392009-04-15 12:39:23 -0700837 .cpu_clks = dm646x_clks,
Mark A. Greerd81d1882009-04-15 12:39:33 -0700838 .psc_bases = dm646x_psc_bases,
839 .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
Cyril Chemparathy779b0d52010-05-07 17:06:38 -0400840 .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
Mark A. Greer0e585952009-04-15 12:39:48 -0700841 .pinmux_pins = dm646x_pins,
842 .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
Cyril Chemparathybd808942010-05-07 17:06:37 -0400843 .intc_base = DAVINCI_ARM_INTC_BASE,
Mark A. Greer673dd362009-04-15 12:40:00 -0700844 .intc_type = DAVINCI_INTC_TYPE_AINTC,
845 .intc_irq_prios = dm646x_default_priorities,
846 .intc_irq_num = DAVINCI_N_AINTC_IRQ,
Mark A. Greerf64691b2009-04-15 12:40:11 -0700847 .timer_info = &dm646x_timer_info,
Cyril Chemparathy686b6342010-05-01 18:37:54 -0400848 .gpio_type = GPIO_TYPE_DAVINCI,
Cyril Chemparathyb8d44292010-05-07 17:06:32 -0400849 .gpio_base = DAVINCI_GPIO_BASE,
Mark A. Greera9949552009-04-15 12:40:35 -0700850 .gpio_num = 43, /* Only 33 usable */
851 .gpio_irq = IRQ_DM646X_GPIOBNK0,
Mark A. Greer65e866a2009-03-18 12:36:08 -0500852 .serial_dev = &dm646x_serial_device,
Mark A. Greer972412b2009-04-15 12:40:56 -0700853 .emac_pdata = &dm646x_emac_pdata,
David Brownell0d04eb42009-04-30 17:35:48 -0700854 .sram_dma = 0x10010000,
855 .sram_len = SZ_32K,
Cyril Chemparathyc78a5bc2010-05-01 18:38:28 -0400856 .reset_device = &davinci_wdt_device,
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700857};
858
Chaithrika U S25acf552009-06-05 06:28:08 -0400859void __init dm646x_init_mcasp0(struct snd_platform_data *pdata)
860{
861 dm646x_mcasp0_device.dev.platform_data = pdata;
862 platform_device_register(&dm646x_mcasp0_device);
863}
864
865void __init dm646x_init_mcasp1(struct snd_platform_data *pdata)
866{
867 dm646x_mcasp1_device.dev.platform_data = pdata;
868 platform_device_register(&dm646x_mcasp1_device);
869 platform_device_register(&dm646x_dit_device);
870}
871
Muralidharan Karicheri85609c12009-09-16 13:15:30 -0400872void dm646x_setup_vpif(struct vpif_display_config *display_config,
873 struct vpif_capture_config *capture_config)
874{
875 unsigned int value;
876 void __iomem *base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE);
877
878 value = __raw_readl(base + VSCLKDIS_OFFSET);
879 value &= ~VSCLKDIS_MASK;
880 __raw_writel(value, base + VSCLKDIS_OFFSET);
881
882 value = __raw_readl(base + VDD3P3V_PWDN_OFFSET);
883 value &= ~VDD3P3V_VID_MASK;
884 __raw_writel(value, base + VDD3P3V_PWDN_OFFSET);
885
886 davinci_cfg_reg(DM646X_STSOMUX_DISABLE);
887 davinci_cfg_reg(DM646X_STSIMUX_DISABLE);
888 davinci_cfg_reg(DM646X_PTSOMUX_DISABLE);
889 davinci_cfg_reg(DM646X_PTSIMUX_DISABLE);
890
891 vpif_display_dev.dev.platform_data = display_config;
892 vpif_capture_dev.dev.platform_data = capture_config;
893 platform_device_register(&vpif_dev);
894 platform_device_register(&vpif_display_dev);
895 platform_device_register(&vpif_capture_dev);
896}
897
Rajashekhara, Sudhakarcce3ddd2010-06-29 11:35:15 +0530898int __init dm646x_init_edma(struct edma_rsv_info *rsv)
899{
900 edma_cc0_info.rsv = rsv;
901
902 return platform_device_register(&dm646x_edma_device);
903}
904
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700905void __init dm646x_init(void)
906{
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700907 davinci_common_init(&davinci_soc_info_dm646x);
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700908}
909
910static int __init dm646x_init_devices(void)
911{
912 if (!cpu_is_davinci_dm646x())
913 return 0;
914
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400915 platform_device_register(&dm646x_mdio_device);
Mark A. Greer972412b2009-04-15 12:40:56 -0700916 platform_device_register(&dm646x_emac_device);
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400917 clk_add_alias(NULL, dev_name(&dm646x_mdio_device.dev),
918 NULL, &dm646x_emac_device.dev);
919
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700920 return 0;
921}
922postcore_initcall(dm646x_init_devices);