blob: 79b685e300c7bff2a2221d882a260066d9fdd34e [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Buesch060210f2009-01-25 15:49:59 +01007 Copyright (c) 2005-2009 Michael Buesch <mb@bu3sch.de>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10
11 Some parts of the code in this file are derived from the ipw2200
12 driver Copyright(c) 2003 - 2004 Intel Corporation.
13
14 This program is free software; you can redistribute it and/or modify
15 it under the terms of the GNU General Public License as published by
16 the Free Software Foundation; either version 2 of the License, or
17 (at your option) any later version.
18
19 This program is distributed in the hope that it will be useful,
20 but WITHOUT ANY WARRANTY; without even the implied warranty of
21 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 GNU General Public License for more details.
23
24 You should have received a copy of the GNU General Public License
25 along with this program; see the file COPYING. If not, write to
26 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
27 Boston, MA 02110-1301, USA.
28
29*/
30
31#include <linux/delay.h>
32#include <linux/init.h>
33#include <linux/moduleparam.h>
34#include <linux/if_arp.h>
35#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040036#include <linux/firmware.h>
37#include <linux/wireless.h>
38#include <linux/workqueue.h>
39#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080040#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040041#include <linux/dma-mapping.h>
42#include <asm/unaligned.h>
43
44#include "b43.h"
45#include "main.h"
46#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020047#include "phy_common.h"
48#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020049#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040050#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010051#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040052#include "sysfs.h"
53#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "lo.h"
55#include "pcmcia.h"
56
57MODULE_DESCRIPTION("Broadcom B43 wireless driver");
58MODULE_AUTHOR("Martin Langer");
59MODULE_AUTHOR("Stefano Brivio");
60MODULE_AUTHOR("Michael Buesch");
61MODULE_LICENSE("GPL");
62
Michael Buesch9c7d99d2008-02-09 10:23:49 +010063MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
64
Michael Buesche4d6b792007-09-18 15:39:42 -040065
66static int modparam_bad_frames_preempt;
67module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
68MODULE_PARM_DESC(bad_frames_preempt,
69 "enable(1) / disable(0) Bad Frames Preemption");
70
Michael Buesche4d6b792007-09-18 15:39:42 -040071static char modparam_fwpostfix[16];
72module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
73MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
74
Michael Buesche4d6b792007-09-18 15:39:42 -040075static int modparam_hwpctl;
76module_param_named(hwpctl, modparam_hwpctl, int, 0444);
77MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
78
79static int modparam_nohwcrypt;
80module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
81MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
82
Michael Buesche6f5b932008-03-05 21:18:49 +010083int b43_modparam_qos = 1;
84module_param_named(qos, b43_modparam_qos, int, 0444);
85MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
86
Michael Buesch1855ba72008-04-18 20:51:41 +020087static int modparam_btcoex = 1;
88module_param_named(btcoex, modparam_btcoex, int, 0444);
89MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
90
Michael Buesch060210f2009-01-25 15:49:59 +010091int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
92module_param_named(verbose, b43_modparam_verbose, int, 0644);
93MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
94
Michael Buesche6f5b932008-03-05 21:18:49 +010095
Michael Buesche4d6b792007-09-18 15:39:42 -040096static const struct ssb_device_id b43_ssb_tbl[] = {
97 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
98 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
99 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
100 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
101 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100102 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Larry Finger013978b2007-11-26 10:29:47 -0600103 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100104 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100105 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400106 SSB_DEVTABLE_END
107};
108
109MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
110
111/* Channel and ratetables are shared for all devices.
112 * They can't be const, because ieee80211 puts some precalculated
113 * data in there. This data is the same for all devices, so we don't
114 * get concurrency issues */
115#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100116 { \
117 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
118 .hw_value = (_rateid), \
119 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400120 }
Johannes Berg8318d782008-01-24 19:38:38 +0100121
122/*
123 * NOTE: When changing this, sync with xmit.c's
124 * b43_plcp_get_bitrate_idx_* functions!
125 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400126static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100127 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
128 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
129 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
130 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
131 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
132 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
133 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
134 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
135 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
136 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
137 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
138 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400139};
140
141#define b43_a_ratetable (__b43_ratetable + 4)
142#define b43_a_ratetable_size 8
143#define b43_b_ratetable (__b43_ratetable + 0)
144#define b43_b_ratetable_size 4
145#define b43_g_ratetable (__b43_ratetable + 0)
146#define b43_g_ratetable_size 12
147
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100148#define CHAN4G(_channel, _freq, _flags) { \
149 .band = IEEE80211_BAND_2GHZ, \
150 .center_freq = (_freq), \
151 .hw_value = (_channel), \
152 .flags = (_flags), \
153 .max_antenna_gain = 0, \
154 .max_power = 30, \
155}
Michael Buesch96c755a2008-01-06 00:09:46 +0100156static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100157 CHAN4G(1, 2412, 0),
158 CHAN4G(2, 2417, 0),
159 CHAN4G(3, 2422, 0),
160 CHAN4G(4, 2427, 0),
161 CHAN4G(5, 2432, 0),
162 CHAN4G(6, 2437, 0),
163 CHAN4G(7, 2442, 0),
164 CHAN4G(8, 2447, 0),
165 CHAN4G(9, 2452, 0),
166 CHAN4G(10, 2457, 0),
167 CHAN4G(11, 2462, 0),
168 CHAN4G(12, 2467, 0),
169 CHAN4G(13, 2472, 0),
170 CHAN4G(14, 2484, 0),
171};
172#undef CHAN4G
173
174#define CHAN5G(_channel, _flags) { \
175 .band = IEEE80211_BAND_5GHZ, \
176 .center_freq = 5000 + (5 * (_channel)), \
177 .hw_value = (_channel), \
178 .flags = (_flags), \
179 .max_antenna_gain = 0, \
180 .max_power = 30, \
181}
182static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
183 CHAN5G(32, 0), CHAN5G(34, 0),
184 CHAN5G(36, 0), CHAN5G(38, 0),
185 CHAN5G(40, 0), CHAN5G(42, 0),
186 CHAN5G(44, 0), CHAN5G(46, 0),
187 CHAN5G(48, 0), CHAN5G(50, 0),
188 CHAN5G(52, 0), CHAN5G(54, 0),
189 CHAN5G(56, 0), CHAN5G(58, 0),
190 CHAN5G(60, 0), CHAN5G(62, 0),
191 CHAN5G(64, 0), CHAN5G(66, 0),
192 CHAN5G(68, 0), CHAN5G(70, 0),
193 CHAN5G(72, 0), CHAN5G(74, 0),
194 CHAN5G(76, 0), CHAN5G(78, 0),
195 CHAN5G(80, 0), CHAN5G(82, 0),
196 CHAN5G(84, 0), CHAN5G(86, 0),
197 CHAN5G(88, 0), CHAN5G(90, 0),
198 CHAN5G(92, 0), CHAN5G(94, 0),
199 CHAN5G(96, 0), CHAN5G(98, 0),
200 CHAN5G(100, 0), CHAN5G(102, 0),
201 CHAN5G(104, 0), CHAN5G(106, 0),
202 CHAN5G(108, 0), CHAN5G(110, 0),
203 CHAN5G(112, 0), CHAN5G(114, 0),
204 CHAN5G(116, 0), CHAN5G(118, 0),
205 CHAN5G(120, 0), CHAN5G(122, 0),
206 CHAN5G(124, 0), CHAN5G(126, 0),
207 CHAN5G(128, 0), CHAN5G(130, 0),
208 CHAN5G(132, 0), CHAN5G(134, 0),
209 CHAN5G(136, 0), CHAN5G(138, 0),
210 CHAN5G(140, 0), CHAN5G(142, 0),
211 CHAN5G(144, 0), CHAN5G(145, 0),
212 CHAN5G(146, 0), CHAN5G(147, 0),
213 CHAN5G(148, 0), CHAN5G(149, 0),
214 CHAN5G(150, 0), CHAN5G(151, 0),
215 CHAN5G(152, 0), CHAN5G(153, 0),
216 CHAN5G(154, 0), CHAN5G(155, 0),
217 CHAN5G(156, 0), CHAN5G(157, 0),
218 CHAN5G(158, 0), CHAN5G(159, 0),
219 CHAN5G(160, 0), CHAN5G(161, 0),
220 CHAN5G(162, 0), CHAN5G(163, 0),
221 CHAN5G(164, 0), CHAN5G(165, 0),
222 CHAN5G(166, 0), CHAN5G(168, 0),
223 CHAN5G(170, 0), CHAN5G(172, 0),
224 CHAN5G(174, 0), CHAN5G(176, 0),
225 CHAN5G(178, 0), CHAN5G(180, 0),
226 CHAN5G(182, 0), CHAN5G(184, 0),
227 CHAN5G(186, 0), CHAN5G(188, 0),
228 CHAN5G(190, 0), CHAN5G(192, 0),
229 CHAN5G(194, 0), CHAN5G(196, 0),
230 CHAN5G(198, 0), CHAN5G(200, 0),
231 CHAN5G(202, 0), CHAN5G(204, 0),
232 CHAN5G(206, 0), CHAN5G(208, 0),
233 CHAN5G(210, 0), CHAN5G(212, 0),
234 CHAN5G(214, 0), CHAN5G(216, 0),
235 CHAN5G(218, 0), CHAN5G(220, 0),
236 CHAN5G(222, 0), CHAN5G(224, 0),
237 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400238};
239
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100240static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
241 CHAN5G(34, 0), CHAN5G(36, 0),
242 CHAN5G(38, 0), CHAN5G(40, 0),
243 CHAN5G(42, 0), CHAN5G(44, 0),
244 CHAN5G(46, 0), CHAN5G(48, 0),
245 CHAN5G(52, 0), CHAN5G(56, 0),
246 CHAN5G(60, 0), CHAN5G(64, 0),
247 CHAN5G(100, 0), CHAN5G(104, 0),
248 CHAN5G(108, 0), CHAN5G(112, 0),
249 CHAN5G(116, 0), CHAN5G(120, 0),
250 CHAN5G(124, 0), CHAN5G(128, 0),
251 CHAN5G(132, 0), CHAN5G(136, 0),
252 CHAN5G(140, 0), CHAN5G(149, 0),
253 CHAN5G(153, 0), CHAN5G(157, 0),
254 CHAN5G(161, 0), CHAN5G(165, 0),
255 CHAN5G(184, 0), CHAN5G(188, 0),
256 CHAN5G(192, 0), CHAN5G(196, 0),
257 CHAN5G(200, 0), CHAN5G(204, 0),
258 CHAN5G(208, 0), CHAN5G(212, 0),
259 CHAN5G(216, 0),
260};
261#undef CHAN5G
262
263static struct ieee80211_supported_band b43_band_5GHz_nphy = {
264 .band = IEEE80211_BAND_5GHZ,
265 .channels = b43_5ghz_nphy_chantable,
266 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
267 .bitrates = b43_a_ratetable,
268 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400269};
Johannes Berg8318d782008-01-24 19:38:38 +0100270
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100271static struct ieee80211_supported_band b43_band_5GHz_aphy = {
272 .band = IEEE80211_BAND_5GHZ,
273 .channels = b43_5ghz_aphy_chantable,
274 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
275 .bitrates = b43_a_ratetable,
276 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100277};
Michael Buesche4d6b792007-09-18 15:39:42 -0400278
Johannes Berg8318d782008-01-24 19:38:38 +0100279static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100280 .band = IEEE80211_BAND_2GHZ,
281 .channels = b43_2ghz_chantable,
282 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
283 .bitrates = b43_g_ratetable,
284 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100285};
286
Michael Buesche4d6b792007-09-18 15:39:42 -0400287static void b43_wireless_core_exit(struct b43_wldev *dev);
288static int b43_wireless_core_init(struct b43_wldev *dev);
289static void b43_wireless_core_stop(struct b43_wldev *dev);
290static int b43_wireless_core_start(struct b43_wldev *dev);
291
292static int b43_ratelimit(struct b43_wl *wl)
293{
294 if (!wl || !wl->current_dev)
295 return 1;
296 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
297 return 1;
298 /* We are up and running.
299 * Ratelimit the messages to avoid DoS over the net. */
300 return net_ratelimit();
301}
302
303void b43info(struct b43_wl *wl, const char *fmt, ...)
304{
305 va_list args;
306
Michael Buesch060210f2009-01-25 15:49:59 +0100307 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
308 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400309 if (!b43_ratelimit(wl))
310 return;
311 va_start(args, fmt);
312 printk(KERN_INFO "b43-%s: ",
313 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
314 vprintk(fmt, args);
315 va_end(args);
316}
317
318void b43err(struct b43_wl *wl, const char *fmt, ...)
319{
320 va_list args;
321
Michael Buesch060210f2009-01-25 15:49:59 +0100322 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
323 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400324 if (!b43_ratelimit(wl))
325 return;
326 va_start(args, fmt);
327 printk(KERN_ERR "b43-%s ERROR: ",
328 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
329 vprintk(fmt, args);
330 va_end(args);
331}
332
333void b43warn(struct b43_wl *wl, const char *fmt, ...)
334{
335 va_list args;
336
Michael Buesch060210f2009-01-25 15:49:59 +0100337 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
338 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400339 if (!b43_ratelimit(wl))
340 return;
341 va_start(args, fmt);
342 printk(KERN_WARNING "b43-%s warning: ",
343 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
344 vprintk(fmt, args);
345 va_end(args);
346}
347
Michael Buesche4d6b792007-09-18 15:39:42 -0400348void b43dbg(struct b43_wl *wl, const char *fmt, ...)
349{
350 va_list args;
351
Michael Buesch060210f2009-01-25 15:49:59 +0100352 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
353 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400354 va_start(args, fmt);
355 printk(KERN_DEBUG "b43-%s debug: ",
356 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
357 vprintk(fmt, args);
358 va_end(args);
359}
Michael Buesche4d6b792007-09-18 15:39:42 -0400360
361static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
362{
363 u32 macctl;
364
365 B43_WARN_ON(offset % 4 != 0);
366
367 macctl = b43_read32(dev, B43_MMIO_MACCTL);
368 if (macctl & B43_MACCTL_BE)
369 val = swab32(val);
370
371 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
372 mmiowb();
373 b43_write32(dev, B43_MMIO_RAM_DATA, val);
374}
375
Michael Buesch280d0e12007-12-26 18:26:17 +0100376static inline void b43_shm_control_word(struct b43_wldev *dev,
377 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400378{
379 u32 control;
380
381 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400382 control = routing;
383 control <<= 16;
384 control |= offset;
385 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
386}
387
Michael Buesch6bbc3212008-06-19 19:33:51 +0200388u32 __b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400389{
390 u32 ret;
391
392 if (routing == B43_SHM_SHARED) {
393 B43_WARN_ON(offset & 0x0001);
394 if (offset & 0x0003) {
395 /* Unaligned access */
396 b43_shm_control_word(dev, routing, offset >> 2);
397 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
398 ret <<= 16;
399 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
400 ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
401
Michael Buesch280d0e12007-12-26 18:26:17 +0100402 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400403 }
404 offset >>= 2;
405 }
406 b43_shm_control_word(dev, routing, offset);
407 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100408out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200409 return ret;
410}
411
412u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
413{
414 struct b43_wl *wl = dev->wl;
415 unsigned long flags;
416 u32 ret;
417
418 spin_lock_irqsave(&wl->shm_lock, flags);
419 ret = __b43_shm_read32(dev, routing, offset);
Michael Buesch280d0e12007-12-26 18:26:17 +0100420 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400421
422 return ret;
423}
424
Michael Buesch6bbc3212008-06-19 19:33:51 +0200425u16 __b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400426{
427 u16 ret;
428
429 if (routing == B43_SHM_SHARED) {
430 B43_WARN_ON(offset & 0x0001);
431 if (offset & 0x0003) {
432 /* Unaligned access */
433 b43_shm_control_word(dev, routing, offset >> 2);
434 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
435
Michael Buesch280d0e12007-12-26 18:26:17 +0100436 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400437 }
438 offset >>= 2;
439 }
440 b43_shm_control_word(dev, routing, offset);
441 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100442out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200443 return ret;
444}
445
446u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
447{
448 struct b43_wl *wl = dev->wl;
449 unsigned long flags;
450 u16 ret;
451
452 spin_lock_irqsave(&wl->shm_lock, flags);
453 ret = __b43_shm_read16(dev, routing, offset);
Michael Buesch280d0e12007-12-26 18:26:17 +0100454 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400455
456 return ret;
457}
458
Michael Buesch6bbc3212008-06-19 19:33:51 +0200459void __b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400460{
461 if (routing == B43_SHM_SHARED) {
462 B43_WARN_ON(offset & 0x0001);
463 if (offset & 0x0003) {
464 /* Unaligned access */
465 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400466 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
467 (value >> 16) & 0xffff);
Michael Buesche4d6b792007-09-18 15:39:42 -0400468 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Buesche4d6b792007-09-18 15:39:42 -0400469 b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200470 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400471 }
472 offset >>= 2;
473 }
474 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400475 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200476}
477
478void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
479{
480 struct b43_wl *wl = dev->wl;
481 unsigned long flags;
482
483 spin_lock_irqsave(&wl->shm_lock, flags);
484 __b43_shm_write32(dev, routing, offset, value);
Michael Buesch280d0e12007-12-26 18:26:17 +0100485 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400486}
487
Michael Buesch6bbc3212008-06-19 19:33:51 +0200488void __b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
489{
490 if (routing == B43_SHM_SHARED) {
491 B43_WARN_ON(offset & 0x0001);
492 if (offset & 0x0003) {
493 /* Unaligned access */
494 b43_shm_control_word(dev, routing, offset >> 2);
495 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
496 return;
497 }
498 offset >>= 2;
499 }
500 b43_shm_control_word(dev, routing, offset);
501 b43_write16(dev, B43_MMIO_SHM_DATA, value);
502}
503
Michael Buesche4d6b792007-09-18 15:39:42 -0400504void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
505{
Michael Buesch280d0e12007-12-26 18:26:17 +0100506 struct b43_wl *wl = dev->wl;
507 unsigned long flags;
508
509 spin_lock_irqsave(&wl->shm_lock, flags);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200510 __b43_shm_write16(dev, routing, offset, value);
Michael Buesch280d0e12007-12-26 18:26:17 +0100511 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400512}
513
514/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800515u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400516{
Michael Buesch35f0d352008-02-13 14:31:08 +0100517 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400518
519 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
520 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100521 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
522 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400523 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
524
525 return ret;
526}
527
528/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100529void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400530{
Michael Buesch35f0d352008-02-13 14:31:08 +0100531 u16 lo, mi, hi;
532
533 lo = (value & 0x00000000FFFFULL);
534 mi = (value & 0x0000FFFF0000ULL) >> 16;
535 hi = (value & 0xFFFF00000000ULL) >> 32;
536 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
537 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
538 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400539}
540
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100541void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400542{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100543 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400544
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100545 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400546
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100547 /* The hardware guarantees us an atomic read, if we
548 * read the low register first. */
549 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
550 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400551
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100552 *tsf = high;
553 *tsf <<= 32;
554 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400555}
556
557static void b43_time_lock(struct b43_wldev *dev)
558{
559 u32 macctl;
560
561 macctl = b43_read32(dev, B43_MMIO_MACCTL);
562 macctl |= B43_MACCTL_TBTTHOLD;
563 b43_write32(dev, B43_MMIO_MACCTL, macctl);
564 /* Commit the write */
565 b43_read32(dev, B43_MMIO_MACCTL);
566}
567
568static void b43_time_unlock(struct b43_wldev *dev)
569{
570 u32 macctl;
571
572 macctl = b43_read32(dev, B43_MMIO_MACCTL);
573 macctl &= ~B43_MACCTL_TBTTHOLD;
574 b43_write32(dev, B43_MMIO_MACCTL, macctl);
575 /* Commit the write */
576 b43_read32(dev, B43_MMIO_MACCTL);
577}
578
579static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
580{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100581 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400582
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100583 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400584
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100585 low = tsf;
586 high = (tsf >> 32);
587 /* The hardware guarantees us an atomic write, if we
588 * write the low register first. */
589 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
590 mmiowb();
591 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
592 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400593}
594
595void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
596{
597 b43_time_lock(dev);
598 b43_tsf_write_locked(dev, tsf);
599 b43_time_unlock(dev);
600}
601
602static
John Daiker99da1852009-02-24 02:16:42 -0800603void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400604{
605 static const u8 zero_addr[ETH_ALEN] = { 0 };
606 u16 data;
607
608 if (!mac)
609 mac = zero_addr;
610
611 offset |= 0x0020;
612 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
613
614 data = mac[0];
615 data |= mac[1] << 8;
616 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
617 data = mac[2];
618 data |= mac[3] << 8;
619 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
620 data = mac[4];
621 data |= mac[5] << 8;
622 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
623}
624
625static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
626{
627 const u8 *mac;
628 const u8 *bssid;
629 u8 mac_bssid[ETH_ALEN * 2];
630 int i;
631 u32 tmp;
632
633 bssid = dev->wl->bssid;
634 mac = dev->wl->mac_addr;
635
636 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
637
638 memcpy(mac_bssid, mac, ETH_ALEN);
639 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
640
641 /* Write our MAC address and BSSID to template ram */
642 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
643 tmp = (u32) (mac_bssid[i + 0]);
644 tmp |= (u32) (mac_bssid[i + 1]) << 8;
645 tmp |= (u32) (mac_bssid[i + 2]) << 16;
646 tmp |= (u32) (mac_bssid[i + 3]) << 24;
647 b43_ram_write(dev, 0x20 + i, tmp);
648 }
649}
650
Johannes Berg4150c572007-09-17 01:29:23 -0400651static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400652{
Michael Buesche4d6b792007-09-18 15:39:42 -0400653 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400654 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400655}
656
657static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
658{
659 /* slot_time is in usec. */
660 if (dev->phy.type != B43_PHYTYPE_G)
661 return;
662 b43_write16(dev, 0x684, 510 + slot_time);
663 b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
664}
665
666static void b43_short_slot_timing_enable(struct b43_wldev *dev)
667{
668 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400669}
670
671static void b43_short_slot_timing_disable(struct b43_wldev *dev)
672{
673 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400674}
675
676/* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
677 * Returns the _previously_ enabled IRQ mask.
678 */
679static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
680{
681 u32 old_mask;
682
683 old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
684 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
685
686 return old_mask;
687}
688
689/* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
690 * Returns the _previously_ enabled IRQ mask.
691 */
692static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
693{
694 u32 old_mask;
695
696 old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
697 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
698
699 return old_mask;
700}
701
702/* Synchronize IRQ top- and bottom-half.
703 * IRQs must be masked before calling this.
704 * This must not be called with the irq_lock held.
705 */
706static void b43_synchronize_irq(struct b43_wldev *dev)
707{
708 synchronize_irq(dev->dev->irq);
709 tasklet_kill(&dev->isr_tasklet);
710}
711
712/* DummyTransmission function, as documented on
713 * http://bcm-specs.sipsolutions.net/DummyTransmission
714 */
715void b43_dummy_transmission(struct b43_wldev *dev)
716{
Michael Buesch21a75d72008-04-25 19:29:08 +0200717 struct b43_wl *wl = dev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -0400718 struct b43_phy *phy = &dev->phy;
719 unsigned int i, max_loop;
720 u16 value;
721 u32 buffer[5] = {
722 0x00000000,
723 0x00D40000,
724 0x00000000,
725 0x01000000,
726 0x00000000,
727 };
728
729 switch (phy->type) {
730 case B43_PHYTYPE_A:
731 max_loop = 0x1E;
732 buffer[0] = 0x000201CC;
733 break;
734 case B43_PHYTYPE_B:
735 case B43_PHYTYPE_G:
736 max_loop = 0xFA;
737 buffer[0] = 0x000B846E;
738 break;
739 default:
740 B43_WARN_ON(1);
741 return;
742 }
743
Michael Buesch21a75d72008-04-25 19:29:08 +0200744 spin_lock_irq(&wl->irq_lock);
745 write_lock(&wl->tx_lock);
746
Michael Buesche4d6b792007-09-18 15:39:42 -0400747 for (i = 0; i < 5; i++)
748 b43_ram_write(dev, i * 4, buffer[i]);
749
750 /* Commit writes */
751 b43_read32(dev, B43_MMIO_MACCTL);
752
753 b43_write16(dev, 0x0568, 0x0000);
754 b43_write16(dev, 0x07C0, 0x0000);
755 value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
756 b43_write16(dev, 0x050C, value);
757 b43_write16(dev, 0x0508, 0x0000);
758 b43_write16(dev, 0x050A, 0x0000);
759 b43_write16(dev, 0x054C, 0x0000);
760 b43_write16(dev, 0x056A, 0x0014);
761 b43_write16(dev, 0x0568, 0x0826);
762 b43_write16(dev, 0x0500, 0x0000);
763 b43_write16(dev, 0x0502, 0x0030);
764
765 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
766 b43_radio_write16(dev, 0x0051, 0x0017);
767 for (i = 0x00; i < max_loop; i++) {
768 value = b43_read16(dev, 0x050E);
769 if (value & 0x0080)
770 break;
771 udelay(10);
772 }
773 for (i = 0x00; i < 0x0A; i++) {
774 value = b43_read16(dev, 0x050E);
775 if (value & 0x0400)
776 break;
777 udelay(10);
778 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500779 for (i = 0x00; i < 0x19; i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400780 value = b43_read16(dev, 0x0690);
781 if (!(value & 0x0100))
782 break;
783 udelay(10);
784 }
785 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
786 b43_radio_write16(dev, 0x0051, 0x0037);
Michael Buesch21a75d72008-04-25 19:29:08 +0200787
788 write_unlock(&wl->tx_lock);
789 spin_unlock_irq(&wl->irq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -0400790}
791
792static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800793 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400794{
795 unsigned int i;
796 u32 offset;
797 u16 value;
798 u16 kidx;
799
800 /* Key index/algo block */
801 kidx = b43_kidx_to_fw(dev, index);
802 value = ((kidx << 4) | algorithm);
803 b43_shm_write16(dev, B43_SHM_SHARED,
804 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
805
806 /* Write the key to the Key Table Pointer offset */
807 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
808 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
809 value = key[i];
810 value |= (u16) (key[i + 1]) << 8;
811 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
812 }
813}
814
John Daiker99da1852009-02-24 02:16:42 -0800815static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400816{
817 u32 addrtmp[2] = { 0, 0, };
818 u8 per_sta_keys_start = 8;
819
820 if (b43_new_kidx_api(dev))
821 per_sta_keys_start = 4;
822
823 B43_WARN_ON(index < per_sta_keys_start);
824 /* We have two default TX keys and possibly two default RX keys.
825 * Physical mac 0 is mapped to physical key 4 or 8, depending
826 * on the firmware version.
827 * So we must adjust the index here.
828 */
829 index -= per_sta_keys_start;
830
831 if (addr) {
832 addrtmp[0] = addr[0];
833 addrtmp[0] |= ((u32) (addr[1]) << 8);
834 addrtmp[0] |= ((u32) (addr[2]) << 16);
835 addrtmp[0] |= ((u32) (addr[3]) << 24);
836 addrtmp[1] = addr[4];
837 addrtmp[1] |= ((u32) (addr[5]) << 8);
838 }
839
840 if (dev->dev->id.revision >= 5) {
841 /* Receive match transmitter address mechanism */
842 b43_shm_write32(dev, B43_SHM_RCMTA,
843 (index * 2) + 0, addrtmp[0]);
844 b43_shm_write16(dev, B43_SHM_RCMTA,
845 (index * 2) + 1, addrtmp[1]);
846 } else {
847 /* RXE (Receive Engine) and
848 * PSM (Programmable State Machine) mechanism
849 */
850 if (index < 8) {
851 /* TODO write to RCM 16, 19, 22 and 25 */
852 } else {
853 b43_shm_write32(dev, B43_SHM_SHARED,
854 B43_SHM_SH_PSM + (index * 6) + 0,
855 addrtmp[0]);
856 b43_shm_write16(dev, B43_SHM_SHARED,
857 B43_SHM_SH_PSM + (index * 6) + 4,
858 addrtmp[1]);
859 }
860 }
861}
862
863static void do_key_write(struct b43_wldev *dev,
864 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800865 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400866{
867 u8 buf[B43_SEC_KEYSIZE] = { 0, };
868 u8 per_sta_keys_start = 8;
869
870 if (b43_new_kidx_api(dev))
871 per_sta_keys_start = 4;
872
873 B43_WARN_ON(index >= dev->max_nr_keys);
874 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
875
876 if (index >= per_sta_keys_start)
877 keymac_write(dev, index, NULL); /* First zero out mac. */
878 if (key)
879 memcpy(buf, key, key_len);
880 key_write(dev, index, algorithm, buf);
881 if (index >= per_sta_keys_start)
882 keymac_write(dev, index, mac_addr);
883
884 dev->key[index].algorithm = algorithm;
885}
886
887static int b43_key_write(struct b43_wldev *dev,
888 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800889 const u8 *key, size_t key_len,
890 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400891 struct ieee80211_key_conf *keyconf)
892{
893 int i;
894 int sta_keys_start;
895
896 if (key_len > B43_SEC_KEYSIZE)
897 return -EINVAL;
898 for (i = 0; i < dev->max_nr_keys; i++) {
899 /* Check that we don't already have this key. */
900 B43_WARN_ON(dev->key[i].keyconf == keyconf);
901 }
902 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100903 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400904 if (b43_new_kidx_api(dev))
905 sta_keys_start = 4;
906 else
907 sta_keys_start = 8;
908 for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
909 if (!dev->key[i].keyconf) {
910 /* found empty */
911 index = i;
912 break;
913 }
914 }
915 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100916 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -0400917 return -ENOSPC;
918 }
919 } else
920 B43_WARN_ON(index > 3);
921
922 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
923 if ((index <= 3) && !b43_new_kidx_api(dev)) {
924 /* Default RX key */
925 B43_WARN_ON(mac_addr);
926 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
927 }
928 keyconf->hw_key_idx = index;
929 dev->key[index].keyconf = keyconf;
930
931 return 0;
932}
933
934static int b43_key_clear(struct b43_wldev *dev, int index)
935{
936 if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
937 return -EINVAL;
938 do_key_write(dev, index, B43_SEC_ALGO_NONE,
939 NULL, B43_SEC_KEYSIZE, NULL);
940 if ((index <= 3) && !b43_new_kidx_api(dev)) {
941 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
942 NULL, B43_SEC_KEYSIZE, NULL);
943 }
944 dev->key[index].keyconf = NULL;
945
946 return 0;
947}
948
949static void b43_clear_keys(struct b43_wldev *dev)
950{
951 int i;
952
953 for (i = 0; i < dev->max_nr_keys; i++)
954 b43_key_clear(dev, i);
955}
956
Michael Buesch9cf7f242008-12-19 20:24:30 +0100957static void b43_dump_keymemory(struct b43_wldev *dev)
958{
959 unsigned int i, index, offset;
960 DECLARE_MAC_BUF(macbuf);
961 u8 mac[ETH_ALEN];
962 u16 algo;
963 u32 rcmta0;
964 u16 rcmta1;
965 u64 hf;
966 struct b43_key *key;
967
968 if (!b43_debug(dev, B43_DBG_KEYS))
969 return;
970
971 hf = b43_hf_read(dev);
972 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
973 !!(hf & B43_HF_USEDEFKEYS));
974 for (index = 0; index < dev->max_nr_keys; index++) {
975 key = &(dev->key[index]);
976 printk(KERN_DEBUG "Key slot %02u: %s",
977 index, (key->keyconf == NULL) ? " " : "*");
978 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
979 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
980 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
981 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
982 }
983
984 algo = b43_shm_read16(dev, B43_SHM_SHARED,
985 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
986 printk(" Algo: %04X/%02X", algo, key->algorithm);
987
988 if (index >= 4) {
989 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
990 ((index - 4) * 2) + 0);
991 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
992 ((index - 4) * 2) + 1);
993 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
994 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
995 printk(" MAC: %s",
996 print_mac(macbuf, mac));
997 } else
998 printk(" DEFAULT KEY");
999 printk("\n");
1000 }
1001}
1002
Michael Buesche4d6b792007-09-18 15:39:42 -04001003void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1004{
1005 u32 macctl;
1006 u16 ucstat;
1007 bool hwps;
1008 bool awake;
1009 int i;
1010
1011 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1012 (ps_flags & B43_PS_DISABLED));
1013 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1014
1015 if (ps_flags & B43_PS_ENABLED) {
1016 hwps = 1;
1017 } else if (ps_flags & B43_PS_DISABLED) {
1018 hwps = 0;
1019 } else {
1020 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1021 // and thus is not an AP and we are associated, set bit 25
1022 }
1023 if (ps_flags & B43_PS_AWAKE) {
1024 awake = 1;
1025 } else if (ps_flags & B43_PS_ASLEEP) {
1026 awake = 0;
1027 } else {
1028 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1029 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1030 // successful, set bit26
1031 }
1032
1033/* FIXME: For now we force awake-on and hwps-off */
1034 hwps = 0;
1035 awake = 1;
1036
1037 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1038 if (hwps)
1039 macctl |= B43_MACCTL_HWPS;
1040 else
1041 macctl &= ~B43_MACCTL_HWPS;
1042 if (awake)
1043 macctl |= B43_MACCTL_AWAKE;
1044 else
1045 macctl &= ~B43_MACCTL_AWAKE;
1046 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1047 /* Commit write */
1048 b43_read32(dev, B43_MMIO_MACCTL);
1049 if (awake && dev->dev->id.revision >= 5) {
1050 /* Wait for the microcode to wake up. */
1051 for (i = 0; i < 100; i++) {
1052 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1053 B43_SHM_SH_UCODESTAT);
1054 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1055 break;
1056 udelay(10);
1057 }
1058 }
1059}
1060
Michael Buesche4d6b792007-09-18 15:39:42 -04001061void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
1062{
1063 u32 tmslow;
1064 u32 macctl;
1065
1066 flags |= B43_TMSLOW_PHYCLKEN;
1067 flags |= B43_TMSLOW_PHYRESET;
1068 ssb_device_enable(dev->dev, flags);
1069 msleep(2); /* Wait for the PLL to turn on. */
1070
1071 /* Now take the PHY out of Reset again */
1072 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
1073 tmslow |= SSB_TMSLOW_FGC;
1074 tmslow &= ~B43_TMSLOW_PHYRESET;
1075 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1076 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1077 msleep(1);
1078 tmslow &= ~SSB_TMSLOW_FGC;
1079 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1080 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1081 msleep(1);
1082
Michael Bueschfb111372008-09-02 13:00:34 +02001083 /* Turn Analog ON, but only if we already know the PHY-type.
1084 * This protects against very early setup where we don't know the
1085 * PHY-type, yet. wireless_core_reset will be called once again later,
1086 * when we know the PHY-type. */
1087 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001088 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001089
1090 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1091 macctl &= ~B43_MACCTL_GMODE;
1092 if (flags & B43_TMSLOW_GMODE)
1093 macctl |= B43_MACCTL_GMODE;
1094 macctl |= B43_MACCTL_IHR_ENABLED;
1095 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1096}
1097
1098static void handle_irq_transmit_status(struct b43_wldev *dev)
1099{
1100 u32 v0, v1;
1101 u16 tmp;
1102 struct b43_txstatus stat;
1103
1104 while (1) {
1105 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1106 if (!(v0 & 0x00000001))
1107 break;
1108 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1109
1110 stat.cookie = (v0 >> 16);
1111 stat.seq = (v1 & 0x0000FFFF);
1112 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1113 tmp = (v0 & 0x0000FFFF);
1114 stat.frame_count = ((tmp & 0xF000) >> 12);
1115 stat.rts_count = ((tmp & 0x0F00) >> 8);
1116 stat.supp_reason = ((tmp & 0x001C) >> 2);
1117 stat.pm_indicated = !!(tmp & 0x0080);
1118 stat.intermediate = !!(tmp & 0x0040);
1119 stat.for_ampdu = !!(tmp & 0x0020);
1120 stat.acked = !!(tmp & 0x0002);
1121
1122 b43_handle_txstatus(dev, &stat);
1123 }
1124}
1125
1126static void drain_txstatus_queue(struct b43_wldev *dev)
1127{
1128 u32 dummy;
1129
1130 if (dev->dev->id.revision < 5)
1131 return;
1132 /* Read all entries from the microcode TXstatus FIFO
1133 * and throw them away.
1134 */
1135 while (1) {
1136 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1137 if (!(dummy & 0x00000001))
1138 break;
1139 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1140 }
1141}
1142
1143static u32 b43_jssi_read(struct b43_wldev *dev)
1144{
1145 u32 val = 0;
1146
1147 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1148 val <<= 16;
1149 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1150
1151 return val;
1152}
1153
1154static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1155{
1156 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1157 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1158}
1159
1160static void b43_generate_noise_sample(struct b43_wldev *dev)
1161{
1162 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001163 b43_write32(dev, B43_MMIO_MACCMD,
1164 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001165}
1166
1167static void b43_calculate_link_quality(struct b43_wldev *dev)
1168{
1169 /* Top half of Link Quality calculation. */
1170
Michael Bueschef1a6282008-08-27 18:53:02 +02001171 if (dev->phy.type != B43_PHYTYPE_G)
1172 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001173 if (dev->noisecalc.calculation_running)
1174 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001175 dev->noisecalc.calculation_running = 1;
1176 dev->noisecalc.nr_samples = 0;
1177
1178 b43_generate_noise_sample(dev);
1179}
1180
1181static void handle_irq_noise(struct b43_wldev *dev)
1182{
Michael Bueschef1a6282008-08-27 18:53:02 +02001183 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001184 u16 tmp;
1185 u8 noise[4];
1186 u8 i, j;
1187 s32 average;
1188
1189 /* Bottom half of Link Quality calculation. */
1190
Michael Bueschef1a6282008-08-27 18:53:02 +02001191 if (dev->phy.type != B43_PHYTYPE_G)
1192 return;
1193
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001194 /* Possible race condition: It might be possible that the user
1195 * changed to a different channel in the meantime since we
1196 * started the calculation. We ignore that fact, since it's
1197 * not really that much of a problem. The background noise is
1198 * an estimation only anyway. Slightly wrong results will get damped
1199 * by the averaging of the 8 sample rounds. Additionally the
1200 * value is shortlived. So it will be replaced by the next noise
1201 * calculation round soon. */
1202
Michael Buesche4d6b792007-09-18 15:39:42 -04001203 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001204 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001205 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1206 noise[2] == 0x7F || noise[3] == 0x7F)
1207 goto generate_new;
1208
1209 /* Get the noise samples. */
1210 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1211 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001212 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1213 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1214 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1215 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001216 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1217 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1218 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1219 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1220 dev->noisecalc.nr_samples++;
1221 if (dev->noisecalc.nr_samples == 8) {
1222 /* Calculate the Link Quality by the noise samples. */
1223 average = 0;
1224 for (i = 0; i < 8; i++) {
1225 for (j = 0; j < 4; j++)
1226 average += dev->noisecalc.samples[i][j];
1227 }
1228 average /= (8 * 4);
1229 average *= 125;
1230 average += 64;
1231 average /= 128;
1232 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1233 tmp = (tmp / 128) & 0x1F;
1234 if (tmp >= 8)
1235 average += 2;
1236 else
1237 average -= 25;
1238 if (tmp == 8)
1239 average -= 72;
1240 else
1241 average -= 48;
1242
1243 dev->stats.link_noise = average;
Michael Buesche4d6b792007-09-18 15:39:42 -04001244 dev->noisecalc.calculation_running = 0;
1245 return;
1246 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001247generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001248 b43_generate_noise_sample(dev);
1249}
1250
1251static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1252{
Johannes Berg05c914f2008-09-11 00:01:58 +02001253 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001254 ///TODO: PS TBTT
1255 } else {
1256 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1257 b43_power_saving_ctl_bits(dev, 0);
1258 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001259 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001260 dev->dfq_valid = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04001261}
1262
1263static void handle_irq_atim_end(struct b43_wldev *dev)
1264{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001265 if (dev->dfq_valid) {
1266 b43_write32(dev, B43_MMIO_MACCMD,
1267 b43_read32(dev, B43_MMIO_MACCMD)
1268 | B43_MACCMD_DFQ_VALID);
1269 dev->dfq_valid = 0;
1270 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001271}
1272
1273static void handle_irq_pmq(struct b43_wldev *dev)
1274{
1275 u32 tmp;
1276
1277 //TODO: AP mode.
1278
1279 while (1) {
1280 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1281 if (!(tmp & 0x00000008))
1282 break;
1283 }
1284 /* 16bit write is odd, but correct. */
1285 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1286}
1287
1288static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001289 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001290 u16 ram_offset,
1291 u16 shm_size_offset, u8 rate)
1292{
1293 u32 i, tmp;
1294 struct b43_plcp_hdr4 plcp;
1295
1296 plcp.data = 0;
1297 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1298 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1299 ram_offset += sizeof(u32);
1300 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1301 * So leave the first two bytes of the next write blank.
1302 */
1303 tmp = (u32) (data[0]) << 16;
1304 tmp |= (u32) (data[1]) << 24;
1305 b43_ram_write(dev, ram_offset, tmp);
1306 ram_offset += sizeof(u32);
1307 for (i = 2; i < size; i += sizeof(u32)) {
1308 tmp = (u32) (data[i + 0]);
1309 if (i + 1 < size)
1310 tmp |= (u32) (data[i + 1]) << 8;
1311 if (i + 2 < size)
1312 tmp |= (u32) (data[i + 2]) << 16;
1313 if (i + 3 < size)
1314 tmp |= (u32) (data[i + 3]) << 24;
1315 b43_ram_write(dev, ram_offset + i - 2, tmp);
1316 }
1317 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1318 size + sizeof(struct b43_plcp_hdr6));
1319}
1320
Michael Buesch5042c502008-04-05 15:05:00 +02001321/* Check if the use of the antenna that ieee80211 told us to
1322 * use is possible. This will fall back to DEFAULT.
1323 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1324u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1325 u8 antenna_nr)
1326{
1327 u8 antenna_mask;
1328
1329 if (antenna_nr == 0) {
1330 /* Zero means "use default antenna". That's always OK. */
1331 return 0;
1332 }
1333
1334 /* Get the mask of available antennas. */
1335 if (dev->phy.gmode)
1336 antenna_mask = dev->dev->bus->sprom.ant_available_bg;
1337 else
1338 antenna_mask = dev->dev->bus->sprom.ant_available_a;
1339
1340 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1341 /* This antenna is not available. Fall back to default. */
1342 return 0;
1343 }
1344
1345 return antenna_nr;
1346}
1347
Michael Buesch5042c502008-04-05 15:05:00 +02001348/* Convert a b43 antenna number value to the PHY TX control value. */
1349static u16 b43_antenna_to_phyctl(int antenna)
1350{
1351 switch (antenna) {
1352 case B43_ANTENNA0:
1353 return B43_TXH_PHY_ANT0;
1354 case B43_ANTENNA1:
1355 return B43_TXH_PHY_ANT1;
1356 case B43_ANTENNA2:
1357 return B43_TXH_PHY_ANT2;
1358 case B43_ANTENNA3:
1359 return B43_TXH_PHY_ANT3;
1360 case B43_ANTENNA_AUTO:
1361 return B43_TXH_PHY_ANT01AUTO;
1362 }
1363 B43_WARN_ON(1);
1364 return 0;
1365}
1366
Michael Buesche4d6b792007-09-18 15:39:42 -04001367static void b43_write_beacon_template(struct b43_wldev *dev,
1368 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001369 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001370{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001371 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001372 const struct ieee80211_mgmt *bcn;
1373 const u8 *ie;
1374 bool tim_found = 0;
Michael Buesch5042c502008-04-05 15:05:00 +02001375 unsigned int rate;
1376 u16 ctl;
1377 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001378 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001379
Michael Buesche66fee62007-12-26 17:47:10 +01001380 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1381 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001382 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001383 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001384
1385 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001386 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001387
Michael Buesch5042c502008-04-05 15:05:00 +02001388 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001389 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001390 antenna = b43_antenna_to_phyctl(antenna);
1391 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1392 /* We can't send beacons with short preamble. Would get PHY errors. */
1393 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1394 ctl &= ~B43_TXH_PHY_ANT;
1395 ctl &= ~B43_TXH_PHY_ENC;
1396 ctl |= antenna;
1397 if (b43_is_cck_rate(rate))
1398 ctl |= B43_TXH_PHY_ENC_CCK;
1399 else
1400 ctl |= B43_TXH_PHY_ENC_OFDM;
1401 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1402
Michael Buesche66fee62007-12-26 17:47:10 +01001403 /* Find the position of the TIM and the DTIM_period value
1404 * and write them to SHM. */
1405 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001406 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1407 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001408 uint8_t ie_id, ie_len;
1409
1410 ie_id = ie[i];
1411 ie_len = ie[i + 1];
1412 if (ie_id == 5) {
1413 u16 tim_position;
1414 u16 dtim_period;
1415 /* This is the TIM Information Element */
1416
1417 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001418 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001419 break;
1420 /* A valid TIM is at least 4 bytes long. */
1421 if (ie_len < 4)
1422 break;
1423 tim_found = 1;
1424
1425 tim_position = sizeof(struct b43_plcp_hdr6);
1426 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1427 tim_position += i;
1428
1429 dtim_period = ie[i + 3];
1430
1431 b43_shm_write16(dev, B43_SHM_SHARED,
1432 B43_SHM_SH_TIMBPOS, tim_position);
1433 b43_shm_write16(dev, B43_SHM_SHARED,
1434 B43_SHM_SH_DTIMPER, dtim_period);
1435 break;
1436 }
1437 i += ie_len + 2;
1438 }
1439 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001440 /*
1441 * If ucode wants to modify TIM do it behind the beacon, this
1442 * will happen, for example, when doing mesh networking.
1443 */
1444 b43_shm_write16(dev, B43_SHM_SHARED,
1445 B43_SHM_SH_TIMBPOS,
1446 len + sizeof(struct b43_plcp_hdr6));
1447 b43_shm_write16(dev, B43_SHM_SHARED,
1448 B43_SHM_SH_DTIMPER, 0);
1449 }
1450 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001451}
1452
1453static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
Johannes Berg8318d782008-01-24 19:38:38 +01001454 u16 shm_offset, u16 size,
1455 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001456{
1457 struct b43_plcp_hdr4 plcp;
1458 u32 tmp;
1459 __le16 dur;
1460
1461 plcp.data = 0;
Johannes Berg8318d782008-01-24 19:38:38 +01001462 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001463 dur = ieee80211_generic_frame_duration(dev->wl->hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01001464 dev->wl->vif, size,
Johannes Berg8318d782008-01-24 19:38:38 +01001465 rate);
Michael Buesche4d6b792007-09-18 15:39:42 -04001466 /* Write PLCP in two parts and timing for packet transfer */
1467 tmp = le32_to_cpu(plcp.data);
1468 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
1469 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
1470 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
1471}
1472
1473/* Instead of using custom probe response template, this function
1474 * just patches custom beacon template by:
1475 * 1) Changing packet type
1476 * 2) Patching duration field
1477 * 3) Stripping TIM
1478 */
John Daiker99da1852009-02-24 02:16:42 -08001479static const u8 *b43_generate_probe_resp(struct b43_wldev *dev,
1480 u16 *dest_size,
1481 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001482{
1483 const u8 *src_data;
1484 u8 *dest_data;
1485 u16 src_size, elem_size, src_pos, dest_pos;
1486 __le16 dur;
1487 struct ieee80211_hdr *hdr;
Michael Buesche66fee62007-12-26 17:47:10 +01001488 size_t ie_start;
Michael Buesche4d6b792007-09-18 15:39:42 -04001489
Michael Buesche66fee62007-12-26 17:47:10 +01001490 src_size = dev->wl->current_beacon->len;
1491 src_data = (const u8 *)dev->wl->current_beacon->data;
Michael Buesche4d6b792007-09-18 15:39:42 -04001492
Michael Buesche66fee62007-12-26 17:47:10 +01001493 /* Get the start offset of the variable IEs in the packet. */
1494 ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
1495 B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
1496
1497 if (B43_WARN_ON(src_size < ie_start))
Michael Buesche4d6b792007-09-18 15:39:42 -04001498 return NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04001499
1500 dest_data = kmalloc(src_size, GFP_ATOMIC);
1501 if (unlikely(!dest_data))
1502 return NULL;
1503
Michael Buesche66fee62007-12-26 17:47:10 +01001504 /* Copy the static data and all Information Elements, except the TIM. */
1505 memcpy(dest_data, src_data, ie_start);
1506 src_pos = ie_start;
1507 dest_pos = ie_start;
1508 for ( ; src_pos < src_size - 2; src_pos += elem_size) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001509 elem_size = src_data[src_pos + 1] + 2;
Michael Buesche66fee62007-12-26 17:47:10 +01001510 if (src_data[src_pos] == 5) {
1511 /* This is the TIM. */
1512 continue;
Michael Buesche4d6b792007-09-18 15:39:42 -04001513 }
Michael Buesche66fee62007-12-26 17:47:10 +01001514 memcpy(dest_data + dest_pos, src_data + src_pos,
1515 elem_size);
1516 dest_pos += elem_size;
Michael Buesche4d6b792007-09-18 15:39:42 -04001517 }
1518 *dest_size = dest_pos;
1519 hdr = (struct ieee80211_hdr *)dest_data;
1520
1521 /* Set the frame control. */
1522 hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
1523 IEEE80211_STYPE_PROBE_RESP);
1524 dur = ieee80211_generic_frame_duration(dev->wl->hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01001525 dev->wl->vif, *dest_size,
Johannes Berg8318d782008-01-24 19:38:38 +01001526 rate);
Michael Buesche4d6b792007-09-18 15:39:42 -04001527 hdr->duration_id = dur;
1528
1529 return dest_data;
1530}
1531
1532static void b43_write_probe_resp_template(struct b43_wldev *dev,
1533 u16 ram_offset,
Johannes Berg8318d782008-01-24 19:38:38 +01001534 u16 shm_size_offset,
1535 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001536{
Michael Buesche66fee62007-12-26 17:47:10 +01001537 const u8 *probe_resp_data;
Michael Buesche4d6b792007-09-18 15:39:42 -04001538 u16 size;
1539
Michael Buesche66fee62007-12-26 17:47:10 +01001540 size = dev->wl->current_beacon->len;
Michael Buesche4d6b792007-09-18 15:39:42 -04001541 probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
1542 if (unlikely(!probe_resp_data))
1543 return;
1544
1545 /* Looks like PLCP headers plus packet timings are stored for
1546 * all possible basic rates
1547 */
Johannes Berg8318d782008-01-24 19:38:38 +01001548 b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
1549 b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
1550 b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
1551 b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
Michael Buesche4d6b792007-09-18 15:39:42 -04001552
1553 size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
1554 b43_write_template_common(dev, probe_resp_data,
Johannes Berg8318d782008-01-24 19:38:38 +01001555 size, ram_offset, shm_size_offset,
1556 rate->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001557 kfree(probe_resp_data);
1558}
1559
Michael Buesch6b4bec02008-05-20 12:16:28 +02001560static void b43_upload_beacon0(struct b43_wldev *dev)
1561{
1562 struct b43_wl *wl = dev->wl;
1563
1564 if (wl->beacon0_uploaded)
1565 return;
1566 b43_write_beacon_template(dev, 0x68, 0x18);
1567 /* FIXME: Probe resp upload doesn't really belong here,
1568 * but we don't use that feature anyway. */
1569 b43_write_probe_resp_template(dev, 0x268, 0x4A,
1570 &__b43_ratetable[3]);
1571 wl->beacon0_uploaded = 1;
1572}
1573
1574static void b43_upload_beacon1(struct b43_wldev *dev)
1575{
1576 struct b43_wl *wl = dev->wl;
1577
1578 if (wl->beacon1_uploaded)
1579 return;
1580 b43_write_beacon_template(dev, 0x468, 0x1A);
1581 wl->beacon1_uploaded = 1;
1582}
1583
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001584static void handle_irq_beacon(struct b43_wldev *dev)
1585{
1586 struct b43_wl *wl = dev->wl;
1587 u32 cmd, beacon0_valid, beacon1_valid;
1588
Johannes Berg05c914f2008-09-11 00:01:58 +02001589 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
1590 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001591 return;
1592
1593 /* This is the bottom half of the asynchronous beacon update. */
1594
1595 /* Ignore interrupt in the future. */
1596 dev->irq_savedstate &= ~B43_IRQ_BEACON;
1597
1598 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1599 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1600 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1601
1602 /* Schedule interrupt manually, if busy. */
1603 if (beacon0_valid && beacon1_valid) {
1604 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
1605 dev->irq_savedstate |= B43_IRQ_BEACON;
1606 return;
1607 }
1608
Michael Buesch6b4bec02008-05-20 12:16:28 +02001609 if (unlikely(wl->beacon_templates_virgin)) {
1610 /* We never uploaded a beacon before.
1611 * Upload both templates now, but only mark one valid. */
1612 wl->beacon_templates_virgin = 0;
1613 b43_upload_beacon0(dev);
1614 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001615 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1616 cmd |= B43_MACCMD_BEACON0_VALID;
1617 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec02008-05-20 12:16:28 +02001618 } else {
1619 if (!beacon0_valid) {
1620 b43_upload_beacon0(dev);
1621 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1622 cmd |= B43_MACCMD_BEACON0_VALID;
1623 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1624 } else if (!beacon1_valid) {
1625 b43_upload_beacon1(dev);
1626 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1627 cmd |= B43_MACCMD_BEACON1_VALID;
1628 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001629 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001630 }
1631}
1632
Michael Buescha82d9922008-04-04 21:40:06 +02001633static void b43_beacon_update_trigger_work(struct work_struct *work)
1634{
1635 struct b43_wl *wl = container_of(work, struct b43_wl,
1636 beacon_update_trigger);
1637 struct b43_wldev *dev;
1638
1639 mutex_lock(&wl->mutex);
1640 dev = wl->current_dev;
1641 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Michael Buescha82d9922008-04-04 21:40:06 +02001642 spin_lock_irq(&wl->irq_lock);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001643 /* update beacon right away or defer to irq */
1644 dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
1645 handle_irq_beacon(dev);
1646 /* The handler might have updated the IRQ mask. */
1647 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
1648 dev->irq_savedstate);
1649 mmiowb();
Michael Buescha82d9922008-04-04 21:40:06 +02001650 spin_unlock_irq(&wl->irq_lock);
1651 }
1652 mutex_unlock(&wl->mutex);
1653}
1654
Michael Bueschd4df6f12007-12-26 18:04:14 +01001655/* Asynchronously update the packet templates in template RAM.
1656 * Locking: Requires wl->irq_lock to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001657static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001658{
Johannes Berg9d139c82008-07-09 14:40:37 +02001659 struct sk_buff *beacon;
1660
Michael Buesche66fee62007-12-26 17:47:10 +01001661 /* This is the top half of the ansynchronous beacon update.
1662 * The bottom half is the beacon IRQ.
1663 * Beacon update must be asynchronous to avoid sending an
1664 * invalid beacon. This can happen for example, if the firmware
1665 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001666
Johannes Berg9d139c82008-07-09 14:40:37 +02001667 /* We could modify the existing beacon and set the aid bit in
1668 * the TIM field, but that would probably require resizing and
1669 * moving of data within the beacon template.
1670 * Simply request a new beacon and let mac80211 do the hard work. */
1671 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1672 if (unlikely(!beacon))
1673 return;
1674
Michael Buesche66fee62007-12-26 17:47:10 +01001675 if (wl->current_beacon)
1676 dev_kfree_skb_any(wl->current_beacon);
1677 wl->current_beacon = beacon;
1678 wl->beacon0_uploaded = 0;
1679 wl->beacon1_uploaded = 0;
Michael Buescha82d9922008-04-04 21:40:06 +02001680 queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001681}
1682
Michael Buesche4d6b792007-09-18 15:39:42 -04001683static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1684{
1685 b43_time_lock(dev);
1686 if (dev->dev->id.revision >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001687 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1688 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001689 } else {
1690 b43_write16(dev, 0x606, (beacon_int >> 6));
1691 b43_write16(dev, 0x610, beacon_int);
1692 }
1693 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001694 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001695}
1696
Michael Bueschafa83e22008-05-19 23:51:37 +02001697static void b43_handle_firmware_panic(struct b43_wldev *dev)
1698{
1699 u16 reason;
1700
1701 /* Read the register that contains the reason code for the panic. */
1702 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1703 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1704
1705 switch (reason) {
1706 default:
1707 b43dbg(dev->wl, "The panic reason is unknown.\n");
1708 /* fallthrough */
1709 case B43_FWPANIC_DIE:
1710 /* Do not restart the controller or firmware.
1711 * The device is nonfunctional from now on.
1712 * Restarting would result in this panic to trigger again,
1713 * so we avoid that recursion. */
1714 break;
1715 case B43_FWPANIC_RESTART:
1716 b43_controller_restart(dev, "Microcode panic");
1717 break;
1718 }
1719}
1720
Michael Buesche4d6b792007-09-18 15:39:42 -04001721static void handle_irq_ucode_debug(struct b43_wldev *dev)
1722{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001723 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001724 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001725 __le16 *buf;
1726
1727 /* The proprietary firmware doesn't have this IRQ. */
1728 if (!dev->fw.opensource)
1729 return;
1730
Michael Bueschafa83e22008-05-19 23:51:37 +02001731 /* Read the register that contains the reason code for this IRQ. */
1732 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1733
Michael Buesche48b0ee2008-05-17 22:44:35 +02001734 switch (reason) {
1735 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001736 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001737 break;
1738 case B43_DEBUGIRQ_DUMP_SHM:
1739 if (!B43_DEBUG)
1740 break; /* Only with driver debugging enabled. */
1741 buf = kmalloc(4096, GFP_ATOMIC);
1742 if (!buf) {
1743 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1744 goto out;
1745 }
1746 for (i = 0; i < 4096; i += 2) {
1747 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1748 buf[i / 2] = cpu_to_le16(tmp);
1749 }
1750 b43info(dev->wl, "Shared memory dump:\n");
1751 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1752 16, 2, buf, 4096, 1);
1753 kfree(buf);
1754 break;
1755 case B43_DEBUGIRQ_DUMP_REGS:
1756 if (!B43_DEBUG)
1757 break; /* Only with driver debugging enabled. */
1758 b43info(dev->wl, "Microcode register dump:\n");
1759 for (i = 0, cnt = 0; i < 64; i++) {
1760 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1761 if (cnt == 0)
1762 printk(KERN_INFO);
1763 printk("r%02u: 0x%04X ", i, tmp);
1764 cnt++;
1765 if (cnt == 6) {
1766 printk("\n");
1767 cnt = 0;
1768 }
1769 }
1770 printk("\n");
1771 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001772 case B43_DEBUGIRQ_MARKER:
1773 if (!B43_DEBUG)
1774 break; /* Only with driver debugging enabled. */
1775 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1776 B43_MARKER_ID_REG);
1777 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1778 B43_MARKER_LINE_REG);
1779 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1780 "at line number %u\n",
1781 marker_id, marker_line);
1782 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001783 default:
1784 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1785 reason);
1786 }
1787out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001788 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1789 b43_shm_write16(dev, B43_SHM_SCRATCH,
1790 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001791}
1792
1793/* Interrupt handler bottom-half */
1794static void b43_interrupt_tasklet(struct b43_wldev *dev)
1795{
1796 u32 reason;
1797 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1798 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001799 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001800 unsigned long flags;
1801
1802 spin_lock_irqsave(&dev->wl->irq_lock, flags);
1803
1804 B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
1805
1806 reason = dev->irq_reason;
1807 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1808 dma_reason[i] = dev->dma_reason[i];
1809 merged_dma_reason |= dma_reason[i];
1810 }
1811
1812 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1813 b43err(dev->wl, "MAC transmission error\n");
1814
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001815 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001816 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001817 rmb();
1818 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1819 atomic_set(&dev->phy.txerr_cnt,
1820 B43_PHY_TX_BADNESS_LIMIT);
1821 b43err(dev->wl, "Too many PHY TX errors, "
1822 "restarting the controller\n");
1823 b43_controller_restart(dev, "PHY TX errors");
1824 }
1825 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001826
1827 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1828 B43_DMAIRQ_NONFATALMASK))) {
1829 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1830 b43err(dev->wl, "Fatal DMA error: "
1831 "0x%08X, 0x%08X, 0x%08X, "
1832 "0x%08X, 0x%08X, 0x%08X\n",
1833 dma_reason[0], dma_reason[1],
1834 dma_reason[2], dma_reason[3],
1835 dma_reason[4], dma_reason[5]);
1836 b43_controller_restart(dev, "DMA error");
1837 mmiowb();
1838 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1839 return;
1840 }
1841 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1842 b43err(dev->wl, "DMA error: "
1843 "0x%08X, 0x%08X, 0x%08X, "
1844 "0x%08X, 0x%08X, 0x%08X\n",
1845 dma_reason[0], dma_reason[1],
1846 dma_reason[2], dma_reason[3],
1847 dma_reason[4], dma_reason[5]);
1848 }
1849 }
1850
1851 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1852 handle_irq_ucode_debug(dev);
1853 if (reason & B43_IRQ_TBTT_INDI)
1854 handle_irq_tbtt_indication(dev);
1855 if (reason & B43_IRQ_ATIM_END)
1856 handle_irq_atim_end(dev);
1857 if (reason & B43_IRQ_BEACON)
1858 handle_irq_beacon(dev);
1859 if (reason & B43_IRQ_PMQ)
1860 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001861 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1862 ;/* TODO */
1863 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001864 handle_irq_noise(dev);
1865
1866 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001867 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1868 if (b43_using_pio_transfers(dev))
1869 b43_pio_rx(dev->pio.rx_queue);
1870 else
1871 b43_dma_rx(dev->dma.rx_ring);
1872 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001873 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1874 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001875 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001876 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1877 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1878
Michael Buesch21954c32007-09-27 15:31:40 +02001879 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001880 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001881
Michael Buesche4d6b792007-09-18 15:39:42 -04001882 b43_interrupt_enable(dev, dev->irq_savedstate);
1883 mmiowb();
1884 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1885}
1886
Michael Buesche4d6b792007-09-18 15:39:42 -04001887static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
1888{
Michael Buesche4d6b792007-09-18 15:39:42 -04001889 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
1890
1891 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
1892 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
1893 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
1894 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
1895 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
1896 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
1897}
1898
1899/* Interrupt handler top-half */
1900static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
1901{
1902 irqreturn_t ret = IRQ_NONE;
1903 struct b43_wldev *dev = dev_id;
1904 u32 reason;
1905
1906 if (!dev)
1907 return IRQ_NONE;
1908
1909 spin_lock(&dev->wl->irq_lock);
1910
1911 if (b43_status(dev) < B43_STAT_STARTED)
1912 goto out;
1913 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1914 if (reason == 0xffffffff) /* shared IRQ */
1915 goto out;
1916 ret = IRQ_HANDLED;
1917 reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
1918 if (!reason)
1919 goto out;
1920
1921 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1922 & 0x0001DC00;
1923 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1924 & 0x0000DC00;
1925 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
1926 & 0x0000DC00;
1927 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
1928 & 0x0001DC00;
1929 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
1930 & 0x0000DC00;
1931 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
1932 & 0x0000DC00;
1933
1934 b43_interrupt_ack(dev, reason);
1935 /* disable all IRQs. They are enabled again in the bottom half. */
1936 dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
1937 /* save the reason code and call our bottom half. */
1938 dev->irq_reason = reason;
1939 tasklet_schedule(&dev->isr_tasklet);
1940 out:
1941 mmiowb();
1942 spin_unlock(&dev->wl->irq_lock);
1943
1944 return ret;
1945}
1946
Michael Buesch1a9f5092009-01-23 21:21:51 +01001947void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001948{
1949 release_firmware(fw->data);
1950 fw->data = NULL;
1951 fw->filename = NULL;
1952}
1953
Michael Buesche4d6b792007-09-18 15:39:42 -04001954static void b43_release_firmware(struct b43_wldev *dev)
1955{
Michael Buesch1a9f5092009-01-23 21:21:51 +01001956 b43_do_release_fw(&dev->fw.ucode);
1957 b43_do_release_fw(&dev->fw.pcm);
1958 b43_do_release_fw(&dev->fw.initvals);
1959 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04001960}
1961
Michael Buescheb189d82008-01-28 14:47:41 -08001962static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04001963{
Hannes Ederfc68ed42009-02-14 11:50:06 +00001964 const char text[] =
1965 "You must go to " \
1966 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
1967 "and download the correct firmware for this driver version. " \
1968 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d82008-01-28 14:47:41 -08001969
Michael Buescheb189d82008-01-28 14:47:41 -08001970 if (error)
1971 b43err(wl, text);
1972 else
1973 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04001974}
1975
Michael Buesch1a9f5092009-01-23 21:21:51 +01001976int b43_do_request_fw(struct b43_request_fw_context *ctx,
1977 const char *name,
1978 struct b43_firmware_file *fw)
Michael Buesche4d6b792007-09-18 15:39:42 -04001979{
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001980 const struct firmware *blob;
Michael Buesche4d6b792007-09-18 15:39:42 -04001981 struct b43_fw_header *hdr;
1982 u32 size;
1983 int err;
1984
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001985 if (!name) {
1986 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01001987 /* FIXME: We should probably keep it anyway, to save some headache
1988 * on suspend/resume with multiband devices. */
1989 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04001990 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001991 }
1992 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01001993 if ((fw->type == ctx->req_type) &&
1994 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001995 return 0; /* Already have this fw. */
1996 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01001997 /* FIXME: We should probably do this later after we successfully
1998 * got the new fw. This could reduce headache with multiband devices.
1999 * We could also redesign this to cache the firmware for all possible
2000 * bands all the time. */
2001 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002002 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002003
Michael Buesch1a9f5092009-01-23 21:21:51 +01002004 switch (ctx->req_type) {
2005 case B43_FWTYPE_PROPRIETARY:
2006 snprintf(ctx->fwname, sizeof(ctx->fwname),
2007 "b43%s/%s.fw",
2008 modparam_fwpostfix, name);
2009 break;
2010 case B43_FWTYPE_OPENSOURCE:
2011 snprintf(ctx->fwname, sizeof(ctx->fwname),
2012 "b43-open%s/%s.fw",
2013 modparam_fwpostfix, name);
2014 break;
2015 default:
2016 B43_WARN_ON(1);
2017 return -ENOSYS;
2018 }
2019 err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002020 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002021 snprintf(ctx->errors[ctx->req_type],
2022 sizeof(ctx->errors[ctx->req_type]),
2023 "Firmware file \"%s\" not found\n", ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002024 return err;
2025 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002026 snprintf(ctx->errors[ctx->req_type],
2027 sizeof(ctx->errors[ctx->req_type]),
2028 "Firmware file \"%s\" request failed (err=%d)\n",
2029 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002030 return err;
2031 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002032 if (blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002033 goto err_format;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002034 hdr = (struct b43_fw_header *)(blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002035 switch (hdr->type) {
2036 case B43_FW_TYPE_UCODE:
2037 case B43_FW_TYPE_PCM:
2038 size = be32_to_cpu(hdr->size);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002039 if (size != blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002040 goto err_format;
2041 /* fallthrough */
2042 case B43_FW_TYPE_IV:
2043 if (hdr->ver != 1)
2044 goto err_format;
2045 break;
2046 default:
2047 goto err_format;
2048 }
2049
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002050 fw->data = blob;
2051 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002052 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002053
2054 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002055
2056err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002057 snprintf(ctx->errors[ctx->req_type],
2058 sizeof(ctx->errors[ctx->req_type]),
2059 "Firmware file \"%s\" format error.\n", ctx->fwname);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002060 release_firmware(blob);
2061
Michael Buesche4d6b792007-09-18 15:39:42 -04002062 return -EPROTO;
2063}
2064
Michael Buesch1a9f5092009-01-23 21:21:51 +01002065static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002066{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002067 struct b43_wldev *dev = ctx->dev;
2068 struct b43_firmware *fw = &ctx->dev->fw;
2069 const u8 rev = ctx->dev->dev->id.revision;
Michael Buesche4d6b792007-09-18 15:39:42 -04002070 const char *filename;
2071 u32 tmshigh;
2072 int err;
2073
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002074 /* Get microcode */
Michael Buesche4d6b792007-09-18 15:39:42 -04002075 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002076 if ((rev >= 5) && (rev <= 10))
2077 filename = "ucode5";
2078 else if ((rev >= 11) && (rev <= 12))
2079 filename = "ucode11";
2080 else if (rev >= 13)
2081 filename = "ucode13";
2082 else
2083 goto err_no_ucode;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002084 err = b43_do_request_fw(ctx, filename, &fw->ucode);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002085 if (err)
2086 goto err_load;
2087
2088 /* Get PCM code */
2089 if ((rev >= 5) && (rev <= 10))
2090 filename = "pcm5";
2091 else if (rev >= 11)
2092 filename = NULL;
2093 else
2094 goto err_no_pcm;
Michael Buesch68217832008-05-17 23:43:57 +02002095 fw->pcm_request_failed = 0;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002096 err = b43_do_request_fw(ctx, filename, &fw->pcm);
Michael Buesch68217832008-05-17 23:43:57 +02002097 if (err == -ENOENT) {
2098 /* We did not find a PCM file? Not fatal, but
2099 * core rev <= 10 must do without hwcrypto then. */
2100 fw->pcm_request_failed = 1;
2101 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002102 goto err_load;
2103
2104 /* Get initvals */
2105 switch (dev->phy.type) {
2106 case B43_PHYTYPE_A:
2107 if ((rev >= 5) && (rev <= 10)) {
2108 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2109 filename = "a0g1initvals5";
2110 else
2111 filename = "a0g0initvals5";
2112 } else
2113 goto err_no_initvals;
2114 break;
2115 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002116 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002117 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002118 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002119 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002120 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002121 goto err_no_initvals;
2122 break;
2123 case B43_PHYTYPE_N:
2124 if ((rev >= 11) && (rev <= 12))
2125 filename = "n0initvals11";
2126 else
2127 goto err_no_initvals;
2128 break;
2129 default:
2130 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002131 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002132 err = b43_do_request_fw(ctx, filename, &fw->initvals);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002133 if (err)
2134 goto err_load;
2135
2136 /* Get bandswitch initvals */
2137 switch (dev->phy.type) {
2138 case B43_PHYTYPE_A:
2139 if ((rev >= 5) && (rev <= 10)) {
2140 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2141 filename = "a0g1bsinitvals5";
2142 else
2143 filename = "a0g0bsinitvals5";
2144 } else if (rev >= 11)
2145 filename = NULL;
2146 else
2147 goto err_no_initvals;
2148 break;
2149 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002150 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002151 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002152 else if (rev >= 11)
2153 filename = NULL;
2154 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002155 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002156 break;
2157 case B43_PHYTYPE_N:
2158 if ((rev >= 11) && (rev <= 12))
2159 filename = "n0bsinitvals11";
2160 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002161 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002162 break;
2163 default:
2164 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002165 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002166 err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002167 if (err)
2168 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002169
2170 return 0;
2171
Michael Buesche4d6b792007-09-18 15:39:42 -04002172err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002173 err = ctx->fatal_failure = -EOPNOTSUPP;
2174 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2175 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002176 goto error;
2177
2178err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002179 err = ctx->fatal_failure = -EOPNOTSUPP;
2180 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2181 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002182 goto error;
2183
2184err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002185 err = ctx->fatal_failure = -EOPNOTSUPP;
2186 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2187 "is required for your device (wl-core rev %u)\n", rev);
2188 goto error;
2189
2190err_load:
2191 /* We failed to load this firmware image. The error message
2192 * already is in ctx->errors. Return and let our caller decide
2193 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002194 goto error;
2195
2196error:
2197 b43_release_firmware(dev);
2198 return err;
2199}
2200
Michael Buesch1a9f5092009-01-23 21:21:51 +01002201static int b43_request_firmware(struct b43_wldev *dev)
2202{
2203 struct b43_request_fw_context *ctx;
2204 unsigned int i;
2205 int err;
2206 const char *errmsg;
2207
2208 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2209 if (!ctx)
2210 return -ENOMEM;
2211 ctx->dev = dev;
2212
2213 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2214 err = b43_try_request_fw(ctx);
2215 if (!err)
2216 goto out; /* Successfully loaded it. */
2217 err = ctx->fatal_failure;
2218 if (err)
2219 goto out;
2220
2221 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2222 err = b43_try_request_fw(ctx);
2223 if (!err)
2224 goto out; /* Successfully loaded it. */
2225 err = ctx->fatal_failure;
2226 if (err)
2227 goto out;
2228
2229 /* Could not find a usable firmware. Print the errors. */
2230 for (i = 0; i < B43_NR_FWTYPES; i++) {
2231 errmsg = ctx->errors[i];
2232 if (strlen(errmsg))
2233 b43err(dev->wl, errmsg);
2234 }
2235 b43_print_fw_helptext(dev->wl, 1);
2236 err = -ENOENT;
2237
2238out:
2239 kfree(ctx);
2240 return err;
2241}
2242
Michael Buesche4d6b792007-09-18 15:39:42 -04002243static int b43_upload_microcode(struct b43_wldev *dev)
2244{
2245 const size_t hdr_len = sizeof(struct b43_fw_header);
2246 const __be32 *data;
2247 unsigned int i, len;
2248 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002249 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002250 int err = 0;
2251
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002252 /* Jump the microcode PSM to offset 0 */
2253 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2254 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2255 macctl |= B43_MACCTL_PSM_JMP0;
2256 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2257 /* Zero out all microcode PSM registers and shared memory. */
2258 for (i = 0; i < 64; i++)
2259 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2260 for (i = 0; i < 4096; i += 2)
2261 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2262
Michael Buesche4d6b792007-09-18 15:39:42 -04002263 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002264 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2265 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002266 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2267 for (i = 0; i < len; i++) {
2268 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2269 udelay(10);
2270 }
2271
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002272 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002273 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002274 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2275 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002276 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2277 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2278 /* No need for autoinc bit in SHM_HW */
2279 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2280 for (i = 0; i < len; i++) {
2281 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2282 udelay(10);
2283 }
2284 }
2285
2286 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002287
2288 /* Start the microcode PSM */
2289 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2290 macctl &= ~B43_MACCTL_PSM_JMP0;
2291 macctl |= B43_MACCTL_PSM_RUN;
2292 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002293
2294 /* Wait for the microcode to load and respond */
2295 i = 0;
2296 while (1) {
2297 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2298 if (tmp == B43_IRQ_MAC_SUSPENDED)
2299 break;
2300 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002301 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002302 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002303 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002304 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002305 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002306 }
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002307 msleep_interruptible(50);
2308 if (signal_pending(current)) {
2309 err = -EINTR;
2310 goto error;
2311 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002312 }
2313 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2314
2315 /* Get and check the revisions. */
2316 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2317 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2318 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2319 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2320
2321 if (fwrev <= 0x128) {
2322 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2323 "binary drivers older than version 4.x is unsupported. "
2324 "You must upgrade your firmware files.\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002325 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002326 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002327 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002328 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002329 dev->fw.rev = fwrev;
2330 dev->fw.patch = fwpatch;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002331 dev->fw.opensource = (fwdate == 0xFFFF);
2332
2333 if (dev->fw.opensource) {
2334 /* Patchlevel info is encoded in the "time" field. */
2335 dev->fw.patch = fwtime;
Michael Buesch68217832008-05-17 23:43:57 +02002336 b43info(dev->wl, "Loading OpenSource firmware version %u.%u%s\n",
2337 dev->fw.rev, dev->fw.patch,
2338 dev->fw.pcm_request_failed ? " (Hardware crypto not supported)" : "");
Michael Buesche48b0ee2008-05-17 22:44:35 +02002339 } else {
2340 b43info(dev->wl, "Loading firmware version %u.%u "
2341 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2342 fwrev, fwpatch,
2343 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2344 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002345 if (dev->fw.pcm_request_failed) {
2346 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2347 "Hardware accelerated cryptography is disabled.\n");
2348 b43_print_fw_helptext(dev->wl, 0);
2349 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002350 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002351
Michael Buescheb189d82008-01-28 14:47:41 -08002352 if (b43_is_old_txhdr_format(dev)) {
Michael Bueschc5572892008-12-27 18:26:39 +01002353 /* We're over the deadline, but we keep support for old fw
2354 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d82008-01-28 14:47:41 -08002355 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002356 "Support for old firmware will be removed soon "
2357 "(official deadline was July 2008).\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002358 b43_print_fw_helptext(dev->wl, 0);
2359 }
2360
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002361 return 0;
2362
2363error:
2364 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2365 macctl &= ~B43_MACCTL_PSM_RUN;
2366 macctl |= B43_MACCTL_PSM_JMP0;
2367 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2368
Michael Buesche4d6b792007-09-18 15:39:42 -04002369 return err;
2370}
2371
2372static int b43_write_initvals(struct b43_wldev *dev,
2373 const struct b43_iv *ivals,
2374 size_t count,
2375 size_t array_size)
2376{
2377 const struct b43_iv *iv;
2378 u16 offset;
2379 size_t i;
2380 bool bit32;
2381
2382 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2383 iv = ivals;
2384 for (i = 0; i < count; i++) {
2385 if (array_size < sizeof(iv->offset_size))
2386 goto err_format;
2387 array_size -= sizeof(iv->offset_size);
2388 offset = be16_to_cpu(iv->offset_size);
2389 bit32 = !!(offset & B43_IV_32BIT);
2390 offset &= B43_IV_OFFSET_MASK;
2391 if (offset >= 0x1000)
2392 goto err_format;
2393 if (bit32) {
2394 u32 value;
2395
2396 if (array_size < sizeof(iv->data.d32))
2397 goto err_format;
2398 array_size -= sizeof(iv->data.d32);
2399
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002400 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002401 b43_write32(dev, offset, value);
2402
2403 iv = (const struct b43_iv *)((const uint8_t *)iv +
2404 sizeof(__be16) +
2405 sizeof(__be32));
2406 } else {
2407 u16 value;
2408
2409 if (array_size < sizeof(iv->data.d16))
2410 goto err_format;
2411 array_size -= sizeof(iv->data.d16);
2412
2413 value = be16_to_cpu(iv->data.d16);
2414 b43_write16(dev, offset, value);
2415
2416 iv = (const struct b43_iv *)((const uint8_t *)iv +
2417 sizeof(__be16) +
2418 sizeof(__be16));
2419 }
2420 }
2421 if (array_size)
2422 goto err_format;
2423
2424 return 0;
2425
2426err_format:
2427 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d82008-01-28 14:47:41 -08002428 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002429
2430 return -EPROTO;
2431}
2432
2433static int b43_upload_initvals(struct b43_wldev *dev)
2434{
2435 const size_t hdr_len = sizeof(struct b43_fw_header);
2436 const struct b43_fw_header *hdr;
2437 struct b43_firmware *fw = &dev->fw;
2438 const struct b43_iv *ivals;
2439 size_t count;
2440 int err;
2441
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002442 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2443 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002444 count = be32_to_cpu(hdr->size);
2445 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002446 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002447 if (err)
2448 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002449 if (fw->initvals_band.data) {
2450 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2451 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002452 count = be32_to_cpu(hdr->size);
2453 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002454 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002455 if (err)
2456 goto out;
2457 }
2458out:
2459
2460 return err;
2461}
2462
2463/* Initialize the GPIOs
2464 * http://bcm-specs.sipsolutions.net/GPIO
2465 */
2466static int b43_gpio_init(struct b43_wldev *dev)
2467{
2468 struct ssb_bus *bus = dev->dev->bus;
2469 struct ssb_device *gpiodev, *pcidev = NULL;
2470 u32 mask, set;
2471
2472 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2473 & ~B43_MACCTL_GPOUTSMSK);
2474
Michael Buesche4d6b792007-09-18 15:39:42 -04002475 b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
2476 | 0x000F);
2477
2478 mask = 0x0000001F;
2479 set = 0x0000000F;
2480 if (dev->dev->bus->chip_id == 0x4301) {
2481 mask |= 0x0060;
2482 set |= 0x0060;
2483 }
2484 if (0 /* FIXME: conditional unknown */ ) {
2485 b43_write16(dev, B43_MMIO_GPIO_MASK,
2486 b43_read16(dev, B43_MMIO_GPIO_MASK)
2487 | 0x0100);
2488 mask |= 0x0180;
2489 set |= 0x0180;
2490 }
Larry Finger95de2842007-11-09 16:57:18 -06002491 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002492 b43_write16(dev, B43_MMIO_GPIO_MASK,
2493 b43_read16(dev, B43_MMIO_GPIO_MASK)
2494 | 0x0200);
2495 mask |= 0x0200;
2496 set |= 0x0200;
2497 }
2498 if (dev->dev->id.revision >= 2)
2499 mask |= 0x0010; /* FIXME: This is redundant. */
2500
2501#ifdef CONFIG_SSB_DRIVER_PCICORE
2502 pcidev = bus->pcicore.dev;
2503#endif
2504 gpiodev = bus->chipco.dev ? : pcidev;
2505 if (!gpiodev)
2506 return 0;
2507 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2508 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2509 & mask) | set);
2510
2511 return 0;
2512}
2513
2514/* Turn off all GPIO stuff. Call this on module unload, for example. */
2515static void b43_gpio_cleanup(struct b43_wldev *dev)
2516{
2517 struct ssb_bus *bus = dev->dev->bus;
2518 struct ssb_device *gpiodev, *pcidev = NULL;
2519
2520#ifdef CONFIG_SSB_DRIVER_PCICORE
2521 pcidev = bus->pcicore.dev;
2522#endif
2523 gpiodev = bus->chipco.dev ? : pcidev;
2524 if (!gpiodev)
2525 return;
2526 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2527}
2528
2529/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002530void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002531{
Michael Buesch923fd702008-06-20 18:02:08 +02002532 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2533 u16 fwstate;
2534
2535 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2536 B43_SHM_SH_UCODESTAT);
2537 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2538 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2539 b43err(dev->wl, "b43_mac_enable(): The firmware "
2540 "should be suspended, but current state is %u\n",
2541 fwstate);
2542 }
2543 }
2544
Michael Buesche4d6b792007-09-18 15:39:42 -04002545 dev->mac_suspended--;
2546 B43_WARN_ON(dev->mac_suspended < 0);
2547 if (dev->mac_suspended == 0) {
2548 b43_write32(dev, B43_MMIO_MACCTL,
2549 b43_read32(dev, B43_MMIO_MACCTL)
2550 | B43_MACCTL_ENABLED);
2551 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2552 B43_IRQ_MAC_SUSPENDED);
2553 /* Commit writes */
2554 b43_read32(dev, B43_MMIO_MACCTL);
2555 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2556 b43_power_saving_ctl_bits(dev, 0);
2557 }
2558}
2559
2560/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002561void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002562{
2563 int i;
2564 u32 tmp;
2565
Michael Buesch05b64b32007-09-28 16:19:03 +02002566 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002567 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002568
Michael Buesche4d6b792007-09-18 15:39:42 -04002569 if (dev->mac_suspended == 0) {
2570 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
2571 b43_write32(dev, B43_MMIO_MACCTL,
2572 b43_read32(dev, B43_MMIO_MACCTL)
2573 & ~B43_MACCTL_ENABLED);
2574 /* force pci to flush the write */
2575 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002576 for (i = 35; i; i--) {
2577 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2578 if (tmp & B43_IRQ_MAC_SUSPENDED)
2579 goto out;
2580 udelay(10);
2581 }
2582 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002583 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002584 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2585 if (tmp & B43_IRQ_MAC_SUSPENDED)
2586 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002587 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002588 }
2589 b43err(dev->wl, "MAC suspend failed\n");
2590 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002591out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002592 dev->mac_suspended++;
2593}
2594
2595static void b43_adjust_opmode(struct b43_wldev *dev)
2596{
2597 struct b43_wl *wl = dev->wl;
2598 u32 ctl;
2599 u16 cfp_pretbtt;
2600
2601 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2602 /* Reset status to STA infrastructure mode. */
2603 ctl &= ~B43_MACCTL_AP;
2604 ctl &= ~B43_MACCTL_KEEP_CTL;
2605 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2606 ctl &= ~B43_MACCTL_KEEP_BAD;
2607 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002608 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002609 ctl |= B43_MACCTL_INFRA;
2610
Johannes Berg05c914f2008-09-11 00:01:58 +02002611 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2612 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002613 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002614 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002615 ctl &= ~B43_MACCTL_INFRA;
2616
2617 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002618 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002619 if (wl->filter_flags & FIF_FCSFAIL)
2620 ctl |= B43_MACCTL_KEEP_BAD;
2621 if (wl->filter_flags & FIF_PLCPFAIL)
2622 ctl |= B43_MACCTL_KEEP_BADPLCP;
2623 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002624 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002625 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2626 ctl |= B43_MACCTL_BEACPROMISC;
2627
Michael Buesche4d6b792007-09-18 15:39:42 -04002628 /* Workaround: On old hardware the HW-MAC-address-filter
2629 * doesn't work properly, so always run promisc in filter
2630 * it in software. */
2631 if (dev->dev->id.revision <= 4)
2632 ctl |= B43_MACCTL_PROMISC;
2633
2634 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2635
2636 cfp_pretbtt = 2;
2637 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
2638 if (dev->dev->bus->chip_id == 0x4306 &&
2639 dev->dev->bus->chip_rev == 3)
2640 cfp_pretbtt = 100;
2641 else
2642 cfp_pretbtt = 50;
2643 }
2644 b43_write16(dev, 0x612, cfp_pretbtt);
2645}
2646
2647static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2648{
2649 u16 offset;
2650
2651 if (is_ofdm) {
2652 offset = 0x480;
2653 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2654 } else {
2655 offset = 0x4C0;
2656 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2657 }
2658 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2659 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2660}
2661
2662static void b43_rate_memory_init(struct b43_wldev *dev)
2663{
2664 switch (dev->phy.type) {
2665 case B43_PHYTYPE_A:
2666 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002667 case B43_PHYTYPE_N:
Michael Buesche4d6b792007-09-18 15:39:42 -04002668 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2669 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2670 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2671 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2672 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2673 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2674 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2675 if (dev->phy.type == B43_PHYTYPE_A)
2676 break;
2677 /* fallthrough */
2678 case B43_PHYTYPE_B:
2679 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
2680 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
2681 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
2682 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
2683 break;
2684 default:
2685 B43_WARN_ON(1);
2686 }
2687}
2688
Michael Buesch5042c502008-04-05 15:05:00 +02002689/* Set the default values for the PHY TX Control Words. */
2690static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
2691{
2692 u16 ctl = 0;
2693
2694 ctl |= B43_TXH_PHY_ENC_CCK;
2695 ctl |= B43_TXH_PHY_ANT01AUTO;
2696 ctl |= B43_TXH_PHY_TXPWR;
2697
2698 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
2699 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
2700 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
2701}
2702
Michael Buesche4d6b792007-09-18 15:39:42 -04002703/* Set the TX-Antenna for management frames sent by firmware. */
2704static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
2705{
Michael Buesch5042c502008-04-05 15:05:00 +02002706 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002707 u16 tmp;
2708
Michael Buesch5042c502008-04-05 15:05:00 +02002709 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04002710
Michael Buesche4d6b792007-09-18 15:39:42 -04002711 /* For ACK/CTS */
2712 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d82008-01-28 14:47:41 -08002713 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002714 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
2715 /* For Probe Resposes */
2716 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d82008-01-28 14:47:41 -08002717 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002718 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
2719}
2720
2721/* This is the opposite of b43_chip_init() */
2722static void b43_chip_exit(struct b43_wldev *dev)
2723{
Michael Bueschfb111372008-09-02 13:00:34 +02002724 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002725 b43_gpio_cleanup(dev);
2726 /* firmware is released later */
2727}
2728
2729/* Initialize the chip
2730 * http://bcm-specs.sipsolutions.net/ChipInit
2731 */
2732static int b43_chip_init(struct b43_wldev *dev)
2733{
2734 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02002735 int err;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002736 u32 value32, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002737 u16 value16;
2738
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002739 /* Initialize the MAC control */
2740 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
2741 if (dev->phy.gmode)
2742 macctl |= B43_MACCTL_GMODE;
2743 macctl |= B43_MACCTL_INFRA;
2744 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002745
2746 err = b43_request_firmware(dev);
2747 if (err)
2748 goto out;
2749 err = b43_upload_microcode(dev);
2750 if (err)
2751 goto out; /* firmware is released later */
2752
2753 err = b43_gpio_init(dev);
2754 if (err)
2755 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02002756
Michael Buesche4d6b792007-09-18 15:39:42 -04002757 err = b43_upload_initvals(dev);
2758 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01002759 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002760
Michael Buesch0b7dcd92008-09-03 12:31:54 +02002761 /* Turn the Analog on and initialize the PHY. */
2762 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002763 err = b43_phy_init(dev);
2764 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02002765 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002766
Michael Bueschef1a6282008-08-27 18:53:02 +02002767 /* Disable Interference Mitigation. */
2768 if (phy->ops->interf_mitigation)
2769 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04002770
Michael Bueschef1a6282008-08-27 18:53:02 +02002771 /* Select the antennae */
2772 if (phy->ops->set_rx_antenna)
2773 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04002774 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
2775
2776 if (phy->type == B43_PHYTYPE_B) {
2777 value16 = b43_read16(dev, 0x005E);
2778 value16 |= 0x0004;
2779 b43_write16(dev, 0x005E, value16);
2780 }
2781 b43_write32(dev, 0x0100, 0x01000000);
2782 if (dev->dev->id.revision < 5)
2783 b43_write32(dev, 0x010C, 0x01000000);
2784
2785 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2786 & ~B43_MACCTL_INFRA);
2787 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2788 | B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04002789
Michael Buesche4d6b792007-09-18 15:39:42 -04002790 /* Probe Response Timeout value */
2791 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2792 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
2793
2794 /* Initially set the wireless operation mode. */
2795 b43_adjust_opmode(dev);
2796
2797 if (dev->dev->id.revision < 3) {
2798 b43_write16(dev, 0x060E, 0x0000);
2799 b43_write16(dev, 0x0610, 0x8000);
2800 b43_write16(dev, 0x0604, 0x0000);
2801 b43_write16(dev, 0x0606, 0x0200);
2802 } else {
2803 b43_write32(dev, 0x0188, 0x80000000);
2804 b43_write32(dev, 0x018C, 0x02000000);
2805 }
2806 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
2807 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
2808 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
2809 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
2810 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
2811 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
2812 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
2813
2814 value32 = ssb_read32(dev->dev, SSB_TMSLOW);
2815 value32 |= 0x00100000;
2816 ssb_write32(dev->dev, SSB_TMSLOW, value32);
2817
2818 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
2819 dev->dev->bus->chipco.fast_pwrup_delay);
2820
2821 err = 0;
2822 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02002823out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002824 return err;
2825
Larry Finger1a8d1222007-12-14 13:59:11 +01002826err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04002827 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02002828 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002829}
2830
Michael Buesche4d6b792007-09-18 15:39:42 -04002831static void b43_periodic_every60sec(struct b43_wldev *dev)
2832{
Michael Bueschef1a6282008-08-27 18:53:02 +02002833 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04002834
Michael Bueschef1a6282008-08-27 18:53:02 +02002835 if (ops->pwork_60sec)
2836 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02002837
2838 /* Force check the TX power emission now. */
2839 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04002840}
2841
2842static void b43_periodic_every30sec(struct b43_wldev *dev)
2843{
2844 /* Update device statistics. */
2845 b43_calculate_link_quality(dev);
2846}
2847
2848static void b43_periodic_every15sec(struct b43_wldev *dev)
2849{
2850 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02002851 u16 wdr;
2852
2853 if (dev->fw.opensource) {
2854 /* Check if the firmware is still alive.
2855 * It will reset the watchdog counter to 0 in its idle loop. */
2856 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
2857 if (unlikely(wdr)) {
2858 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
2859 b43_controller_restart(dev, "Firmware watchdog");
2860 return;
2861 } else {
2862 b43_shm_write16(dev, B43_SHM_SCRATCH,
2863 B43_WATCHDOG_REG, 1);
2864 }
2865 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002866
Michael Bueschef1a6282008-08-27 18:53:02 +02002867 if (phy->ops->pwork_15sec)
2868 phy->ops->pwork_15sec(dev);
2869
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01002870 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
2871 wmb();
Michael Buesche4d6b792007-09-18 15:39:42 -04002872}
2873
Michael Buesche4d6b792007-09-18 15:39:42 -04002874static void do_periodic_work(struct b43_wldev *dev)
2875{
2876 unsigned int state;
2877
2878 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002879 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002880 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002881 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002882 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002883 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002884}
2885
Michael Buesch05b64b32007-09-28 16:19:03 +02002886/* Periodic work locking policy:
2887 * The whole periodic work handler is protected by
2888 * wl->mutex. If another lock is needed somewhere in the
2889 * pwork callchain, it's aquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04002890 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002891static void b43_periodic_work_handler(struct work_struct *work)
2892{
Michael Buesch05b64b32007-09-28 16:19:03 +02002893 struct b43_wldev *dev = container_of(work, struct b43_wldev,
2894 periodic_work.work);
2895 struct b43_wl *wl = dev->wl;
2896 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04002897
Michael Buesch05b64b32007-09-28 16:19:03 +02002898 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002899
2900 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
2901 goto out;
2902 if (b43_debug(dev, B43_DBG_PWORK_STOP))
2903 goto out_requeue;
2904
Michael Buesch05b64b32007-09-28 16:19:03 +02002905 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002906
Michael Buesche4d6b792007-09-18 15:39:42 -04002907 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002908out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04002909 if (b43_debug(dev, B43_DBG_PWORK_FAST))
2910 delay = msecs_to_jiffies(50);
2911 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05002912 delay = round_jiffies_relative(HZ * 15);
Michael Buesch05b64b32007-09-28 16:19:03 +02002913 queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002914out:
Michael Buesch05b64b32007-09-28 16:19:03 +02002915 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002916}
2917
2918static void b43_periodic_tasks_setup(struct b43_wldev *dev)
2919{
2920 struct delayed_work *work = &dev->periodic_work;
2921
2922 dev->periodic_state = 0;
2923 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
2924 queue_delayed_work(dev->wl->hw->workqueue, work, 0);
2925}
2926
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002927/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002928static int b43_validate_chipaccess(struct b43_wldev *dev)
2929{
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002930 u32 v, backup;
Michael Buesche4d6b792007-09-18 15:39:42 -04002931
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002932 backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
2933
2934 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002935 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
2936 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
2937 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002938 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
2939 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04002940 goto error;
2941
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002942 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
2943
2944 if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
2945 /* The 32bit register shadows the two 16bit registers
2946 * with update sideeffects. Validate this. */
2947 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
2948 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
2949 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
2950 goto error;
2951 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
2952 goto error;
2953 }
2954 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
2955
2956 v = b43_read32(dev, B43_MMIO_MACCTL);
2957 v |= B43_MACCTL_GMODE;
2958 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04002959 goto error;
2960
2961 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002962error:
Michael Buesche4d6b792007-09-18 15:39:42 -04002963 b43err(dev->wl, "Failed to validate the chipaccess\n");
2964 return -ENODEV;
2965}
2966
2967static void b43_security_init(struct b43_wldev *dev)
2968{
2969 dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
2970 B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
2971 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
2972 /* KTP is a word address, but we address SHM bytewise.
2973 * So multiply by two.
2974 */
2975 dev->ktp *= 2;
2976 if (dev->dev->id.revision >= 5) {
2977 /* Number of RCMTA address slots */
2978 b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
2979 }
2980 b43_clear_keys(dev);
2981}
2982
John Daiker99da1852009-02-24 02:16:42 -08002983static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04002984{
2985 struct b43_wl *wl = (struct b43_wl *)rng->priv;
2986 unsigned long flags;
2987
2988 /* Don't take wl->mutex here, as it could deadlock with
2989 * hwrng internal locking. It's not needed to take
2990 * wl->mutex here, anyway. */
2991
2992 spin_lock_irqsave(&wl->irq_lock, flags);
2993 *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
2994 spin_unlock_irqrestore(&wl->irq_lock, flags);
2995
2996 return (sizeof(u16));
2997}
2998
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01002999static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003000{
3001 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003002 hwrng_unregister(&wl->rng);
Michael Buesche4d6b792007-09-18 15:39:42 -04003003}
3004
3005static int b43_rng_init(struct b43_wl *wl)
3006{
3007 int err;
3008
3009 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3010 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3011 wl->rng.name = wl->rng_name;
3012 wl->rng.data_read = b43_rng_read;
3013 wl->rng.priv = (unsigned long)wl;
3014 wl->rng_initialized = 1;
3015 err = hwrng_register(&wl->rng);
3016 if (err) {
3017 wl->rng_initialized = 0;
3018 b43err(wl, "Failed to register the random "
3019 "number generator (%d)\n", err);
3020 }
3021
3022 return err;
3023}
3024
Michael Buesch40faacc2007-10-28 16:29:32 +01003025static int b43_op_tx(struct ieee80211_hw *hw,
Johannes Berge039fa42008-05-15 12:55:29 +02003026 struct sk_buff *skb)
Michael Buesche4d6b792007-09-18 15:39:42 -04003027{
3028 struct b43_wl *wl = hw_to_b43_wl(hw);
3029 struct b43_wldev *dev = wl->current_dev;
Michael Buesch21a75d72008-04-25 19:29:08 +02003030 unsigned long flags;
3031 int err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003032
Michael Buesch5100d5a2008-03-29 21:01:16 +01003033 if (unlikely(skb->len < 2 + 2 + 6)) {
3034 /* Too short, this can't be a valid frame. */
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003035 goto drop_packet;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003036 }
3037 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003038 if (unlikely(!dev))
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003039 goto drop_packet;
Michael Buesch21a75d72008-04-25 19:29:08 +02003040
3041 /* Transmissions on seperate queues can run concurrently. */
3042 read_lock_irqsave(&wl->tx_lock, flags);
3043
3044 err = -ENODEV;
3045 if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
3046 if (b43_using_pio_transfers(dev))
Johannes Berge039fa42008-05-15 12:55:29 +02003047 err = b43_pio_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02003048 else
Johannes Berge039fa42008-05-15 12:55:29 +02003049 err = b43_dma_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02003050 }
3051
3052 read_unlock_irqrestore(&wl->tx_lock, flags);
3053
Michael Buesche4d6b792007-09-18 15:39:42 -04003054 if (unlikely(err))
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003055 goto drop_packet;
3056 return NETDEV_TX_OK;
3057
3058drop_packet:
3059 /* We can not transmit this packet. Drop it. */
3060 dev_kfree_skb_any(skb);
Michael Buesche4d6b792007-09-18 15:39:42 -04003061 return NETDEV_TX_OK;
3062}
3063
Michael Buesche6f5b932008-03-05 21:18:49 +01003064/* Locking: wl->irq_lock */
3065static void b43_qos_params_upload(struct b43_wldev *dev,
3066 const struct ieee80211_tx_queue_params *p,
3067 u16 shm_offset)
3068{
3069 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003070 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003071 unsigned int i;
3072
Johannes Berg0b576642008-07-15 02:08:24 -07003073 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003074
3075 memset(&params, 0, sizeof(params));
3076
3077 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003078 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3079 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3080 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3081 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003082 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003083 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003084
3085 for (i = 0; i < ARRAY_SIZE(params); i++) {
3086 if (i == B43_QOSPARAM_STATUS) {
3087 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3088 shm_offset + (i * 2));
3089 /* Mark the parameters as updated. */
3090 tmp |= 0x100;
3091 b43_shm_write16(dev, B43_SHM_SHARED,
3092 shm_offset + (i * 2),
3093 tmp);
3094 } else {
3095 b43_shm_write16(dev, B43_SHM_SHARED,
3096 shm_offset + (i * 2),
3097 params[i]);
3098 }
3099 }
3100}
3101
Michael Bueschc40c1122008-09-06 16:21:47 +02003102/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3103static const u16 b43_qos_shm_offsets[] = {
3104 /* [mac80211-queue-nr] = SHM_OFFSET, */
3105 [0] = B43_QOS_VOICE,
3106 [1] = B43_QOS_VIDEO,
3107 [2] = B43_QOS_BESTEFFORT,
3108 [3] = B43_QOS_BACKGROUND,
3109};
3110
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003111/* Update all QOS parameters in hardware. */
3112static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003113{
3114 struct b43_wl *wl = dev->wl;
3115 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003116 unsigned int i;
3117
Michael Bueschc40c1122008-09-06 16:21:47 +02003118 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3119 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003120
3121 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003122 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3123 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003124 b43_qos_params_upload(dev, &(params->p),
3125 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003126 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003127 b43_mac_enable(dev);
3128}
3129
3130static void b43_qos_clear(struct b43_wl *wl)
3131{
3132 struct b43_qos_params *params;
3133 unsigned int i;
3134
Michael Bueschc40c1122008-09-06 16:21:47 +02003135 /* Initialize QoS parameters to sane defaults. */
3136
3137 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3138 ARRAY_SIZE(wl->qos_params));
3139
Michael Buesche6f5b932008-03-05 21:18:49 +01003140 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3141 params = &(wl->qos_params[i]);
3142
Michael Bueschc40c1122008-09-06 16:21:47 +02003143 switch (b43_qos_shm_offsets[i]) {
3144 case B43_QOS_VOICE:
3145 params->p.txop = 0;
3146 params->p.aifs = 2;
3147 params->p.cw_min = 0x0001;
3148 params->p.cw_max = 0x0001;
3149 break;
3150 case B43_QOS_VIDEO:
3151 params->p.txop = 0;
3152 params->p.aifs = 2;
3153 params->p.cw_min = 0x0001;
3154 params->p.cw_max = 0x0001;
3155 break;
3156 case B43_QOS_BESTEFFORT:
3157 params->p.txop = 0;
3158 params->p.aifs = 3;
3159 params->p.cw_min = 0x0001;
3160 params->p.cw_max = 0x03FF;
3161 break;
3162 case B43_QOS_BACKGROUND:
3163 params->p.txop = 0;
3164 params->p.aifs = 7;
3165 params->p.cw_min = 0x0001;
3166 params->p.cw_max = 0x03FF;
3167 break;
3168 default:
3169 B43_WARN_ON(1);
3170 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003171 }
3172}
3173
3174/* Initialize the core's QOS capabilities */
3175static void b43_qos_init(struct b43_wldev *dev)
3176{
Michael Buesche6f5b932008-03-05 21:18:49 +01003177 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003178 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003179
3180 /* Enable QOS support. */
3181 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3182 b43_write16(dev, B43_MMIO_IFSCTL,
3183 b43_read16(dev, B43_MMIO_IFSCTL)
3184 | B43_MMIO_IFSCTL_USE_EDCF);
3185}
3186
Johannes Berge100bb62008-04-30 18:51:21 +02003187static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003188 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003189{
Michael Buesche6f5b932008-03-05 21:18:49 +01003190 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003191 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003192 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003193 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003194
3195 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3196 /* Queue not available or don't support setting
3197 * params on this queue. Return success to not
3198 * confuse mac80211. */
3199 return 0;
3200 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003201 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3202 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003203
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003204 mutex_lock(&wl->mutex);
3205 dev = wl->current_dev;
3206 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3207 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003208
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003209 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3210 b43_mac_suspend(dev);
3211 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3212 b43_qos_shm_offsets[queue]);
3213 b43_mac_enable(dev);
3214 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003215
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003216out_unlock:
3217 mutex_unlock(&wl->mutex);
3218
3219 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003220}
3221
Michael Buesch40faacc2007-10-28 16:29:32 +01003222static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
3223 struct ieee80211_tx_queue_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003224{
3225 struct b43_wl *wl = hw_to_b43_wl(hw);
3226 struct b43_wldev *dev = wl->current_dev;
3227 unsigned long flags;
3228 int err = -ENODEV;
3229
3230 if (!dev)
3231 goto out;
3232 spin_lock_irqsave(&wl->irq_lock, flags);
3233 if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01003234 if (b43_using_pio_transfers(dev))
3235 b43_pio_get_tx_stats(dev, stats);
3236 else
3237 b43_dma_get_tx_stats(dev, stats);
Michael Buesche4d6b792007-09-18 15:39:42 -04003238 err = 0;
3239 }
3240 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesch40faacc2007-10-28 16:29:32 +01003241out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003242 return err;
3243}
3244
Michael Buesch40faacc2007-10-28 16:29:32 +01003245static int b43_op_get_stats(struct ieee80211_hw *hw,
3246 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003247{
3248 struct b43_wl *wl = hw_to_b43_wl(hw);
3249 unsigned long flags;
3250
3251 spin_lock_irqsave(&wl->irq_lock, flags);
3252 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
3253 spin_unlock_irqrestore(&wl->irq_lock, flags);
3254
3255 return 0;
3256}
3257
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003258static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
3259{
3260 struct b43_wl *wl = hw_to_b43_wl(hw);
3261 struct b43_wldev *dev;
3262 u64 tsf;
3263
3264 mutex_lock(&wl->mutex);
3265 spin_lock_irq(&wl->irq_lock);
3266 dev = wl->current_dev;
3267
3268 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3269 b43_tsf_read(dev, &tsf);
3270 else
3271 tsf = 0;
3272
3273 spin_unlock_irq(&wl->irq_lock);
3274 mutex_unlock(&wl->mutex);
3275
3276 return tsf;
3277}
3278
3279static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3280{
3281 struct b43_wl *wl = hw_to_b43_wl(hw);
3282 struct b43_wldev *dev;
3283
3284 mutex_lock(&wl->mutex);
3285 spin_lock_irq(&wl->irq_lock);
3286 dev = wl->current_dev;
3287
3288 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3289 b43_tsf_write(dev, tsf);
3290
3291 spin_unlock_irq(&wl->irq_lock);
3292 mutex_unlock(&wl->mutex);
3293}
3294
Michael Buesche4d6b792007-09-18 15:39:42 -04003295static void b43_put_phy_into_reset(struct b43_wldev *dev)
3296{
3297 struct ssb_device *sdev = dev->dev;
3298 u32 tmslow;
3299
3300 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3301 tmslow &= ~B43_TMSLOW_GMODE;
3302 tmslow |= B43_TMSLOW_PHYRESET;
3303 tmslow |= SSB_TMSLOW_FGC;
3304 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3305 msleep(1);
3306
3307 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3308 tmslow &= ~SSB_TMSLOW_FGC;
3309 tmslow |= B43_TMSLOW_PHYRESET;
3310 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3311 msleep(1);
3312}
3313
John Daiker99da1852009-02-24 02:16:42 -08003314static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003315{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003316 switch (band) {
3317 case IEEE80211_BAND_5GHZ:
3318 return "5";
3319 case IEEE80211_BAND_2GHZ:
3320 return "2.4";
3321 default:
3322 break;
3323 }
3324 B43_WARN_ON(1);
3325 return "";
3326}
3327
3328/* Expects wl->mutex locked */
3329static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3330{
3331 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003332 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003333 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003334 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003335 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003336 int prev_status;
3337
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003338 /* Find a device and PHY which supports the band. */
3339 list_for_each_entry(d, &wl->devlist, list) {
3340 switch (chan->band) {
3341 case IEEE80211_BAND_5GHZ:
3342 if (d->phy.supports_5ghz) {
3343 up_dev = d;
3344 gmode = 0;
3345 }
3346 break;
3347 case IEEE80211_BAND_2GHZ:
3348 if (d->phy.supports_2ghz) {
3349 up_dev = d;
3350 gmode = 1;
3351 }
3352 break;
3353 default:
3354 B43_WARN_ON(1);
3355 return -EINVAL;
3356 }
3357 if (up_dev)
3358 break;
3359 }
3360 if (!up_dev) {
3361 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3362 band_to_string(chan->band));
3363 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003364 }
3365 if ((up_dev == wl->current_dev) &&
3366 (!!wl->current_dev->phy.gmode == !!gmode)) {
3367 /* This device is already running. */
3368 return 0;
3369 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003370 b43dbg(wl, "Switching to %s-GHz band\n",
3371 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003372 down_dev = wl->current_dev;
3373
3374 prev_status = b43_status(down_dev);
3375 /* Shutdown the currently running core. */
3376 if (prev_status >= B43_STAT_STARTED)
3377 b43_wireless_core_stop(down_dev);
3378 if (prev_status >= B43_STAT_INITIALIZED)
3379 b43_wireless_core_exit(down_dev);
3380
3381 if (down_dev != up_dev) {
3382 /* We switch to a different core, so we put PHY into
3383 * RESET on the old core. */
3384 b43_put_phy_into_reset(down_dev);
3385 }
3386
3387 /* Now start the new core. */
3388 up_dev->phy.gmode = gmode;
3389 if (prev_status >= B43_STAT_INITIALIZED) {
3390 err = b43_wireless_core_init(up_dev);
3391 if (err) {
3392 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003393 "selected %s-GHz band\n",
3394 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003395 goto init_failure;
3396 }
3397 }
3398 if (prev_status >= B43_STAT_STARTED) {
3399 err = b43_wireless_core_start(up_dev);
3400 if (err) {
3401 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003402 "selected %s-GHz band\n",
3403 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003404 b43_wireless_core_exit(up_dev);
3405 goto init_failure;
3406 }
3407 }
3408 B43_WARN_ON(b43_status(up_dev) != prev_status);
3409
3410 wl->current_dev = up_dev;
3411
3412 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003413init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003414 /* Whoops, failed to init the new core. No core is operating now. */
3415 wl->current_dev = NULL;
3416 return err;
3417}
3418
Johannes Berg9124b072008-10-14 19:17:54 +02003419/* Write the short and long frame retry limit values. */
3420static void b43_set_retry_limits(struct b43_wldev *dev,
3421 unsigned int short_retry,
3422 unsigned int long_retry)
3423{
3424 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3425 * the chip-internal counter. */
3426 short_retry = min(short_retry, (unsigned int)0xF);
3427 long_retry = min(long_retry, (unsigned int)0xF);
3428
3429 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3430 short_retry);
3431 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3432 long_retry);
3433}
3434
Johannes Berge8975582008-10-09 12:18:51 +02003435static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003436{
3437 struct b43_wl *wl = hw_to_b43_wl(hw);
3438 struct b43_wldev *dev;
3439 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003440 struct ieee80211_conf *conf = &hw->conf;
Michael Buesche4d6b792007-09-18 15:39:42 -04003441 unsigned long flags;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003442 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003443 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003444
Michael Buesche4d6b792007-09-18 15:39:42 -04003445 mutex_lock(&wl->mutex);
3446
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003447 /* Switch the band (if necessary). This might change the active core. */
3448 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003449 if (err)
3450 goto out_unlock_mutex;
3451 dev = wl->current_dev;
3452 phy = &dev->phy;
3453
Michael Bueschd10d0e52008-12-18 22:13:39 +01003454 b43_mac_suspend(dev);
3455
Johannes Berg9124b072008-10-14 19:17:54 +02003456 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3457 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3458 conf->long_frame_max_tx_count);
3459 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3460 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003461 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003462
3463 /* Switch to the requested channel.
3464 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003465 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003466 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003467
Johannes Bergd42ce842007-11-23 14:50:51 +01003468 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
3469
Michael Buesche4d6b792007-09-18 15:39:42 -04003470 /* Adjust the desired TX power level. */
3471 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003472 spin_lock_irqsave(&wl->irq_lock, flags);
3473 if (conf->power_level != phy->desired_txpower) {
3474 phy->desired_txpower = conf->power_level;
3475 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3476 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003477 }
Michael Buesch18c8ade2008-08-28 19:33:40 +02003478 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003479 }
3480
3481 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003482 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003483 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003484 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003485 if (phy->ops->set_rx_antenna)
3486 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003487
Johannes Berg04dea132008-05-20 12:10:49 +02003488 /* Update templates for AP/mesh mode. */
Johannes Berg05c914f2008-09-11 00:01:58 +02003489 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3490 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Michael Buesche4d6b792007-09-18 15:39:42 -04003491 b43_set_beacon_int(dev, conf->beacon_int);
3492
Michael Bueschfda9abc2007-09-20 22:14:18 +02003493 if (!!conf->radio_enabled != phy->radio_on) {
3494 if (conf->radio_enabled) {
Michael Bueschef1a6282008-08-27 18:53:02 +02003495 b43_software_rfkill(dev, RFKILL_STATE_UNBLOCKED);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003496 b43info(dev->wl, "Radio turned on by software\n");
3497 if (!dev->radio_hw_enable) {
3498 b43info(dev->wl, "The hardware RF-kill button "
3499 "still turns the radio physically off. "
3500 "Press the button to turn it on.\n");
3501 }
3502 } else {
Michael Bueschef1a6282008-08-27 18:53:02 +02003503 b43_software_rfkill(dev, RFKILL_STATE_SOFT_BLOCKED);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003504 b43info(dev->wl, "Radio turned off by software\n");
3505 }
3506 }
3507
Michael Bueschd10d0e52008-12-18 22:13:39 +01003508out_mac_enable:
3509 b43_mac_enable(dev);
3510out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003511 mutex_unlock(&wl->mutex);
3512
3513 return err;
3514}
3515
Johannes Berg881d9482009-01-21 15:13:48 +01003516static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003517{
3518 struct ieee80211_supported_band *sband =
3519 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3520 struct ieee80211_rate *rate;
3521 int i;
3522 u16 basic, direct, offset, basic_offset, rateptr;
3523
3524 for (i = 0; i < sband->n_bitrates; i++) {
3525 rate = &sband->bitrates[i];
3526
3527 if (b43_is_cck_rate(rate->hw_value)) {
3528 direct = B43_SHM_SH_CCKDIRECT;
3529 basic = B43_SHM_SH_CCKBASIC;
3530 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3531 offset &= 0xF;
3532 } else {
3533 direct = B43_SHM_SH_OFDMDIRECT;
3534 basic = B43_SHM_SH_OFDMBASIC;
3535 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3536 offset &= 0xF;
3537 }
3538
3539 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3540
3541 if (b43_is_cck_rate(rate->hw_value)) {
3542 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3543 basic_offset &= 0xF;
3544 } else {
3545 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3546 basic_offset &= 0xF;
3547 }
3548
3549 /*
3550 * Get the pointer that we need to point to
3551 * from the direct map
3552 */
3553 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3554 direct + 2 * basic_offset);
3555 /* and write it to the basic map */
3556 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3557 rateptr);
3558 }
3559}
3560
3561static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3562 struct ieee80211_vif *vif,
3563 struct ieee80211_bss_conf *conf,
3564 u32 changed)
3565{
3566 struct b43_wl *wl = hw_to_b43_wl(hw);
3567 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003568
3569 mutex_lock(&wl->mutex);
3570
3571 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003572 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003573 goto out_unlock_mutex;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003574 b43_mac_suspend(dev);
3575
3576 if (changed & BSS_CHANGED_BASIC_RATES)
3577 b43_update_basic_rates(dev, conf->basic_rates);
3578
3579 if (changed & BSS_CHANGED_ERP_SLOT) {
3580 if (conf->use_short_slot)
3581 b43_short_slot_timing_enable(dev);
3582 else
3583 b43_short_slot_timing_disable(dev);
3584 }
3585
3586 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01003587out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003588 mutex_unlock(&wl->mutex);
3589
3590 return;
3591}
3592
Michael Buesch40faacc2007-10-28 16:29:32 +01003593static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003594 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3595 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04003596{
3597 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003598 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003599 u8 algorithm;
3600 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003601 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01003602 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04003603
3604 if (modparam_nohwcrypt)
3605 return -ENOSPC; /* User disabled HW-crypto */
3606
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003607 mutex_lock(&wl->mutex);
Michael Buesche808e582008-12-19 21:30:52 +01003608 spin_lock_irq(&wl->irq_lock);
3609 write_lock(&wl->tx_lock);
3610 /* Why do we need all this locking here?
3611 * mutex -> Every config operation must take it.
3612 * irq_lock -> We modify the dev->key array, which is accessed
3613 * in the IRQ handlers.
3614 * tx_lock -> We modify the dev->key array, which is accessed
3615 * in the TX handler.
3616 */
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003617
3618 dev = wl->current_dev;
3619 err = -ENODEV;
3620 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
3621 goto out_unlock;
3622
Michael Buesch68217832008-05-17 23:43:57 +02003623 if (dev->fw.pcm_request_failed) {
3624 /* We don't have firmware for the crypto engine.
3625 * Must use software-crypto. */
3626 err = -EOPNOTSUPP;
3627 goto out_unlock;
3628 }
3629
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003630 err = -EINVAL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003631 switch (key->alg) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003632 case ALG_WEP:
Michael Buesche808e582008-12-19 21:30:52 +01003633 if (key->keylen == LEN_WEP40)
Michael Buesche4d6b792007-09-18 15:39:42 -04003634 algorithm = B43_SEC_ALGO_WEP40;
3635 else
3636 algorithm = B43_SEC_ALGO_WEP104;
3637 break;
3638 case ALG_TKIP:
3639 algorithm = B43_SEC_ALGO_TKIP;
3640 break;
3641 case ALG_CCMP:
3642 algorithm = B43_SEC_ALGO_AES;
3643 break;
3644 default:
3645 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003646 goto out_unlock;
3647 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003648 index = (u8) (key->keyidx);
3649 if (index > 3)
3650 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003651
3652 switch (cmd) {
3653 case SET_KEY:
3654 if (algorithm == B43_SEC_ALGO_TKIP) {
3655 /* FIXME: No TKIP hardware encryption for now. */
3656 err = -EOPNOTSUPP;
3657 goto out_unlock;
3658 }
3659
Michael Buesche808e582008-12-19 21:30:52 +01003660 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01003661 if (WARN_ON(!sta)) {
3662 err = -EOPNOTSUPP;
3663 goto out_unlock;
3664 }
Michael Buesche808e582008-12-19 21:30:52 +01003665 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003666 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01003667 key->key, key->keylen,
3668 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01003669 } else {
3670 /* Group key */
3671 err = b43_key_write(dev, index, algorithm,
3672 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04003673 }
3674 if (err)
3675 goto out_unlock;
3676
3677 if (algorithm == B43_SEC_ALGO_WEP40 ||
3678 algorithm == B43_SEC_ALGO_WEP104) {
3679 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
3680 } else {
3681 b43_hf_write(dev,
3682 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
3683 }
3684 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
3685 break;
3686 case DISABLE_KEY: {
3687 err = b43_key_clear(dev, key->hw_key_idx);
3688 if (err)
3689 goto out_unlock;
3690 break;
3691 }
3692 default:
3693 B43_WARN_ON(1);
3694 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01003695
Michael Buesche4d6b792007-09-18 15:39:42 -04003696out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04003697 if (!err) {
3698 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07003699 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04003700 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06003701 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01003702 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003703 }
Michael Buesche808e582008-12-19 21:30:52 +01003704 write_unlock(&wl->tx_lock);
3705 spin_unlock_irq(&wl->irq_lock);
Michael Buesch9cf7f242008-12-19 20:24:30 +01003706 mutex_unlock(&wl->mutex);
3707
Michael Buesche4d6b792007-09-18 15:39:42 -04003708 return err;
3709}
3710
Michael Buesch40faacc2007-10-28 16:29:32 +01003711static void b43_op_configure_filter(struct ieee80211_hw *hw,
3712 unsigned int changed, unsigned int *fflags,
3713 int mc_count, struct dev_addr_list *mc_list)
Michael Buesche4d6b792007-09-18 15:39:42 -04003714{
3715 struct b43_wl *wl = hw_to_b43_wl(hw);
3716 struct b43_wldev *dev = wl->current_dev;
3717 unsigned long flags;
3718
Johannes Berg4150c572007-09-17 01:29:23 -04003719 if (!dev) {
3720 *fflags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003721 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04003722 }
Johannes Berg4150c572007-09-17 01:29:23 -04003723
3724 spin_lock_irqsave(&wl->irq_lock, flags);
3725 *fflags &= FIF_PROMISC_IN_BSS |
3726 FIF_ALLMULTI |
3727 FIF_FCSFAIL |
3728 FIF_PLCPFAIL |
3729 FIF_CONTROL |
3730 FIF_OTHER_BSS |
3731 FIF_BCN_PRBRESP_PROMISC;
3732
3733 changed &= FIF_PROMISC_IN_BSS |
3734 FIF_ALLMULTI |
3735 FIF_FCSFAIL |
3736 FIF_PLCPFAIL |
3737 FIF_CONTROL |
3738 FIF_OTHER_BSS |
3739 FIF_BCN_PRBRESP_PROMISC;
3740
3741 wl->filter_flags = *fflags;
3742
3743 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
3744 b43_adjust_opmode(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003745 spin_unlock_irqrestore(&wl->irq_lock, flags);
3746}
3747
Michael Buesch40faacc2007-10-28 16:29:32 +01003748static int b43_op_config_interface(struct ieee80211_hw *hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01003749 struct ieee80211_vif *vif,
Michael Buesch40faacc2007-10-28 16:29:32 +01003750 struct ieee80211_if_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04003751{
3752 struct b43_wl *wl = hw_to_b43_wl(hw);
3753 struct b43_wldev *dev = wl->current_dev;
3754 unsigned long flags;
3755
3756 if (!dev)
3757 return -ENODEV;
3758 mutex_lock(&wl->mutex);
3759 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berg32bfd352007-12-19 01:31:26 +01003760 B43_WARN_ON(wl->vif != vif);
Johannes Berg4150c572007-09-17 01:29:23 -04003761 if (conf->bssid)
3762 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3763 else
3764 memset(wl->bssid, 0, ETH_ALEN);
3765 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
Johannes Berg05c914f2008-09-11 00:01:58 +02003766 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3767 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT)) {
Johannes Berg9d139c82008-07-09 14:40:37 +02003768 B43_WARN_ON(vif->type != wl->if_type);
Johannes Berg9d139c82008-07-09 14:40:37 +02003769 if (conf->changed & IEEE80211_IFCC_BEACON)
3770 b43_update_templates(wl);
Johannes Berg05c914f2008-09-11 00:01:58 +02003771 } else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) {
Johannes Berg9d139c82008-07-09 14:40:37 +02003772 if (conf->changed & IEEE80211_IFCC_BEACON)
3773 b43_update_templates(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003774 }
Johannes Berg4150c572007-09-17 01:29:23 -04003775 b43_write_mac_bssid_templates(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003776 }
3777 spin_unlock_irqrestore(&wl->irq_lock, flags);
3778 mutex_unlock(&wl->mutex);
3779
3780 return 0;
3781}
3782
3783/* Locking: wl->mutex */
3784static void b43_wireless_core_stop(struct b43_wldev *dev)
3785{
3786 struct b43_wl *wl = dev->wl;
3787 unsigned long flags;
3788
3789 if (b43_status(dev) < B43_STAT_STARTED)
3790 return;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01003791
3792 /* Disable and sync interrupts. We must do this before than
3793 * setting the status to INITIALIZED, as the interrupt handler
3794 * won't care about IRQs then. */
3795 spin_lock_irqsave(&wl->irq_lock, flags);
3796 dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
3797 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
3798 spin_unlock_irqrestore(&wl->irq_lock, flags);
3799 b43_synchronize_irq(dev);
3800
Michael Buesch21a75d72008-04-25 19:29:08 +02003801 write_lock_irqsave(&wl->tx_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003802 b43_set_status(dev, B43_STAT_INITIALIZED);
Michael Buesch21a75d72008-04-25 19:29:08 +02003803 write_unlock_irqrestore(&wl->tx_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003804
Michael Buesch5100d5a2008-03-29 21:01:16 +01003805 b43_pio_stop(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003806 mutex_unlock(&wl->mutex);
3807 /* Must unlock as it would otherwise deadlock. No races here.
3808 * Cancel the possibly running self-rearming periodic work. */
3809 cancel_delayed_work_sync(&dev->periodic_work);
3810 mutex_lock(&wl->mutex);
3811
Michael Buesche4d6b792007-09-18 15:39:42 -04003812 b43_mac_suspend(dev);
3813 free_irq(dev->dev->irq, dev);
3814 b43dbg(wl, "Wireless interface stopped\n");
3815}
3816
3817/* Locking: wl->mutex */
3818static int b43_wireless_core_start(struct b43_wldev *dev)
3819{
3820 int err;
3821
3822 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
3823
3824 drain_txstatus_queue(dev);
3825 err = request_irq(dev->dev->irq, b43_interrupt_handler,
3826 IRQF_SHARED, KBUILD_MODNAME, dev);
3827 if (err) {
3828 b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
3829 goto out;
3830 }
3831
3832 /* We are ready to run. */
3833 b43_set_status(dev, B43_STAT_STARTED);
3834
3835 /* Start data flow (TX/RX). */
3836 b43_mac_enable(dev);
3837 b43_interrupt_enable(dev, dev->irq_savedstate);
Michael Buesche4d6b792007-09-18 15:39:42 -04003838
3839 /* Start maintainance work */
3840 b43_periodic_tasks_setup(dev);
3841
3842 b43dbg(dev->wl, "Wireless interface started\n");
3843 out:
3844 return err;
3845}
3846
3847/* Get PHY and RADIO versioning numbers */
3848static int b43_phy_versioning(struct b43_wldev *dev)
3849{
3850 struct b43_phy *phy = &dev->phy;
3851 u32 tmp;
3852 u8 analog_type;
3853 u8 phy_type;
3854 u8 phy_rev;
3855 u16 radio_manuf;
3856 u16 radio_ver;
3857 u16 radio_rev;
3858 int unsupported = 0;
3859
3860 /* Get PHY versioning */
3861 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
3862 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
3863 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
3864 phy_rev = (tmp & B43_PHYVER_VERSION);
3865 switch (phy_type) {
3866 case B43_PHYTYPE_A:
3867 if (phy_rev >= 4)
3868 unsupported = 1;
3869 break;
3870 case B43_PHYTYPE_B:
3871 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
3872 && phy_rev != 7)
3873 unsupported = 1;
3874 break;
3875 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06003876 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04003877 unsupported = 1;
3878 break;
Michael Bueschd5c71e42008-01-04 17:06:29 +01003879#ifdef CONFIG_B43_NPHY
3880 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01003881 if (phy_rev > 4)
Michael Bueschd5c71e42008-01-04 17:06:29 +01003882 unsupported = 1;
3883 break;
3884#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01003885#ifdef CONFIG_B43_PHY_LP
3886 case B43_PHYTYPE_LP:
3887 if (phy_rev > 1)
3888 unsupported = 1;
3889 break;
3890#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003891 default:
3892 unsupported = 1;
3893 };
3894 if (unsupported) {
3895 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
3896 "(Analog %u, Type %u, Revision %u)\n",
3897 analog_type, phy_type, phy_rev);
3898 return -EOPNOTSUPP;
3899 }
3900 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
3901 analog_type, phy_type, phy_rev);
3902
3903 /* Get RADIO versioning */
3904 if (dev->dev->bus->chip_id == 0x4317) {
3905 if (dev->dev->bus->chip_rev == 0)
3906 tmp = 0x3205017F;
3907 else if (dev->dev->bus->chip_rev == 1)
3908 tmp = 0x4205017F;
3909 else
3910 tmp = 0x5205017F;
3911 } else {
3912 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01003913 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04003914 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01003915 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -04003916 }
3917 radio_manuf = (tmp & 0x00000FFF);
3918 radio_ver = (tmp & 0x0FFFF000) >> 12;
3919 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesch96c755a2008-01-06 00:09:46 +01003920 if (radio_manuf != 0x17F /* Broadcom */)
3921 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04003922 switch (phy_type) {
3923 case B43_PHYTYPE_A:
3924 if (radio_ver != 0x2060)
3925 unsupported = 1;
3926 if (radio_rev != 1)
3927 unsupported = 1;
3928 if (radio_manuf != 0x17F)
3929 unsupported = 1;
3930 break;
3931 case B43_PHYTYPE_B:
3932 if ((radio_ver & 0xFFF0) != 0x2050)
3933 unsupported = 1;
3934 break;
3935 case B43_PHYTYPE_G:
3936 if (radio_ver != 0x2050)
3937 unsupported = 1;
3938 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01003939 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01003940 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01003941 unsupported = 1;
3942 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01003943 case B43_PHYTYPE_LP:
3944 if (radio_ver != 0x2062)
3945 unsupported = 1;
3946 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04003947 default:
3948 B43_WARN_ON(1);
3949 }
3950 if (unsupported) {
3951 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
3952 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
3953 radio_manuf, radio_ver, radio_rev);
3954 return -EOPNOTSUPP;
3955 }
3956 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
3957 radio_manuf, radio_ver, radio_rev);
3958
3959 phy->radio_manuf = radio_manuf;
3960 phy->radio_ver = radio_ver;
3961 phy->radio_rev = radio_rev;
3962
3963 phy->analog = analog_type;
3964 phy->type = phy_type;
3965 phy->rev = phy_rev;
3966
3967 return 0;
3968}
3969
3970static void setup_struct_phy_for_init(struct b43_wldev *dev,
3971 struct b43_phy *phy)
3972{
Michael Buesche4d6b792007-09-18 15:39:42 -04003973 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02003974 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01003975 /* PHY TX errors counter. */
3976 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02003977
3978#if B43_DEBUG
3979 phy->phy_locked = 0;
3980 phy->radio_locked = 0;
3981#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003982}
3983
3984static void setup_struct_wldev_for_init(struct b43_wldev *dev)
3985{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01003986 dev->dfq_valid = 0;
3987
Michael Buesch6a724d62007-09-20 22:12:58 +02003988 /* Assume the radio is enabled. If it's not enabled, the state will
3989 * immediately get fixed on the first periodic work run. */
3990 dev->radio_hw_enable = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04003991
3992 /* Stats */
3993 memset(&dev->stats, 0, sizeof(dev->stats));
3994
3995 setup_struct_phy_for_init(dev, &dev->phy);
3996
3997 /* IRQ related flags */
3998 dev->irq_reason = 0;
3999 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
4000 dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004001 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
4002 dev->irq_savedstate &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004003
4004 dev->mac_suspended = 1;
4005
4006 /* Noise calculation context */
4007 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4008}
4009
4010static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4011{
4012 struct ssb_sprom *sprom = &dev->dev->bus->sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004013 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004014
Michael Buesch1855ba72008-04-18 20:51:41 +02004015 if (!modparam_btcoex)
4016 return;
Larry Finger95de2842007-11-09 16:57:18 -06004017 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004018 return;
4019 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4020 return;
4021
4022 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004023 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004024 hf |= B43_HF_BTCOEXALT;
4025 else
4026 hf |= B43_HF_BTCOEX;
4027 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004028}
4029
4030static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004031{
4032 if (!modparam_btcoex)
4033 return;
4034 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004035}
4036
4037static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4038{
4039#ifdef CONFIG_SSB_DRIVER_PCICORE
4040 struct ssb_bus *bus = dev->dev->bus;
4041 u32 tmp;
4042
4043 if (bus->pcicore.dev &&
4044 bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
4045 bus->pcicore.dev->id.revision <= 5) {
4046 /* IMCFGLO timeouts workaround. */
4047 tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
4048 tmp &= ~SSB_IMCFGLO_REQTO;
4049 tmp &= ~SSB_IMCFGLO_SERTO;
4050 switch (bus->bustype) {
4051 case SSB_BUSTYPE_PCI:
4052 case SSB_BUSTYPE_PCMCIA:
4053 tmp |= 0x32;
4054 break;
4055 case SSB_BUSTYPE_SSB:
4056 tmp |= 0x53;
4057 break;
4058 }
4059 ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
4060 }
4061#endif /* CONFIG_SSB_DRIVER_PCICORE */
4062}
4063
Michael Bueschd59f7202008-04-03 18:56:19 +02004064static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4065{
4066 u16 pu_delay;
4067
4068 /* The time value is in microseconds. */
4069 if (dev->phy.type == B43_PHYTYPE_A)
4070 pu_delay = 3700;
4071 else
4072 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004073 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004074 pu_delay = 500;
4075 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4076 pu_delay = max(pu_delay, (u16)2400);
4077
4078 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4079}
4080
4081/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4082static void b43_set_pretbtt(struct b43_wldev *dev)
4083{
4084 u16 pretbtt;
4085
4086 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004087 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004088 pretbtt = 2;
4089 } else {
4090 if (dev->phy.type == B43_PHYTYPE_A)
4091 pretbtt = 120;
4092 else
4093 pretbtt = 250;
4094 }
4095 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4096 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4097}
4098
Michael Buesche4d6b792007-09-18 15:39:42 -04004099/* Shutdown a wireless core */
4100/* Locking: wl->mutex */
4101static void b43_wireless_core_exit(struct b43_wldev *dev)
4102{
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004103 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004104
4105 B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
4106 if (b43_status(dev) != B43_STAT_INITIALIZED)
4107 return;
4108 b43_set_status(dev, B43_STAT_UNINIT);
4109
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004110 /* Stop the microcode PSM. */
4111 macctl = b43_read32(dev, B43_MMIO_MACCTL);
4112 macctl &= ~B43_MACCTL_PSM_RUN;
4113 macctl |= B43_MACCTL_PSM_JMP0;
4114 b43_write32(dev, B43_MMIO_MACCTL, macctl);
4115
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004116 if (!dev->suspend_in_progress) {
4117 b43_leds_exit(dev);
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01004118 b43_rng_exit(dev->wl);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004119 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004120 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004121 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004122 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004123 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004124 if (dev->wl->current_beacon) {
4125 dev_kfree_skb_any(dev->wl->current_beacon);
4126 dev->wl->current_beacon = NULL;
4127 }
4128
Michael Buesche4d6b792007-09-18 15:39:42 -04004129 ssb_device_disable(dev->dev, 0);
4130 ssb_bus_may_powerdown(dev->dev->bus);
4131}
4132
4133/* Initialize a wireless core */
4134static int b43_wireless_core_init(struct b43_wldev *dev)
4135{
4136 struct b43_wl *wl = dev->wl;
4137 struct ssb_bus *bus = dev->dev->bus;
4138 struct ssb_sprom *sprom = &bus->sprom;
4139 struct b43_phy *phy = &dev->phy;
4140 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004141 u64 hf;
4142 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04004143
4144 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4145
4146 err = ssb_bus_powerup(bus, 0);
4147 if (err)
4148 goto out;
4149 if (!ssb_device_is_enabled(dev->dev)) {
4150 tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
4151 b43_wireless_core_reset(dev, tmp);
4152 }
4153
Michael Bueschfb111372008-09-02 13:00:34 +02004154 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004155 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004156 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004157
4158 /* Enable IRQ routing to this device. */
4159 ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
4160
4161 b43_imcfglo_timeouts_workaround(dev);
4162 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004163 if (phy->ops->prepare_hardware) {
4164 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004165 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004166 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004167 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004168 err = b43_chip_init(dev);
4169 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004170 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004171 b43_shm_write16(dev, B43_SHM_SHARED,
4172 B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
4173 hf = b43_hf_read(dev);
4174 if (phy->type == B43_PHYTYPE_G) {
4175 hf |= B43_HF_SYMW;
4176 if (phy->rev == 1)
4177 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004178 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004179 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004180 }
4181 if (phy->radio_ver == 0x2050) {
4182 if (phy->radio_rev == 6)
4183 hf |= B43_HF_4318TSSI;
4184 if (phy->radio_rev < 6)
4185 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004186 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004187 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4188 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004189#ifdef CONFIG_SSB_DRIVER_PCICORE
Michael Buesch88219052009-02-20 14:58:59 +01004190 if ((bus->bustype == SSB_BUSTYPE_PCI) &&
4191 (bus->pcicore.dev->id.revision <= 10))
4192 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004193#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004194 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004195 b43_hf_write(dev, hf);
4196
Michael Buesch74cfdba2007-10-28 16:19:44 +01004197 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4198 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004199 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4200 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4201
4202 /* Disable sending probe responses from firmware.
4203 * Setting the MaxTime to one usec will always trigger
4204 * a timeout, so we never send any probe resp.
4205 * A timeout of zero is infinite. */
4206 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4207
4208 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004209 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004210
4211 /* Minimum Contention Window */
4212 if (phy->type == B43_PHYTYPE_B) {
4213 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
4214 } else {
4215 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
4216 }
4217 /* Maximum Contention Window */
4218 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4219
Michael Buesch5100d5a2008-03-29 21:01:16 +01004220 if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
4221 dev->__using_pio_transfers = 1;
4222 err = b43_pio_init(dev);
4223 } else {
4224 dev->__using_pio_transfers = 0;
4225 err = b43_dma_init(dev);
4226 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004227 if (err)
4228 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004229 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004230 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004231 b43_bluetooth_coext_enable(dev);
4232
Michael Buesch1cc8f472009-02-20 14:47:56 +01004233 ssb_bus_powerup(bus, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004234 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004235 b43_security_init(dev);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004236 if (!dev->suspend_in_progress)
4237 b43_rng_init(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004238
4239 b43_set_status(dev, B43_STAT_INITIALIZED);
4240
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004241 if (!dev->suspend_in_progress)
4242 b43_leds_init(dev);
Larry Finger1a8d1222007-12-14 13:59:11 +01004243out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004244 return err;
4245
Michael Bueschef1a6282008-08-27 18:53:02 +02004246err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004247 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004248err_busdown:
Michael Buesche4d6b792007-09-18 15:39:42 -04004249 ssb_bus_may_powerdown(bus);
4250 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4251 return err;
4252}
4253
Michael Buesch40faacc2007-10-28 16:29:32 +01004254static int b43_op_add_interface(struct ieee80211_hw *hw,
4255 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004256{
4257 struct b43_wl *wl = hw_to_b43_wl(hw);
4258 struct b43_wldev *dev;
4259 unsigned long flags;
4260 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004261
4262 /* TODO: allow WDS/AP devices to coexist */
4263
Johannes Berg05c914f2008-09-11 00:01:58 +02004264 if (conf->type != NL80211_IFTYPE_AP &&
4265 conf->type != NL80211_IFTYPE_MESH_POINT &&
4266 conf->type != NL80211_IFTYPE_STATION &&
4267 conf->type != NL80211_IFTYPE_WDS &&
4268 conf->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004269 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004270
4271 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004272 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004273 goto out_mutex_unlock;
4274
4275 b43dbg(wl, "Adding Interface type %d\n", conf->type);
4276
4277 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004278 wl->operating = 1;
Johannes Berg32bfd352007-12-19 01:31:26 +01004279 wl->vif = conf->vif;
Johannes Berg4150c572007-09-17 01:29:23 -04004280 wl->if_type = conf->type;
4281 memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004282
4283 spin_lock_irqsave(&wl->irq_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04004284 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004285 b43_set_pretbtt(dev);
4286 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004287 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004288 spin_unlock_irqrestore(&wl->irq_lock, flags);
4289
4290 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004291 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004292 mutex_unlock(&wl->mutex);
4293
4294 return err;
4295}
4296
Michael Buesch40faacc2007-10-28 16:29:32 +01004297static void b43_op_remove_interface(struct ieee80211_hw *hw,
4298 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004299{
4300 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004301 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004302 unsigned long flags;
4303
4304 b43dbg(wl, "Removing Interface type %d\n", conf->type);
4305
4306 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004307
4308 B43_WARN_ON(!wl->operating);
Johannes Berg32bfd352007-12-19 01:31:26 +01004309 B43_WARN_ON(wl->vif != conf->vif);
4310 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004311
4312 wl->operating = 0;
4313
4314 spin_lock_irqsave(&wl->irq_lock, flags);
4315 b43_adjust_opmode(dev);
4316 memset(wl->mac_addr, 0, ETH_ALEN);
4317 b43_upload_card_macaddress(dev);
4318 spin_unlock_irqrestore(&wl->irq_lock, flags);
4319
4320 mutex_unlock(&wl->mutex);
4321}
4322
Michael Buesch40faacc2007-10-28 16:29:32 +01004323static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004324{
4325 struct b43_wl *wl = hw_to_b43_wl(hw);
4326 struct b43_wldev *dev = wl->current_dev;
4327 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004328 int err = 0;
Michael Buesch1946a2c2008-01-23 12:02:35 +01004329 bool do_rfkill_exit = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004330
Michael Buesch7be1bb62008-01-23 21:10:56 +01004331 /* Kill all old instance specific information to make sure
4332 * the card won't use it in the short timeframe between start
4333 * and mac80211 reconfiguring it. */
4334 memset(wl->bssid, 0, ETH_ALEN);
4335 memset(wl->mac_addr, 0, ETH_ALEN);
4336 wl->filter_flags = 0;
4337 wl->radiotap_enabled = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01004338 b43_qos_clear(wl);
Michael Buesch6b4bec02008-05-20 12:16:28 +02004339 wl->beacon0_uploaded = 0;
4340 wl->beacon1_uploaded = 0;
4341 wl->beacon_templates_virgin = 1;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004342
Larry Finger1a8d1222007-12-14 13:59:11 +01004343 /* First register RFkill.
4344 * LEDs that are registered later depend on it. */
4345 b43_rfkill_init(dev);
4346
Johannes Berg4150c572007-09-17 01:29:23 -04004347 mutex_lock(&wl->mutex);
4348
4349 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4350 err = b43_wireless_core_init(dev);
Michael Buesch1946a2c2008-01-23 12:02:35 +01004351 if (err) {
4352 do_rfkill_exit = 1;
Johannes Berg4150c572007-09-17 01:29:23 -04004353 goto out_mutex_unlock;
Michael Buesch1946a2c2008-01-23 12:02:35 +01004354 }
Johannes Berg4150c572007-09-17 01:29:23 -04004355 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004356 }
4357
Johannes Berg4150c572007-09-17 01:29:23 -04004358 if (b43_status(dev) < B43_STAT_STARTED) {
4359 err = b43_wireless_core_start(dev);
4360 if (err) {
4361 if (did_init)
4362 b43_wireless_core_exit(dev);
Michael Buesch1946a2c2008-01-23 12:02:35 +01004363 do_rfkill_exit = 1;
Johannes Berg4150c572007-09-17 01:29:23 -04004364 goto out_mutex_unlock;
4365 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004366 }
Johannes Berg4150c572007-09-17 01:29:23 -04004367
4368 out_mutex_unlock:
4369 mutex_unlock(&wl->mutex);
4370
Michael Buesch1946a2c2008-01-23 12:02:35 +01004371 if (do_rfkill_exit)
4372 b43_rfkill_exit(dev);
4373
Johannes Berg4150c572007-09-17 01:29:23 -04004374 return err;
4375}
4376
Michael Buesch40faacc2007-10-28 16:29:32 +01004377static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004378{
4379 struct b43_wl *wl = hw_to_b43_wl(hw);
4380 struct b43_wldev *dev = wl->current_dev;
4381
Larry Finger1a8d1222007-12-14 13:59:11 +01004382 b43_rfkill_exit(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02004383 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004384
Johannes Berg4150c572007-09-17 01:29:23 -04004385 mutex_lock(&wl->mutex);
4386 if (b43_status(dev) >= B43_STAT_STARTED)
4387 b43_wireless_core_stop(dev);
4388 b43_wireless_core_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004389 mutex_unlock(&wl->mutex);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004390
4391 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004392}
4393
Johannes Berg17741cd2008-09-11 00:02:02 +02004394static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4395 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004396{
4397 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004398 unsigned long flags;
Michael Buesche66fee62007-12-26 17:47:10 +01004399
Michael Bueschd4df6f12007-12-26 18:04:14 +01004400 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berg9d139c82008-07-09 14:40:37 +02004401 b43_update_templates(wl);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004402 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesche66fee62007-12-26 17:47:10 +01004403
4404 return 0;
4405}
4406
Johannes Berg38968d02008-02-25 16:27:50 +01004407static void b43_op_sta_notify(struct ieee80211_hw *hw,
4408 struct ieee80211_vif *vif,
4409 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004410 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004411{
4412 struct b43_wl *wl = hw_to_b43_wl(hw);
4413
4414 B43_WARN_ON(!vif || wl->vif != vif);
4415}
4416
Michael Buesch25d3ef52009-02-20 15:39:21 +01004417static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4418{
4419 struct b43_wl *wl = hw_to_b43_wl(hw);
4420 struct b43_wldev *dev;
4421
4422 mutex_lock(&wl->mutex);
4423 dev = wl->current_dev;
4424 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4425 /* Disable CFP update during scan on other channels. */
4426 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4427 }
4428 mutex_unlock(&wl->mutex);
4429}
4430
4431static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4432{
4433 struct b43_wl *wl = hw_to_b43_wl(hw);
4434 struct b43_wldev *dev;
4435
4436 mutex_lock(&wl->mutex);
4437 dev = wl->current_dev;
4438 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4439 /* Re-enable CFP update. */
4440 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4441 }
4442 mutex_unlock(&wl->mutex);
4443}
4444
Michael Buesche4d6b792007-09-18 15:39:42 -04004445static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004446 .tx = b43_op_tx,
4447 .conf_tx = b43_op_conf_tx,
4448 .add_interface = b43_op_add_interface,
4449 .remove_interface = b43_op_remove_interface,
4450 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004451 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01004452 .config_interface = b43_op_config_interface,
4453 .configure_filter = b43_op_configure_filter,
4454 .set_key = b43_op_set_key,
4455 .get_stats = b43_op_get_stats,
4456 .get_tx_stats = b43_op_get_tx_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01004457 .get_tsf = b43_op_get_tsf,
4458 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01004459 .start = b43_op_start,
4460 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01004461 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01004462 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01004463 .sw_scan_start = b43_op_sw_scan_start_notifier,
4464 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
Michael Buesche4d6b792007-09-18 15:39:42 -04004465};
4466
4467/* Hard-reset the chip. Do not call this directly.
4468 * Use b43_controller_restart()
4469 */
4470static void b43_chip_reset(struct work_struct *work)
4471{
4472 struct b43_wldev *dev =
4473 container_of(work, struct b43_wldev, restart_work);
4474 struct b43_wl *wl = dev->wl;
4475 int err = 0;
4476 int prev_status;
4477
4478 mutex_lock(&wl->mutex);
4479
4480 prev_status = b43_status(dev);
4481 /* Bring the device down... */
4482 if (prev_status >= B43_STAT_STARTED)
4483 b43_wireless_core_stop(dev);
4484 if (prev_status >= B43_STAT_INITIALIZED)
4485 b43_wireless_core_exit(dev);
4486
4487 /* ...and up again. */
4488 if (prev_status >= B43_STAT_INITIALIZED) {
4489 err = b43_wireless_core_init(dev);
4490 if (err)
4491 goto out;
4492 }
4493 if (prev_status >= B43_STAT_STARTED) {
4494 err = b43_wireless_core_start(dev);
4495 if (err) {
4496 b43_wireless_core_exit(dev);
4497 goto out;
4498 }
4499 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02004500out:
4501 if (err)
4502 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004503 mutex_unlock(&wl->mutex);
4504 if (err)
4505 b43err(wl, "Controller restart FAILED\n");
4506 else
4507 b43info(wl, "Controller restarted\n");
4508}
4509
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004510static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01004511 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04004512{
4513 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004514
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004515 if (have_2ghz_phy)
4516 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
4517 if (dev->phy.type == B43_PHYTYPE_N) {
4518 if (have_5ghz_phy)
4519 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
4520 } else {
4521 if (have_5ghz_phy)
4522 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
4523 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004524
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004525 dev->phy.supports_2ghz = have_2ghz_phy;
4526 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004527
4528 return 0;
4529}
4530
4531static void b43_wireless_core_detach(struct b43_wldev *dev)
4532{
4533 /* We release firmware that late to not be required to re-request
4534 * is all the time when we reinit the core. */
4535 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004536 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004537}
4538
4539static int b43_wireless_core_attach(struct b43_wldev *dev)
4540{
4541 struct b43_wl *wl = dev->wl;
4542 struct ssb_bus *bus = dev->dev->bus;
4543 struct pci_dev *pdev = bus->host_pci;
4544 int err;
Michael Buesch96c755a2008-01-06 00:09:46 +01004545 bool have_2ghz_phy = 0, have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004546 u32 tmp;
4547
4548 /* Do NOT do any device initialization here.
4549 * Do it in wireless_core_init() instead.
4550 * This function is for gathering basic information about the HW, only.
4551 * Also some structs may be set up here. But most likely you want to have
4552 * that in core_init(), too.
4553 */
4554
4555 err = ssb_bus_powerup(bus, 0);
4556 if (err) {
4557 b43err(wl, "Bus powerup failed\n");
4558 goto out;
4559 }
4560 /* Get the PHY type. */
4561 if (dev->dev->id.revision >= 5) {
4562 u32 tmshigh;
4563
4564 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch96c755a2008-01-06 00:09:46 +01004565 have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
4566 have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
Michael Buesche4d6b792007-09-18 15:39:42 -04004567 } else
Michael Buesch96c755a2008-01-06 00:09:46 +01004568 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004569
Michael Buesch96c755a2008-01-06 00:09:46 +01004570 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004571 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4572 b43_wireless_core_reset(dev, tmp);
4573
4574 err = b43_phy_versioning(dev);
4575 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004576 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004577 /* Check if this device supports multiband. */
4578 if (!pdev ||
4579 (pdev->device != 0x4312 &&
4580 pdev->device != 0x4319 && pdev->device != 0x4324)) {
4581 /* No multiband support. */
Michael Buesch96c755a2008-01-06 00:09:46 +01004582 have_2ghz_phy = 0;
4583 have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004584 switch (dev->phy.type) {
4585 case B43_PHYTYPE_A:
Michael Buesch96c755a2008-01-06 00:09:46 +01004586 have_5ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004587 break;
4588 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01004589 case B43_PHYTYPE_N:
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004590 case B43_PHYTYPE_LP:
Michael Buesch96c755a2008-01-06 00:09:46 +01004591 have_2ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004592 break;
4593 default:
4594 B43_WARN_ON(1);
4595 }
4596 }
Michael Buesch96c755a2008-01-06 00:09:46 +01004597 if (dev->phy.type == B43_PHYTYPE_A) {
4598 /* FIXME */
4599 b43err(wl, "IEEE 802.11a devices are unsupported\n");
4600 err = -EOPNOTSUPP;
4601 goto err_powerdown;
4602 }
Michael Buesch2e35af12008-04-27 19:06:18 +02004603 if (1 /* disable A-PHY */) {
4604 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
4605 if (dev->phy.type != B43_PHYTYPE_N) {
4606 have_2ghz_phy = 1;
4607 have_5ghz_phy = 0;
4608 }
4609 }
4610
Michael Bueschfb111372008-09-02 13:00:34 +02004611 err = b43_phy_allocate(dev);
4612 if (err)
4613 goto err_powerdown;
4614
Michael Buesch96c755a2008-01-06 00:09:46 +01004615 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004616 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4617 b43_wireless_core_reset(dev, tmp);
4618
4619 err = b43_validate_chipaccess(dev);
4620 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004621 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004622 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04004623 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004624 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04004625
4626 /* Now set some default "current_dev" */
4627 if (!wl->current_dev)
4628 wl->current_dev = dev;
4629 INIT_WORK(&dev->restart_work, b43_chip_reset);
4630
Michael Bueschcb24f572008-09-03 12:12:20 +02004631 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004632 ssb_device_disable(dev->dev, 0);
4633 ssb_bus_may_powerdown(bus);
4634
4635out:
4636 return err;
4637
Michael Bueschfb111372008-09-02 13:00:34 +02004638err_phy_free:
4639 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004640err_powerdown:
4641 ssb_bus_may_powerdown(bus);
4642 return err;
4643}
4644
4645static void b43_one_core_detach(struct ssb_device *dev)
4646{
4647 struct b43_wldev *wldev;
4648 struct b43_wl *wl;
4649
Michael Buesch3bf0a322008-05-22 16:32:16 +02004650 /* Do not cancel ieee80211-workqueue based work here.
4651 * See comment in b43_remove(). */
4652
Michael Buesche4d6b792007-09-18 15:39:42 -04004653 wldev = ssb_get_drvdata(dev);
4654 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004655 b43_debugfs_remove_device(wldev);
4656 b43_wireless_core_detach(wldev);
4657 list_del(&wldev->list);
4658 wl->nr_devs--;
4659 ssb_set_drvdata(dev, NULL);
4660 kfree(wldev);
4661}
4662
4663static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
4664{
4665 struct b43_wldev *wldev;
4666 struct pci_dev *pdev;
4667 int err = -ENOMEM;
4668
4669 if (!list_empty(&wl->devlist)) {
4670 /* We are not the first core on this chip. */
4671 pdev = dev->bus->host_pci;
4672 /* Only special chips support more than one wireless
4673 * core, although some of the other chips have more than
4674 * one wireless core as well. Check for this and
4675 * bail out early.
4676 */
4677 if (!pdev ||
4678 ((pdev->device != 0x4321) &&
4679 (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
4680 b43dbg(wl, "Ignoring unconnected 802.11 core\n");
4681 return -ENODEV;
4682 }
4683 }
4684
4685 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
4686 if (!wldev)
4687 goto out;
4688
4689 wldev->dev = dev;
4690 wldev->wl = wl;
4691 b43_set_status(wldev, B43_STAT_UNINIT);
4692 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
4693 tasklet_init(&wldev->isr_tasklet,
4694 (void (*)(unsigned long))b43_interrupt_tasklet,
4695 (unsigned long)wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004696 INIT_LIST_HEAD(&wldev->list);
4697
4698 err = b43_wireless_core_attach(wldev);
4699 if (err)
4700 goto err_kfree_wldev;
4701
4702 list_add(&wldev->list, &wl->devlist);
4703 wl->nr_devs++;
4704 ssb_set_drvdata(dev, wldev);
4705 b43_debugfs_add_device(wldev);
4706
4707 out:
4708 return err;
4709
4710 err_kfree_wldev:
4711 kfree(wldev);
4712 return err;
4713}
4714
Michael Buesch9fc38452008-04-19 16:53:00 +02004715#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
4716 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
4717 (pdev->device == _device) && \
4718 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
4719 (pdev->subsystem_device == _subdevice) )
4720
Michael Buesche4d6b792007-09-18 15:39:42 -04004721static void b43_sprom_fixup(struct ssb_bus *bus)
4722{
Michael Buesch1855ba72008-04-18 20:51:41 +02004723 struct pci_dev *pdev;
4724
Michael Buesche4d6b792007-09-18 15:39:42 -04004725 /* boardflags workarounds */
4726 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
4727 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06004728 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04004729 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
4730 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06004731 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02004732 if (bus->bustype == SSB_BUSTYPE_PCI) {
4733 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02004734 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05004735 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05004736 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02004737 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05004738 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05004739 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
4740 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02004741 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
4742 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004743}
4744
4745static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
4746{
4747 struct ieee80211_hw *hw = wl->hw;
4748
4749 ssb_set_devtypedata(dev, NULL);
4750 ieee80211_free_hw(hw);
4751}
4752
4753static int b43_wireless_init(struct ssb_device *dev)
4754{
4755 struct ssb_sprom *sprom = &dev->bus->sprom;
4756 struct ieee80211_hw *hw;
4757 struct b43_wl *wl;
4758 int err = -ENOMEM;
4759
4760 b43_sprom_fixup(dev->bus);
4761
4762 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
4763 if (!hw) {
4764 b43err(NULL, "Could not allocate ieee80211 device\n");
4765 goto out;
4766 }
4767
4768 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02004769 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bruno Randolf566bfe52008-05-08 19:15:40 +02004770 IEEE80211_HW_SIGNAL_DBM |
4771 IEEE80211_HW_NOISE_DBM;
4772
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07004773 hw->wiphy->interface_modes =
4774 BIT(NL80211_IFTYPE_AP) |
4775 BIT(NL80211_IFTYPE_MESH_POINT) |
4776 BIT(NL80211_IFTYPE_STATION) |
4777 BIT(NL80211_IFTYPE_WDS) |
4778 BIT(NL80211_IFTYPE_ADHOC);
4779
Michael Buesche6f5b932008-03-05 21:18:49 +01004780 hw->queues = b43_modparam_qos ? 4 : 1;
Johannes Berge6a98542008-10-21 12:40:02 +02004781 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04004782 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06004783 if (is_valid_ether_addr(sprom->et1mac))
4784 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004785 else
Larry Finger95de2842007-11-09 16:57:18 -06004786 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004787
4788 /* Get and initialize struct b43_wl */
4789 wl = hw_to_b43_wl(hw);
4790 memset(wl, 0, sizeof(*wl));
4791 wl->hw = hw;
4792 spin_lock_init(&wl->irq_lock);
Michael Buesch21a75d72008-04-25 19:29:08 +02004793 rwlock_init(&wl->tx_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004794 spin_lock_init(&wl->leds_lock);
Michael Buesch280d0e12007-12-26 18:26:17 +01004795 spin_lock_init(&wl->shm_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004796 mutex_init(&wl->mutex);
4797 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02004798 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004799 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004800
4801 ssb_set_devtypedata(dev, wl);
Michael Buesch060210f2009-01-25 15:49:59 +01004802 b43info(wl, "Broadcom %04X WLAN found (core revision %u)\n",
4803 dev->bus->chip_id, dev->id.revision);
Michael Buesche4d6b792007-09-18 15:39:42 -04004804 err = 0;
Michael Buesch060210f2009-01-25 15:49:59 +01004805out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004806 return err;
4807}
4808
4809static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
4810{
4811 struct b43_wl *wl;
4812 int err;
4813 int first = 0;
4814
4815 wl = ssb_get_devtypedata(dev);
4816 if (!wl) {
4817 /* Probing the first core. Must setup common struct b43_wl */
4818 first = 1;
4819 err = b43_wireless_init(dev);
4820 if (err)
4821 goto out;
4822 wl = ssb_get_devtypedata(dev);
4823 B43_WARN_ON(!wl);
4824 }
4825 err = b43_one_core_attach(dev, wl);
4826 if (err)
4827 goto err_wireless_exit;
4828
4829 if (first) {
4830 err = ieee80211_register_hw(wl->hw);
4831 if (err)
4832 goto err_one_core_detach;
4833 }
4834
4835 out:
4836 return err;
4837
4838 err_one_core_detach:
4839 b43_one_core_detach(dev);
4840 err_wireless_exit:
4841 if (first)
4842 b43_wireless_exit(dev, wl);
4843 return err;
4844}
4845
4846static void b43_remove(struct ssb_device *dev)
4847{
4848 struct b43_wl *wl = ssb_get_devtypedata(dev);
4849 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4850
Michael Buesch3bf0a322008-05-22 16:32:16 +02004851 /* We must cancel any work here before unregistering from ieee80211,
4852 * as the ieee80211 unreg will destroy the workqueue. */
4853 cancel_work_sync(&wldev->restart_work);
4854
Michael Buesche4d6b792007-09-18 15:39:42 -04004855 B43_WARN_ON(!wl);
4856 if (wl->current_dev == wldev)
4857 ieee80211_unregister_hw(wl->hw);
4858
4859 b43_one_core_detach(dev);
4860
4861 if (list_empty(&wl->devlist)) {
4862 /* Last core on the chip unregistered.
4863 * We can destroy common struct b43_wl.
4864 */
4865 b43_wireless_exit(dev, wl);
4866 }
4867}
4868
4869/* Perform a hardware reset. This can be called from any context. */
4870void b43_controller_restart(struct b43_wldev *dev, const char *reason)
4871{
4872 /* Must avoid requeueing, if we are in shutdown. */
4873 if (b43_status(dev) < B43_STAT_INITIALIZED)
4874 return;
4875 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
4876 queue_work(dev->wl->hw->workqueue, &dev->restart_work);
4877}
4878
4879#ifdef CONFIG_PM
4880
4881static int b43_suspend(struct ssb_device *dev, pm_message_t state)
4882{
4883 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4884 struct b43_wl *wl = wldev->wl;
4885
4886 b43dbg(wl, "Suspending...\n");
4887
4888 mutex_lock(&wl->mutex);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004889 wldev->suspend_in_progress = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004890 wldev->suspend_init_status = b43_status(wldev);
4891 if (wldev->suspend_init_status >= B43_STAT_STARTED)
4892 b43_wireless_core_stop(wldev);
4893 if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
4894 b43_wireless_core_exit(wldev);
4895 mutex_unlock(&wl->mutex);
4896
4897 b43dbg(wl, "Device suspended.\n");
4898
4899 return 0;
4900}
4901
4902static int b43_resume(struct ssb_device *dev)
4903{
4904 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4905 struct b43_wl *wl = wldev->wl;
4906 int err = 0;
4907
4908 b43dbg(wl, "Resuming...\n");
4909
4910 mutex_lock(&wl->mutex);
4911 if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
4912 err = b43_wireless_core_init(wldev);
4913 if (err) {
4914 b43err(wl, "Resume failed at core init\n");
4915 goto out;
4916 }
4917 }
4918 if (wldev->suspend_init_status >= B43_STAT_STARTED) {
4919 err = b43_wireless_core_start(wldev);
4920 if (err) {
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004921 b43_leds_exit(wldev);
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01004922 b43_rng_exit(wldev->wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004923 b43_wireless_core_exit(wldev);
4924 b43err(wl, "Resume failed at core start\n");
4925 goto out;
4926 }
4927 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004928 b43dbg(wl, "Device resumed.\n");
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004929 out:
4930 wldev->suspend_in_progress = false;
4931 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004932 return err;
4933}
4934
4935#else /* CONFIG_PM */
4936# define b43_suspend NULL
4937# define b43_resume NULL
4938#endif /* CONFIG_PM */
4939
4940static struct ssb_driver b43_ssb_driver = {
4941 .name = KBUILD_MODNAME,
4942 .id_table = b43_ssb_tbl,
4943 .probe = b43_probe,
4944 .remove = b43_remove,
4945 .suspend = b43_suspend,
4946 .resume = b43_resume,
4947};
4948
Michael Buesch26bc7832008-02-09 00:18:35 +01004949static void b43_print_driverinfo(void)
4950{
4951 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
4952 *feat_leds = "", *feat_rfkill = "";
4953
4954#ifdef CONFIG_B43_PCI_AUTOSELECT
4955 feat_pci = "P";
4956#endif
4957#ifdef CONFIG_B43_PCMCIA
4958 feat_pcmcia = "M";
4959#endif
4960#ifdef CONFIG_B43_NPHY
4961 feat_nphy = "N";
4962#endif
4963#ifdef CONFIG_B43_LEDS
4964 feat_leds = "L";
4965#endif
4966#ifdef CONFIG_B43_RFKILL
4967 feat_rfkill = "R";
4968#endif
4969 printk(KERN_INFO "Broadcom 43xx driver loaded "
4970 "[ Features: %s%s%s%s%s, Firmware-ID: "
4971 B43_SUPPORTED_FIRMWARE_ID " ]\n",
4972 feat_pci, feat_pcmcia, feat_nphy,
4973 feat_leds, feat_rfkill);
4974}
4975
Michael Buesche4d6b792007-09-18 15:39:42 -04004976static int __init b43_init(void)
4977{
4978 int err;
4979
4980 b43_debugfs_init();
4981 err = b43_pcmcia_init();
4982 if (err)
4983 goto err_dfs_exit;
4984 err = ssb_driver_register(&b43_ssb_driver);
4985 if (err)
4986 goto err_pcmcia_exit;
Michael Buesch26bc7832008-02-09 00:18:35 +01004987 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04004988
4989 return err;
4990
4991err_pcmcia_exit:
4992 b43_pcmcia_exit();
4993err_dfs_exit:
4994 b43_debugfs_exit();
4995 return err;
4996}
4997
4998static void __exit b43_exit(void)
4999{
5000 ssb_driver_unregister(&b43_ssb_driver);
5001 b43_pcmcia_exit();
5002 b43_debugfs_exit();
5003}
5004
5005module_init(b43_init)
5006module_exit(b43_exit)