blob: 478c5d9b2bddd2dc9caad79a80956643d3eaed7d [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/plat-omap/include/mach/io.h
3 *
4 * IO definitions for TI OMAP processors and boards
5 *
6 * Copied from arch/arm/mach-sa1100/include/mach/io.h
7 * Copyright (C) 1997-1999 Russell King
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Russell Kinga09e64f2008-08-05 16:14:15 +010012 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
16 *
17 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
18 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
19 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
20 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
23 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
24 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * You should have received a copy of the GNU General Public License along
29 * with this program; if not, write to the Free Software Foundation, Inc.,
30 * 675 Mass Ave, Cambridge, MA 02139, USA.
31 *
32 * Modifications:
33 * 06-12-1997 RMK Created.
34 * 07-04-1999 RMK Major cleanup
35 */
36
37#ifndef __ASM_ARM_ARCH_IO_H
38#define __ASM_ARM_ARCH_IO_H
39
40#include <mach/hardware.h>
41
42#define IO_SPACE_LIMIT 0xffffffff
43
44/*
45 * We don't actually have real ISA nor PCI buses, but there is so many
46 * drivers out there that might just work if we fake them...
47 */
Russell King0560cf52008-11-30 11:45:54 +000048#define __io(a) __typesafe_io(a)
49#define __mem_pci(a) (a)
Russell Kinga09e64f2008-08-05 16:14:15 +010050
51/*
52 * ----------------------------------------------------------------------------
53 * I/O mapping
54 * ----------------------------------------------------------------------------
55 */
56
Tony Lindgren94113262009-08-28 10:50:33 -070057#ifdef __ASSEMBLER__
58#define IOMEM(x) (x)
59#else
60#define IOMEM(x) ((void __force __iomem *)(x))
61#endif
62
63#define OMAP1_IO_OFFSET 0x01000000 /* Virtual IO = 0xfefb0000 */
64#define OMAP1_IO_ADDRESS(pa) IOMEM((pa) - OMAP1_IO_OFFSET)
65
Santosh Shilimkar233fd642009-10-19 15:25:31 -070066#define OMAP2_L3_IO_OFFSET 0x90000000
67#define OMAP2_L3_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_L3_IO_OFFSET) /* L3 */
Tony Lindgren94113262009-08-28 10:50:33 -070068
Santosh Shilimkar10db25f2009-10-19 15:25:49 -070069
70#define OMAP2_L4_IO_OFFSET 0xb2000000
Santosh Shilimkar233fd642009-10-19 15:25:31 -070071#define OMAP2_L4_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_L4_IO_OFFSET) /* L4 */
Santosh Shilimkar10db25f2009-10-19 15:25:49 -070072
Santosh Shilimkarf5d2d652009-10-19 17:25:57 -070073#define OMAP4_L3_IO_OFFSET 0xb4000000
74#define OMAP4_L3_IO_ADDRESS(pa) IOMEM((pa) + OMAP4_L3_IO_OFFSET) /* L3 */
75
76#define OMAP4_L3_PER_IO_OFFSET 0xb1100000
77#define OMAP4_L3_PER_IO_ADDRESS(pa) IOMEM((pa) + OMAP4_L3_PER_IO_OFFSET)
78
79#define OMAP4_GPMC_IO_OFFSET 0xa9000000
80#define OMAP4_GPMC_IO_ADDRESS(pa) IOMEM((pa) + OMAP4_GPMC_IO_OFFSET)
81
Santosh Shilimkar10db25f2009-10-19 15:25:49 -070082#define OMAP2_EMU_IO_OFFSET 0xaa800000 /* Emulation */
83#define OMAP2_EMU_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_EMU_IO_OFFSET)
84
Tony Lindgrendb326be2009-08-28 10:50:37 -070085/*
86 * ----------------------------------------------------------------------------
87 * Omap1 specific IO mapping
88 * ----------------------------------------------------------------------------
89 */
Russell Kinga09e64f2008-08-05 16:14:15 +010090
Tony Lindgrendb326be2009-08-28 10:50:37 -070091#define OMAP1_IO_PHYS 0xFFFB0000
92#define OMAP1_IO_SIZE 0x40000
93#define OMAP1_IO_VIRT (OMAP1_IO_PHYS - OMAP1_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +010094
Tony Lindgrendb326be2009-08-28 10:50:37 -070095/*
96 * ----------------------------------------------------------------------------
97 * Omap2 specific IO mapping
98 * ----------------------------------------------------------------------------
99 */
Russell Kinga09e64f2008-08-05 16:14:15 +0100100
101/* We map both L3 and L4 on OMAP2 */
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700102#define L3_24XX_PHYS L3_24XX_BASE /* 0x68000000 --> 0xf8000000*/
103#define L3_24XX_VIRT (L3_24XX_PHYS + OMAP2_L3_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +0100104#define L3_24XX_SIZE SZ_1M /* 44kB of 128MB used, want 1MB sect */
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700105#define L4_24XX_PHYS L4_24XX_BASE /* 0x48000000 --> 0xfa000000 */
106#define L4_24XX_VIRT (L4_24XX_PHYS + OMAP2_L4_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +0100107#define L4_24XX_SIZE SZ_1M /* 1MB of 128MB used, want 1MB sect */
108
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700109#define L4_WK_243X_PHYS L4_WK_243X_BASE /* 0x49000000 --> 0xfb000000 */
110#define L4_WK_243X_VIRT (L4_WK_243X_PHYS + OMAP2_L4_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +0100111#define L4_WK_243X_SIZE SZ_1M
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700112#define OMAP243X_GPMC_PHYS OMAP243X_GPMC_BASE
113#define OMAP243X_GPMC_VIRT (OMAP243X_GPMC_PHYS + OMAP2_L3_IO_OFFSET)
114 /* 0x6e000000 --> 0xfe000000 */
Russell Kinga09e64f2008-08-05 16:14:15 +0100115#define OMAP243X_GPMC_SIZE SZ_1M
116#define OMAP243X_SDRC_PHYS OMAP243X_SDRC_BASE
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700117 /* 0x6D000000 --> 0xfd000000 */
118#define OMAP243X_SDRC_VIRT (OMAP243X_SDRC_PHYS + OMAP2_L3_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +0100119#define OMAP243X_SDRC_SIZE SZ_1M
120#define OMAP243X_SMS_PHYS OMAP243X_SMS_BASE
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700121 /* 0x6c000000 --> 0xfc000000 */
122#define OMAP243X_SMS_VIRT (OMAP243X_SMS_PHYS + OMAP2_L3_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +0100123#define OMAP243X_SMS_SIZE SZ_1M
124
Paul Walmsley7adb9982010-01-08 15:23:05 -0700125/* 2420 IVA */
Paul Walmsley51e888d2010-01-08 15:23:06 -0700126#define DSP_MEM_2420_PHYS OMAP2420_DSP_MEM_BASE
127 /* 0x58000000 --> 0xfc100000 */
128#define DSP_MEM_2420_VIRT 0xfc100000
Paul Walmsley7adb9982010-01-08 15:23:05 -0700129#define DSP_MEM_2420_SIZE 0x28000
Paul Walmsley51e888d2010-01-08 15:23:06 -0700130#define DSP_IPI_2420_PHYS OMAP2420_DSP_IPI_BASE
131 /* 0x59000000 --> 0xfc128000 */
132#define DSP_IPI_2420_VIRT 0xfc128000
Paul Walmsley7adb9982010-01-08 15:23:05 -0700133#define DSP_IPI_2420_SIZE SZ_4K
Paul Walmsley51e888d2010-01-08 15:23:06 -0700134#define DSP_MMU_2420_PHYS OMAP2420_DSP_MMU_BASE
135 /* 0x5a000000 --> 0xfc129000 */
136#define DSP_MMU_2420_VIRT 0xfc129000
Paul Walmsley7adb9982010-01-08 15:23:05 -0700137#define DSP_MMU_2420_SIZE SZ_4K
138
139/* 2430 IVA2.1 - currently unmapped */
Russell Kinga09e64f2008-08-05 16:14:15 +0100140
Tony Lindgrendb326be2009-08-28 10:50:37 -0700141/*
142 * ----------------------------------------------------------------------------
143 * Omap3 specific IO mapping
144 * ----------------------------------------------------------------------------
145 */
Russell Kinga09e64f2008-08-05 16:14:15 +0100146
147/* We map both L3 and L4 on OMAP3 */
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700148#define L3_34XX_PHYS L3_34XX_BASE /* 0x68000000 --> 0xf8000000 */
149#define L3_34XX_VIRT (L3_34XX_PHYS + OMAP2_L3_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +0100150#define L3_34XX_SIZE SZ_1M /* 44kB of 128MB used, want 1MB sect */
151
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700152#define L4_34XX_PHYS L4_34XX_BASE /* 0x48000000 --> 0xfa000000 */
153#define L4_34XX_VIRT (L4_34XX_PHYS + OMAP2_L4_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +0100154#define L4_34XX_SIZE SZ_4M /* 1MB of 128MB used, want 1MB sect */
155
156/*
157 * Need to look at the Size 4M for L4.
158 * VPOM3430 was not working for Int controller
159 */
160
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700161#define L4_PER_34XX_PHYS L4_PER_34XX_BASE
162 /* 0x49000000 --> 0xfb000000 */
163#define L4_PER_34XX_VIRT (L4_PER_34XX_PHYS + OMAP2_L4_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +0100164#define L4_PER_34XX_SIZE SZ_1M
165
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700166#define L4_EMU_34XX_PHYS L4_EMU_34XX_BASE
167 /* 0x54000000 --> 0xfe800000 */
168#define L4_EMU_34XX_VIRT (L4_EMU_34XX_PHYS + OMAP2_EMU_IO_OFFSET)
169#define L4_EMU_34XX_SIZE SZ_8M
Russell Kinga09e64f2008-08-05 16:14:15 +0100170
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700171#define OMAP34XX_GPMC_PHYS OMAP34XX_GPMC_BASE
172 /* 0x6e000000 --> 0xfe000000 */
173#define OMAP34XX_GPMC_VIRT (OMAP34XX_GPMC_PHYS + OMAP2_L3_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +0100174#define OMAP34XX_GPMC_SIZE SZ_1M
175
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700176#define OMAP343X_SMS_PHYS OMAP343X_SMS_BASE
177 /* 0x6c000000 --> 0xfc000000 */
178#define OMAP343X_SMS_VIRT (OMAP343X_SMS_PHYS + OMAP2_L3_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +0100179#define OMAP343X_SMS_SIZE SZ_1M
180
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700181#define OMAP343X_SDRC_PHYS OMAP343X_SDRC_BASE
182 /* 0x6D000000 --> 0xfd000000 */
183#define OMAP343X_SDRC_VIRT (OMAP343X_SDRC_PHYS + OMAP2_L3_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +0100184#define OMAP343X_SDRC_SIZE SZ_1M
185
Paul Walmsley7adb9982010-01-08 15:23:05 -0700186/* 3430 IVA - currently unmapped */
Russell Kinga09e64f2008-08-05 16:14:15 +0100187
Tony Lindgrendb326be2009-08-28 10:50:37 -0700188/*
189 * ----------------------------------------------------------------------------
190 * Omap4 specific IO mapping
191 * ----------------------------------------------------------------------------
192 */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700193
Santosh Shilimkar44169072009-05-28 14:16:04 -0700194/* We map both L3 and L4 on OMAP4 */
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700195#define L3_44XX_PHYS L3_44XX_BASE /* 0x44000000 --> 0xf8000000 */
196#define L3_44XX_VIRT (L3_44XX_PHYS + OMAP4_L3_IO_OFFSET)
Santosh Shilimkar44169072009-05-28 14:16:04 -0700197#define L3_44XX_SIZE SZ_1M
198
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700199#define L4_44XX_PHYS L4_44XX_BASE /* 0x4a000000 --> 0xfc000000 */
200#define L4_44XX_VIRT (L4_44XX_PHYS + OMAP2_L4_IO_OFFSET)
Santosh Shilimkar44169072009-05-28 14:16:04 -0700201#define L4_44XX_SIZE SZ_4M
202
Santosh Shilimkar44169072009-05-28 14:16:04 -0700203#define L4_PER_44XX_PHYS L4_PER_44XX_BASE
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700204 /* 0x48000000 --> 0xfa000000 */
205#define L4_PER_44XX_VIRT (L4_PER_44XX_PHYS + OMAP2_L4_IO_OFFSET)
Santosh Shilimkar44169072009-05-28 14:16:04 -0700206#define L4_PER_44XX_SIZE SZ_4M
207
Santosh Shilimkarf5d2d652009-10-19 17:25:57 -0700208#define L4_ABE_44XX_PHYS L4_ABE_44XX_BASE
209 /* 0x49000000 --> 0xfb000000 */
210#define L4_ABE_44XX_VIRT (L4_ABE_44XX_PHYS + OMAP2_L4_IO_OFFSET)
211#define L4_ABE_44XX_SIZE SZ_1M
212
Santosh Shilimkar44169072009-05-28 14:16:04 -0700213#define L4_EMU_44XX_PHYS L4_EMU_44XX_BASE
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700214 /* 0x54000000 --> 0xfe800000 */
215#define L4_EMU_44XX_VIRT (L4_EMU_44XX_PHYS + OMAP2_EMU_IO_OFFSET)
216#define L4_EMU_44XX_SIZE SZ_8M
Santosh Shilimkar44169072009-05-28 14:16:04 -0700217
218#define OMAP44XX_GPMC_PHYS OMAP44XX_GPMC_BASE
Santosh Shilimkar10db25f2009-10-19 15:25:49 -0700219 /* 0x50000000 --> 0xf9000000 */
220#define OMAP44XX_GPMC_VIRT (OMAP44XX_GPMC_PHYS + OMAP4_GPMC_IO_OFFSET)
Santosh Shilimkar44169072009-05-28 14:16:04 -0700221#define OMAP44XX_GPMC_SIZE SZ_1M
222
Tony Lindgrendb326be2009-08-28 10:50:37 -0700223
Santosh Shilimkarf5d2d652009-10-19 17:25:57 -0700224#define OMAP44XX_EMIF1_PHYS OMAP44XX_EMIF1_BASE
225 /* 0x4c000000 --> 0xfd100000 */
226#define OMAP44XX_EMIF1_VIRT (OMAP44XX_EMIF1_PHYS + OMAP4_L3_PER_IO_OFFSET)
227#define OMAP44XX_EMIF1_SIZE SZ_1M
228
229#define OMAP44XX_EMIF2_PHYS OMAP44XX_EMIF2_BASE
230 /* 0x4d000000 --> 0xfd200000 */
231#define OMAP44XX_EMIF2_VIRT (OMAP44XX_EMIF2_PHYS + OMAP4_L3_PER_IO_OFFSET)
232#define OMAP44XX_EMIF2_SIZE SZ_1M
233
234#define OMAP44XX_DMM_PHYS OMAP44XX_DMM_BASE
235 /* 0x4e000000 --> 0xfd300000 */
236#define OMAP44XX_DMM_VIRT (OMAP44XX_DMM_PHYS + OMAP4_L3_PER_IO_OFFSET)
237#define OMAP44XX_DMM_SIZE SZ_1M
Tony Lindgrendb326be2009-08-28 10:50:37 -0700238/*
239 * ----------------------------------------------------------------------------
240 * Omap specific register access
241 * ----------------------------------------------------------------------------
242 */
Russell Kinga09e64f2008-08-05 16:14:15 +0100243
Tony Lindgren94113262009-08-28 10:50:33 -0700244#ifndef __ASSEMBLER__
Russell Kinga09e64f2008-08-05 16:14:15 +0100245
246/*
Tony Lindgren94113262009-08-28 10:50:33 -0700247 * NOTE: Please use ioremap + __raw_read/write where possible instead of these
Russell Kinga09e64f2008-08-05 16:14:15 +0100248 */
Russell Kinga09e64f2008-08-05 16:14:15 +0100249
Tony Lindgren94113262009-08-28 10:50:33 -0700250extern u8 omap_readb(u32 pa);
251extern u16 omap_readw(u32 pa);
252extern u32 omap_readl(u32 pa);
253extern void omap_writeb(u8 v, u32 pa);
254extern void omap_writew(u16 v, u32 pa);
255extern void omap_writel(u32 v, u32 pa);
Russell Kinga09e64f2008-08-05 16:14:15 +0100256
Paul Walmsley87246b72009-01-28 12:27:39 -0700257struct omap_sdrc_params;
258
Russell Kinga09e64f2008-08-05 16:14:15 +0100259extern void omap1_map_common_io(void);
260extern void omap1_init_common_hw(void);
261
Tony Lindgren59b479e2011-01-27 16:39:40 -0800262#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800263extern void omap242x_map_common_io(void);
264#else
265static inline void omap242x_map_common_io(void)
266{
267}
268#endif
269
Tony Lindgren59b479e2011-01-27 16:39:40 -0800270#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800271extern void omap243x_map_common_io(void);
272#else
273static inline void omap243x_map_common_io(void)
274{
275}
276#endif
277
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800278#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800279extern void omap34xx_map_common_io(void);
280#else
281static inline void omap34xx_map_common_io(void)
282{
283}
284#endif
285
286#ifdef CONFIG_ARCH_OMAP4
287extern void omap44xx_map_common_io(void);
288#else
289static inline void omap44xx_map_common_io(void)
290{
291}
292#endif
293
Paul Walmsley48057342010-12-21 15:25:10 -0700294extern void omap2_init_common_infrastructure(void);
295extern void omap2_init_common_devices(struct omap_sdrc_params *sdrc_cs0,
296 struct omap_sdrc_params *sdrc_cs1);
Russell Kinga09e64f2008-08-05 16:14:15 +0100297
Russell Kinga0b7bd02010-12-08 13:49:04 +0000298#define __arch_ioremap omap_ioremap
299#define __arch_iounmap omap_iounmap
Russell King690b5a12008-09-04 12:07:44 +0100300
301void __iomem *omap_ioremap(unsigned long phys, size_t size, unsigned int type);
302void omap_iounmap(volatile void __iomem *addr);
303
Russell Kinga09e64f2008-08-05 16:14:15 +0100304#endif
305
306#endif