blob: f063f5981f438d2461173e5e30d4006c717435d6 [file] [log] [blame]
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001/*
2 * V4L2 Driver for PXA camera host
3 *
4 * Copyright (C) 2006, Sascha Hauer, Pengutronix
5 * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030013#include <linux/init.h>
14#include <linux/module.h>
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -030015#include <linux/io.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030016#include <linux/delay.h>
17#include <linux/dma-mapping.h>
18#include <linux/errno.h>
19#include <linux/fs.h>
20#include <linux/interrupt.h>
21#include <linux/kernel.h>
22#include <linux/mm.h>
23#include <linux/moduleparam.h>
24#include <linux/time.h>
25#include <linux/version.h>
26#include <linux/device.h>
27#include <linux/platform_device.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030028#include <linux/clk.h>
Jonathan Camerond514eda2009-11-04 14:18:04 -030029#include <linux/sched.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030030
31#include <media/v4l2-common.h>
32#include <media/v4l2-dev.h>
Paulius Zaleckas092d3922008-07-11 20:50:31 -030033#include <media/videobuf-dma-sg.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030034#include <media/soc_camera.h>
35
36#include <linux/videodev2.h>
37
Eric Miaocfbaf4d2009-01-02 12:16:02 -030038#include <mach/dma.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010039#include <mach/camera.h>
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -030040
41#define PXA_CAM_VERSION_CODE KERNEL_VERSION(0, 0, 5)
42#define PXA_CAM_DRV_NAME "pxa27x-camera"
43
Eric Miao5ca11fa2008-12-18 11:15:50 -030044/* Camera Interface */
45#define CICR0 0x0000
46#define CICR1 0x0004
47#define CICR2 0x0008
48#define CICR3 0x000C
49#define CICR4 0x0010
50#define CISR 0x0014
51#define CIFR 0x0018
52#define CITOR 0x001C
53#define CIBR0 0x0028
54#define CIBR1 0x0030
55#define CIBR2 0x0038
56
57#define CICR0_DMAEN (1 << 31) /* DMA request enable */
58#define CICR0_PAR_EN (1 << 30) /* Parity enable */
59#define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
60#define CICR0_ENB (1 << 28) /* Camera interface enable */
61#define CICR0_DIS (1 << 27) /* Camera interface disable */
62#define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
63#define CICR0_TOM (1 << 9) /* Time-out mask */
64#define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
65#define CICR0_FEM (1 << 7) /* FIFO-empty mask */
66#define CICR0_EOLM (1 << 6) /* End-of-line mask */
67#define CICR0_PERRM (1 << 5) /* Parity-error mask */
68#define CICR0_QDM (1 << 4) /* Quick-disable mask */
69#define CICR0_CDM (1 << 3) /* Disable-done mask */
70#define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
71#define CICR0_EOFM (1 << 1) /* End-of-frame mask */
72#define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
73
74#define CICR1_TBIT (1 << 31) /* Transparency bit */
75#define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
76#define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
77#define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
78#define CICR1_RGB_F (1 << 11) /* RGB format */
79#define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
80#define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
81#define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
82#define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
83#define CICR1_DW (0x7 << 0) /* Data width mask */
84
85#define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
86 wait count mask */
87#define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
88 wait count mask */
89#define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
90#define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
91 wait count mask */
92#define CICR2_FSW (0x7 << 0) /* Frame stabilization
93 wait count mask */
94
95#define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
96 wait count mask */
97#define CICR3_EFW (0xff << 16) /* End-of-frame line clock
98 wait count mask */
99#define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
100#define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
101 wait count mask */
102#define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
103
104#define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
105#define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
106#define CICR4_PCP (1 << 22) /* Pixel clock polarity */
107#define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
108#define CICR4_VSP (1 << 20) /* Vertical sync polarity */
109#define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
110#define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
111#define CICR4_DIV (0xff << 0) /* Clock divisor mask */
112
113#define CISR_FTO (1 << 15) /* FIFO time-out */
114#define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
115#define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
116#define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
117#define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
118#define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
119#define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
120#define CISR_EOL (1 << 8) /* End of line */
121#define CISR_PAR_ERR (1 << 7) /* Parity error */
122#define CISR_CQD (1 << 6) /* Camera interface quick disable */
123#define CISR_CDD (1 << 5) /* Camera interface disable done */
124#define CISR_SOF (1 << 4) /* Start of frame */
125#define CISR_EOF (1 << 3) /* End of frame */
126#define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
127#define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
128#define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
129
130#define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
131#define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
132#define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
133#define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
134#define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
135#define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
136#define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
137#define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
138
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300139#define CICR0_SIM_MP (0 << 24)
140#define CICR0_SIM_SP (1 << 24)
141#define CICR0_SIM_MS (2 << 24)
142#define CICR0_SIM_EP (3 << 24)
143#define CICR0_SIM_ES (4 << 24)
144
145#define CICR1_DW_VAL(x) ((x) & CICR1_DW) /* Data bus width */
146#define CICR1_PPL_VAL(x) (((x) << 15) & CICR1_PPL) /* Pixels per line */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300147#define CICR1_COLOR_SP_VAL(x) (((x) << 3) & CICR1_COLOR_SP) /* color space */
148#define CICR1_RGB_BPP_VAL(x) (((x) << 7) & CICR1_RGB_BPP) /* bpp for rgb */
149#define CICR1_RGBT_CONV_VAL(x) (((x) << 29) & CICR1_RGBT_CONV) /* rgbt conv */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300150
151#define CICR2_BLW_VAL(x) (((x) << 24) & CICR2_BLW) /* Beginning-of-line pixel clock wait count */
152#define CICR2_ELW_VAL(x) (((x) << 16) & CICR2_ELW) /* End-of-line pixel clock wait count */
153#define CICR2_HSW_VAL(x) (((x) << 10) & CICR2_HSW) /* Horizontal sync pulse width */
154#define CICR2_BFPW_VAL(x) (((x) << 3) & CICR2_BFPW) /* Beginning-of-frame pixel clock wait count */
155#define CICR2_FSW_VAL(x) (((x) << 0) & CICR2_FSW) /* Frame stabilization wait count */
156
157#define CICR3_BFW_VAL(x) (((x) << 24) & CICR3_BFW) /* Beginning-of-frame line clock wait count */
158#define CICR3_EFW_VAL(x) (((x) << 16) & CICR3_EFW) /* End-of-frame line clock wait count */
159#define CICR3_VSW_VAL(x) (((x) << 11) & CICR3_VSW) /* Vertical sync pulse width */
160#define CICR3_LPF_VAL(x) (((x) << 0) & CICR3_LPF) /* Lines per frame */
161
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300162#define CICR0_IRQ_MASK (CICR0_TOM | CICR0_RDAVM | CICR0_FEM | CICR0_EOLM | \
163 CICR0_PERRM | CICR0_QDM | CICR0_CDM | CICR0_SOFM | \
164 CICR0_EOFM | CICR0_FOM)
165
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300166/*
167 * Structures
168 */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300169enum pxa_camera_active_dma {
170 DMA_Y = 0x1,
171 DMA_U = 0x2,
172 DMA_V = 0x4,
173};
174
175/* descriptor needed for the PXA DMA engine */
176struct pxa_cam_dma {
177 dma_addr_t sg_dma;
178 struct pxa_dma_desc *sg_cpu;
179 size_t sg_size;
180 int sglen;
181};
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300182
183/* buffer for one video frame */
184struct pxa_buffer {
185 /* common v4l buffer stuff -- must be first */
186 struct videobuf_buffer vb;
187
188 const struct soc_camera_data_format *fmt;
189
Mike Rapoporta5462e52008-04-22 10:36:32 -0300190 /* our descriptor lists for Y, U and V channels */
191 struct pxa_cam_dma dmas[3];
192
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300193 int inwork;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300194
195 enum pxa_camera_active_dma active_dma;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300196};
197
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300198struct pxa_camera_dev {
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -0300199 struct soc_camera_host soc_host;
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300200 /*
201 * PXA27x is only supposed to handle one camera on its Quick Capture
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300202 * interface. If anyone ever builds hardware to enable more than
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300203 * one camera, they will have to modify this driver too
204 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300205 struct soc_camera_device *icd;
206 struct clk *clk;
207
208 unsigned int irq;
209 void __iomem *base;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300210
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300211 int channels;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300212 unsigned int dma_chans[3];
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300213
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300214 struct pxacamera_platform_data *pdata;
215 struct resource *res;
216 unsigned long platform_flags;
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300217 unsigned long ciclk;
218 unsigned long mclk;
219 u32 mclk_divisor;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300220
221 struct list_head capture;
222
223 spinlock_t lock;
224
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300225 struct pxa_buffer *active;
Guennadi Liakhovetski5aa21102008-04-22 10:40:23 -0300226 struct pxa_dma_desc *sg_tail[3];
Robert Jarzmik3f6ac492008-08-02 07:10:04 -0300227
228 u32 save_cicr[5];
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300229};
230
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300231struct pxa_cam {
232 unsigned long flags;
233};
234
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300235static const char *pxa_cam_driver_description = "PXA_Camera";
236
237static unsigned int vid_limit = 16; /* Video memory limit, in Mb */
238
239/*
240 * Videobuf operations
241 */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300242static int pxa_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
243 unsigned int *size)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300244{
245 struct soc_camera_device *icd = vq->priv_data;
246
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300247 dev_dbg(icd->dev.parent, "count=%d, size=%d\n", *count, *size);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300248
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300249 *size = roundup(icd->user_width * icd->user_height *
Robert Jarzmik92a83372009-03-31 03:44:21 -0300250 ((icd->current_fmt->depth + 7) >> 3), 8);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300251
252 if (0 == *count)
253 *count = 32;
254 while (*size * *count > vid_limit * 1024 * 1024)
255 (*count)--;
256
257 return 0;
258}
259
260static void free_buffer(struct videobuf_queue *vq, struct pxa_buffer *buf)
261{
262 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -0300263 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300264 struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300265 int i;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300266
267 BUG_ON(in_interrupt());
268
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300269 dev_dbg(icd->dev.parent, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300270 &buf->vb, buf->vb.baddr, buf->vb.bsize);
271
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300272 /*
273 * This waits until this buffer is out of danger, i.e., until it is no
274 * longer in STATE_QUEUED or STATE_ACTIVE
275 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300276 videobuf_waiton(&buf->vb, 0, 0);
277 videobuf_dma_unmap(vq, dma);
278 videobuf_dma_free(dma);
279
Mike Rapoporta5462e52008-04-22 10:36:32 -0300280 for (i = 0; i < ARRAY_SIZE(buf->dmas); i++) {
281 if (buf->dmas[i].sg_cpu)
Guennadi Liakhovetski96c75392009-08-25 11:53:23 -0300282 dma_free_coherent(ici->v4l2_dev.dev,
283 buf->dmas[i].sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300284 buf->dmas[i].sg_cpu,
285 buf->dmas[i].sg_dma);
286 buf->dmas[i].sg_cpu = NULL;
287 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300288
289 buf->vb.state = VIDEOBUF_NEEDS_INIT;
290}
291
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300292static int calculate_dma_sglen(struct scatterlist *sglist, int sglen,
293 int sg_first_ofs, int size)
294{
295 int i, offset, dma_len, xfer_len;
296 struct scatterlist *sg;
297
298 offset = sg_first_ofs;
299 for_each_sg(sglist, sg, sglen, i) {
300 dma_len = sg_dma_len(sg);
301
302 /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
303 xfer_len = roundup(min(dma_len - offset, size), 8);
304
305 size = max(0, size - xfer_len);
306 offset = 0;
307 if (size == 0)
308 break;
309 }
310
311 BUG_ON(size != 0);
312 return i + 1;
313}
314
315/**
316 * pxa_init_dma_channel - init dma descriptors
317 * @pcdev: pxa camera device
318 * @buf: pxa buffer to find pxa dma channel
319 * @dma: dma video buffer
320 * @channel: dma channel (0 => 'Y', 1 => 'U', 2 => 'V')
321 * @cibr: camera Receive Buffer Register
322 * @size: bytes to transfer
323 * @sg_first: first element of sg_list
324 * @sg_first_ofs: offset in first element of sg_list
325 *
326 * Prepares the pxa dma descriptors to transfer one camera channel.
327 * Beware sg_first and sg_first_ofs are both input and output parameters.
328 *
329 * Returns 0 or -ENOMEM if no coherent memory is available
330 */
Mike Rapoporta5462e52008-04-22 10:36:32 -0300331static int pxa_init_dma_channel(struct pxa_camera_dev *pcdev,
332 struct pxa_buffer *buf,
333 struct videobuf_dmabuf *dma, int channel,
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300334 int cibr, int size,
335 struct scatterlist **sg_first, int *sg_first_ofs)
Mike Rapoporta5462e52008-04-22 10:36:32 -0300336{
337 struct pxa_cam_dma *pxa_dma = &buf->dmas[channel];
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300338 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300339 struct scatterlist *sg;
340 int i, offset, sglen;
341 int dma_len = 0, xfer_len = 0;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300342
343 if (pxa_dma->sg_cpu)
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300344 dma_free_coherent(dev, pxa_dma->sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300345 pxa_dma->sg_cpu, pxa_dma->sg_dma);
346
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300347 sglen = calculate_dma_sglen(*sg_first, dma->sglen,
348 *sg_first_ofs, size);
349
Mike Rapoporta5462e52008-04-22 10:36:32 -0300350 pxa_dma->sg_size = (sglen + 1) * sizeof(struct pxa_dma_desc);
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300351 pxa_dma->sg_cpu = dma_alloc_coherent(dev, pxa_dma->sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300352 &pxa_dma->sg_dma, GFP_KERNEL);
353 if (!pxa_dma->sg_cpu)
354 return -ENOMEM;
355
356 pxa_dma->sglen = sglen;
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300357 offset = *sg_first_ofs;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300358
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300359 dev_dbg(dev, "DMA: sg_first=%p, sglen=%d, ofs=%d, dma.desc=%x\n",
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300360 *sg_first, sglen, *sg_first_ofs, pxa_dma->sg_dma);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300361
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300362
363 for_each_sg(*sg_first, sg, sglen, i) {
364 dma_len = sg_dma_len(sg);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300365
366 /* PXA27x Developer's Manual 27.4.4.1: round up to 8 bytes */
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300367 xfer_len = roundup(min(dma_len - offset, size), 8);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300368
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300369 size = max(0, size - xfer_len);
370
371 pxa_dma->sg_cpu[i].dsadr = pcdev->res->start + cibr;
372 pxa_dma->sg_cpu[i].dtadr = sg_dma_address(sg) + offset;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300373 pxa_dma->sg_cpu[i].dcmd =
374 DCMD_FLOWSRC | DCMD_BURST8 | DCMD_INCTRGADDR | xfer_len;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300375#ifdef DEBUG
376 if (!i)
377 pxa_dma->sg_cpu[i].dcmd |= DCMD_STARTIRQEN;
378#endif
Mike Rapoporta5462e52008-04-22 10:36:32 -0300379 pxa_dma->sg_cpu[i].ddadr =
380 pxa_dma->sg_dma + (i + 1) * sizeof(struct pxa_dma_desc);
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300381
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300382 dev_vdbg(dev, "DMA: desc.%08x->@phys=0x%08x, len=%d\n",
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300383 pxa_dma->sg_dma + i * sizeof(struct pxa_dma_desc),
384 sg_dma_address(sg) + offset, xfer_len);
385 offset = 0;
386
387 if (size == 0)
388 break;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300389 }
390
Robert Jarzmik256b0232009-03-31 03:44:21 -0300391 pxa_dma->sg_cpu[sglen].ddadr = DDADR_STOP;
392 pxa_dma->sg_cpu[sglen].dcmd = DCMD_FLOWSRC | DCMD_BURST8 | DCMD_ENDIRQEN;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300393
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300394 /*
395 * Handle 1 special case :
396 * - in 3 planes (YUV422P format), we might finish with xfer_len equal
397 * to dma_len (end on PAGE boundary). In this case, the sg element
398 * for next plane should be the next after the last used to store the
399 * last scatter gather RAM page
400 */
401 if (xfer_len >= dma_len) {
402 *sg_first_ofs = xfer_len - dma_len;
403 *sg_first = sg_next(sg);
404 } else {
405 *sg_first_ofs = xfer_len;
406 *sg_first = sg;
407 }
408
Mike Rapoporta5462e52008-04-22 10:36:32 -0300409 return 0;
410}
411
Robert Jarzmik256b0232009-03-31 03:44:21 -0300412static void pxa_videobuf_set_actdma(struct pxa_camera_dev *pcdev,
413 struct pxa_buffer *buf)
414{
415 buf->active_dma = DMA_Y;
416 if (pcdev->channels == 3)
417 buf->active_dma |= DMA_U | DMA_V;
418}
419
420/*
421 * Please check the DMA prepared buffer structure in :
422 * Documentation/video4linux/pxa_camera.txt
423 * Please check also in pxa_camera_check_link_miss() to understand why DMA chain
424 * modification while DMA chain is running will work anyway.
425 */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300426static int pxa_videobuf_prepare(struct videobuf_queue *vq,
427 struct videobuf_buffer *vb, enum v4l2_field field)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300428{
429 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -0300430 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300431 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300432 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300433 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300434 int ret;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300435 int size_y, size_u = 0, size_v = 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300436
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300437 dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300438 vb, vb->baddr, vb->bsize);
439
440 /* Added list head initialization on alloc */
441 WARN_ON(!list_empty(&vb->queue));
442
443#ifdef DEBUG
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300444 /*
445 * This can be useful if you want to see if we actually fill
446 * the buffer with something
447 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300448 memset((void *)vb->baddr, 0xaa, vb->bsize);
449#endif
450
451 BUG_ON(NULL == icd->current_fmt);
452
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300453 /*
454 * I think, in buf_prepare you only have to protect global data,
455 * the actual buffer is yours
456 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300457 buf->inwork = 1;
458
459 if (buf->fmt != icd->current_fmt ||
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300460 vb->width != icd->user_width ||
461 vb->height != icd->user_height ||
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300462 vb->field != field) {
463 buf->fmt = icd->current_fmt;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300464 vb->width = icd->user_width;
465 vb->height = icd->user_height;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300466 vb->field = field;
467 vb->state = VIDEOBUF_NEEDS_INIT;
468 }
469
470 vb->size = vb->width * vb->height * ((buf->fmt->depth + 7) >> 3);
471 if (0 != vb->baddr && vb->bsize < vb->size) {
472 ret = -EINVAL;
473 goto out;
474 }
475
476 if (vb->state == VIDEOBUF_NEEDS_INIT) {
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300477 int size = vb->size;
478 int next_ofs = 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300479 struct videobuf_dmabuf *dma = videobuf_to_dma(vb);
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300480 struct scatterlist *sg;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300481
482 ret = videobuf_iolock(vq, vb, NULL);
483 if (ret)
484 goto fail;
485
Guennadi Liakhovetski5aa21102008-04-22 10:40:23 -0300486 if (pcdev->channels == 3) {
Mike Rapoporta5462e52008-04-22 10:36:32 -0300487 size_y = size / 2;
488 size_u = size_v = size / 4;
489 } else {
Mike Rapoporta5462e52008-04-22 10:36:32 -0300490 size_y = size;
491 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300492
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300493 sg = dma->sglist;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300494
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300495 /* init DMA for Y channel */
496 ret = pxa_init_dma_channel(pcdev, buf, dma, 0, CIBR0, size_y,
497 &sg, &next_ofs);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300498 if (ret) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300499 dev_err(dev, "DMA initialization for Y/RGB failed\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300500 goto fail;
501 }
502
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300503 /* init DMA for U channel */
504 if (size_u)
505 ret = pxa_init_dma_channel(pcdev, buf, dma, 1, CIBR1,
506 size_u, &sg, &next_ofs);
507 if (ret) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300508 dev_err(dev, "DMA initialization for U failed\n");
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300509 goto fail_u;
510 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300511
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300512 /* init DMA for V channel */
513 if (size_v)
514 ret = pxa_init_dma_channel(pcdev, buf, dma, 2, CIBR2,
515 size_v, &sg, &next_ofs);
516 if (ret) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300517 dev_err(dev, "DMA initialization for V failed\n");
Robert Jarzmik37f5aef2009-03-31 03:44:21 -0300518 goto fail_v;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300519 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300520
521 vb->state = VIDEOBUF_PREPARED;
522 }
523
524 buf->inwork = 0;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300525 pxa_videobuf_set_actdma(pcdev, buf);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300526
527 return 0;
528
Mike Rapoporta5462e52008-04-22 10:36:32 -0300529fail_v:
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300530 dma_free_coherent(dev, buf->dmas[1].sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300531 buf->dmas[1].sg_cpu, buf->dmas[1].sg_dma);
532fail_u:
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300533 dma_free_coherent(dev, buf->dmas[0].sg_size,
Mike Rapoporta5462e52008-04-22 10:36:32 -0300534 buf->dmas[0].sg_cpu, buf->dmas[0].sg_dma);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300535fail:
536 free_buffer(vq, buf);
537out:
538 buf->inwork = 0;
539 return ret;
540}
541
Robert Jarzmik256b0232009-03-31 03:44:21 -0300542/**
543 * pxa_dma_start_channels - start DMA channel for active buffer
544 * @pcdev: pxa camera device
545 *
546 * Initialize DMA channels to the beginning of the active video buffer, and
547 * start these channels.
548 */
549static void pxa_dma_start_channels(struct pxa_camera_dev *pcdev)
550{
551 int i;
552 struct pxa_buffer *active;
553
554 active = pcdev->active;
555
556 for (i = 0; i < pcdev->channels; i++) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300557 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
558 "%s (channel=%d) ddadr=%08x\n", __func__,
Robert Jarzmik256b0232009-03-31 03:44:21 -0300559 i, active->dmas[i].sg_dma);
560 DDADR(pcdev->dma_chans[i]) = active->dmas[i].sg_dma;
561 DCSR(pcdev->dma_chans[i]) = DCSR_RUN;
562 }
563}
564
565static void pxa_dma_stop_channels(struct pxa_camera_dev *pcdev)
566{
567 int i;
568
569 for (i = 0; i < pcdev->channels; i++) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300570 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
571 "%s (channel=%d)\n", __func__, i);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300572 DCSR(pcdev->dma_chans[i]) = 0;
573 }
574}
575
Robert Jarzmik256b0232009-03-31 03:44:21 -0300576static void pxa_dma_add_tail_buf(struct pxa_camera_dev *pcdev,
577 struct pxa_buffer *buf)
578{
579 int i;
580 struct pxa_dma_desc *buf_last_desc;
581
582 for (i = 0; i < pcdev->channels; i++) {
583 buf_last_desc = buf->dmas[i].sg_cpu + buf->dmas[i].sglen;
584 buf_last_desc->ddadr = DDADR_STOP;
585
Guennadi Liakhovetskiae7410e2009-03-31 03:44:22 -0300586 if (pcdev->sg_tail[i])
587 /* Link the new buffer to the old tail */
588 pcdev->sg_tail[i]->ddadr = buf->dmas[i].sg_dma;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300589
Guennadi Liakhovetskiae7410e2009-03-31 03:44:22 -0300590 /* Update the channel tail */
591 pcdev->sg_tail[i] = buf_last_desc;
592 }
Robert Jarzmik256b0232009-03-31 03:44:21 -0300593}
594
595/**
596 * pxa_camera_start_capture - start video capturing
597 * @pcdev: camera device
598 *
599 * Launch capturing. DMA channels should not be active yet. They should get
600 * activated at the end of frame interrupt, to capture only whole frames, and
601 * never begin the capture of a partial frame.
602 */
603static void pxa_camera_start_capture(struct pxa_camera_dev *pcdev)
604{
605 unsigned long cicr0, cifr;
606
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300607 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300608 /* Reset the FIFOs */
609 cifr = __raw_readl(pcdev->base + CIFR) | CIFR_RESET_F;
610 __raw_writel(cifr, pcdev->base + CIFR);
611 /* Enable End-Of-Frame Interrupt */
612 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_ENB;
613 cicr0 &= ~CICR0_EOFM;
614 __raw_writel(cicr0, pcdev->base + CICR0);
615}
616
617static void pxa_camera_stop_capture(struct pxa_camera_dev *pcdev)
618{
619 unsigned long cicr0;
620
621 pxa_dma_stop_channels(pcdev);
622
623 cicr0 = __raw_readl(pcdev->base + CICR0) & ~CICR0_ENB;
624 __raw_writel(cicr0, pcdev->base + CICR0);
625
Robert Jarzmik8c62e222009-03-31 03:44:22 -0300626 pcdev->active = NULL;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300627 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s\n", __func__);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300628}
629
Guennadi Liakhovetski2dd54a52009-08-05 20:06:31 -0300630/* Called under spinlock_irqsave(&pcdev->lock, ...) */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300631static void pxa_videobuf_queue(struct videobuf_queue *vq,
632 struct videobuf_buffer *vb)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300633{
634 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -0300635 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300636 struct pxa_camera_dev *pcdev = ici->priv;
637 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300638
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300639 dev_dbg(icd->dev.parent, "%s (vb=0x%p) 0x%08lx %d active=%p\n",
640 __func__, vb, vb->baddr, vb->bsize, pcdev->active);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300641
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300642 list_add_tail(&vb->queue, &pcdev->capture);
643
644 vb->state = VIDEOBUF_ACTIVE;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300645 pxa_dma_add_tail_buf(pcdev, buf);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300646
Robert Jarzmik256b0232009-03-31 03:44:21 -0300647 if (!pcdev->active)
648 pxa_camera_start_capture(pcdev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300649}
650
651static void pxa_videobuf_release(struct videobuf_queue *vq,
652 struct videobuf_buffer *vb)
653{
654 struct pxa_buffer *buf = container_of(vb, struct pxa_buffer, vb);
655#ifdef DEBUG
656 struct soc_camera_device *icd = vq->priv_data;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300657 struct device *dev = icd->dev.parent;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300658
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300659 dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300660 vb, vb->baddr, vb->bsize);
661
662 switch (vb->state) {
663 case VIDEOBUF_ACTIVE:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300664 dev_dbg(dev, "%s (active)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300665 break;
666 case VIDEOBUF_QUEUED:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300667 dev_dbg(dev, "%s (queued)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300668 break;
669 case VIDEOBUF_PREPARED:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300670 dev_dbg(dev, "%s (prepared)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300671 break;
672 default:
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300673 dev_dbg(dev, "%s (unknown)\n", __func__);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300674 break;
675 }
676#endif
677
678 free_buffer(vq, buf);
679}
680
Mike Rapoporta5462e52008-04-22 10:36:32 -0300681static void pxa_camera_wakeup(struct pxa_camera_dev *pcdev,
682 struct videobuf_buffer *vb,
683 struct pxa_buffer *buf)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300684{
Robert Jarzmik256b0232009-03-31 03:44:21 -0300685 int i;
Eric Miao5ca11fa2008-12-18 11:15:50 -0300686
Mike Rapoporta5462e52008-04-22 10:36:32 -0300687 /* _init is used to debug races, see comment in pxa_camera_reqbufs() */
688 list_del_init(&vb->queue);
689 vb->state = VIDEOBUF_DONE;
690 do_gettimeofday(&vb->ts);
691 vb->field_count++;
692 wake_up(&vb->done);
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300693 dev_dbg(pcdev->soc_host.v4l2_dev.dev, "%s dequeud buffer (vb=0x%p)\n",
694 __func__, vb);
Mike Rapoporta5462e52008-04-22 10:36:32 -0300695
696 if (list_empty(&pcdev->capture)) {
Robert Jarzmik256b0232009-03-31 03:44:21 -0300697 pxa_camera_stop_capture(pcdev);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300698 for (i = 0; i < pcdev->channels; i++)
699 pcdev->sg_tail[i] = NULL;
Mike Rapoporta5462e52008-04-22 10:36:32 -0300700 return;
701 }
702
703 pcdev->active = list_entry(pcdev->capture.next,
704 struct pxa_buffer, vb.queue);
705}
706
Robert Jarzmik256b0232009-03-31 03:44:21 -0300707/**
708 * pxa_camera_check_link_miss - check missed DMA linking
709 * @pcdev: camera device
710 *
711 * The DMA chaining is done with DMA running. This means a tiny temporal window
712 * remains, where a buffer is queued on the chain, while the chain is already
713 * stopped. This means the tailed buffer would never be transfered by DMA.
714 * This function restarts the capture for this corner case, where :
715 * - DADR() == DADDR_STOP
716 * - a videobuffer is queued on the pcdev->capture list
717 *
718 * Please check the "DMA hot chaining timeslice issue" in
719 * Documentation/video4linux/pxa_camera.txt
720 *
721 * Context: should only be called within the dma irq handler
722 */
723static void pxa_camera_check_link_miss(struct pxa_camera_dev *pcdev)
724{
725 int i, is_dma_stopped = 1;
726
727 for (i = 0; i < pcdev->channels; i++)
728 if (DDADR(pcdev->dma_chans[i]) != DDADR_STOP)
729 is_dma_stopped = 0;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300730 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
731 "%s : top queued buffer=%p, dma_stopped=%d\n",
Robert Jarzmik256b0232009-03-31 03:44:21 -0300732 __func__, pcdev->active, is_dma_stopped);
733 if (pcdev->active && is_dma_stopped)
734 pxa_camera_start_capture(pcdev);
735}
736
Mike Rapoporta5462e52008-04-22 10:36:32 -0300737static void pxa_camera_dma_irq(int channel, struct pxa_camera_dev *pcdev,
738 enum pxa_camera_active_dma act_dma)
739{
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300740 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300741 struct pxa_buffer *buf;
742 unsigned long flags;
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300743 u32 status, camera_status, overrun;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300744 struct videobuf_buffer *vb;
745
746 spin_lock_irqsave(&pcdev->lock, flags);
747
Mike Rapoporta5462e52008-04-22 10:36:32 -0300748 status = DCSR(channel);
Robert Jarzmik256b0232009-03-31 03:44:21 -0300749 DCSR(channel) = status;
750
751 camera_status = __raw_readl(pcdev->base + CISR);
752 overrun = CISR_IFO_0;
753 if (pcdev->channels == 3)
754 overrun |= CISR_IFO_1 | CISR_IFO_2;
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300755
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300756 if (status & DCSR_BUSERR) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300757 dev_err(dev, "DMA Bus Error IRQ!\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300758 goto out;
759 }
760
Robert Jarzmik256b0232009-03-31 03:44:21 -0300761 if (!(status & (DCSR_ENDINTR | DCSR_STARTINTR))) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300762 dev_err(dev, "Unknown DMA IRQ source, status: 0x%08x\n",
763 status);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300764 goto out;
765 }
766
Robert Jarzmik8c62e222009-03-31 03:44:22 -0300767 /*
768 * pcdev->active should not be NULL in DMA irq handler.
769 *
770 * But there is one corner case : if capture was stopped due to an
771 * overrun of channel 1, and at that same channel 2 was completed.
772 *
773 * When handling the overrun in DMA irq for channel 1, we'll stop the
774 * capture and restart it (and thus set pcdev->active to NULL). But the
775 * DMA irq handler will already be pending for channel 2. So on entering
776 * the DMA irq handler for channel 2 there will be no active buffer, yet
777 * that is normal.
778 */
779 if (!pcdev->active)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300780 goto out;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300781
782 vb = &pcdev->active->vb;
783 buf = container_of(vb, struct pxa_buffer, vb);
784 WARN_ON(buf->inwork || list_empty(&vb->queue));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300785
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300786 dev_dbg(dev, "%s channel=%d %s%s(vb=0x%p) dma.desc=%x\n",
Robert Jarzmik256b0232009-03-31 03:44:21 -0300787 __func__, channel, status & DCSR_STARTINTR ? "SOF " : "",
788 status & DCSR_ENDINTR ? "EOF " : "", vb, DDADR(channel));
789
790 if (status & DCSR_ENDINTR) {
Robert Jarzmik8c62e222009-03-31 03:44:22 -0300791 /*
792 * It's normal if the last frame creates an overrun, as there
793 * are no more DMA descriptors to fetch from QCI fifos
794 */
795 if (camera_status & overrun &&
796 !list_is_last(pcdev->capture.next, &pcdev->capture)) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300797 dev_dbg(dev, "FIFO overrun! CISR: %x\n",
Robert Jarzmik256b0232009-03-31 03:44:21 -0300798 camera_status);
799 pxa_camera_stop_capture(pcdev);
800 pxa_camera_start_capture(pcdev);
801 goto out;
802 }
803 buf->active_dma &= ~act_dma;
804 if (!buf->active_dma) {
805 pxa_camera_wakeup(pcdev, vb, buf);
806 pxa_camera_check_link_miss(pcdev);
807 }
808 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300809
810out:
811 spin_unlock_irqrestore(&pcdev->lock, flags);
812}
813
Mike Rapoporta5462e52008-04-22 10:36:32 -0300814static void pxa_camera_dma_irq_y(int channel, void *data)
815{
816 struct pxa_camera_dev *pcdev = data;
817 pxa_camera_dma_irq(channel, pcdev, DMA_Y);
818}
819
820static void pxa_camera_dma_irq_u(int channel, void *data)
821{
822 struct pxa_camera_dev *pcdev = data;
823 pxa_camera_dma_irq(channel, pcdev, DMA_U);
824}
825
826static void pxa_camera_dma_irq_v(int channel, void *data)
827{
828 struct pxa_camera_dev *pcdev = data;
829 pxa_camera_dma_irq(channel, pcdev, DMA_V);
830}
831
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300832static struct videobuf_queue_ops pxa_videobuf_ops = {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300833 .buf_setup = pxa_videobuf_setup,
834 .buf_prepare = pxa_videobuf_prepare,
835 .buf_queue = pxa_videobuf_queue,
836 .buf_release = pxa_videobuf_release,
837};
838
Magnus Damma034d1b2008-07-11 20:59:34 -0300839static void pxa_camera_init_videobuf(struct videobuf_queue *q,
Paulius Zaleckas092d3922008-07-11 20:50:31 -0300840 struct soc_camera_device *icd)
841{
Magnus Damma034d1b2008-07-11 20:59:34 -0300842 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
843 struct pxa_camera_dev *pcdev = ici->priv;
844
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -0300845 /*
846 * We must pass NULL as dev pointer, then all pci_* dma operations
847 * transform to normal dma_* ones.
848 */
Magnus Damma034d1b2008-07-11 20:59:34 -0300849 videobuf_queue_sg_init(q, &pxa_videobuf_ops, NULL, &pcdev->lock,
Paulius Zaleckas092d3922008-07-11 20:50:31 -0300850 V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_NONE,
851 sizeof(struct pxa_buffer), icd);
852}
853
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300854static u32 mclk_get_divisor(struct platform_device *pdev,
855 struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300856{
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300857 unsigned long mclk = pcdev->mclk;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -0300858 struct device *dev = &pdev->dev;
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300859 u32 div;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300860 unsigned long lcdclk;
861
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300862 lcdclk = clk_get_rate(pcdev->clk);
863 pcdev->ciclk = lcdclk;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300864
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300865 /* mclk <= ciclk / 4 (27.4.2) */
866 if (mclk > lcdclk / 4) {
867 mclk = lcdclk / 4;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300868 dev_warn(dev, "Limiting master clock to %lu\n", mclk);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300869 }
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300870
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300871 /* We verify mclk != 0, so if anyone breaks it, here comes their Oops */
872 div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
873
874 /* If we're not supplying MCLK, leave it at 0 */
875 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
876 pcdev->mclk = lcdclk / (2 * (div + 1));
877
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300878 dev_dbg(dev, "LCD clock %luHz, target freq %luHz, divisor %u\n",
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300879 lcdclk, mclk, div);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300880
881 return div;
882}
883
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300884static void recalculate_fifo_timeout(struct pxa_camera_dev *pcdev,
885 unsigned long pclk)
886{
887 /* We want a timeout > 1 pixel time, not ">=" */
888 u32 ciclk_per_pixel = pcdev->ciclk / pclk + 1;
889
890 __raw_writel(ciclk_per_pixel, pcdev->base + CITOR);
891}
892
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300893static void pxa_camera_activate(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300894{
895 struct pxacamera_platform_data *pdata = pcdev->pdata;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300896 struct device *dev = pcdev->soc_host.v4l2_dev.dev;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300897 u32 cicr4 = 0;
898
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300899 dev_dbg(dev, "Registered platform device at %p data %p\n",
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300900 pcdev, pdata);
901
902 if (pdata && pdata->init) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300903 dev_dbg(dev, "%s: Init gpios\n", __func__);
904 pdata->init(dev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300905 }
906
Eric Miao5ca11fa2008-12-18 11:15:50 -0300907 /* disable all interrupts */
908 __raw_writel(0x3ff, pcdev->base + CICR0);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300909
910 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
911 cicr4 |= CICR4_PCLK_EN;
912 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
913 cicr4 |= CICR4_MCLK_EN;
914 if (pcdev->platform_flags & PXA_CAMERA_PCP)
915 cicr4 |= CICR4_PCP;
916 if (pcdev->platform_flags & PXA_CAMERA_HSP)
917 cicr4 |= CICR4_HSP;
918 if (pcdev->platform_flags & PXA_CAMERA_VSP)
919 cicr4 |= CICR4_VSP;
920
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -0300921 __raw_writel(pcdev->mclk_divisor | cicr4, pcdev->base + CICR4);
922
923 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
924 /* Initialise the timeout under the assumption pclk = mclk */
925 recalculate_fifo_timeout(pcdev, pcdev->mclk);
926 else
927 /* "Safe default" - 13MHz */
928 recalculate_fifo_timeout(pcdev, 13000000);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300929
930 clk_enable(pcdev->clk);
931}
932
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300933static void pxa_camera_deactivate(struct pxa_camera_dev *pcdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300934{
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300935 clk_disable(pcdev->clk);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300936}
937
938static irqreturn_t pxa_camera_irq(int irq, void *data)
939{
940 struct pxa_camera_dev *pcdev = data;
Eric Miao5ca11fa2008-12-18 11:15:50 -0300941 unsigned long status, cicr0;
Robert Jarzmik256b0232009-03-31 03:44:21 -0300942 struct pxa_buffer *buf;
943 struct videobuf_buffer *vb;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300944
Eric Miao5ca11fa2008-12-18 11:15:50 -0300945 status = __raw_readl(pcdev->base + CISR);
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300946 dev_dbg(pcdev->soc_host.v4l2_dev.dev,
947 "Camera interrupt status 0x%lx\n", status);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300948
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300949 if (!status)
950 return IRQ_NONE;
951
Eric Miao5ca11fa2008-12-18 11:15:50 -0300952 __raw_writel(status, pcdev->base + CISR);
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300953
954 if (status & CISR_EOF) {
Robert Jarzmik256b0232009-03-31 03:44:21 -0300955 pcdev->active = list_first_entry(&pcdev->capture,
956 struct pxa_buffer, vb.queue);
957 vb = &pcdev->active->vb;
958 buf = container_of(vb, struct pxa_buffer, vb);
959 pxa_videobuf_set_actdma(pcdev, buf);
960
961 pxa_dma_start_channels(pcdev);
962
Eric Miao5ca11fa2008-12-18 11:15:50 -0300963 cicr0 = __raw_readl(pcdev->base + CICR0) | CICR0_EOFM;
964 __raw_writel(cicr0, pcdev->base + CICR0);
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -0300965 }
966
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300967 return IRQ_HANDLED;
968}
969
Guennadi Liakhovetski1c3bb742008-12-18 12:28:54 -0300970/*
971 * The following two functions absolutely depend on the fact, that
972 * there can be only one camera on PXA quick capture interface
973 * Called with .video_lock held
974 */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300975static int pxa_camera_add_device(struct soc_camera_device *icd)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300976{
977 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
978 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300979
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -0300980 if (pcdev->icd)
981 return -EBUSY;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300982
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300983 pxa_camera_activate(pcdev);
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300984
985 pcdev->icd = icd;
986
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -0300987 dev_info(icd->dev.parent, "PXA Camera driver attached to camera %d\n",
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300988 icd->devnum);
989
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -0300990 return 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300991}
992
Guennadi Liakhovetski1c3bb742008-12-18 12:28:54 -0300993/* Called with .video_lock held */
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -0300994static void pxa_camera_remove_device(struct soc_camera_device *icd)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -0300995{
996 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
997 struct pxa_camera_dev *pcdev = ici->priv;
998
999 BUG_ON(icd != pcdev->icd);
1000
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001001 dev_info(icd->dev.parent, "PXA Camera driver detached from camera %d\n",
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001002 icd->devnum);
1003
1004 /* disable capture, disable interrupts */
Eric Miao5ca11fa2008-12-18 11:15:50 -03001005 __raw_writel(0x3ff, pcdev->base + CICR0);
Mike Rapoporta5462e52008-04-22 10:36:32 -03001006
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001007 /* Stop DMA engine */
Mike Rapoporta5462e52008-04-22 10:36:32 -03001008 DCSR(pcdev->dma_chans[0]) = 0;
1009 DCSR(pcdev->dma_chans[1]) = 0;
1010 DCSR(pcdev->dma_chans[2]) = 0;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001011
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001012 pxa_camera_deactivate(pcdev);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001013
1014 pcdev->icd = NULL;
1015}
1016
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001017static int test_platform_param(struct pxa_camera_dev *pcdev,
1018 unsigned char buswidth, unsigned long *flags)
1019{
1020 /*
1021 * Platform specified synchronization and pixel clock polarities are
1022 * only a recommendation and are only used during probing. The PXA270
1023 * quick capture interface supports both.
1024 */
1025 *flags = (pcdev->platform_flags & PXA_CAMERA_MASTER ?
1026 SOCAM_MASTER : SOCAM_SLAVE) |
1027 SOCAM_HSYNC_ACTIVE_HIGH |
1028 SOCAM_HSYNC_ACTIVE_LOW |
1029 SOCAM_VSYNC_ACTIVE_HIGH |
1030 SOCAM_VSYNC_ACTIVE_LOW |
Guennadi Liakhovetski2d9329f2009-02-23 12:12:58 -03001031 SOCAM_DATA_ACTIVE_HIGH |
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001032 SOCAM_PCLK_SAMPLE_RISING |
1033 SOCAM_PCLK_SAMPLE_FALLING;
1034
1035 /* If requested data width is supported by the platform, use it */
1036 switch (buswidth) {
1037 case 10:
1038 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10))
1039 return -EINVAL;
1040 *flags |= SOCAM_DATAWIDTH_10;
1041 break;
1042 case 9:
1043 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9))
1044 return -EINVAL;
1045 *flags |= SOCAM_DATAWIDTH_9;
1046 break;
1047 case 8:
1048 if (!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8))
1049 return -EINVAL;
1050 *flags |= SOCAM_DATAWIDTH_8;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001051 break;
1052 default:
1053 return -EINVAL;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001054 }
1055
1056 return 0;
1057}
1058
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001059static void pxa_camera_setup_cicr(struct soc_camera_device *icd,
1060 unsigned long flags, __u32 pixfmt)
1061{
1062 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1063 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001064 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001065 unsigned long dw, bpp;
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001066 u32 cicr0, cicr1, cicr2, cicr3, cicr4 = 0, y_skip_top;
1067 int ret = v4l2_subdev_call(sd, sensor, g_skip_top_lines, &y_skip_top);
1068
1069 if (ret < 0)
1070 y_skip_top = 0;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001071
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001072 /*
1073 * Datawidth is now guaranteed to be equal to one of the three values.
1074 * We fix bit-per-pixel equal to data-width...
1075 */
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001076 switch (flags & SOCAM_DATAWIDTH_MASK) {
1077 case SOCAM_DATAWIDTH_10:
1078 dw = 4;
1079 bpp = 0x40;
1080 break;
1081 case SOCAM_DATAWIDTH_9:
1082 dw = 3;
1083 bpp = 0x20;
1084 break;
1085 default:
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001086 /*
1087 * Actually it can only be 8 now,
1088 * default is just to silence compiler warnings
1089 */
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001090 case SOCAM_DATAWIDTH_8:
1091 dw = 2;
1092 bpp = 0;
1093 }
1094
1095 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1096 cicr4 |= CICR4_PCLK_EN;
1097 if (pcdev->platform_flags & PXA_CAMERA_MCLK_EN)
1098 cicr4 |= CICR4_MCLK_EN;
1099 if (flags & SOCAM_PCLK_SAMPLE_FALLING)
1100 cicr4 |= CICR4_PCP;
1101 if (flags & SOCAM_HSYNC_ACTIVE_LOW)
1102 cicr4 |= CICR4_HSP;
1103 if (flags & SOCAM_VSYNC_ACTIVE_LOW)
1104 cicr4 |= CICR4_VSP;
1105
1106 cicr0 = __raw_readl(pcdev->base + CICR0);
1107 if (cicr0 & CICR0_ENB)
1108 __raw_writel(cicr0 & ~CICR0_ENB, pcdev->base + CICR0);
1109
1110 cicr1 = CICR1_PPL_VAL(icd->user_width - 1) | bpp | dw;
1111
1112 switch (pixfmt) {
1113 case V4L2_PIX_FMT_YUV422P:
1114 pcdev->channels = 3;
1115 cicr1 |= CICR1_YCBCR_F;
1116 /*
1117 * Normally, pxa bus wants as input UYVY format. We allow all
1118 * reorderings of the YUV422 format, as no processing is done,
1119 * and the YUV stream is just passed through without any
1120 * transformation. Note that UYVY is the only format that
1121 * should be used if pxa framebuffer Overlay2 is used.
1122 */
1123 case V4L2_PIX_FMT_UYVY:
1124 case V4L2_PIX_FMT_VYUY:
1125 case V4L2_PIX_FMT_YUYV:
1126 case V4L2_PIX_FMT_YVYU:
1127 cicr1 |= CICR1_COLOR_SP_VAL(2);
1128 break;
1129 case V4L2_PIX_FMT_RGB555:
1130 cicr1 |= CICR1_RGB_BPP_VAL(1) | CICR1_RGBT_CONV_VAL(2) |
1131 CICR1_TBIT | CICR1_COLOR_SP_VAL(1);
1132 break;
1133 case V4L2_PIX_FMT_RGB565:
1134 cicr1 |= CICR1_COLOR_SP_VAL(1) | CICR1_RGB_BPP_VAL(2);
1135 break;
1136 }
1137
1138 cicr2 = 0;
1139 cicr3 = CICR3_LPF_VAL(icd->user_height - 1) |
Guennadi Liakhovetski32536102009-12-11 11:14:46 -03001140 CICR3_BFW_VAL(min((u32)255, y_skip_top));
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001141 cicr4 |= pcdev->mclk_divisor;
1142
1143 __raw_writel(cicr1, pcdev->base + CICR1);
1144 __raw_writel(cicr2, pcdev->base + CICR2);
1145 __raw_writel(cicr3, pcdev->base + CICR3);
1146 __raw_writel(cicr4, pcdev->base + CICR4);
1147
1148 /* CIF interrupts are not used, only DMA */
1149 cicr0 = (cicr0 & CICR0_ENB) | (pcdev->platform_flags & PXA_CAMERA_MASTER ?
1150 CICR0_SIM_MP : (CICR0_SL_CAP_EN | CICR0_SIM_SP));
1151 cicr0 |= CICR0_DMAEN | CICR0_IRQ_MASK;
1152 __raw_writel(cicr0, pcdev->base + CICR0);
1153}
1154
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001155static int pxa_camera_set_bus_param(struct soc_camera_device *icd, __u32 pixfmt)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001156{
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -03001157 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001158 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001159 unsigned long bus_flags, camera_flags, common_flags;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001160 int ret = test_platform_param(pcdev, icd->buswidth, &bus_flags);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001161 struct pxa_cam *cam = icd->host_priv;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001162
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001163 if (ret < 0)
1164 return ret;
1165
1166 camera_flags = icd->ops->query_bus_param(icd);
1167
1168 common_flags = soc_camera_bus_param_compatible(camera_flags, bus_flags);
1169 if (!common_flags)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001170 return -EINVAL;
1171
Guennadi Liakhovetskie7c50682008-04-22 10:37:49 -03001172 pcdev->channels = 1;
1173
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001174 /* Make choises, based on platform preferences */
1175 if ((common_flags & SOCAM_HSYNC_ACTIVE_HIGH) &&
1176 (common_flags & SOCAM_HSYNC_ACTIVE_LOW)) {
1177 if (pcdev->platform_flags & PXA_CAMERA_HSP)
1178 common_flags &= ~SOCAM_HSYNC_ACTIVE_HIGH;
1179 else
1180 common_flags &= ~SOCAM_HSYNC_ACTIVE_LOW;
1181 }
1182
1183 if ((common_flags & SOCAM_VSYNC_ACTIVE_HIGH) &&
1184 (common_flags & SOCAM_VSYNC_ACTIVE_LOW)) {
1185 if (pcdev->platform_flags & PXA_CAMERA_VSP)
1186 common_flags &= ~SOCAM_VSYNC_ACTIVE_HIGH;
1187 else
1188 common_flags &= ~SOCAM_VSYNC_ACTIVE_LOW;
1189 }
1190
1191 if ((common_flags & SOCAM_PCLK_SAMPLE_RISING) &&
1192 (common_flags & SOCAM_PCLK_SAMPLE_FALLING)) {
1193 if (pcdev->platform_flags & PXA_CAMERA_PCP)
1194 common_flags &= ~SOCAM_PCLK_SAMPLE_RISING;
1195 else
1196 common_flags &= ~SOCAM_PCLK_SAMPLE_FALLING;
1197 }
1198
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001199 cam->flags = common_flags;
1200
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001201 ret = icd->ops->set_bus_param(icd, common_flags);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001202 if (ret < 0)
1203 return ret;
1204
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001205 pxa_camera_setup_cicr(icd, common_flags, pixfmt);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001206
1207 return 0;
1208}
1209
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001210static int pxa_camera_try_bus_param(struct soc_camera_device *icd,
1211 unsigned char buswidth)
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001212{
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001213 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001214 struct pxa_camera_dev *pcdev = ici->priv;
1215 unsigned long bus_flags, camera_flags;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001216 int ret = test_platform_param(pcdev, buswidth, &bus_flags);
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001217
1218 if (ret < 0)
1219 return ret;
1220
1221 camera_flags = icd->ops->query_bus_param(icd);
1222
1223 return soc_camera_bus_param_compatible(camera_flags, bus_flags) ? 0 : -EINVAL;
1224}
1225
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001226static const struct soc_camera_data_format pxa_camera_formats[] = {
1227 {
1228 .name = "Planar YUV422 16 bit",
1229 .depth = 16,
1230 .fourcc = V4L2_PIX_FMT_YUV422P,
1231 .colorspace = V4L2_COLORSPACE_JPEG,
1232 },
1233};
1234
1235static bool buswidth_supported(struct soc_camera_device *icd, int depth)
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001236{
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001237 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1238 struct pxa_camera_dev *pcdev = ici->priv;
1239
1240 switch (depth) {
1241 case 8:
1242 return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_8);
1243 case 9:
1244 return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_9);
1245 case 10:
1246 return !!(pcdev->platform_flags & PXA_CAMERA_DATAWIDTH_10);
1247 }
1248 return false;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001249}
1250
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001251static int required_buswidth(const struct soc_camera_data_format *fmt)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001252{
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001253 switch (fmt->fourcc) {
1254 case V4L2_PIX_FMT_UYVY:
1255 case V4L2_PIX_FMT_VYUY:
1256 case V4L2_PIX_FMT_YUYV:
1257 case V4L2_PIX_FMT_YVYU:
1258 case V4L2_PIX_FMT_RGB565:
1259 case V4L2_PIX_FMT_RGB555:
1260 return 8;
1261 default:
1262 return fmt->depth;
1263 }
1264}
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001265
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001266static int pxa_camera_get_formats(struct soc_camera_device *icd, int idx,
1267 struct soc_camera_format_xlate *xlate)
1268{
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001269 struct device *dev = icd->dev.parent;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001270 int formats = 0, buswidth, ret;
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001271 struct pxa_cam *cam;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001272
1273 buswidth = required_buswidth(icd->formats + idx);
1274
1275 if (!buswidth_supported(icd, buswidth))
1276 return 0;
1277
1278 ret = pxa_camera_try_bus_param(icd, buswidth);
1279 if (ret < 0)
1280 return 0;
1281
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001282 if (!icd->host_priv) {
1283 cam = kzalloc(sizeof(*cam), GFP_KERNEL);
1284 if (!cam)
1285 return -ENOMEM;
1286
1287 icd->host_priv = cam;
1288 } else {
1289 cam = icd->host_priv;
1290 }
1291
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001292 switch (icd->formats[idx].fourcc) {
1293 case V4L2_PIX_FMT_UYVY:
1294 formats++;
1295 if (xlate) {
1296 xlate->host_fmt = &pxa_camera_formats[0];
1297 xlate->cam_fmt = icd->formats + idx;
1298 xlate->buswidth = buswidth;
1299 xlate++;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001300 dev_dbg(dev, "Providing format %s using %s\n",
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001301 pxa_camera_formats[0].name,
1302 icd->formats[idx].name);
1303 }
1304 case V4L2_PIX_FMT_VYUY:
1305 case V4L2_PIX_FMT_YUYV:
1306 case V4L2_PIX_FMT_YVYU:
1307 case V4L2_PIX_FMT_RGB565:
1308 case V4L2_PIX_FMT_RGB555:
1309 formats++;
1310 if (xlate) {
1311 xlate->host_fmt = icd->formats + idx;
1312 xlate->cam_fmt = icd->formats + idx;
1313 xlate->buswidth = buswidth;
1314 xlate++;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001315 dev_dbg(dev, "Providing format %s packed\n",
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001316 icd->formats[idx].name);
1317 }
1318 break;
1319 default:
1320 /* Generic pass-through */
1321 formats++;
1322 if (xlate) {
1323 xlate->host_fmt = icd->formats + idx;
1324 xlate->cam_fmt = icd->formats + idx;
1325 xlate->buswidth = icd->formats[idx].depth;
1326 xlate++;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001327 dev_dbg(dev,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001328 "Providing format %s in pass-through mode\n",
1329 icd->formats[idx].name);
1330 }
1331 }
1332
1333 return formats;
1334}
1335
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001336static void pxa_camera_put_formats(struct soc_camera_device *icd)
1337{
1338 kfree(icd->host_priv);
1339 icd->host_priv = NULL;
1340}
1341
1342static int pxa_camera_check_frame(struct v4l2_pix_format *pix)
1343{
1344 /* limit to pxa hardware capabilities */
1345 return pix->height < 32 || pix->height > 2048 || pix->width < 48 ||
1346 pix->width > 2048 || (pix->width & 0x01);
1347}
1348
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001349static int pxa_camera_set_crop(struct soc_camera_device *icd,
Guennadi Liakhovetski08590b92009-08-25 11:46:54 -03001350 struct v4l2_crop *a)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001351{
Guennadi Liakhovetski08590b92009-08-25 11:46:54 -03001352 struct v4l2_rect *rect = &a->c;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001353 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001354 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001355 struct device *dev = icd->dev.parent;
Guennadi Liakhovetskic9c1f1c2009-08-25 11:46:59 -03001356 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001357 struct soc_camera_sense sense = {
1358 .master_clock = pcdev->mclk,
1359 .pixel_clock_max = pcdev->ciclk / 4,
1360 };
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001361 struct v4l2_format f;
1362 struct v4l2_pix_format *pix = &f.fmt.pix, pix_tmp;
1363 struct pxa_cam *cam = icd->host_priv;
Guennadi Liakhovetski0ad675e2009-02-23 12:11:25 -03001364 int ret;
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001365
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001366 /* If PCLK is used to latch data from the sensor, check sense */
1367 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1368 icd->sense = &sense;
1369
Guennadi Liakhovetski08590b92009-08-25 11:46:54 -03001370 ret = v4l2_subdev_call(sd, video, s_crop, a);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001371
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001372 icd->sense = NULL;
1373
1374 if (ret < 0) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001375 dev_warn(dev, "Failed to crop to %ux%u@%u:%u\n",
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001376 rect->width, rect->height, rect->left, rect->top);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001377 return ret;
1378 }
1379
1380 f.type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
1381
1382 ret = v4l2_subdev_call(sd, video, g_fmt, &f);
1383 if (ret < 0)
1384 return ret;
1385
1386 pix_tmp = *pix;
1387 if (pxa_camera_check_frame(pix)) {
1388 /*
1389 * Camera cropping produced a frame beyond our capabilities.
1390 * FIXME: just extract a subframe, that we can process.
1391 */
1392 v4l_bound_align_image(&pix->width, 48, 2048, 1,
1393 &pix->height, 32, 2048, 0,
1394 icd->current_fmt->fourcc == V4L2_PIX_FMT_YUV422P ?
1395 4 : 0);
1396 ret = v4l2_subdev_call(sd, video, s_fmt, &f);
1397 if (ret < 0)
1398 return ret;
1399
1400 if (pxa_camera_check_frame(pix)) {
1401 dev_warn(icd->dev.parent,
1402 "Inconsistent state. Use S_FMT to repair\n");
1403 return -EINVAL;
1404 }
1405 }
1406
1407 if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001408 if (sense.pixel_clock > sense.pixel_clock_max) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001409 dev_err(dev,
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001410 "pixel clock %lu set by the camera too high!",
1411 sense.pixel_clock);
1412 return -EIO;
1413 }
1414 recalculate_fifo_timeout(pcdev, sense.pixel_clock);
1415 }
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001416
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001417 icd->user_width = pix->width;
1418 icd->user_height = pix->height;
1419
1420 pxa_camera_setup_cicr(icd, cam->flags, icd->current_fmt->fourcc);
1421
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001422 return ret;
1423}
1424
1425static int pxa_camera_set_fmt(struct soc_camera_device *icd,
1426 struct v4l2_format *f)
1427{
1428 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
1429 struct pxa_camera_dev *pcdev = ici->priv;
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001430 struct device *dev = icd->dev.parent;
Guennadi Liakhovetskic9c1f1c2009-08-25 11:46:59 -03001431 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001432 const struct soc_camera_data_format *cam_fmt = NULL;
1433 const struct soc_camera_format_xlate *xlate = NULL;
1434 struct soc_camera_sense sense = {
1435 .master_clock = pcdev->mclk,
1436 .pixel_clock_max = pcdev->ciclk / 4,
1437 };
1438 struct v4l2_pix_format *pix = &f->fmt.pix;
1439 struct v4l2_format cam_f = *f;
1440 int ret;
1441
1442 xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
1443 if (!xlate) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001444 dev_warn(dev, "Format %x not found\n", pix->pixelformat);
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001445 return -EINVAL;
1446 }
1447
1448 cam_fmt = xlate->cam_fmt;
1449
1450 /* If PCLK is used to latch data from the sensor, check sense */
1451 if (pcdev->platform_flags & PXA_CAMERA_PCLK_EN)
1452 icd->sense = &sense;
1453
1454 cam_f.fmt.pix.pixelformat = cam_fmt->fourcc;
Guennadi Liakhovetski07bc46e2009-10-05 12:54:34 -03001455 ret = v4l2_subdev_call(sd, video, s_fmt, &cam_f);
1456 cam_f.fmt.pix.pixelformat = pix->pixelformat;
1457 *pix = cam_f.fmt.pix;
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001458
1459 icd->sense = NULL;
1460
1461 if (ret < 0) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001462 dev_warn(dev, "Failed to configure for format %x\n",
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001463 pix->pixelformat);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001464 } else if (pxa_camera_check_frame(pix)) {
1465 dev_warn(dev,
1466 "Camera driver produced an unsupported frame %dx%d\n",
1467 pix->width, pix->height);
1468 ret = -EINVAL;
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001469 } else if (sense.flags & SOCAM_SENSE_PCLK_CHANGED) {
1470 if (sense.pixel_clock > sense.pixel_clock_max) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001471 dev_err(dev,
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001472 "pixel clock %lu set by the camera too high!",
1473 sense.pixel_clock);
1474 return -EIO;
1475 }
1476 recalculate_fifo_timeout(pcdev, sense.pixel_clock);
1477 }
1478
1479 if (!ret) {
Guennadi Liakhovetski0ad675e2009-02-23 12:11:25 -03001480 icd->buswidth = xlate->buswidth;
1481 icd->current_fmt = xlate->host_fmt;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001482 }
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001483
1484 return ret;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001485}
1486
Guennadi Liakhovetskid8fac212008-12-01 09:45:21 -03001487static int pxa_camera_try_fmt(struct soc_camera_device *icd,
1488 struct v4l2_format *f)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001489{
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001490 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Guennadi Liakhovetskic9c1f1c2009-08-25 11:46:59 -03001491 struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001492 const struct soc_camera_format_xlate *xlate;
1493 struct v4l2_pix_format *pix = &f->fmt.pix;
1494 __u32 pixfmt = pix->pixelformat;
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001495 enum v4l2_field field;
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001496 int ret;
Guennadi Liakhovetskia2c8c682008-12-01 09:44:53 -03001497
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001498 xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
1499 if (!xlate) {
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -03001500 dev_warn(ici->v4l2_dev.dev, "Format %x not found\n", pixfmt);
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001501 return -EINVAL;
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001502 }
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001503
Robert Jarzmik92a83372009-03-31 03:44:21 -03001504 /*
Trent Piepho4a6b8df2009-05-30 21:45:46 -03001505 * Limit to pxa hardware capabilities. YUV422P planar format requires
1506 * images size to be a multiple of 16 bytes. If not, zeros will be
1507 * inserted between Y and U planes, and U and V planes, which violates
1508 * the YUV422P standard.
Robert Jarzmik92a83372009-03-31 03:44:21 -03001509 */
Trent Piepho4a6b8df2009-05-30 21:45:46 -03001510 v4l_bound_align_image(&pix->width, 48, 2048, 1,
1511 &pix->height, 32, 2048, 0,
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001512 pixfmt == V4L2_PIX_FMT_YUV422P ? 4 : 0);
Robert Jarzmik92a83372009-03-31 03:44:21 -03001513
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001514 pix->bytesperline = pix->width *
1515 DIV_ROUND_UP(xlate->host_fmt->depth, 8);
1516 pix->sizeimage = pix->height * pix->bytesperline;
Guennadi Liakhovetski25c4d742008-12-01 09:44:59 -03001517
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001518 /* camera has to see its format, but the user the original one */
1519 pix->pixelformat = xlate->cam_fmt->fourcc;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001520 /* limit to sensor capabilities */
Guennadi Liakhovetskic9c1f1c2009-08-25 11:46:59 -03001521 ret = v4l2_subdev_call(sd, video, try_fmt, f);
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001522 pix->pixelformat = pixfmt;
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001523
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001524 field = pix->field;
1525
1526 if (field == V4L2_FIELD_ANY) {
1527 pix->field = V4L2_FIELD_NONE;
1528 } else if (field != V4L2_FIELD_NONE) {
Guennadi Liakhovetski0166b742009-08-25 11:47:00 -03001529 dev_err(icd->dev.parent, "Field type %d unsupported.\n", field);
Guennadi Liakhovetski06daa1a2008-12-18 12:52:08 -03001530 return -EINVAL;
1531 }
1532
Guennadi Liakhovetskibf507152008-12-18 11:53:51 -03001533 return ret;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001534}
1535
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001536static int pxa_camera_reqbufs(struct soc_camera_file *icf,
1537 struct v4l2_requestbuffers *p)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001538{
1539 int i;
1540
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001541 /*
1542 * This is for locking debugging only. I removed spinlocks and now I
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001543 * check whether .prepare is ever called on a linked buffer, or whether
1544 * a dma IRQ can occur for an in-work or unlinked buffer. Until now
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001545 * it hadn't triggered
1546 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001547 for (i = 0; i < p->count; i++) {
1548 struct pxa_buffer *buf = container_of(icf->vb_vidq.bufs[i],
1549 struct pxa_buffer, vb);
1550 buf->inwork = 0;
1551 INIT_LIST_HEAD(&buf->vb.queue);
1552 }
1553
1554 return 0;
1555}
1556
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001557static unsigned int pxa_camera_poll(struct file *file, poll_table *pt)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001558{
1559 struct soc_camera_file *icf = file->private_data;
1560 struct pxa_buffer *buf;
1561
1562 buf = list_entry(icf->vb_vidq.stream.next, struct pxa_buffer,
1563 vb.stream);
1564
1565 poll_wait(file, &buf->vb.done, pt);
1566
1567 if (buf->vb.state == VIDEOBUF_DONE ||
1568 buf->vb.state == VIDEOBUF_ERROR)
1569 return POLLIN|POLLRDNORM;
1570
1571 return 0;
1572}
1573
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001574static int pxa_camera_querycap(struct soc_camera_host *ici,
1575 struct v4l2_capability *cap)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001576{
1577 /* cap->name is set by the firendly caller:-> */
1578 strlcpy(cap->card, pxa_cam_driver_description, sizeof(cap->card));
1579 cap->version = PXA_CAM_VERSION_CODE;
1580 cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
1581
1582 return 0;
1583}
1584
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001585static int pxa_camera_suspend(struct soc_camera_device *icd, pm_message_t state)
1586{
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -03001587 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001588 struct pxa_camera_dev *pcdev = ici->priv;
1589 int i = 0, ret = 0;
1590
Eric Miao5ca11fa2008-12-18 11:15:50 -03001591 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR0);
1592 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR1);
1593 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR2);
1594 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR3);
1595 pcdev->save_cicr[i++] = __raw_readl(pcdev->base + CICR4);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001596
1597 if ((pcdev->icd) && (pcdev->icd->ops->suspend))
1598 ret = pcdev->icd->ops->suspend(pcdev->icd, state);
1599
1600 return ret;
1601}
1602
1603static int pxa_camera_resume(struct soc_camera_device *icd)
1604{
Guennadi Liakhovetski64f59052008-12-18 11:51:55 -03001605 struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001606 struct pxa_camera_dev *pcdev = ici->priv;
1607 int i = 0, ret = 0;
1608
Eric Miao87f3dd72008-09-08 15:26:43 +08001609 DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
1610 DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
1611 DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001612
Eric Miao5ca11fa2008-12-18 11:15:50 -03001613 __raw_writel(pcdev->save_cicr[i++] & ~CICR0_ENB, pcdev->base + CICR0);
1614 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR1);
1615 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR2);
1616 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR3);
1617 __raw_writel(pcdev->save_cicr[i++], pcdev->base + CICR4);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001618
1619 if ((pcdev->icd) && (pcdev->icd->ops->resume))
1620 ret = pcdev->icd->ops->resume(pcdev->icd);
1621
1622 /* Restart frame capture if active buffer exists */
Robert Jarzmik256b0232009-03-31 03:44:21 -03001623 if (!ret && pcdev->active)
1624 pxa_camera_start_capture(pcdev);
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001625
1626 return ret;
1627}
1628
Guennadi Liakhovetskib8d99042008-04-04 13:41:25 -03001629static struct soc_camera_host_ops pxa_soc_camera_host_ops = {
1630 .owner = THIS_MODULE,
1631 .add = pxa_camera_add_device,
1632 .remove = pxa_camera_remove_device,
Robert Jarzmik3f6ac492008-08-02 07:10:04 -03001633 .suspend = pxa_camera_suspend,
1634 .resume = pxa_camera_resume,
Guennadi Liakhovetski09e231b2009-03-13 06:08:20 -03001635 .set_crop = pxa_camera_set_crop,
Robert Jarzmik2a48fc72008-12-01 09:45:35 -03001636 .get_formats = pxa_camera_get_formats,
Guennadi Liakhovetski6a6c8782009-08-25 11:50:46 -03001637 .put_formats = pxa_camera_put_formats,
Guennadi Liakhovetskid8fac212008-12-01 09:45:21 -03001638 .set_fmt = pxa_camera_set_fmt,
1639 .try_fmt = pxa_camera_try_fmt,
Paulius Zaleckas092d3922008-07-11 20:50:31 -03001640 .init_videobuf = pxa_camera_init_videobuf,
Guennadi Liakhovetskib8d99042008-04-04 13:41:25 -03001641 .reqbufs = pxa_camera_reqbufs,
1642 .poll = pxa_camera_poll,
1643 .querycap = pxa_camera_querycap,
Guennadi Liakhovetskib8d99042008-04-04 13:41:25 -03001644 .set_bus_param = pxa_camera_set_bus_param,
1645};
1646
Jean Delvaree36bc312009-06-04 11:07:16 -03001647static int __devinit pxa_camera_probe(struct platform_device *pdev)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001648{
1649 struct pxa_camera_dev *pcdev;
1650 struct resource *res;
1651 void __iomem *base;
Guennadi Liakhovetski02da4652008-06-13 09:03:45 -03001652 int irq;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001653 int err = 0;
1654
1655 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1656 irq = platform_get_irq(pdev, 0);
Guennadi Liakhovetski02da4652008-06-13 09:03:45 -03001657 if (!res || irq < 0) {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001658 err = -ENODEV;
1659 goto exit;
1660 }
1661
1662 pcdev = kzalloc(sizeof(*pcdev), GFP_KERNEL);
1663 if (!pcdev) {
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001664 dev_err(&pdev->dev, "Could not allocate pcdev\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001665 err = -ENOMEM;
1666 goto exit;
1667 }
1668
Russell Kinge0d8b132008-11-11 17:52:32 +00001669 pcdev->clk = clk_get(&pdev->dev, NULL);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001670 if (IS_ERR(pcdev->clk)) {
1671 err = PTR_ERR(pcdev->clk);
1672 goto exit_kfree;
1673 }
1674
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001675 pcdev->res = res;
1676
1677 pcdev->pdata = pdev->dev.platform_data;
1678 pcdev->platform_flags = pcdev->pdata->flags;
Guennadi Liakhovetskiad5f2e82008-03-07 21:57:18 -03001679 if (!(pcdev->platform_flags & (PXA_CAMERA_DATAWIDTH_8 |
1680 PXA_CAMERA_DATAWIDTH_9 | PXA_CAMERA_DATAWIDTH_10))) {
Guennadi Liakhovetski5d28d522009-12-11 11:15:05 -03001681 /*
1682 * Platform hasn't set available data widths. This is bad.
1683 * Warn and use a default.
1684 */
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001685 dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
1686 "data widths, using default 10 bit\n");
1687 pcdev->platform_flags |= PXA_CAMERA_DATAWIDTH_10;
1688 }
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001689 pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
1690 if (!pcdev->mclk) {
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001691 dev_warn(&pdev->dev,
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001692 "mclk == 0! Please, fix your platform data. "
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001693 "Using default 20MHz\n");
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001694 pcdev->mclk = 20000000;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001695 }
1696
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03001697 pcdev->mclk_divisor = mclk_get_divisor(pdev, pcdev);
Guennadi Liakhovetskicf34cba2008-12-18 11:38:03 -03001698
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001699 INIT_LIST_HEAD(&pcdev->capture);
1700 spin_lock_init(&pcdev->lock);
1701
1702 /*
1703 * Request the regions.
1704 */
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001705 if (!request_mem_region(res->start, resource_size(res),
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001706 PXA_CAM_DRV_NAME)) {
1707 err = -EBUSY;
1708 goto exit_clk;
1709 }
1710
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001711 base = ioremap(res->start, resource_size(res));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001712 if (!base) {
1713 err = -ENOMEM;
1714 goto exit_release;
1715 }
1716 pcdev->irq = irq;
1717 pcdev->base = base;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001718
1719 /* request dma */
roel kluinde3e3b82008-09-18 17:50:15 -03001720 err = pxa_request_dma("CI_Y", DMA_PRIO_HIGH,
1721 pxa_camera_dma_irq_y, pcdev);
1722 if (err < 0) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001723 dev_err(&pdev->dev, "Can't request DMA for Y\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001724 goto exit_iounmap;
1725 }
roel kluinde3e3b82008-09-18 17:50:15 -03001726 pcdev->dma_chans[0] = err;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001727 dev_dbg(&pdev->dev, "got DMA channel %d\n", pcdev->dma_chans[0]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001728
roel kluinde3e3b82008-09-18 17:50:15 -03001729 err = pxa_request_dma("CI_U", DMA_PRIO_HIGH,
1730 pxa_camera_dma_irq_u, pcdev);
1731 if (err < 0) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001732 dev_err(&pdev->dev, "Can't request DMA for U\n");
Mike Rapoporta5462e52008-04-22 10:36:32 -03001733 goto exit_free_dma_y;
1734 }
roel kluinde3e3b82008-09-18 17:50:15 -03001735 pcdev->dma_chans[1] = err;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001736 dev_dbg(&pdev->dev, "got DMA channel (U) %d\n", pcdev->dma_chans[1]);
Mike Rapoporta5462e52008-04-22 10:36:32 -03001737
roel kluinde3e3b82008-09-18 17:50:15 -03001738 err = pxa_request_dma("CI_V", DMA_PRIO_HIGH,
1739 pxa_camera_dma_irq_v, pcdev);
1740 if (err < 0) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001741 dev_err(&pdev->dev, "Can't request DMA for V\n");
Mike Rapoporta5462e52008-04-22 10:36:32 -03001742 goto exit_free_dma_u;
1743 }
roel kluinde3e3b82008-09-18 17:50:15 -03001744 pcdev->dma_chans[2] = err;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001745 dev_dbg(&pdev->dev, "got DMA channel (V) %d\n", pcdev->dma_chans[2]);
Mike Rapoporta5462e52008-04-22 10:36:32 -03001746
Eric Miao87f3dd72008-09-08 15:26:43 +08001747 DRCMR(68) = pcdev->dma_chans[0] | DRCMR_MAPVLD;
1748 DRCMR(69) = pcdev->dma_chans[1] | DRCMR_MAPVLD;
1749 DRCMR(70) = pcdev->dma_chans[2] | DRCMR_MAPVLD;
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001750
1751 /* request irq */
1752 err = request_irq(pcdev->irq, pxa_camera_irq, 0, PXA_CAM_DRV_NAME,
1753 pcdev);
1754 if (err) {
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001755 dev_err(&pdev->dev, "Camera interrupt register failed \n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001756 goto exit_free_dma;
1757 }
1758
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001759 pcdev->soc_host.drv_name = PXA_CAM_DRV_NAME;
1760 pcdev->soc_host.ops = &pxa_soc_camera_host_ops;
1761 pcdev->soc_host.priv = pcdev;
Guennadi Liakhovetski979ea1d2009-08-25 11:43:33 -03001762 pcdev->soc_host.v4l2_dev.dev = &pdev->dev;
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001763 pcdev->soc_host.nr = pdev->id;
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001764
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001765 err = soc_camera_host_register(&pcdev->soc_host);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001766 if (err)
1767 goto exit_free_irq;
1768
1769 return 0;
1770
1771exit_free_irq:
1772 free_irq(pcdev->irq, pcdev);
1773exit_free_dma:
Mike Rapoporta5462e52008-04-22 10:36:32 -03001774 pxa_free_dma(pcdev->dma_chans[2]);
1775exit_free_dma_u:
1776 pxa_free_dma(pcdev->dma_chans[1]);
1777exit_free_dma_y:
1778 pxa_free_dma(pcdev->dma_chans[0]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001779exit_iounmap:
1780 iounmap(base);
1781exit_release:
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001782 release_mem_region(res->start, resource_size(res));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001783exit_clk:
1784 clk_put(pcdev->clk);
1785exit_kfree:
1786 kfree(pcdev);
1787exit:
1788 return err;
1789}
1790
1791static int __devexit pxa_camera_remove(struct platform_device *pdev)
1792{
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001793 struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
1794 struct pxa_camera_dev *pcdev = container_of(soc_host,
1795 struct pxa_camera_dev, soc_host);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001796 struct resource *res;
1797
1798 clk_put(pcdev->clk);
1799
Mike Rapoporta5462e52008-04-22 10:36:32 -03001800 pxa_free_dma(pcdev->dma_chans[0]);
1801 pxa_free_dma(pcdev->dma_chans[1]);
1802 pxa_free_dma(pcdev->dma_chans[2]);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001803 free_irq(pcdev->irq, pcdev);
1804
Guennadi Liakhovetskieff505f2009-04-24 12:55:48 -03001805 soc_camera_host_unregister(soc_host);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001806
1807 iounmap(pcdev->base);
1808
1809 res = pcdev->res;
Guennadi Liakhovetskieb6c8552009-04-24 12:55:18 -03001810 release_mem_region(res->start, resource_size(res));
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001811
1812 kfree(pcdev);
1813
Guennadi Liakhovetski7102b772008-04-15 02:57:48 -03001814 dev_info(&pdev->dev, "PXA Camera driver unloaded\n");
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001815
1816 return 0;
1817}
1818
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001819static struct platform_driver pxa_camera_driver = {
1820 .driver = {
1821 .name = PXA_CAM_DRV_NAME,
1822 },
1823 .probe = pxa_camera_probe,
Jean Delvaree36bc312009-06-04 11:07:16 -03001824 .remove = __devexit_p(pxa_camera_remove),
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001825};
1826
1827
Jean Delvaree36bc312009-06-04 11:07:16 -03001828static int __init pxa_camera_init(void)
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001829{
1830 return platform_driver_register(&pxa_camera_driver);
1831}
1832
1833static void __exit pxa_camera_exit(void)
1834{
Paul Mundt01c1e4c2008-08-01 19:48:51 -03001835 platform_driver_unregister(&pxa_camera_driver);
Guennadi Liakhovetski3bc43842008-04-06 21:24:56 -03001836}
1837
1838module_init(pxa_camera_init);
1839module_exit(pxa_camera_exit);
1840
1841MODULE_DESCRIPTION("PXA27x SoC Camera Host driver");
1842MODULE_AUTHOR("Guennadi Liakhovetski <kernel@pengutronix.de>");
1843MODULE_LICENSE("GPL");
Guennadi Liakhovetski40e2e092009-08-25 11:28:22 -03001844MODULE_ALIAS("platform:" PXA_CAM_DRV_NAME);