blob: 5befd51390023c0ea29bb4dffd650a4d7ad52794 [file] [log] [blame]
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Alex Deucher <alexander.deucher@amd.com>
25 */
26
27#include "drmP.h"
28#include "drm.h"
29#include "radeon_drm.h"
30#include "radeon.h"
31
32#include "evergreend.h"
33#include "evergreen_blit_shaders.h"
Alex Deuchercb92d452011-05-25 16:39:00 -040034#include "cayman_blit_shaders.h"
Alex Deucherd7ccd8f2010-09-09 11:33:36 -040035
36#define DI_PT_RECTLIST 0x11
37#define DI_INDEX_SIZE_16_BIT 0x0
38#define DI_SRC_SEL_AUTO_INDEX 0x2
39
40#define FMT_8 0x1
41#define FMT_5_6_5 0x8
42#define FMT_8_8_8_8 0x1a
43#define COLOR_8 0x1
44#define COLOR_5_6_5 0x8
45#define COLOR_8_8_8_8 0x1a
46
Ilija Hadziceb32d0c2011-10-12 23:29:34 -040047#define RECT_UNIT_H 32
48#define RECT_UNIT_W (RADEON_GPU_PAGE_SIZE / 4 / RECT_UNIT_H)
49#define MAX_RECT_DIM 16384
50
Alex Deucherd7ccd8f2010-09-09 11:33:36 -040051/* emits 17 */
52static void
53set_render_target(struct radeon_device *rdev, int format,
54 int w, int h, u64 gpu_addr)
55{
56 u32 cb_color_info;
57 int pitch, slice;
58
59 h = ALIGN(h, 8);
60 if (h < 8)
61 h = 8;
62
Ilija Hadzic6018faf2011-10-12 23:29:36 -040063 cb_color_info = CB_FORMAT(format) |
64 CB_SOURCE_FORMAT(CB_SF_EXPORT_NORM) |
65 CB_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -040066 pitch = (w / 8) - 1;
67 slice = ((w * h) / 64) - 1;
68
69 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 15));
70 radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_START) >> 2);
71 radeon_ring_write(rdev, gpu_addr >> 8);
72 radeon_ring_write(rdev, pitch);
73 radeon_ring_write(rdev, slice);
74 radeon_ring_write(rdev, 0);
75 radeon_ring_write(rdev, cb_color_info);
Ilija Hadziceb32d0c2011-10-12 23:29:34 -040076 radeon_ring_write(rdev, 0);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -040077 radeon_ring_write(rdev, (w - 1) | ((h - 1) << 16));
78 radeon_ring_write(rdev, 0);
79 radeon_ring_write(rdev, 0);
80 radeon_ring_write(rdev, 0);
81 radeon_ring_write(rdev, 0);
82 radeon_ring_write(rdev, 0);
83 radeon_ring_write(rdev, 0);
84 radeon_ring_write(rdev, 0);
85 radeon_ring_write(rdev, 0);
86}
87
88/* emits 5dw */
89static void
90cp_set_surface_sync(struct radeon_device *rdev,
91 u32 sync_type, u32 size,
92 u64 mc_addr)
93{
94 u32 cp_coher_size;
95
96 if (size == 0xffffffff)
97 cp_coher_size = 0xffffffff;
98 else
99 cp_coher_size = ((size + 255) >> 8);
100
101 radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
102 radeon_ring_write(rdev, sync_type);
103 radeon_ring_write(rdev, cp_coher_size);
104 radeon_ring_write(rdev, mc_addr >> 8);
105 radeon_ring_write(rdev, 10); /* poll interval */
106}
107
108/* emits 11dw + 1 surface sync = 16dw */
109static void
110set_shaders(struct radeon_device *rdev)
111{
112 u64 gpu_addr;
113
114 /* VS */
115 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
116 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 3));
117 radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_START) >> 2);
118 radeon_ring_write(rdev, gpu_addr >> 8);
119 radeon_ring_write(rdev, 2);
120 radeon_ring_write(rdev, 0);
121
122 /* PS */
123 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
124 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 4));
125 radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_START) >> 2);
126 radeon_ring_write(rdev, gpu_addr >> 8);
127 radeon_ring_write(rdev, 1);
128 radeon_ring_write(rdev, 0);
129 radeon_ring_write(rdev, 2);
130
131 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
132 cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
133}
134
135/* emits 10 + 1 sync (5) = 15 */
136static void
137set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
138{
139 u32 sq_vtx_constant_word2, sq_vtx_constant_word3;
140
141 /* high addr, stride */
Ilija Hadzic6018faf2011-10-12 23:29:36 -0400142 sq_vtx_constant_word2 = SQ_VTXC_BASE_ADDR_HI(upper_32_bits(gpu_addr) & 0xff) |
143 SQ_VTXC_STRIDE(16);
Alex Deucher0f234f52011-02-13 19:06:33 -0500144#ifdef __BIG_ENDIAN
Ilija Hadzic6018faf2011-10-12 23:29:36 -0400145 sq_vtx_constant_word2 |= SQ_VTXC_ENDIAN_SWAP(SQ_ENDIAN_8IN32);
Alex Deucher0f234f52011-02-13 19:06:33 -0500146#endif
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400147 /* xyzw swizzles */
Ilija Hadzic6018faf2011-10-12 23:29:36 -0400148 sq_vtx_constant_word3 = SQ_VTCX_SEL_X(SQ_SEL_X) |
149 SQ_VTCX_SEL_Y(SQ_SEL_Y) |
150 SQ_VTCX_SEL_Z(SQ_SEL_Z) |
151 SQ_VTCX_SEL_W(SQ_SEL_W);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400152
153 radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
154 radeon_ring_write(rdev, 0x580);
155 radeon_ring_write(rdev, gpu_addr & 0xffffffff);
156 radeon_ring_write(rdev, 48 - 1); /* size */
157 radeon_ring_write(rdev, sq_vtx_constant_word2);
158 radeon_ring_write(rdev, sq_vtx_constant_word3);
159 radeon_ring_write(rdev, 0);
160 radeon_ring_write(rdev, 0);
161 radeon_ring_write(rdev, 0);
Ilija Hadzic6018faf2011-10-12 23:29:36 -0400162 radeon_ring_write(rdev, S__SQ_CONSTANT_TYPE(SQ_TEX_VTX_VALID_BUFFER));
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400163
Alex Deuchere719ebd2010-11-22 17:56:33 -0500164 if ((rdev->family == CHIP_CEDAR) ||
Alex Deucherff5b8562011-01-06 21:19:28 -0500165 (rdev->family == CHIP_PALM) ||
Alex Deucherd5c5a722011-05-31 15:42:48 -0400166 (rdev->family == CHIP_SUMO) ||
167 (rdev->family == CHIP_SUMO2) ||
Alex Deucherff5b8562011-01-06 21:19:28 -0500168 (rdev->family == CHIP_CAICOS))
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400169 cp_set_surface_sync(rdev,
170 PACKET3_TC_ACTION_ENA, 48, gpu_addr);
171 else
172 cp_set_surface_sync(rdev,
173 PACKET3_VC_ACTION_ENA, 48, gpu_addr);
174
175}
176
177/* emits 10 */
178static void
179set_tex_resource(struct radeon_device *rdev,
180 int format, int w, int h, int pitch,
181 u64 gpu_addr)
182{
183 u32 sq_tex_resource_word0, sq_tex_resource_word1;
184 u32 sq_tex_resource_word4, sq_tex_resource_word7;
185
186 if (h < 1)
187 h = 1;
188
Ilija Hadzic6018faf2011-10-12 23:29:36 -0400189 sq_tex_resource_word0 = TEX_DIM(SQ_TEX_DIM_2D);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400190 sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 6) |
191 ((w - 1) << 18));
Ilija Hadzic6018faf2011-10-12 23:29:36 -0400192 sq_tex_resource_word1 = ((h - 1) << 0) |
193 TEX_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400194 /* xyzw swizzles */
Ilija Hadzic6018faf2011-10-12 23:29:36 -0400195 sq_tex_resource_word4 = TEX_DST_SEL_X(SQ_SEL_X) |
196 TEX_DST_SEL_Y(SQ_SEL_Y) |
197 TEX_DST_SEL_Z(SQ_SEL_Z) |
198 TEX_DST_SEL_W(SQ_SEL_W);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400199
Ilija Hadzic6018faf2011-10-12 23:29:36 -0400200 sq_tex_resource_word7 = format |
201 S__SQ_CONSTANT_TYPE(SQ_TEX_VTX_VALID_TEXTURE);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400202
203 radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
204 radeon_ring_write(rdev, 0);
205 radeon_ring_write(rdev, sq_tex_resource_word0);
206 radeon_ring_write(rdev, sq_tex_resource_word1);
207 radeon_ring_write(rdev, gpu_addr >> 8);
208 radeon_ring_write(rdev, gpu_addr >> 8);
209 radeon_ring_write(rdev, sq_tex_resource_word4);
210 radeon_ring_write(rdev, 0);
211 radeon_ring_write(rdev, 0);
212 radeon_ring_write(rdev, sq_tex_resource_word7);
213}
214
215/* emits 12 */
216static void
217set_scissors(struct radeon_device *rdev, int x1, int y1,
218 int x2, int y2)
219{
Alex Deucherac10f812011-05-25 01:00:45 -0400220 /* workaround some hw bugs */
221 if (x2 == 0)
222 x1 = 1;
223 if (y2 == 0)
224 y1 = 1;
225 if (rdev->family == CHIP_CAYMAN) {
226 if ((x2 == 1) && (y2 == 1))
227 x2 = 2;
228 }
229
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400230 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
231 radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
232 radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));
233 radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
234
235 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
236 radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
237 radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
238 radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
239
240 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
241 radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
242 radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
243 radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
244}
245
246/* emits 10 */
247static void
248draw_auto(struct radeon_device *rdev)
249{
250 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
251 radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_START) >> 2);
252 radeon_ring_write(rdev, DI_PT_RECTLIST);
253
254 radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));
Alex Deucher0f234f52011-02-13 19:06:33 -0500255 radeon_ring_write(rdev,
256#ifdef __BIG_ENDIAN
257 (2 << 2) |
258#endif
259 DI_INDEX_SIZE_16_BIT);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400260
261 radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));
262 radeon_ring_write(rdev, 1);
263
264 radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
265 radeon_ring_write(rdev, 3);
266 radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);
267
268}
269
Alex Deucherc61d0af2011-07-12 11:53:23 -0400270/* emits 39 */
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400271static void
272set_default_state(struct radeon_device *rdev)
273{
274 u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2, sq_gpr_resource_mgmt_3;
275 u32 sq_thread_resource_mgmt, sq_thread_resource_mgmt_2;
276 u32 sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2, sq_stack_resource_mgmt_3;
277 int num_ps_gprs, num_vs_gprs, num_temp_gprs;
278 int num_gs_gprs, num_es_gprs, num_hs_gprs, num_ls_gprs;
279 int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
280 int num_hs_threads, num_ls_threads;
281 int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
282 int num_hs_stack_entries, num_ls_stack_entries;
Alex Deucher1e644d62011-01-27 17:01:52 -0500283 u64 gpu_addr;
284 int dwords;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400285
Alex Deucher2281a372010-10-21 13:31:38 -0400286 /* set clear context state */
287 radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
288 radeon_ring_write(rdev, 0);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400289
Alex Deuchercb92d452011-05-25 16:39:00 -0400290 if (rdev->family < CHIP_CAYMAN) {
291 switch (rdev->family) {
292 case CHIP_CEDAR:
293 default:
294 num_ps_gprs = 93;
295 num_vs_gprs = 46;
296 num_temp_gprs = 4;
297 num_gs_gprs = 31;
298 num_es_gprs = 31;
299 num_hs_gprs = 23;
300 num_ls_gprs = 23;
301 num_ps_threads = 96;
302 num_vs_threads = 16;
303 num_gs_threads = 16;
304 num_es_threads = 16;
305 num_hs_threads = 16;
306 num_ls_threads = 16;
307 num_ps_stack_entries = 42;
308 num_vs_stack_entries = 42;
309 num_gs_stack_entries = 42;
310 num_es_stack_entries = 42;
311 num_hs_stack_entries = 42;
312 num_ls_stack_entries = 42;
313 break;
314 case CHIP_REDWOOD:
315 num_ps_gprs = 93;
316 num_vs_gprs = 46;
317 num_temp_gprs = 4;
318 num_gs_gprs = 31;
319 num_es_gprs = 31;
320 num_hs_gprs = 23;
321 num_ls_gprs = 23;
322 num_ps_threads = 128;
323 num_vs_threads = 20;
324 num_gs_threads = 20;
325 num_es_threads = 20;
326 num_hs_threads = 20;
327 num_ls_threads = 20;
328 num_ps_stack_entries = 42;
329 num_vs_stack_entries = 42;
330 num_gs_stack_entries = 42;
331 num_es_stack_entries = 42;
332 num_hs_stack_entries = 42;
333 num_ls_stack_entries = 42;
334 break;
335 case CHIP_JUNIPER:
336 num_ps_gprs = 93;
337 num_vs_gprs = 46;
338 num_temp_gprs = 4;
339 num_gs_gprs = 31;
340 num_es_gprs = 31;
341 num_hs_gprs = 23;
342 num_ls_gprs = 23;
343 num_ps_threads = 128;
344 num_vs_threads = 20;
345 num_gs_threads = 20;
346 num_es_threads = 20;
347 num_hs_threads = 20;
348 num_ls_threads = 20;
349 num_ps_stack_entries = 85;
350 num_vs_stack_entries = 85;
351 num_gs_stack_entries = 85;
352 num_es_stack_entries = 85;
353 num_hs_stack_entries = 85;
354 num_ls_stack_entries = 85;
355 break;
356 case CHIP_CYPRESS:
357 case CHIP_HEMLOCK:
358 num_ps_gprs = 93;
359 num_vs_gprs = 46;
360 num_temp_gprs = 4;
361 num_gs_gprs = 31;
362 num_es_gprs = 31;
363 num_hs_gprs = 23;
364 num_ls_gprs = 23;
365 num_ps_threads = 128;
366 num_vs_threads = 20;
367 num_gs_threads = 20;
368 num_es_threads = 20;
369 num_hs_threads = 20;
370 num_ls_threads = 20;
371 num_ps_stack_entries = 85;
372 num_vs_stack_entries = 85;
373 num_gs_stack_entries = 85;
374 num_es_stack_entries = 85;
375 num_hs_stack_entries = 85;
376 num_ls_stack_entries = 85;
377 break;
378 case CHIP_PALM:
379 num_ps_gprs = 93;
380 num_vs_gprs = 46;
381 num_temp_gprs = 4;
382 num_gs_gprs = 31;
383 num_es_gprs = 31;
384 num_hs_gprs = 23;
385 num_ls_gprs = 23;
386 num_ps_threads = 96;
387 num_vs_threads = 16;
388 num_gs_threads = 16;
389 num_es_threads = 16;
390 num_hs_threads = 16;
391 num_ls_threads = 16;
392 num_ps_stack_entries = 42;
393 num_vs_stack_entries = 42;
394 num_gs_stack_entries = 42;
395 num_es_stack_entries = 42;
396 num_hs_stack_entries = 42;
397 num_ls_stack_entries = 42;
398 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -0400399 case CHIP_SUMO:
400 num_ps_gprs = 93;
401 num_vs_gprs = 46;
402 num_temp_gprs = 4;
403 num_gs_gprs = 31;
404 num_es_gprs = 31;
405 num_hs_gprs = 23;
406 num_ls_gprs = 23;
407 num_ps_threads = 96;
408 num_vs_threads = 25;
409 num_gs_threads = 25;
410 num_es_threads = 25;
411 num_hs_threads = 25;
412 num_ls_threads = 25;
413 num_ps_stack_entries = 42;
414 num_vs_stack_entries = 42;
415 num_gs_stack_entries = 42;
416 num_es_stack_entries = 42;
417 num_hs_stack_entries = 42;
418 num_ls_stack_entries = 42;
419 break;
420 case CHIP_SUMO2:
421 num_ps_gprs = 93;
422 num_vs_gprs = 46;
423 num_temp_gprs = 4;
424 num_gs_gprs = 31;
425 num_es_gprs = 31;
426 num_hs_gprs = 23;
427 num_ls_gprs = 23;
428 num_ps_threads = 96;
429 num_vs_threads = 25;
430 num_gs_threads = 25;
431 num_es_threads = 25;
432 num_hs_threads = 25;
433 num_ls_threads = 25;
434 num_ps_stack_entries = 85;
435 num_vs_stack_entries = 85;
436 num_gs_stack_entries = 85;
437 num_es_stack_entries = 85;
438 num_hs_stack_entries = 85;
439 num_ls_stack_entries = 85;
440 break;
Alex Deuchercb92d452011-05-25 16:39:00 -0400441 case CHIP_BARTS:
442 num_ps_gprs = 93;
443 num_vs_gprs = 46;
444 num_temp_gprs = 4;
445 num_gs_gprs = 31;
446 num_es_gprs = 31;
447 num_hs_gprs = 23;
448 num_ls_gprs = 23;
449 num_ps_threads = 128;
450 num_vs_threads = 20;
451 num_gs_threads = 20;
452 num_es_threads = 20;
453 num_hs_threads = 20;
454 num_ls_threads = 20;
455 num_ps_stack_entries = 85;
456 num_vs_stack_entries = 85;
457 num_gs_stack_entries = 85;
458 num_es_stack_entries = 85;
459 num_hs_stack_entries = 85;
460 num_ls_stack_entries = 85;
461 break;
462 case CHIP_TURKS:
463 num_ps_gprs = 93;
464 num_vs_gprs = 46;
465 num_temp_gprs = 4;
466 num_gs_gprs = 31;
467 num_es_gprs = 31;
468 num_hs_gprs = 23;
469 num_ls_gprs = 23;
470 num_ps_threads = 128;
471 num_vs_threads = 20;
472 num_gs_threads = 20;
473 num_es_threads = 20;
474 num_hs_threads = 20;
475 num_ls_threads = 20;
476 num_ps_stack_entries = 42;
477 num_vs_stack_entries = 42;
478 num_gs_stack_entries = 42;
479 num_es_stack_entries = 42;
480 num_hs_stack_entries = 42;
481 num_ls_stack_entries = 42;
482 break;
483 case CHIP_CAICOS:
484 num_ps_gprs = 93;
485 num_vs_gprs = 46;
486 num_temp_gprs = 4;
487 num_gs_gprs = 31;
488 num_es_gprs = 31;
489 num_hs_gprs = 23;
490 num_ls_gprs = 23;
491 num_ps_threads = 128;
492 num_vs_threads = 10;
493 num_gs_threads = 10;
494 num_es_threads = 10;
495 num_hs_threads = 10;
496 num_ls_threads = 10;
497 num_ps_stack_entries = 42;
498 num_vs_stack_entries = 42;
499 num_gs_stack_entries = 42;
500 num_es_stack_entries = 42;
501 num_hs_stack_entries = 42;
502 num_ls_stack_entries = 42;
503 break;
504 }
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400505
Alex Deuchercb92d452011-05-25 16:39:00 -0400506 if ((rdev->family == CHIP_CEDAR) ||
507 (rdev->family == CHIP_PALM) ||
Alex Deucherd5c5a722011-05-31 15:42:48 -0400508 (rdev->family == CHIP_SUMO) ||
509 (rdev->family == CHIP_SUMO2) ||
Alex Deuchercb92d452011-05-25 16:39:00 -0400510 (rdev->family == CHIP_CAICOS))
511 sq_config = 0;
512 else
513 sq_config = VC_ENABLE;
514
515 sq_config |= (EXPORT_SRC_C |
516 CS_PRIO(0) |
517 LS_PRIO(0) |
518 HS_PRIO(0) |
519 PS_PRIO(0) |
520 VS_PRIO(1) |
521 GS_PRIO(2) |
522 ES_PRIO(3));
523
524 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
525 NUM_VS_GPRS(num_vs_gprs) |
526 NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
527 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
528 NUM_ES_GPRS(num_es_gprs));
529 sq_gpr_resource_mgmt_3 = (NUM_HS_GPRS(num_hs_gprs) |
530 NUM_LS_GPRS(num_ls_gprs));
531 sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
532 NUM_VS_THREADS(num_vs_threads) |
533 NUM_GS_THREADS(num_gs_threads) |
534 NUM_ES_THREADS(num_es_threads));
535 sq_thread_resource_mgmt_2 = (NUM_HS_THREADS(num_hs_threads) |
536 NUM_LS_THREADS(num_ls_threads));
537 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
538 NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
539 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
540 NUM_ES_STACK_ENTRIES(num_es_stack_entries));
541 sq_stack_resource_mgmt_3 = (NUM_HS_STACK_ENTRIES(num_hs_stack_entries) |
542 NUM_LS_STACK_ENTRIES(num_ls_stack_entries));
543
544 /* disable dyn gprs */
545 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
546 radeon_ring_write(rdev, (SQ_DYN_GPR_CNTL_PS_FLUSH_REQ - PACKET3_SET_CONFIG_REG_START) >> 2);
547 radeon_ring_write(rdev, 0);
548
Alex Deucherc61d0af2011-07-12 11:53:23 -0400549 /* setup LDS */
550 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
551 radeon_ring_write(rdev, (SQ_LDS_RESOURCE_MGMT - PACKET3_SET_CONFIG_REG_START) >> 2);
552 radeon_ring_write(rdev, 0x10001000);
553
Alex Deuchercb92d452011-05-25 16:39:00 -0400554 /* SQ config */
555 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 11));
556 radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_START) >> 2);
557 radeon_ring_write(rdev, sq_config);
558 radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);
559 radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);
560 radeon_ring_write(rdev, sq_gpr_resource_mgmt_3);
561 radeon_ring_write(rdev, 0);
562 radeon_ring_write(rdev, 0);
563 radeon_ring_write(rdev, sq_thread_resource_mgmt);
564 radeon_ring_write(rdev, sq_thread_resource_mgmt_2);
565 radeon_ring_write(rdev, sq_stack_resource_mgmt_1);
566 radeon_ring_write(rdev, sq_stack_resource_mgmt_2);
567 radeon_ring_write(rdev, sq_stack_resource_mgmt_3);
568 }
Alex Deucher2281a372010-10-21 13:31:38 -0400569
570 /* CONTEXT_CONTROL */
571 radeon_ring_write(rdev, 0xc0012800);
572 radeon_ring_write(rdev, 0x80000000);
573 radeon_ring_write(rdev, 0x80000000);
574
575 /* SQ_VTX_BASE_VTX_LOC */
576 radeon_ring_write(rdev, 0xc0026f00);
577 radeon_ring_write(rdev, 0x00000000);
578 radeon_ring_write(rdev, 0x00000000);
579 radeon_ring_write(rdev, 0x00000000);
580
581 /* SET_SAMPLER */
582 radeon_ring_write(rdev, 0xc0036e00);
583 radeon_ring_write(rdev, 0x00000000);
584 radeon_ring_write(rdev, 0x00000012);
585 radeon_ring_write(rdev, 0x00000000);
586 radeon_ring_write(rdev, 0x00000000);
587
Alex Deucher12920592011-02-02 12:37:40 -0500588 /* set to DX10/11 mode */
589 radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
590 radeon_ring_write(rdev, 1);
591
Alex Deucher1e644d62011-01-27 17:01:52 -0500592 /* emit an IB pointing at default state */
593 dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
594 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
595 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
596 radeon_ring_write(rdev, gpu_addr & 0xFFFFFFFC);
597 radeon_ring_write(rdev, upper_32_bits(gpu_addr) & 0xFF);
598 radeon_ring_write(rdev, dwords);
599
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400600}
601
Andi Kleencbdd4502011-10-13 16:08:46 -0700602static uint32_t i2f(uint32_t input)
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400603{
604 u32 result, i, exponent, fraction;
605
606 if ((input & 0x3fff) == 0)
607 result = 0; /* 0 is a special case */
608 else {
609 exponent = 140; /* exponent biased by 127; */
610 fraction = (input & 0x3fff) << 10; /* cheat and only
611 handle numbers below 2^^15 */
612 for (i = 0; i < 14; i++) {
613 if (fraction & 0x800000)
614 break;
615 else {
616 fraction = fraction << 1; /* keep
617 shifting left until top bit = 1 */
618 exponent = exponent - 1;
619 }
620 }
621 result = exponent << 23 | (fraction & 0x7fffff); /* mask
622 off top bit; assumed 1 */
623 }
624 return result;
625}
626
627int evergreen_blit_init(struct radeon_device *rdev)
628{
629 u32 obj_size;
Alex Deucher0f234f52011-02-13 19:06:33 -0500630 int i, r, dwords;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400631 void *ptr;
Alex Deucher1e644d62011-01-27 17:01:52 -0500632 u32 packet2s[16];
633 int num_packet2s = 0;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400634
635 /* pin copy shader into vram if already initialized */
636 if (rdev->r600_blit.shader_obj)
637 goto done;
638
639 mutex_init(&rdev->r600_blit.mutex);
640 rdev->r600_blit.state_offset = 0;
Alex Deucher1e644d62011-01-27 17:01:52 -0500641
Alex Deuchercb92d452011-05-25 16:39:00 -0400642 if (rdev->family < CHIP_CAYMAN)
643 rdev->r600_blit.state_len = evergreen_default_size;
644 else
645 rdev->r600_blit.state_len = cayman_default_size;
Alex Deucher1e644d62011-01-27 17:01:52 -0500646
647 dwords = rdev->r600_blit.state_len;
648 while (dwords & 0xf) {
Alex Deucher0f234f52011-02-13 19:06:33 -0500649 packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
Alex Deucher1e644d62011-01-27 17:01:52 -0500650 dwords++;
651 }
652
653 obj_size = dwords * 4;
654 obj_size = ALIGN(obj_size, 256);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400655
656 rdev->r600_blit.vs_offset = obj_size;
Alex Deuchercb92d452011-05-25 16:39:00 -0400657 if (rdev->family < CHIP_CAYMAN)
658 obj_size += evergreen_vs_size * 4;
659 else
660 obj_size += cayman_vs_size * 4;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400661 obj_size = ALIGN(obj_size, 256);
662
663 rdev->r600_blit.ps_offset = obj_size;
Alex Deuchercb92d452011-05-25 16:39:00 -0400664 if (rdev->family < CHIP_CAYMAN)
665 obj_size += evergreen_ps_size * 4;
666 else
667 obj_size += cayman_ps_size * 4;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400668 obj_size = ALIGN(obj_size, 256);
669
Daniel Vetter441921d2011-02-18 17:59:16 +0100670 r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400671 &rdev->r600_blit.shader_obj);
672 if (r) {
673 DRM_ERROR("evergreen failed to allocate shader\n");
674 return r;
675 }
676
677 DRM_DEBUG("evergreen blit allocated bo %08x vs %08x ps %08x\n",
678 obj_size,
679 rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
680
681 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
682 if (unlikely(r != 0))
683 return r;
684 r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
685 if (r) {
686 DRM_ERROR("failed to map blit object %d\n", r);
687 return r;
688 }
689
Alex Deuchercb92d452011-05-25 16:39:00 -0400690 if (rdev->family < CHIP_CAYMAN) {
691 memcpy_toio(ptr + rdev->r600_blit.state_offset,
692 evergreen_default_state, rdev->r600_blit.state_len * 4);
Alex Deucher1e644d62011-01-27 17:01:52 -0500693
Alex Deuchercb92d452011-05-25 16:39:00 -0400694 if (num_packet2s)
695 memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
696 packet2s, num_packet2s * 4);
697 for (i = 0; i < evergreen_vs_size; i++)
698 *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(evergreen_vs[i]);
699 for (i = 0; i < evergreen_ps_size; i++)
700 *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(evergreen_ps[i]);
701 } else {
702 memcpy_toio(ptr + rdev->r600_blit.state_offset,
703 cayman_default_state, rdev->r600_blit.state_len * 4);
704
705 if (num_packet2s)
706 memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
707 packet2s, num_packet2s * 4);
708 for (i = 0; i < cayman_vs_size; i++)
709 *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(cayman_vs[i]);
710 for (i = 0; i < cayman_ps_size; i++)
711 *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(cayman_ps[i]);
712 }
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400713 radeon_bo_kunmap(rdev->r600_blit.shader_obj);
714 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
715
716done:
717 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
718 if (unlikely(r != 0))
719 return r;
720 r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
721 &rdev->r600_blit.shader_gpu_addr);
722 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
723 if (r) {
724 dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
725 return r;
726 }
Dave Airlie53595332011-03-14 09:47:24 +1000727 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400728 return 0;
729}
730
731void evergreen_blit_fini(struct radeon_device *rdev)
732{
733 int r;
734
Dave Airlie53595332011-03-14 09:47:24 +1000735 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400736 if (rdev->r600_blit.shader_obj == NULL)
737 return;
738 /* If we can't reserve the bo, unref should be enough to destroy
739 * it when it becomes idle.
740 */
741 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
742 if (!r) {
743 radeon_bo_unpin(rdev->r600_blit.shader_obj);
744 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
745 }
746 radeon_bo_unref(&rdev->r600_blit.shader_obj);
747}
748
749static int evergreen_vb_ib_get(struct radeon_device *rdev)
750{
751 int r;
752 r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);
753 if (r) {
754 DRM_ERROR("failed to get IB for vertex buffer\n");
755 return r;
756 }
757
758 rdev->r600_blit.vb_total = 64*1024;
759 rdev->r600_blit.vb_used = 0;
760 return 0;
761}
762
763static void evergreen_vb_ib_put(struct radeon_device *rdev)
764{
765 radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
766 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
767}
768
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400769
770/* maps the rectangle to the buffer so that satisfies the following properties:
771 * - dimensions are less or equal to the hardware limit (MAX_RECT_DIM)
772 * - rectangle consists of integer number of pages
773 * - height is an integer multiple of RECT_UNIT_H
774 * - width is an integer multiple of RECT_UNIT_W
775 * - (the above three conditions also guarantee tile-aligned size)
776 * - it is as square as possible (sides ratio never greater than 2:1)
777 * - uses maximum number of pages that fit the above constraints
778 *
779 * input: buffer size, pointers to width/height variables
780 * return: number of pages that were successfully mapped to the rectangle
781 * width/height of the rectangle
782 */
783static unsigned evergreen_blit_create_rect(unsigned num_pages, int *width, int *height)
784{
785 unsigned max_pages;
786 unsigned pages = num_pages;
787 int w, h;
788
789 if (num_pages == 0) {
790 /* not supposed to be called with no pages, but just in case */
791 h = 0;
792 w = 0;
793 pages = 0;
794 WARN_ON(1);
795 } else {
796 int rect_order = 2;
797 h = RECT_UNIT_H;
798 while (num_pages / rect_order) {
799 h *= 2;
800 rect_order *= 4;
801 if (h >= MAX_RECT_DIM) {
802 h = MAX_RECT_DIM;
803 break;
804 }
805 }
806 max_pages = (MAX_RECT_DIM * h) / (RECT_UNIT_W * RECT_UNIT_H);
807 if (pages > max_pages)
808 pages = max_pages;
809 w = (pages * RECT_UNIT_W * RECT_UNIT_H) / h;
810 w = (w / RECT_UNIT_W) * RECT_UNIT_W;
811 pages = (w * h) / (RECT_UNIT_W * RECT_UNIT_H);
812 BUG_ON(pages == 0);
813 }
814
815
816 DRM_DEBUG("blit_rectangle: h=%d, w=%d, pages=%d\n", h, w, pages);
817
818 /* return width and height only of the caller wants it */
819 if (height)
820 *height = h;
821 if (width)
822 *width = w;
823
824 return pages;
825}
826
827int evergreen_blit_prepare_copy(struct radeon_device *rdev, unsigned num_pages)
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400828{
829 int r;
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400830 int ring_size;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400831 /* loops of emits + fence emit possible */
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400832 int dwords_per_loop = 74, num_loops = 0;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400833
834 r = evergreen_vb_ib_get(rdev);
835 if (r)
836 return r;
837
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400838 /* num loops */
839 while (num_pages) {
840 num_pages -= evergreen_blit_create_rect(num_pages, NULL, NULL);
841 num_loops++;
842 }
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400843 /* calculate number of loops correctly */
844 ring_size = num_loops * dwords_per_loop;
845 /* set default + shaders */
Alex Deucherc61d0af2011-07-12 11:53:23 -0400846 ring_size += 55; /* shaders + def state */
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400847 ring_size += 10; /* fence emit for VB IB */
848 ring_size += 5; /* done copy */
849 ring_size += 10; /* fence emit for done copy */
850 r = radeon_ring_lock(rdev, ring_size);
851 if (r)
852 return r;
853
Alex Deucher12920592011-02-02 12:37:40 -0500854 set_default_state(rdev); /* 36 */
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400855 set_shaders(rdev); /* 16 */
856 return 0;
857}
858
859void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
860{
861 int r;
862
863 if (rdev->r600_blit.vb_ib)
864 evergreen_vb_ib_put(rdev);
865
866 if (fence)
867 r = radeon_fence_emit(rdev, fence);
868
869 radeon_ring_unlock_commit(rdev);
870}
871
872void evergreen_kms_blit_copy(struct radeon_device *rdev,
873 u64 src_gpu_addr, u64 dst_gpu_addr,
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400874 unsigned num_pages)
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400875{
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400876 u64 vb_gpu_addr;
877 u32 *vb;
878
879 DRM_DEBUG("emitting copy %16llx %16llx %d %d\n", src_gpu_addr, dst_gpu_addr,
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400880 num_pages, rdev->r600_blit.vb_used);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400881 vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400882
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400883 while (num_pages) {
884 int w, h;
885 unsigned size_in_bytes;
886 unsigned pages_per_loop = evergreen_blit_create_rect(num_pages, &w, &h);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400887
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400888 size_in_bytes = pages_per_loop * RADEON_GPU_PAGE_SIZE;
889 DRM_DEBUG("rectangle w=%d h=%d\n", w, h);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400890
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400891 if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
892 WARN_ON(1);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400893 }
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400894
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400895 vb[0] = 0;
896 vb[1] = 0;
897 vb[2] = 0;
898 vb[3] = 0;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400899
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400900 vb[4] = 0;
901 vb[5] = i2f(h);
902 vb[6] = 0;
903 vb[7] = i2f(h);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400904
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400905 vb[8] = i2f(w);
906 vb[9] = i2f(h);
907 vb[10] = i2f(w);
908 vb[11] = i2f(h);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400909
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400910 /* src 10 */
911 set_tex_resource(rdev, FMT_8_8_8_8, w, h, w, src_gpu_addr);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400912
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400913 /* 5 */
914 cp_set_surface_sync(rdev,
915 PACKET3_TC_ACTION_ENA, size_in_bytes, src_gpu_addr);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400916
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400917 /* dst 17 */
918 set_render_target(rdev, COLOR_8_8_8_8, w, h, dst_gpu_addr);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400919
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400920 /* scissors 12 */
921 set_scissors(rdev, 0, 0, w, h);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400922
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400923 /* Vertex buffer setup 15 */
924 vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
925 set_vtx_resource(rdev, vb_gpu_addr);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400926
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400927 /* draw 10 */
928 draw_auto(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400929
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400930 /* 5 */
931 cp_set_surface_sync(rdev,
932 PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
933 size_in_bytes, dst_gpu_addr);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400934
Ilija Hadziceb32d0c2011-10-12 23:29:34 -0400935 /* 74 ring dwords per loop */
936 vb += 12;
937 rdev->r600_blit.vb_used += 4*12;
938 src_gpu_addr += size_in_bytes;
939 dst_gpu_addr += size_in_bytes;
940 num_pages -= pages_per_loop;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -0400941 }
942}