blob: 5056410d788a83adb9038df523ccb5caa6b8f282 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Nick Kossifidis6e220662009-08-10 03:31:31 +030062static u8 ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct pci_device_id ath5k_pci_id_table[] = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
Nick Kossifidis0d5f0312008-09-29 01:27:27 +0300103 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
198static int ath5k_pci_suspend(struct pci_dev *pdev,
199 pm_message_t state);
200static int ath5k_pci_resume(struct pci_dev *pdev);
201#else
202#define ath5k_pci_suspend NULL
203#define ath5k_pci_resume NULL
204#endif /* CONFIG_PM */
205
John W. Linville04a9e452008-02-01 16:03:45 -0500206static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100207 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200208 .id_table = ath5k_pci_id_table,
209 .probe = ath5k_pci_probe,
210 .remove = __devexit_p(ath5k_pci_remove),
211 .suspend = ath5k_pci_suspend,
212 .resume = ath5k_pci_resume,
213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400221static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
222 struct ath5k_txq *txq);
Bob Copeland209d8892009-05-07 08:09:08 -0400223static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200224static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225static int ath5k_start(struct ieee80211_hw *hw);
226static void ath5k_stop(struct ieee80211_hw *hw);
227static int ath5k_add_interface(struct ieee80211_hw *hw,
228 struct ieee80211_if_init_conf *conf);
229static void ath5k_remove_interface(struct ieee80211_hw *hw,
230 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200231static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg3ac64be2009-08-17 16:16:53 +0200232static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
233 int mc_count, struct dev_addr_list *mc_list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200234static void ath5k_configure_filter(struct ieee80211_hw *hw,
235 unsigned int changed_flags,
236 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200237 u64 multicast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200238static int ath5k_set_key(struct ieee80211_hw *hw,
239 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100240 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200241 struct ieee80211_key_conf *key);
242static int ath5k_get_stats(struct ieee80211_hw *hw,
243 struct ieee80211_low_level_stats *stats);
244static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
245 struct ieee80211_tx_queue_stats *stats);
246static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100247static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400249static int ath5k_beacon_update(struct ieee80211_hw *hw,
250 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800251static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
252 struct ieee80211_vif *vif,
253 struct ieee80211_bss_conf *bss_conf,
254 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400255static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
256static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200257
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100258static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200259 .tx = ath5k_tx,
260 .start = ath5k_start,
261 .stop = ath5k_stop,
262 .add_interface = ath5k_add_interface,
263 .remove_interface = ath5k_remove_interface,
264 .config = ath5k_config,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200265 .prepare_multicast = ath5k_prepare_multicast,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200266 .configure_filter = ath5k_configure_filter,
267 .set_key = ath5k_set_key,
268 .get_stats = ath5k_get_stats,
269 .conf_tx = NULL,
270 .get_tx_stats = ath5k_get_tx_stats,
271 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100272 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800274 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400275 .sw_scan_start = ath5k_sw_scan_start,
276 .sw_scan_complete = ath5k_sw_scan_complete,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200277};
278
279/*
280 * Prototypes - Internal functions
281 */
282/* Attach detach */
283static int ath5k_attach(struct pci_dev *pdev,
284 struct ieee80211_hw *hw);
285static void ath5k_detach(struct pci_dev *pdev,
286 struct ieee80211_hw *hw);
287/* Channel/mode setup */
288static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200289static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
290 struct ieee80211_channel *channels,
291 unsigned int mode,
292 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200293static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200294static int ath5k_chan_set(struct ath5k_softc *sc,
295 struct ieee80211_channel *chan);
296static void ath5k_setcurmode(struct ath5k_softc *sc,
297 unsigned int mode);
298static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500299
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200300/* Descriptor setup */
301static int ath5k_desc_alloc(struct ath5k_softc *sc,
302 struct pci_dev *pdev);
303static void ath5k_desc_free(struct ath5k_softc *sc,
304 struct pci_dev *pdev);
305/* Buffers setup */
306static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
307 struct ath5k_buf *bf);
308static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400309 struct ath5k_buf *bf,
310 struct ath5k_txq *txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200311static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
312 struct ath5k_buf *bf)
313{
314 BUG_ON(!bf);
315 if (!bf->skb)
316 return;
317 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
318 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200319 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200320 bf->skb = NULL;
321}
322
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100323static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
324 struct ath5k_buf *bf)
325{
326 BUG_ON(!bf);
327 if (!bf->skb)
328 return;
329 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
330 PCI_DMA_FROMDEVICE);
331 dev_kfree_skb_any(bf->skb);
332 bf->skb = NULL;
333}
334
335
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200336/* Queues setup */
337static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
338 int qtype, int subtype);
339static int ath5k_beaconq_setup(struct ath5k_hw *ah);
340static int ath5k_beaconq_config(struct ath5k_softc *sc);
341static void ath5k_txq_drainq(struct ath5k_softc *sc,
342 struct ath5k_txq *txq);
343static void ath5k_txq_cleanup(struct ath5k_softc *sc);
344static void ath5k_txq_release(struct ath5k_softc *sc);
345/* Rx handling */
346static int ath5k_rx_start(struct ath5k_softc *sc);
347static void ath5k_rx_stop(struct ath5k_softc *sc);
348static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
349 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900350 struct sk_buff *skb,
351 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200352static void ath5k_tasklet_rx(unsigned long data);
353/* Tx handling */
354static void ath5k_tx_processq(struct ath5k_softc *sc,
355 struct ath5k_txq *txq);
356static void ath5k_tasklet_tx(unsigned long data);
357/* Beacon handling */
358static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200359 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200360static void ath5k_beacon_send(struct ath5k_softc *sc);
361static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900362static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500363static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200364
365static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
366{
367 u64 tsf = ath5k_hw_get_tsf64(ah);
368
369 if ((tsf & 0x7fff) < rstamp)
370 tsf -= 0x8000;
371
372 return (tsf & ~0x7fff) | rstamp;
373}
374
375/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500376static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200377static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500378static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200379static irqreturn_t ath5k_intr(int irq, void *dev_id);
380static void ath5k_tasklet_reset(unsigned long data);
381
Nick Kossifidis6e220662009-08-10 03:31:31 +0300382static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200383
384/*
385 * Module init/exit functions
386 */
387static int __init
388init_ath5k_pci(void)
389{
390 int ret;
391
392 ath5k_debug_init();
393
John W. Linville04a9e452008-02-01 16:03:45 -0500394 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200395 if (ret) {
396 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
397 return ret;
398 }
399
400 return 0;
401}
402
403static void __exit
404exit_ath5k_pci(void)
405{
John W. Linville04a9e452008-02-01 16:03:45 -0500406 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200407
408 ath5k_debug_finish();
409}
410
411module_init(init_ath5k_pci);
412module_exit(exit_ath5k_pci);
413
414
415/********************\
416* PCI Initialization *
417\********************/
418
419static const char *
420ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
421{
422 const char *name = "xxxxx";
423 unsigned int i;
424
425 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
426 if (srev_names[i].sr_type != type)
427 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300428
429 if ((val & 0xf0) == srev_names[i].sr_val)
430 name = srev_names[i].sr_name;
431
432 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200433 name = srev_names[i].sr_name;
434 break;
435 }
436 }
437
438 return name;
439}
440
441static int __devinit
442ath5k_pci_probe(struct pci_dev *pdev,
443 const struct pci_device_id *id)
444{
445 void __iomem *mem;
446 struct ath5k_softc *sc;
447 struct ieee80211_hw *hw;
448 int ret;
449 u8 csz;
450
451 ret = pci_enable_device(pdev);
452 if (ret) {
453 dev_err(&pdev->dev, "can't enable device\n");
454 goto err;
455 }
456
457 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700458 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200459 if (ret) {
460 dev_err(&pdev->dev, "32-bit DMA not available\n");
461 goto err_dis;
462 }
463
464 /*
465 * Cache line size is used to size and align various
466 * structures used to communicate with the hardware.
467 */
468 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
469 if (csz == 0) {
470 /*
471 * Linux 2.4.18 (at least) writes the cache line size
472 * register as a 16-bit wide register which is wrong.
473 * We must have this setup properly for rx buffer
474 * DMA to work so force a reasonable value here if it
475 * comes up zero.
476 */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700477 csz = L1_CACHE_BYTES >> 2;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200478 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
479 }
480 /*
481 * The default setting of latency timer yields poor results,
482 * set it to the value used by other systems. It may be worth
483 * tweaking this setting more.
484 */
485 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
486
487 /* Enable bus mastering */
488 pci_set_master(pdev);
489
490 /*
491 * Disable the RETRY_TIMEOUT register (0x41) to keep
492 * PCI Tx retries from interfering with C3 CPU state.
493 */
494 pci_write_config_byte(pdev, 0x41, 0);
495
496 ret = pci_request_region(pdev, 0, "ath5k");
497 if (ret) {
498 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
499 goto err_dis;
500 }
501
502 mem = pci_iomap(pdev, 0, 0);
503 if (!mem) {
504 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
505 ret = -EIO;
506 goto err_reg;
507 }
508
509 /*
510 * Allocate hw (mac80211 main struct)
511 * and hw->priv (driver private data)
512 */
513 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
514 if (hw == NULL) {
515 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
516 ret = -ENOMEM;
517 goto err_map;
518 }
519
520 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
521
522 /* Initialize driver private data */
523 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200524 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400525 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Bruno Randolf566bfe52008-05-08 19:15:40 +0200526 IEEE80211_HW_SIGNAL_DBM |
527 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700528
529 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400530 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700531 BIT(NL80211_IFTYPE_STATION) |
532 BIT(NL80211_IFTYPE_ADHOC) |
533 BIT(NL80211_IFTYPE_MESH_POINT);
534
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200535 hw->extra_tx_headroom = 2;
536 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200537 sc = hw->priv;
538 sc->hw = hw;
539 sc->pdev = pdev;
540
541 ath5k_debug_init_device(sc);
542
543 /*
544 * Mark the device as detached to avoid processing
545 * interrupts until setup is complete.
546 */
547 __set_bit(ATH_STAT_INVALID, sc->status);
548
549 sc->iobase = mem; /* So we can unmap it on detach */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700550 sc->common.cachelsz = csz << 2; /* convert to bytes */
Johannes Berg05c914f2008-09-11 00:01:58 +0200551 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200552 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200553 mutex_init(&sc->lock);
554 spin_lock_init(&sc->rxbuflock);
555 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200556 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200557
558 /* Set private data */
559 pci_set_drvdata(pdev, hw);
560
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200561 /* Setup interrupt handler */
562 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
563 if (ret) {
564 ATH5K_ERR(sc, "request_irq failed\n");
565 goto err_free;
566 }
567
568 /* Initialize device */
569 sc->ah = ath5k_hw_attach(sc, id->driver_data);
570 if (IS_ERR(sc->ah)) {
571 ret = PTR_ERR(sc->ah);
572 goto err_irq;
573 }
574
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200575 /* set up multi-rate retry capabilities */
576 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200577 hw->max_rates = 4;
578 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200579 }
580
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200581 /* Finish private driver data initialization */
582 ret = ath5k_attach(pdev, hw);
583 if (ret)
584 goto err_ah;
585
586 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300587 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200588 sc->ah->ah_mac_srev,
589 sc->ah->ah_phy_revision);
590
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500591 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200592 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500593 if (sc->ah->ah_radio_5ghz_revision &&
594 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200595 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500596 if (!test_bit(AR5K_MODE_11A,
597 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200598 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500599 ath5k_chip_name(AR5K_VERSION_RAD,
600 sc->ah->ah_radio_5ghz_revision),
601 sc->ah->ah_radio_5ghz_revision);
602 /* No 2GHz support (5110 and some
603 * 5Ghz only cards) -> report 5Ghz radio */
604 } else if (!test_bit(AR5K_MODE_11B,
605 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200606 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500607 ath5k_chip_name(AR5K_VERSION_RAD,
608 sc->ah->ah_radio_5ghz_revision),
609 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200610 /* Multiband radio */
611 } else {
612 ATH5K_INFO(sc, "RF%s multiband radio found"
613 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500614 ath5k_chip_name(AR5K_VERSION_RAD,
615 sc->ah->ah_radio_5ghz_revision),
616 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200617 }
618 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500619 /* Multi chip radio (RF5111 - RF2111) ->
620 * report both 2GHz/5GHz radios */
621 else if (sc->ah->ah_radio_5ghz_revision &&
622 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200623 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500624 ath5k_chip_name(AR5K_VERSION_RAD,
625 sc->ah->ah_radio_5ghz_revision),
626 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200627 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500628 ath5k_chip_name(AR5K_VERSION_RAD,
629 sc->ah->ah_radio_2ghz_revision),
630 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200631 }
632 }
633
634
635 /* ready to process interrupts */
636 __clear_bit(ATH_STAT_INVALID, sc->status);
637
638 return 0;
639err_ah:
640 ath5k_hw_detach(sc->ah);
641err_irq:
642 free_irq(pdev->irq, sc);
643err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200644 ieee80211_free_hw(hw);
645err_map:
646 pci_iounmap(pdev, mem);
647err_reg:
648 pci_release_region(pdev, 0);
649err_dis:
650 pci_disable_device(pdev);
651err:
652 return ret;
653}
654
655static void __devexit
656ath5k_pci_remove(struct pci_dev *pdev)
657{
658 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
659 struct ath5k_softc *sc = hw->priv;
660
661 ath5k_debug_finish_device(sc);
662 ath5k_detach(pdev, hw);
663 ath5k_hw_detach(sc->ah);
664 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200665 pci_iounmap(pdev, sc->iobase);
666 pci_release_region(pdev, 0);
667 pci_disable_device(pdev);
668 ieee80211_free_hw(hw);
669}
670
671#ifdef CONFIG_PM
672static int
673ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
674{
675 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
676 struct ath5k_softc *sc = hw->priv;
677
Bob Copeland3a078872008-06-25 22:35:28 -0400678 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200679
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200680 pci_save_state(pdev);
681 pci_disable_device(pdev);
682 pci_set_power_state(pdev, PCI_D3hot);
683
684 return 0;
685}
686
687static int
688ath5k_pci_resume(struct pci_dev *pdev)
689{
690 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
691 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200692 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200693
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200694 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200695
696 err = pci_enable_device(pdev);
697 if (err)
698 return err;
699
Jouni Malinen8451d222009-06-16 11:59:23 +0300700 /*
701 * Suspend/Resume resets the PCI configuration space, so we have to
702 * re-disable the RETRY_TIMEOUT register (0x41) to keep
703 * PCI Tx retries from interfering with C3 CPU state
704 */
705 pci_write_config_byte(pdev, 0x41, 0);
706
Bob Copeland3a078872008-06-25 22:35:28 -0400707 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200708 return 0;
709}
710#endif /* CONFIG_PM */
711
712
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200713/***********************\
714* Driver Initialization *
715\***********************/
716
Bob Copelandf769c362009-03-30 22:30:31 -0400717static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
718{
719 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
720 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700721 struct ath_regulatory *regulatory = &sc->common.regulatory;
Bob Copelandf769c362009-03-30 22:30:31 -0400722
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700723 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400724}
725
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200726static int
727ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
728{
729 struct ath5k_softc *sc = hw->priv;
730 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700731 struct ath_regulatory *regulatory = &sc->common.regulatory;
Bob Copeland0e149cf2008-11-17 23:40:38 -0500732 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200733 int ret;
734
735 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
736
737 /*
738 * Check if the MAC has multi-rate retry support.
739 * We do this by trying to setup a fake extended
740 * descriptor. MAC's that don't have support will
741 * return false w/o doing anything. MAC's that do
742 * support it will return true w/o doing anything.
743 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300744 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100745 if (ret < 0)
746 goto err;
747 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200748 __set_bit(ATH_STAT_MRRETRY, sc->status);
749
750 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200751 * Collect the channel list. The 802.11 layer
752 * is resposible for filtering this list based
753 * on settings like the phy mode and regulatory
754 * domain restrictions.
755 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200756 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200757 if (ret) {
758 ATH5K_ERR(sc, "can't get channels\n");
759 goto err;
760 }
761
762 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500763 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
764 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200765 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500766 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200767
768 /*
769 * Allocate tx+rx descriptors and populate the lists.
770 */
771 ret = ath5k_desc_alloc(sc, pdev);
772 if (ret) {
773 ATH5K_ERR(sc, "can't allocate descriptors\n");
774 goto err;
775 }
776
777 /*
778 * Allocate hardware transmit queues: one queue for
779 * beacon frames and one data queue for each QoS
780 * priority. Note that hw functions handle reseting
781 * these queues at the needed time.
782 */
783 ret = ath5k_beaconq_setup(ah);
784 if (ret < 0) {
785 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
786 goto err_desc;
787 }
788 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400789 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
790 if (IS_ERR(sc->cabq)) {
791 ATH5K_ERR(sc, "can't setup cab queue\n");
792 ret = PTR_ERR(sc->cabq);
793 goto err_bhal;
794 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200795
796 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
797 if (IS_ERR(sc->txq)) {
798 ATH5K_ERR(sc, "can't setup xmit queue\n");
799 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400800 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200801 }
802
803 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
804 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
805 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Nick Kossifidis6e220662009-08-10 03:31:31 +0300806 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500807 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200808
Bob Copeland0e149cf2008-11-17 23:40:38 -0500809 ret = ath5k_eeprom_read_mac(ah, mac);
810 if (ret) {
811 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
812 sc->pdev->device);
813 goto err_queues;
814 }
815
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200816 SET_IEEE80211_PERM_ADDR(hw, mac);
817 /* All MAC address bits matter for ACKs */
818 memset(sc->bssidmask, 0xff, ETH_ALEN);
819 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
820
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700821 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
822 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
Bob Copelandf769c362009-03-30 22:30:31 -0400823 if (ret) {
824 ATH5K_ERR(sc, "can't initialize regulatory system\n");
825 goto err_queues;
826 }
827
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200828 ret = ieee80211_register_hw(hw);
829 if (ret) {
830 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
831 goto err_queues;
832 }
833
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700834 if (!ath_is_world_regd(regulatory))
835 regulatory_hint(hw->wiphy, regulatory->alpha2);
Bob Copelandf769c362009-03-30 22:30:31 -0400836
Bob Copeland3a078872008-06-25 22:35:28 -0400837 ath5k_init_leds(sc);
838
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200839 return 0;
840err_queues:
841 ath5k_txq_release(sc);
842err_bhal:
843 ath5k_hw_release_tx_queue(ah, sc->bhalq);
844err_desc:
845 ath5k_desc_free(sc, pdev);
846err:
847 return ret;
848}
849
850static void
851ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
852{
853 struct ath5k_softc *sc = hw->priv;
854
855 /*
856 * NB: the order of these is important:
857 * o call the 802.11 layer before detaching ath5k_hw to
858 * insure callbacks into the driver to delete global
859 * key cache entries can be handled
860 * o reclaim the tx queue data structures after calling
861 * the 802.11 layer as we'll get called back to reclaim
862 * node state and potentially want to use them
863 * o to cleanup the tx queues the hal is called, so detach
864 * it last
865 * XXX: ??? detach ath5k_hw ???
866 * Other than that, it's straightforward...
867 */
868 ieee80211_unregister_hw(hw);
869 ath5k_desc_free(sc, pdev);
870 ath5k_txq_release(sc);
871 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400872 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200873
874 /*
875 * NB: can't reclaim these until after ieee80211_ifdetach
876 * returns because we'll get called back to reclaim node
877 * state and potentially want to use them.
878 */
879}
880
881
882
883
884/********************\
885* Channel/mode setup *
886\********************/
887
888/*
889 * Convert IEEE channel number to MHz frequency.
890 */
891static inline short
892ath5k_ieee2mhz(short chan)
893{
894 if (chan <= 14 || chan >= 27)
895 return ieee80211chan2mhz(chan);
896 else
897 return 2212 + chan * 20;
898}
899
Bob Copeland42639fc2009-03-30 08:05:29 -0400900/*
901 * Returns true for the channel numbers used without all_channels modparam.
902 */
903static bool ath5k_is_standard_channel(short chan)
904{
905 return ((chan <= 14) ||
906 /* UNII 1,2 */
907 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
908 /* midband */
909 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
910 /* UNII-3 */
911 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
912}
913
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200914static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200915ath5k_copy_channels(struct ath5k_hw *ah,
916 struct ieee80211_channel *channels,
917 unsigned int mode,
918 unsigned int max)
919{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500920 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200921
922 if (!test_bit(mode, ah->ah_modes))
923 return 0;
924
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200925 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500926 case AR5K_MODE_11A:
927 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200928 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500929 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200930 chfreq = CHANNEL_5GHZ;
931 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500932 case AR5K_MODE_11B:
933 case AR5K_MODE_11G:
934 case AR5K_MODE_11G_TURBO:
935 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200936 chfreq = CHANNEL_2GHZ;
937 break;
938 default:
939 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
940 return 0;
941 }
942
943 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500944 ch = i + 1 ;
945 freq = ath5k_ieee2mhz(ch);
946
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200947 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500948 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200949 continue;
950
Bob Copeland42639fc2009-03-30 08:05:29 -0400951 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
952 continue;
953
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500954 /* Write channel info and increment counter */
955 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500956 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
957 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500958 switch (mode) {
959 case AR5K_MODE_11A:
960 case AR5K_MODE_11G:
961 channels[count].hw_value = chfreq | CHANNEL_OFDM;
962 break;
963 case AR5K_MODE_11A_TURBO:
964 case AR5K_MODE_11G_TURBO:
965 channels[count].hw_value = chfreq |
966 CHANNEL_OFDM | CHANNEL_TURBO;
967 break;
968 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500969 channels[count].hw_value = CHANNEL_B;
970 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200971
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200972 count++;
973 max--;
974 }
975
976 return count;
977}
978
Bruno Randolf63266a62008-07-30 17:12:58 +0200979static void
980ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
981{
982 u8 i;
983
984 for (i = 0; i < AR5K_MAX_RATES; i++)
985 sc->rate_idx[b->band][i] = -1;
986
987 for (i = 0; i < b->n_bitrates; i++) {
988 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
989 if (b->bitrates[i].hw_value_short)
990 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
991 }
992}
993
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200994static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200995ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200996{
997 struct ath5k_softc *sc = hw->priv;
998 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200999 struct ieee80211_supported_band *sband;
1000 int max_c, count_c = 0;
1001 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001002
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001003 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001004 max_c = ARRAY_SIZE(sc->channels);
1005
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001006 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001007 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1008 sband->band = IEEE80211_BAND_2GHZ;
1009 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001010
Bruno Randolf63266a62008-07-30 17:12:58 +02001011 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1012 /* G mode */
1013 memcpy(sband->bitrates, &ath5k_rates[0],
1014 sizeof(struct ieee80211_rate) * 12);
1015 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001016
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001017 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001018 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001019 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001020
1021 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001022 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001023 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001024 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1025 /* B mode */
1026 memcpy(sband->bitrates, &ath5k_rates[0],
1027 sizeof(struct ieee80211_rate) * 4);
1028 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001029
Bruno Randolf63266a62008-07-30 17:12:58 +02001030 /* 5211 only supports B rates and uses 4bit rate codes
1031 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1032 * fix them up here:
1033 */
1034 if (ah->ah_version == AR5K_AR5211) {
1035 for (i = 0; i < 4; i++) {
1036 sband->bitrates[i].hw_value =
1037 sband->bitrates[i].hw_value & 0xF;
1038 sband->bitrates[i].hw_value_short =
1039 sband->bitrates[i].hw_value_short & 0xF;
1040 }
1041 }
1042
1043 sband->channels = sc->channels;
1044 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1045 AR5K_MODE_11B, max_c);
1046
1047 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1048 count_c = sband->n_channels;
1049 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001050 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001051 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001052
Bruno Randolf63266a62008-07-30 17:12:58 +02001053 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001054 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001055 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001056 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001057 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1058
1059 memcpy(sband->bitrates, &ath5k_rates[4],
1060 sizeof(struct ieee80211_rate) * 8);
1061 sband->n_bitrates = 8;
1062
1063 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001064 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1065 AR5K_MODE_11A, max_c);
1066
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001067 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1068 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001069 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001070
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001071 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001072
1073 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001074}
1075
1076/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001077 * Set/change channels. We always reset the chip.
1078 * To accomplish this we must first cleanup any pending DMA,
1079 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001080 *
1081 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001082 */
1083static int
1084ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1085{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001086 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1087 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001088
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001089 /*
1090 * To switch channels clear any pending DMA operations;
1091 * wait long enough for the RX fifo to drain, reset the
1092 * hardware at the new frequency, and then re-enable
1093 * the relevant bits of the h/w.
1094 */
1095 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001096}
1097
1098static void
1099ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1100{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001101 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001102
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001103 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001104 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1105 } else {
1106 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1107 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001108}
1109
1110static void
1111ath5k_mode_setup(struct ath5k_softc *sc)
1112{
1113 struct ath5k_hw *ah = sc->ah;
1114 u32 rfilt;
1115
Bob Copelandae6f53f2009-07-29 10:29:03 -04001116 ah->ah_op_mode = sc->opmode;
1117
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001118 /* configure rx filter */
1119 rfilt = sc->filter_flags;
1120 ath5k_hw_set_rx_filter(ah, rfilt);
1121
1122 if (ath5k_hw_hasbssidmask(ah))
1123 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1124
1125 /* configure operational mode */
1126 ath5k_hw_set_opmode(ah);
1127
1128 ath5k_hw_set_mcast_filter(ah, 0, 0);
1129 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1130}
1131
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001132static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001133ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1134{
Bob Copelandb7266042009-03-02 21:55:18 -05001135 int rix;
1136
1137 /* return base rate on errors */
1138 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1139 "hw_rix out of bounds: %x\n", hw_rix))
1140 return 0;
1141
1142 rix = sc->rate_idx[sc->curband->band][hw_rix];
1143 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1144 rix = 0;
1145
1146 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001147}
1148
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001149/***************\
1150* Buffers setup *
1151\***************/
1152
Bob Copelandb6ea0352009-01-10 14:42:54 -05001153static
1154struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1155{
1156 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001157
1158 /*
1159 * Allocate buffer with headroom_needed space for the
1160 * fake physical layer header at the start.
1161 */
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001162 skb = ath_rxbuf_alloc(&sc->common,
1163 sc->rxbufsize + sc->common.cachelsz - 1,
1164 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001165
1166 if (!skb) {
1167 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001168 sc->rxbufsize + sc->common.cachelsz - 1);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001169 return NULL;
1170 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001171
1172 *skb_addr = pci_map_single(sc->pdev,
1173 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1174 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1175 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1176 dev_kfree_skb(skb);
1177 return NULL;
1178 }
1179 return skb;
1180}
1181
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001182static int
1183ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1184{
1185 struct ath5k_hw *ah = sc->ah;
1186 struct sk_buff *skb = bf->skb;
1187 struct ath5k_desc *ds;
1188
Bob Copelandb6ea0352009-01-10 14:42:54 -05001189 if (!skb) {
1190 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1191 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001192 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001193 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001194 }
1195
1196 /*
1197 * Setup descriptors. For receive we always terminate
1198 * the descriptor list with a self-linked entry so we'll
1199 * not get overrun under high load (as can happen with a
1200 * 5212 when ANI processing enables PHY error frames).
1201 *
1202 * To insure the last descriptor is self-linked we create
1203 * each descriptor as self-linked and add it to the end. As
1204 * each additional descriptor is added the previous self-linked
1205 * entry is ``fixed'' naturally. This should be safe even
1206 * if DMA is happening. When processing RX interrupts we
1207 * never remove/process the last, self-linked, entry on the
1208 * descriptor list. This insures the hardware always has
1209 * someplace to write a new frame.
1210 */
1211 ds = bf->desc;
1212 ds->ds_link = bf->daddr; /* link to self */
1213 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001214 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001215 skb_tailroom(skb), /* buffer size */
1216 0);
1217
1218 if (sc->rxlink != NULL)
1219 *sc->rxlink = bf->daddr;
1220 sc->rxlink = &ds->ds_link;
1221 return 0;
1222}
1223
1224static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001225ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
1226 struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001227{
1228 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001229 struct ath5k_desc *ds = bf->desc;
1230 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001231 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001232 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001233 struct ieee80211_rate *rate;
1234 unsigned int mrr_rate[3], mrr_tries[3];
1235 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001236 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001237 u16 cts_rate = 0;
1238 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001239 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001240
1241 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001242
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001243 /* XXX endianness */
1244 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1245 PCI_DMA_TODEVICE);
1246
Bob Copeland8902ff42009-01-22 08:44:20 -05001247 rate = ieee80211_get_tx_rate(sc->hw, info);
1248
Johannes Berge039fa42008-05-15 12:55:29 +02001249 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001250 flags |= AR5K_TXDESC_NOACK;
1251
Bob Copeland8902ff42009-01-22 08:44:20 -05001252 rc_flags = info->control.rates[0].flags;
1253 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1254 rate->hw_value_short : rate->hw_value;
1255
Bruno Randolf281c56d2008-02-05 18:44:55 +09001256 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001257
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001258 /* FIXME: If we are in g mode and rate is a CCK rate
1259 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1260 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001261 if (info->control.hw_key) {
1262 keyidx = info->control.hw_key->hw_key_idx;
1263 pktlen += info->control.hw_key->icv_len;
1264 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001265 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1266 flags |= AR5K_TXDESC_RTSENA;
1267 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1268 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1269 sc->vif, pktlen, info));
1270 }
1271 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1272 flags |= AR5K_TXDESC_CTSENA;
1273 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1274 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1275 sc->vif, pktlen, info));
1276 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001277 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1278 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001279 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001280 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001281 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001282 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001283 if (ret)
1284 goto err_unmap;
1285
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001286 memset(mrr_rate, 0, sizeof(mrr_rate));
1287 memset(mrr_tries, 0, sizeof(mrr_tries));
1288 for (i = 0; i < 3; i++) {
1289 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1290 if (!rate)
1291 break;
1292
1293 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001294 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001295 }
1296
1297 ah->ah_setup_mrr_tx_desc(ah, ds,
1298 mrr_rate[0], mrr_tries[0],
1299 mrr_rate[1], mrr_tries[1],
1300 mrr_rate[2], mrr_tries[2]);
1301
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001302 ds->ds_link = 0;
1303 ds->ds_data = bf->skbaddr;
1304
1305 spin_lock_bh(&txq->lock);
1306 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001307 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001308 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001309 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001310 else /* no, so only link it */
1311 *txq->link = bf->daddr;
1312
1313 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001314 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001315 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001316 spin_unlock_bh(&txq->lock);
1317
1318 return 0;
1319err_unmap:
1320 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1321 return ret;
1322}
1323
1324/*******************\
1325* Descriptors setup *
1326\*******************/
1327
1328static int
1329ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1330{
1331 struct ath5k_desc *ds;
1332 struct ath5k_buf *bf;
1333 dma_addr_t da;
1334 unsigned int i;
1335 int ret;
1336
1337 /* allocate descriptors */
1338 sc->desc_len = sizeof(struct ath5k_desc) *
1339 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1340 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1341 if (sc->desc == NULL) {
1342 ATH5K_ERR(sc, "can't allocate descriptors\n");
1343 ret = -ENOMEM;
1344 goto err;
1345 }
1346 ds = sc->desc;
1347 da = sc->desc_daddr;
1348 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1349 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1350
1351 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1352 sizeof(struct ath5k_buf), GFP_KERNEL);
1353 if (bf == NULL) {
1354 ATH5K_ERR(sc, "can't allocate bufptr\n");
1355 ret = -ENOMEM;
1356 goto err_free;
1357 }
1358 sc->bufptr = bf;
1359
1360 INIT_LIST_HEAD(&sc->rxbuf);
1361 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1362 bf->desc = ds;
1363 bf->daddr = da;
1364 list_add_tail(&bf->list, &sc->rxbuf);
1365 }
1366
1367 INIT_LIST_HEAD(&sc->txbuf);
1368 sc->txbuf_len = ATH_TXBUF;
1369 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1370 da += sizeof(*ds)) {
1371 bf->desc = ds;
1372 bf->daddr = da;
1373 list_add_tail(&bf->list, &sc->txbuf);
1374 }
1375
1376 /* beacon buffer */
1377 bf->desc = ds;
1378 bf->daddr = da;
1379 sc->bbuf = bf;
1380
1381 return 0;
1382err_free:
1383 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1384err:
1385 sc->desc = NULL;
1386 return ret;
1387}
1388
1389static void
1390ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1391{
1392 struct ath5k_buf *bf;
1393
1394 ath5k_txbuf_free(sc, sc->bbuf);
1395 list_for_each_entry(bf, &sc->txbuf, list)
1396 ath5k_txbuf_free(sc, bf);
1397 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001398 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001399
1400 /* Free memory associated with all descriptors */
1401 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1402
1403 kfree(sc->bufptr);
1404 sc->bufptr = NULL;
1405}
1406
1407
1408
1409
1410
1411/**************\
1412* Queues setup *
1413\**************/
1414
1415static struct ath5k_txq *
1416ath5k_txq_setup(struct ath5k_softc *sc,
1417 int qtype, int subtype)
1418{
1419 struct ath5k_hw *ah = sc->ah;
1420 struct ath5k_txq *txq;
1421 struct ath5k_txq_info qi = {
1422 .tqi_subtype = subtype,
1423 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1424 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1425 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1426 };
1427 int qnum;
1428
1429 /*
1430 * Enable interrupts only for EOL and DESC conditions.
1431 * We mark tx descriptors to receive a DESC interrupt
1432 * when a tx queue gets deep; otherwise waiting for the
1433 * EOL to reap descriptors. Note that this is done to
1434 * reduce interrupt load and this only defers reaping
1435 * descriptors, never transmitting frames. Aside from
1436 * reducing interrupts this also permits more concurrency.
1437 * The only potential downside is if the tx queue backs
1438 * up in which case the top half of the kernel may backup
1439 * due to a lack of tx descriptors.
1440 */
1441 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1442 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1443 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1444 if (qnum < 0) {
1445 /*
1446 * NB: don't print a message, this happens
1447 * normally on parts with too few tx queues
1448 */
1449 return ERR_PTR(qnum);
1450 }
1451 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1452 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1453 qnum, ARRAY_SIZE(sc->txqs));
1454 ath5k_hw_release_tx_queue(ah, qnum);
1455 return ERR_PTR(-EINVAL);
1456 }
1457 txq = &sc->txqs[qnum];
1458 if (!txq->setup) {
1459 txq->qnum = qnum;
1460 txq->link = NULL;
1461 INIT_LIST_HEAD(&txq->q);
1462 spin_lock_init(&txq->lock);
1463 txq->setup = true;
1464 }
1465 return &sc->txqs[qnum];
1466}
1467
1468static int
1469ath5k_beaconq_setup(struct ath5k_hw *ah)
1470{
1471 struct ath5k_txq_info qi = {
1472 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1473 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1474 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1475 /* NB: for dynamic turbo, don't enable any other interrupts */
1476 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1477 };
1478
1479 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1480}
1481
1482static int
1483ath5k_beaconq_config(struct ath5k_softc *sc)
1484{
1485 struct ath5k_hw *ah = sc->ah;
1486 struct ath5k_txq_info qi;
1487 int ret;
1488
1489 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1490 if (ret)
1491 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001492 if (sc->opmode == NL80211_IFTYPE_AP ||
1493 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001494 /*
1495 * Always burst out beacon and CAB traffic
1496 * (aifs = cwmin = cwmax = 0)
1497 */
1498 qi.tqi_aifs = 0;
1499 qi.tqi_cw_min = 0;
1500 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001501 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001502 /*
1503 * Adhoc mode; backoff between 0 and (2 * cw_min).
1504 */
1505 qi.tqi_aifs = 0;
1506 qi.tqi_cw_min = 0;
1507 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001508 }
1509
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001510 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1511 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1512 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1513
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001514 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001515 if (ret) {
1516 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1517 "hardware queue!\n", __func__);
1518 return ret;
1519 }
1520
1521 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1522}
1523
1524static void
1525ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1526{
1527 struct ath5k_buf *bf, *bf0;
1528
1529 /*
1530 * NB: this assumes output has been stopped and
1531 * we do not need to block ath5k_tx_tasklet
1532 */
1533 spin_lock_bh(&txq->lock);
1534 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001535 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001536
1537 ath5k_txbuf_free(sc, bf);
1538
1539 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001540 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001541 list_move_tail(&bf->list, &sc->txbuf);
1542 sc->txbuf_len++;
1543 spin_unlock_bh(&sc->txbuflock);
1544 }
1545 txq->link = NULL;
1546 spin_unlock_bh(&txq->lock);
1547}
1548
1549/*
1550 * Drain the transmit queues and reclaim resources.
1551 */
1552static void
1553ath5k_txq_cleanup(struct ath5k_softc *sc)
1554{
1555 struct ath5k_hw *ah = sc->ah;
1556 unsigned int i;
1557
1558 /* XXX return value */
1559 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1560 /* don't touch the hardware if marked invalid */
1561 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1562 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001563 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001564 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1565 if (sc->txqs[i].setup) {
1566 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1567 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1568 "link %p\n",
1569 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001570 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001571 sc->txqs[i].qnum),
1572 sc->txqs[i].link);
1573 }
1574 }
Johannes Berg36d68252008-05-15 12:55:26 +02001575 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001576
1577 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1578 if (sc->txqs[i].setup)
1579 ath5k_txq_drainq(sc, &sc->txqs[i]);
1580}
1581
1582static void
1583ath5k_txq_release(struct ath5k_softc *sc)
1584{
1585 struct ath5k_txq *txq = sc->txqs;
1586 unsigned int i;
1587
1588 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1589 if (txq->setup) {
1590 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1591 txq->setup = false;
1592 }
1593}
1594
1595
1596
1597
1598/*************\
1599* RX Handling *
1600\*************/
1601
1602/*
1603 * Enable the receive h/w following a reset.
1604 */
1605static int
1606ath5k_rx_start(struct ath5k_softc *sc)
1607{
1608 struct ath5k_hw *ah = sc->ah;
1609 struct ath5k_buf *bf;
1610 int ret;
1611
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001612 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->common.cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001613
1614 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001615 sc->common.cachelsz, sc->rxbufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001616
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001617 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001618 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001619 list_for_each_entry(bf, &sc->rxbuf, list) {
1620 ret = ath5k_rxbuf_setup(sc, bf);
1621 if (ret != 0) {
1622 spin_unlock_bh(&sc->rxbuflock);
1623 goto err;
1624 }
1625 }
1626 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001627 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001628 spin_unlock_bh(&sc->rxbuflock);
1629
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001630 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001631 ath5k_mode_setup(sc); /* set filters, etc. */
1632 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1633
1634 return 0;
1635err:
1636 return ret;
1637}
1638
1639/*
1640 * Disable the receive h/w in preparation for a reset.
1641 */
1642static void
1643ath5k_rx_stop(struct ath5k_softc *sc)
1644{
1645 struct ath5k_hw *ah = sc->ah;
1646
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001647 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001648 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1649 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001650
1651 ath5k_debug_printrxbuffs(sc, ah);
1652
1653 sc->rxlink = NULL; /* just in case */
1654}
1655
1656static unsigned int
1657ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001658 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001659{
1660 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001661 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001662
Bruno Randolfb47f4072008-03-05 18:35:45 +09001663 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1664 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001665 return RX_FLAG_DECRYPTED;
1666
1667 /* Apparently when a default key is used to decrypt the packet
1668 the hw does not set the index used to decrypt. In such cases
1669 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001670 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001671 if (ieee80211_has_protected(hdr->frame_control) &&
1672 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1673 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001674 keyix = skb->data[hlen + 3] >> 6;
1675
1676 if (test_bit(keyix, sc->keymap))
1677 return RX_FLAG_DECRYPTED;
1678 }
1679
1680 return 0;
1681}
1682
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001683
1684static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001685ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1686 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001687{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001688 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001689 u32 hw_tu;
1690 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1691
Harvey Harrison24b56e72008-06-14 23:33:38 -07001692 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001693 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001694 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1695 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001696 * Received an IBSS beacon with the same BSSID. Hardware *must*
1697 * have updated the local TSF. We have to work around various
1698 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001699 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001700 tsf = ath5k_hw_get_tsf64(sc->ah);
1701 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1702 hw_tu = TSF_TO_TU(tsf);
1703
1704 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1705 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001706 (unsigned long long)bc_tstamp,
1707 (unsigned long long)rxs->mactime,
1708 (unsigned long long)(rxs->mactime - bc_tstamp),
1709 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001710
1711 /*
1712 * Sometimes the HW will give us a wrong tstamp in the rx
1713 * status, causing the timestamp extension to go wrong.
1714 * (This seems to happen especially with beacon frames bigger
1715 * than 78 byte (incl. FCS))
1716 * But we know that the receive timestamp must be later than the
1717 * timestamp of the beacon since HW must have synced to that.
1718 *
1719 * NOTE: here we assume mactime to be after the frame was
1720 * received, not like mac80211 which defines it at the start.
1721 */
1722 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001723 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001724 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001725 (unsigned long long)rxs->mactime,
1726 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001727 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001728 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001729
1730 /*
1731 * Local TSF might have moved higher than our beacon timers,
1732 * in that case we have to update them to continue sending
1733 * beacons. This also takes care of synchronizing beacon sending
1734 * times with other stations.
1735 */
1736 if (hw_tu >= sc->nexttbtt)
1737 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001738 }
1739}
1740
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001741static void
1742ath5k_tasklet_rx(unsigned long data)
1743{
1744 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001745 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001746 struct sk_buff *skb, *next_skb;
1747 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001748 struct ath5k_softc *sc = (void *)data;
Bob Copelandc57ca812009-04-15 07:57:35 -04001749 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001750 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001751 int ret;
1752 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001753 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001754
1755 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001756 if (list_empty(&sc->rxbuf)) {
1757 ATH5K_WARN(sc, "empty rx buf pool\n");
1758 goto unlock;
1759 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001760 do {
Bob Copelandd6894b52008-05-12 21:16:44 -04001761 rxs.flag = 0;
1762
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001763 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1764 BUG_ON(bf->skb == NULL);
1765 skb = bf->skb;
1766 ds = bf->desc;
1767
Bob Copelandc57ca812009-04-15 07:57:35 -04001768 /* bail if HW is still using self-linked descriptor */
1769 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1770 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001771
Bruno Randolfb47f4072008-03-05 18:35:45 +09001772 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001773 if (unlikely(ret == -EINPROGRESS))
1774 break;
1775 else if (unlikely(ret)) {
1776 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001777 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001778 return;
1779 }
1780
Bruno Randolfb47f4072008-03-05 18:35:45 +09001781 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001782 ATH5K_WARN(sc, "unsupported jumbo\n");
1783 goto next;
1784 }
1785
Bruno Randolfb47f4072008-03-05 18:35:45 +09001786 if (unlikely(rs.rs_status)) {
1787 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001788 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001789 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001790 /*
1791 * Decrypt error. If the error occurred
1792 * because there was no hardware key, then
1793 * let the frame through so the upper layers
1794 * can process it. This is necessary for 5210
1795 * parts which have no way to setup a ``clear''
1796 * key cache entry.
1797 *
1798 * XXX do key cache faulting
1799 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001800 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1801 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001802 goto accept;
1803 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001804 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001805 rxs.flag |= RX_FLAG_MMIC_ERROR;
1806 goto accept;
1807 }
1808
1809 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001810 if ((rs.rs_status &
1811 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001812 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001813 goto next;
1814 }
1815accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001816 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1817
1818 /*
1819 * If we can't replace bf->skb with a new skb under memory
1820 * pressure, just skip this packet
1821 */
1822 if (!next_skb)
1823 goto next;
1824
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001825 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1826 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001827 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001828
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001829 /* The MAC header is padded to have 32-bit boundary if the
1830 * packet payload is non-zero. The general calculation for
1831 * padsize would take into account odd header lengths:
1832 * padsize = (4 - hdrlen % 4) % 4; However, since only
1833 * even-length headers are used, padding can only be 0 or 2
1834 * bytes and we can optimize this a bit. In addition, we must
1835 * not try to remove padding from short control frames that do
1836 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001837 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001838 padsize = ath5k_pad_size(hdrlen);
1839 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001840 memmove(skb->data + padsize, skb->data, hdrlen);
1841 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001842 }
1843
Bruno Randolfc0e18992008-01-21 11:09:46 +09001844 /*
1845 * always extend the mac timestamp, since this information is
1846 * also needed for proper IBSS merging.
1847 *
1848 * XXX: it might be too late to do it here, since rs_tstamp is
1849 * 15bit only. that means TSF extension has to be done within
1850 * 32768usec (about 32ms). it might be necessary to move this to
1851 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001852 *
1853 * Unfortunately we don't know when the hardware takes the rx
1854 * timestamp (beginning of phy frame, data frame, end of rx?).
1855 * The only thing we know is that it is hardware specific...
1856 * On AR5213 it seems the rx timestamp is at the end of the
1857 * frame, but i'm not sure.
1858 *
1859 * NOTE: mac80211 defines mactime at the beginning of the first
1860 * data symbol. Since we don't have any time references it's
1861 * impossible to comply to that. This affects IBSS merge only
1862 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001863 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001864 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001865 rxs.flag |= RX_FLAG_TSFT;
1866
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001867 rxs.freq = sc->curchan->center_freq;
1868 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001869
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001870 rxs.noise = sc->ah->ah_noise_floor;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001871 rxs.signal = rxs.noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001872
1873 /* An rssi of 35 indicates you should be able use
1874 * 54 Mbps reliably. A more elaborate scheme can be used
1875 * here but it requires a map of SNR/throughput for each
1876 * possible mode used */
1877 rxs.qual = rs.rs_rssi * 100 / 35;
1878
1879 /* rssi can be more than 35 though, anything above that
1880 * should be considered at 100% */
1881 if (rxs.qual > 100)
1882 rxs.qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001883
Bruno Randolfb47f4072008-03-05 18:35:45 +09001884 rxs.antenna = rs.rs_antenna;
1885 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1886 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001887
Bruno Randolf06303352008-08-05 19:32:23 +02001888 if (rxs.rate_idx >= 0 && rs.rs_rate ==
1889 sc->curband->bitrates[rxs.rate_idx].hw_value_short)
Bruno Randolf63266a62008-07-30 17:12:58 +02001890 rxs.flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001891
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001892 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1893
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001894 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001895 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001896 ath5k_check_ibss_tsf(sc, skb, &rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001897
Johannes Bergf1d58c22009-06-17 13:13:00 +02001898 memcpy(IEEE80211_SKB_RXCB(skb), &rxs, sizeof(rxs));
1899 ieee80211_rx(sc->hw, skb);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001900
1901 bf->skb = next_skb;
1902 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001903next:
1904 list_move_tail(&bf->list, &sc->rxbuf);
1905 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001906unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001907 spin_unlock(&sc->rxbuflock);
1908}
1909
1910
1911
1912
1913/*************\
1914* TX Handling *
1915\*************/
1916
1917static void
1918ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1919{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001920 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001921 struct ath5k_buf *bf, *bf0;
1922 struct ath5k_desc *ds;
1923 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001924 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001925 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001926
1927 spin_lock(&txq->lock);
1928 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1929 ds = bf->desc;
1930
Bruno Randolfb47f4072008-03-05 18:35:45 +09001931 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001932 if (unlikely(ret == -EINPROGRESS))
1933 break;
1934 else if (unlikely(ret)) {
1935 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1936 ret, txq->qnum);
1937 break;
1938 }
1939
1940 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001941 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001942 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001943
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001944 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1945 PCI_DMA_TODEVICE);
1946
Johannes Berge6a98542008-10-21 12:40:02 +02001947 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001948 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001949 struct ieee80211_tx_rate *r =
1950 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001951
1952 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001953 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1954 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001955 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001956 r->idx = -1;
1957 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001958 }
1959 }
1960
Johannes Berge6a98542008-10-21 12:40:02 +02001961 /* count the successful attempt as well */
1962 info->status.rates[ts.ts_final_idx].count++;
1963
Bruno Randolfb47f4072008-03-05 18:35:45 +09001964 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001965 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02001966 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001967 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001968 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001969 info->flags |= IEEE80211_TX_STAT_ACK;
1970 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001971 }
1972
Johannes Berge039fa42008-05-15 12:55:29 +02001973 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001974 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001975
1976 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001977 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001978 list_move_tail(&bf->list, &sc->txbuf);
1979 sc->txbuf_len++;
1980 spin_unlock(&sc->txbuflock);
1981 }
1982 if (likely(list_empty(&txq->q)))
1983 txq->link = NULL;
1984 spin_unlock(&txq->lock);
1985 if (sc->txbuf_len > ATH_TXBUF / 5)
1986 ieee80211_wake_queues(sc->hw);
1987}
1988
1989static void
1990ath5k_tasklet_tx(unsigned long data)
1991{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001992 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001993 struct ath5k_softc *sc = (void *)data;
1994
Bob Copeland8784d2e2009-07-29 17:32:28 -04001995 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
1996 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
1997 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001998}
1999
2000
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002001/*****************\
2002* Beacon handling *
2003\*****************/
2004
2005/*
2006 * Setup the beacon frame for transmit.
2007 */
2008static int
Johannes Berge039fa42008-05-15 12:55:29 +02002009ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002010{
2011 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002012 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002013 struct ath5k_hw *ah = sc->ah;
2014 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002015 int ret = 0;
2016 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002017 u32 flags;
2018
2019 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2020 PCI_DMA_TODEVICE);
2021 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2022 "skbaddr %llx\n", skb, skb->data, skb->len,
2023 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002024 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002025 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2026 return -EIO;
2027 }
2028
2029 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002030 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002031
2032 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002033 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002034 ds->ds_link = bf->daddr; /* self-linked */
2035 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002036 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002037 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002038
2039 /*
2040 * If we use multiple antennas on AP and use
2041 * the Sectored AP scenario, switch antenna every
2042 * 4 beacons to make sure everybody hears our AP.
2043 * When a client tries to associate, hw will keep
2044 * track of the tx antenna to be used for this client
2045 * automaticaly, based on ACKed packets.
2046 *
2047 * Note: AP still listens and transmits RTS on the
2048 * default antenna which is supposed to be an omni.
2049 *
2050 * Note2: On sectored scenarios it's possible to have
2051 * multiple antennas (1omni -the default- and 14 sectors)
2052 * so if we choose to actually support this mode we need
2053 * to allow user to set how many antennas we have and tweak
2054 * the code below to send beacons on all of them.
2055 */
2056 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2057 antenna = sc->bsent & 4 ? 2 : 1;
2058
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002059
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002060 /* FIXME: If we are in g mode and rate is a CCK rate
2061 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2062 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002063 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002064 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002065 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002066 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002067 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002068 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002069 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002070 if (ret)
2071 goto err_unmap;
2072
2073 return 0;
2074err_unmap:
2075 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2076 return ret;
2077}
2078
2079/*
2080 * Transmit a beacon frame at SWBA. Dynamic updates to the
2081 * frame contents are done as needed and the slot time is
2082 * also adjusted based on current state.
2083 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002084 * This is called from software irq context (beacontq or restq
2085 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002086 */
2087static void
2088ath5k_beacon_send(struct ath5k_softc *sc)
2089{
2090 struct ath5k_buf *bf = sc->bbuf;
2091 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002092 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002093
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002094 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002095
Johannes Berg05c914f2008-09-11 00:01:58 +02002096 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2097 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002098 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2099 return;
2100 }
2101 /*
2102 * Check if the previous beacon has gone out. If
2103 * not don't don't try to post another, skip this
2104 * period and wait for the next. Missed beacons
2105 * indicate a problem and should not occur. If we
2106 * miss too many consecutive beacons reset the device.
2107 */
2108 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2109 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002110 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002111 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002112 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002113 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002114 "stuck beacon time (%u missed)\n",
2115 sc->bmisscount);
2116 tasklet_schedule(&sc->restq);
2117 }
2118 return;
2119 }
2120 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002121 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002122 "resume beacon xmit after %u misses\n",
2123 sc->bmisscount);
2124 sc->bmisscount = 0;
2125 }
2126
2127 /*
2128 * Stop any current dma and put the new frame on the queue.
2129 * This should never fail since we check above that no frames
2130 * are still pending on the queue.
2131 */
2132 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002133 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002134 /* NB: hw still stops DMA, so proceed */
2135 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002136
Bob Copeland1071db82009-05-18 10:59:52 -04002137 /* refresh the beacon for AP mode */
2138 if (sc->opmode == NL80211_IFTYPE_AP)
2139 ath5k_beacon_update(sc->hw, sc->vif);
2140
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002141 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2142 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002143 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002144 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2145
Bob Copelandcec8db22009-07-04 12:59:51 -04002146 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2147 while (skb) {
2148 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2149 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2150 }
2151
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002152 sc->bsent++;
2153}
2154
2155
Bruno Randolf9804b982008-01-19 18:17:59 +09002156/**
2157 * ath5k_beacon_update_timers - update beacon timers
2158 *
2159 * @sc: struct ath5k_softc pointer we are operating on
2160 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2161 * beacon timer update based on the current HW TSF.
2162 *
2163 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2164 * of a received beacon or the current local hardware TSF and write it to the
2165 * beacon timer registers.
2166 *
2167 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002168 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002169 * when we otherwise know we have to update the timers, but we keep it in this
2170 * function to have it all together in one place.
2171 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002172static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002173ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002174{
2175 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002176 u32 nexttbtt, intval, hw_tu, bc_tu;
2177 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002178
2179 intval = sc->bintval & AR5K_BEACON_PERIOD;
2180 if (WARN_ON(!intval))
2181 return;
2182
Bruno Randolf9804b982008-01-19 18:17:59 +09002183 /* beacon TSF converted to TU */
2184 bc_tu = TSF_TO_TU(bc_tsf);
2185
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002186 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002187 hw_tsf = ath5k_hw_get_tsf64(ah);
2188 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002189
Bruno Randolf9804b982008-01-19 18:17:59 +09002190#define FUDGE 3
2191 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2192 if (bc_tsf == -1) {
2193 /*
2194 * no beacons received, called internally.
2195 * just need to refresh timers based on HW TSF.
2196 */
2197 nexttbtt = roundup(hw_tu + FUDGE, intval);
2198 } else if (bc_tsf == 0) {
2199 /*
2200 * no beacon received, probably called by ath5k_reset_tsf().
2201 * reset TSF to start with 0.
2202 */
2203 nexttbtt = intval;
2204 intval |= AR5K_BEACON_RESET_TSF;
2205 } else if (bc_tsf > hw_tsf) {
2206 /*
2207 * beacon received, SW merge happend but HW TSF not yet updated.
2208 * not possible to reconfigure timers yet, but next time we
2209 * receive a beacon with the same BSSID, the hardware will
2210 * automatically update the TSF and then we need to reconfigure
2211 * the timers.
2212 */
2213 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2214 "need to wait for HW TSF sync\n");
2215 return;
2216 } else {
2217 /*
2218 * most important case for beacon synchronization between STA.
2219 *
2220 * beacon received and HW TSF has been already updated by HW.
2221 * update next TBTT based on the TSF of the beacon, but make
2222 * sure it is ahead of our local TSF timer.
2223 */
2224 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2225 }
2226#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002227
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002228 sc->nexttbtt = nexttbtt;
2229
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002230 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002231 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002232
2233 /*
2234 * debugging output last in order to preserve the time critical aspect
2235 * of this function
2236 */
2237 if (bc_tsf == -1)
2238 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2239 "reconfigured timers based on HW TSF\n");
2240 else if (bc_tsf == 0)
2241 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2242 "reset HW TSF and timers\n");
2243 else
2244 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2245 "updated timers based on beacon TSF\n");
2246
2247 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002248 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2249 (unsigned long long) bc_tsf,
2250 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002251 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2252 intval & AR5K_BEACON_PERIOD,
2253 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2254 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002255}
2256
2257
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002258/**
2259 * ath5k_beacon_config - Configure the beacon queues and interrupts
2260 *
2261 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002262 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002263 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002264 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002265 */
2266static void
2267ath5k_beacon_config(struct ath5k_softc *sc)
2268{
2269 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002270 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002271
Bob Copeland21800492009-07-04 12:59:52 -04002272 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002273 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002274 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002275
Bob Copeland21800492009-07-04 12:59:52 -04002276 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002277 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002278 * In IBSS mode we use a self-linked tx descriptor and let the
2279 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002280 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002281 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002282 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002283 */
2284 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002285
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002286 sc->imask |= AR5K_INT_SWBA;
2287
Jiri Slabyda966bc2008-10-12 22:54:10 +02002288 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002289 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002290 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002291 } else
2292 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002293 } else {
2294 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002295 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002296
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002297 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002298 mmiowb();
2299 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002300}
2301
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002302static void ath5k_tasklet_beacon(unsigned long data)
2303{
2304 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2305
2306 /*
2307 * Software beacon alert--time to send a beacon.
2308 *
2309 * In IBSS mode we use this interrupt just to
2310 * keep track of the next TBTT (target beacon
2311 * transmission time) in order to detect wether
2312 * automatic TSF updates happened.
2313 */
2314 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2315 /* XXX: only if VEOL suppported */
2316 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2317 sc->nexttbtt += sc->bintval;
2318 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2319 "SWBA nexttbtt: %x hw_tu: %x "
2320 "TSF: %llx\n",
2321 sc->nexttbtt,
2322 TSF_TO_TU(tsf),
2323 (unsigned long long) tsf);
2324 } else {
2325 spin_lock(&sc->block);
2326 ath5k_beacon_send(sc);
2327 spin_unlock(&sc->block);
2328 }
2329}
2330
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002331
2332/********************\
2333* Interrupt handling *
2334\********************/
2335
2336static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002337ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002338{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002339 struct ath5k_hw *ah = sc->ah;
2340 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002341
2342 mutex_lock(&sc->lock);
2343
2344 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2345
2346 /*
2347 * Stop anything previously setup. This is safe
2348 * no matter this is the first time through or not.
2349 */
2350 ath5k_stop_locked(sc);
2351
2352 /*
2353 * The basic interface to setting the hardware in a good
2354 * state is ``reset''. On return the hardware is known to
2355 * be powered up and with interrupts disabled. This must
2356 * be followed by initialization of the appropriate bits
2357 * and then setup of the interrupt mask.
2358 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002359 sc->curchan = sc->hw->conf.channel;
2360 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002361 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2362 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Nick Kossifidis6e220662009-08-10 03:31:31 +03002363 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_SWI;
Bob Copeland209d8892009-05-07 08:09:08 -04002364 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002365 if (ret)
2366 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002367
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002368 ath5k_rfkill_hw_start(ah);
2369
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002370 /*
2371 * Reset the key cache since some parts do not reset the
2372 * contents on initial power up or resume from suspend.
2373 */
2374 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2375 ath5k_hw_reset_key(ah, i);
2376
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002377 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002378 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002379
Nick Kossifidis6e220662009-08-10 03:31:31 +03002380 /* Set PHY calibration inteval */
2381 ah->ah_cal_intval = ath5k_calinterval;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002382
2383 ret = 0;
2384done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002385 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002386 mutex_unlock(&sc->lock);
2387 return ret;
2388}
2389
2390static int
2391ath5k_stop_locked(struct ath5k_softc *sc)
2392{
2393 struct ath5k_hw *ah = sc->ah;
2394
2395 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2396 test_bit(ATH_STAT_INVALID, sc->status));
2397
2398 /*
2399 * Shutdown the hardware and driver:
2400 * stop output from above
2401 * disable interrupts
2402 * turn off timers
2403 * turn off the radio
2404 * clear transmit machinery
2405 * clear receive machinery
2406 * drain and release tx queues
2407 * reclaim beacon resources
2408 * power down hardware
2409 *
2410 * Note that some of this work is not possible if the
2411 * hardware is gone (invalid).
2412 */
2413 ieee80211_stop_queues(sc->hw);
2414
2415 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002416 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002417 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002418 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002419 }
2420 ath5k_txq_cleanup(sc);
2421 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2422 ath5k_rx_stop(sc);
2423 ath5k_hw_phy_disable(ah);
2424 } else
2425 sc->rxlink = NULL;
2426
2427 return 0;
2428}
2429
2430/*
2431 * Stop the device, grabbing the top-level lock to protect
2432 * against concurrent entry through ath5k_init (which can happen
2433 * if another thread does a system call and the thread doing the
2434 * stop is preempted).
2435 */
2436static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002437ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002438{
2439 int ret;
2440
2441 mutex_lock(&sc->lock);
2442 ret = ath5k_stop_locked(sc);
2443 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2444 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002445 * Don't set the card in full sleep mode!
2446 *
2447 * a) When the device is in this state it must be carefully
2448 * woken up or references to registers in the PCI clock
2449 * domain may freeze the bus (and system). This varies
2450 * by chip and is mostly an issue with newer parts
2451 * (madwifi sources mentioned srev >= 0x78) that go to
2452 * sleep more quickly.
2453 *
2454 * b) On older chips full sleep results a weird behaviour
2455 * during wakeup. I tested various cards with srev < 0x78
2456 * and they don't wake up after module reload, a second
2457 * module reload is needed to bring the card up again.
2458 *
2459 * Until we figure out what's going on don't enable
2460 * full chip reset on any chip (this is what Legacy HAL
2461 * and Sam's HAL do anyway). Instead Perform a full reset
2462 * on the device (same as initial state after attach) and
2463 * leave it idle (keep MAC/BB on warm reset) */
2464 ret = ath5k_hw_on_hold(sc->ah);
2465
2466 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2467 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002468 }
2469 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002470
Jiri Slaby274c7c32008-07-15 17:44:20 +02002471 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002472 mutex_unlock(&sc->lock);
2473
Jiri Slaby10488f82008-07-15 17:44:19 +02002474 tasklet_kill(&sc->rxtq);
2475 tasklet_kill(&sc->txtq);
2476 tasklet_kill(&sc->restq);
Nick Kossifidis6e220662009-08-10 03:31:31 +03002477 tasklet_kill(&sc->calib);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002478 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002479
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002480 ath5k_rfkill_hw_stop(sc->ah);
2481
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002482 return ret;
2483}
2484
2485static irqreturn_t
2486ath5k_intr(int irq, void *dev_id)
2487{
2488 struct ath5k_softc *sc = dev_id;
2489 struct ath5k_hw *ah = sc->ah;
2490 enum ath5k_int status;
2491 unsigned int counter = 1000;
2492
2493 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2494 !ath5k_hw_is_intr_pending(ah)))
2495 return IRQ_NONE;
2496
2497 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002498 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2499 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2500 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002501 if (unlikely(status & AR5K_INT_FATAL)) {
2502 /*
2503 * Fatal errors are unrecoverable.
2504 * Typically these are caused by DMA errors.
2505 */
2506 tasklet_schedule(&sc->restq);
2507 } else if (unlikely(status & AR5K_INT_RXORN)) {
2508 tasklet_schedule(&sc->restq);
2509 } else {
2510 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002511 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002512 }
2513 if (status & AR5K_INT_RXEOL) {
2514 /*
2515 * NB: the hardware should re-read the link when
2516 * RXE bit is written, but it doesn't work at
2517 * least on older hardware revs.
2518 */
2519 sc->rxlink = NULL;
2520 }
2521 if (status & AR5K_INT_TXURN) {
2522 /* bump tx trigger level */
2523 ath5k_hw_update_tx_triglevel(ah, true);
2524 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002525 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002526 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002527 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2528 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002529 tasklet_schedule(&sc->txtq);
2530 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002531 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002532 }
Nick Kossifidis6e220662009-08-10 03:31:31 +03002533 if (status & AR5K_INT_SWI) {
2534 tasklet_schedule(&sc->calib);
2535 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002536 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002537 /*
2538 * These stats are also used for ANI i think
2539 * so how about updating them more often ?
2540 */
2541 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002542 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002543 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002544 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002545
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002546 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002547 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002548
2549 if (unlikely(!counter))
2550 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2551
Nick Kossifidis6e220662009-08-10 03:31:31 +03002552 ath5k_hw_calibration_poll(ah);
2553
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002554 return IRQ_HANDLED;
2555}
2556
2557static void
2558ath5k_tasklet_reset(unsigned long data)
2559{
2560 struct ath5k_softc *sc = (void *)data;
2561
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002562 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002563}
2564
2565/*
2566 * Periodically recalibrate the PHY to account
2567 * for temperature/environment changes.
2568 */
2569static void
Nick Kossifidis6e220662009-08-10 03:31:31 +03002570ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002571{
2572 struct ath5k_softc *sc = (void *)data;
2573 struct ath5k_hw *ah = sc->ah;
2574
Nick Kossifidis6e220662009-08-10 03:31:31 +03002575 /* Only full calibration for now */
2576 if (ah->ah_swi_mask != AR5K_SWI_FULL_CALIBRATION)
2577 return;
2578
2579 /* Stop queues so that calibration
2580 * doesn't interfere with tx */
2581 ieee80211_stop_queues(sc->hw);
2582
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002583 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002584 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2585 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002586
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002587 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002588 /*
2589 * Rfgain is out of bounds, reset the chip
2590 * to load new gain values.
2591 */
2592 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002593 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002594 }
2595 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2596 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002597 ieee80211_frequency_to_channel(
2598 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002599
Nick Kossifidis6e220662009-08-10 03:31:31 +03002600 ah->ah_swi_mask = 0;
2601
2602 /* Wake queues */
2603 ieee80211_wake_queues(sc->hw);
2604
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002605}
2606
2607
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002608/********************\
2609* Mac80211 functions *
2610\********************/
2611
2612static int
Johannes Berge039fa42008-05-15 12:55:29 +02002613ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002614{
2615 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002616
2617 return ath5k_tx_queue(hw, skb, sc->txq);
2618}
2619
2620static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2621 struct ath5k_txq *txq)
2622{
2623 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002624 struct ath5k_buf *bf;
2625 unsigned long flags;
2626 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002627 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002628
2629 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2630
Johannes Berg05c914f2008-09-11 00:01:58 +02002631 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002632 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2633
2634 /*
2635 * the hardware expects the header padded to 4 byte boundaries
2636 * if this is not the case we add the padding after the header
2637 */
2638 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002639 padsize = ath5k_pad_size(hdrlen);
2640 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002641
2642 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002643 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002644 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002645 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002646 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002647 skb_push(skb, padsize);
2648 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002649 }
2650
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002651 spin_lock_irqsave(&sc->txbuflock, flags);
2652 if (list_empty(&sc->txbuf)) {
2653 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2654 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002655 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002656 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002657 }
2658 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2659 list_del(&bf->list);
2660 sc->txbuf_len--;
2661 if (list_empty(&sc->txbuf))
2662 ieee80211_stop_queues(hw);
2663 spin_unlock_irqrestore(&sc->txbuflock, flags);
2664
2665 bf->skb = skb;
2666
Bob Copelandcec8db22009-07-04 12:59:51 -04002667 if (ath5k_txbuf_setup(sc, bf, txq)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002668 bf->skb = NULL;
2669 spin_lock_irqsave(&sc->txbuflock, flags);
2670 list_add_tail(&bf->list, &sc->txbuf);
2671 sc->txbuf_len++;
2672 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002673 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002674 }
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002675 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002676
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002677drop_packet:
2678 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002679 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002680}
2681
Bob Copeland209d8892009-05-07 08:09:08 -04002682/*
2683 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2684 * and change to the given channel.
2685 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002686static int
Bob Copeland209d8892009-05-07 08:09:08 -04002687ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002688{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002689 struct ath5k_hw *ah = sc->ah;
2690 int ret;
2691
2692 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002693
Bob Copeland209d8892009-05-07 08:09:08 -04002694 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002695 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002696 ath5k_txq_cleanup(sc);
2697 ath5k_rx_stop(sc);
Bob Copeland209d8892009-05-07 08:09:08 -04002698
2699 sc->curchan = chan;
2700 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002701 }
Bob Copeland33554432009-07-04 21:03:13 -04002702 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002703 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002704 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2705 goto err;
2706 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002707
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002708 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002709 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002710 ATH5K_ERR(sc, "can't start recv logic\n");
2711 goto err;
2712 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002713
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002714 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002715 * Change channels and update the h/w rate map if we're switching;
2716 * e.g. 11a to 11b/g.
2717 *
2718 * We may be doing a reset in response to an ioctl that changes the
2719 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002720 *
2721 * XXX needed?
2722 */
2723/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002724
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002725 ath5k_beacon_config(sc);
2726 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002727
2728 return 0;
2729err:
2730 return ret;
2731}
2732
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002733static int
2734ath5k_reset_wake(struct ath5k_softc *sc)
2735{
2736 int ret;
2737
Bob Copeland209d8892009-05-07 08:09:08 -04002738 ret = ath5k_reset(sc, sc->curchan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002739 if (!ret)
2740 ieee80211_wake_queues(sc->hw);
2741
2742 return ret;
2743}
2744
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002745static int ath5k_start(struct ieee80211_hw *hw)
2746{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002747 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002748}
2749
2750static void ath5k_stop(struct ieee80211_hw *hw)
2751{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002752 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002753}
2754
2755static int ath5k_add_interface(struct ieee80211_hw *hw,
2756 struct ieee80211_if_init_conf *conf)
2757{
2758 struct ath5k_softc *sc = hw->priv;
2759 int ret;
2760
2761 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002762 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002763 ret = 0;
2764 goto end;
2765 }
2766
Johannes Berg32bfd352007-12-19 01:31:26 +01002767 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002768
2769 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002770 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002771 case NL80211_IFTYPE_STATION:
2772 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002773 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002774 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002775 sc->opmode = conf->type;
2776 break;
2777 default:
2778 ret = -EOPNOTSUPP;
2779 goto end;
2780 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002781
Bob Copeland0e149cf2008-11-17 23:40:38 -05002782 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04002783 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002784
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002785 ret = 0;
2786end:
2787 mutex_unlock(&sc->lock);
2788 return ret;
2789}
2790
2791static void
2792ath5k_remove_interface(struct ieee80211_hw *hw,
2793 struct ieee80211_if_init_conf *conf)
2794{
2795 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002796 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002797
2798 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002799 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002800 goto end;
2801
Bob Copeland0e149cf2008-11-17 23:40:38 -05002802 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002803 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002804end:
2805 mutex_unlock(&sc->lock);
2806}
2807
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002808/*
2809 * TODO: Phy disable/diversity etc
2810 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002811static int
Johannes Berge8975582008-10-09 12:18:51 +02002812ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002813{
2814 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002815 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002816 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002817 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05002818
2819 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002820
Joerg Alberte30eb4a2009-08-05 01:52:07 +02002821 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2822 ret = ath5k_chan_set(sc, conf->channel);
2823 if (ret < 0)
2824 goto unlock;
2825 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002826
Nick Kossifidisa0823812009-04-30 15:55:44 -04002827 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2828 (sc->power_level != conf->power_level)) {
2829 sc->power_level = conf->power_level;
2830
2831 /* Half dB steps */
2832 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2833 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002834
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002835 /* TODO:
2836 * 1) Move this on config_interface and handle each case
2837 * separately eg. when we have only one STA vif, use
2838 * AR5K_ANTMODE_SINGLE_AP
2839 *
2840 * 2) Allow the user to change antenna mode eg. when only
2841 * one antenna is present
2842 *
2843 * 3) Allow the user to set default/tx antenna when possible
2844 *
2845 * 4) Default mode should handle 90% of the cases, together
2846 * with fixed a/b and single AP modes we should be able to
2847 * handle 99%. Sectored modes are extreme cases and i still
2848 * haven't found a usage for them. If we decide to support them,
2849 * then we must allow the user to set how many tx antennas we
2850 * have available
2851 */
2852 ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
Bob Copelandbe009372009-01-22 08:44:16 -05002853
John W. Linville55aa4e02009-05-25 21:28:47 +02002854unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05002855 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02002856 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002857}
2858
Johannes Berg3ac64be2009-08-17 16:16:53 +02002859static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
2860 int mc_count, struct dev_addr_list *mclist)
2861{
2862 u32 mfilt[2], val;
2863 int i;
2864 u8 pos;
2865
2866 mfilt[0] = 0;
2867 mfilt[1] = 1;
2868
2869 for (i = 0; i < mc_count; i++) {
2870 if (!mclist)
2871 break;
2872 /* calculate XOR of eight 6-bit values */
2873 val = get_unaligned_le32(mclist->dmi_addr + 0);
2874 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2875 val = get_unaligned_le32(mclist->dmi_addr + 3);
2876 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2877 pos &= 0x3f;
2878 mfilt[pos / 32] |= (1 << (pos % 32));
2879 /* XXX: we might be able to just do this instead,
2880 * but not sure, needs testing, if we do use this we'd
2881 * neet to inform below to not reset the mcast */
2882 /* ath5k_hw_set_mcast_filterindex(ah,
2883 * mclist->dmi_addr[5]); */
2884 mclist = mclist->next;
2885 }
2886
2887 return ((u64)(mfilt[1]) << 32) | mfilt[0];
2888}
2889
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002890#define SUPPORTED_FIF_FLAGS \
2891 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2892 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2893 FIF_BCN_PRBRESP_PROMISC
2894/*
2895 * o always accept unicast, broadcast, and multicast traffic
2896 * o multicast traffic for all BSSIDs will be enabled if mac80211
2897 * says it should be
2898 * o maintain current state of phy ofdm or phy cck error reception.
2899 * If the hardware detects any of these type of errors then
2900 * ath5k_hw_get_rx_filter() will pass to us the respective
2901 * hardware filters to be able to receive these type of frames.
2902 * o probe request frames are accepted only when operating in
2903 * hostap, adhoc, or monitor modes
2904 * o enable promiscuous mode according to the interface state
2905 * o accept beacons:
2906 * - when operating in adhoc mode so the 802.11 layer creates
2907 * node table entries for peers,
2908 * - when operating in station mode for collecting rssi data when
2909 * the station is otherwise quiet, or
2910 * - when scanning
2911 */
2912static void ath5k_configure_filter(struct ieee80211_hw *hw,
2913 unsigned int changed_flags,
2914 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02002915 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002916{
2917 struct ath5k_softc *sc = hw->priv;
2918 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02002919 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002920
Johannes Berg3ac64be2009-08-17 16:16:53 +02002921 mfilt[0] = multicast;
2922 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002923
2924 /* Only deal with supported flags */
2925 changed_flags &= SUPPORTED_FIF_FLAGS;
2926 *new_flags &= SUPPORTED_FIF_FLAGS;
2927
2928 /* If HW detects any phy or radar errors, leave those filters on.
2929 * Also, always enable Unicast, Broadcasts and Multicast
2930 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2931 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2932 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2933 AR5K_RX_FILTER_MCAST);
2934
2935 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2936 if (*new_flags & FIF_PROMISC_IN_BSS) {
2937 rfilt |= AR5K_RX_FILTER_PROM;
2938 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002939 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002940 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002941 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002942 }
2943
2944 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2945 if (*new_flags & FIF_ALLMULTI) {
2946 mfilt[0] = ~0;
2947 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002948 }
2949
2950 /* This is the best we can do */
2951 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2952 rfilt |= AR5K_RX_FILTER_PHYERR;
2953
2954 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2955 * and probes for any BSSID, this needs testing */
2956 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2957 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2958
2959 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2960 * set we should only pass on control frames for this
2961 * station. This needs testing. I believe right now this
2962 * enables *all* control frames, which is OK.. but
2963 * but we should see if we can improve on granularity */
2964 if (*new_flags & FIF_CONTROL)
2965 rfilt |= AR5K_RX_FILTER_CONTROL;
2966
2967 /* Additional settings per mode -- this is per ath5k */
2968
2969 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2970
Johannes Berg05c914f2008-09-11 00:01:58 +02002971 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002972 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2973 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Johannes Berg05c914f2008-09-11 00:01:58 +02002974 if (sc->opmode != NL80211_IFTYPE_STATION)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002975 rfilt |= AR5K_RX_FILTER_PROBEREQ;
Johannes Berg05c914f2008-09-11 00:01:58 +02002976 if (sc->opmode != NL80211_IFTYPE_AP &&
2977 sc->opmode != NL80211_IFTYPE_MESH_POINT &&
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002978 test_bit(ATH_STAT_PROMISC, sc->status))
2979 rfilt |= AR5K_RX_FILTER_PROM;
Martin Xu02969b32008-11-24 10:49:27 +08002980 if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
Luis R. Rodriguez296bf2ae2008-11-03 14:43:00 -08002981 sc->opmode == NL80211_IFTYPE_ADHOC ||
2982 sc->opmode == NL80211_IFTYPE_AP)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002983 rfilt |= AR5K_RX_FILTER_BEACON;
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002984 if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
2985 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2986 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002987
2988 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07002989 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002990
2991 /* Set multicast bits */
2992 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2993 /* Set the cached hw filter flags, this will alter actually
2994 * be set in HW */
2995 sc->filter_flags = rfilt;
2996}
2997
2998static int
2999ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003000 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3001 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003002{
3003 struct ath5k_softc *sc = hw->priv;
3004 int ret = 0;
3005
Bob Copeland9ad9a262008-10-29 08:30:54 -04003006 if (modparam_nohwcrypt)
3007 return -EOPNOTSUPP;
3008
Bob Copeland65b5a692009-07-13 21:57:39 -04003009 if (sc->opmode == NL80211_IFTYPE_AP)
3010 return -EOPNOTSUPP;
3011
John Daiker0bbac082008-10-17 12:16:00 -07003012 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003013 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003014 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003015 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003016 case ALG_CCMP:
3017 return -EOPNOTSUPP;
3018 default:
3019 WARN_ON(1);
3020 return -EINVAL;
3021 }
3022
3023 mutex_lock(&sc->lock);
3024
3025 switch (cmd) {
3026 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003027 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3028 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003029 if (ret) {
3030 ATH5K_ERR(sc, "can't set the key\n");
3031 goto unlock;
3032 }
3033 __set_bit(key->keyidx, sc->keymap);
3034 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003035 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3036 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003037 break;
3038 case DISABLE_KEY:
3039 ath5k_hw_reset_key(sc->ah, key->keyidx);
3040 __clear_bit(key->keyidx, sc->keymap);
3041 break;
3042 default:
3043 ret = -EINVAL;
3044 goto unlock;
3045 }
3046
3047unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003048 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003049 mutex_unlock(&sc->lock);
3050 return ret;
3051}
3052
3053static int
3054ath5k_get_stats(struct ieee80211_hw *hw,
3055 struct ieee80211_low_level_stats *stats)
3056{
3057 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003058 struct ath5k_hw *ah = sc->ah;
3059
3060 /* Force update */
3061 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003062
3063 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3064
3065 return 0;
3066}
3067
3068static int
3069ath5k_get_tx_stats(struct ieee80211_hw *hw,
3070 struct ieee80211_tx_queue_stats *stats)
3071{
3072 struct ath5k_softc *sc = hw->priv;
3073
3074 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3075
3076 return 0;
3077}
3078
3079static u64
3080ath5k_get_tsf(struct ieee80211_hw *hw)
3081{
3082 struct ath5k_softc *sc = hw->priv;
3083
3084 return ath5k_hw_get_tsf64(sc->ah);
3085}
3086
3087static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003088ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3089{
3090 struct ath5k_softc *sc = hw->priv;
3091
3092 ath5k_hw_set_tsf64(sc->ah, tsf);
3093}
3094
3095static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003096ath5k_reset_tsf(struct ieee80211_hw *hw)
3097{
3098 struct ath5k_softc *sc = hw->priv;
3099
Bruno Randolf9804b982008-01-19 18:17:59 +09003100 /*
3101 * in IBSS mode we need to update the beacon timers too.
3102 * this will also reset the TSF if we call it with 0
3103 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003104 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003105 ath5k_beacon_update_timers(sc, 0);
3106 else
3107 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003108}
3109
Bob Copeland1071db82009-05-18 10:59:52 -04003110/*
3111 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3112 * this is called only once at config_bss time, for AP we do it every
3113 * SWBA interrupt so that the TIM will reflect buffered frames.
3114 *
3115 * Called with the beacon lock.
3116 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003117static int
Bob Copeland1071db82009-05-18 10:59:52 -04003118ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003119{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003120 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003121 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003122 struct sk_buff *skb;
3123
3124 if (WARN_ON(!vif)) {
3125 ret = -EINVAL;
3126 goto out;
3127 }
3128
3129 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003130
3131 if (!skb) {
3132 ret = -ENOMEM;
3133 goto out;
3134 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003135
3136 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3137
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003138 ath5k_txbuf_free(sc, sc->bbuf);
3139 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003140 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003141 if (ret)
3142 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003143out:
3144 return ret;
3145}
3146
Martin Xu02969b32008-11-24 10:49:27 +08003147static void
3148set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3149{
3150 struct ath5k_softc *sc = hw->priv;
3151 struct ath5k_hw *ah = sc->ah;
3152 u32 rfilt;
3153 rfilt = ath5k_hw_get_rx_filter(ah);
3154 if (enable)
3155 rfilt |= AR5K_RX_FILTER_BEACON;
3156 else
3157 rfilt &= ~AR5K_RX_FILTER_BEACON;
3158 ath5k_hw_set_rx_filter(ah, rfilt);
3159 sc->filter_flags = rfilt;
3160}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003161
Martin Xu02969b32008-11-24 10:49:27 +08003162static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3163 struct ieee80211_vif *vif,
3164 struct ieee80211_bss_conf *bss_conf,
3165 u32 changes)
3166{
3167 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003168 struct ath5k_hw *ah = sc->ah;
Bob Copeland21800492009-07-04 12:59:52 -04003169 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003170
3171 mutex_lock(&sc->lock);
3172 if (WARN_ON(sc->vif != vif))
3173 goto unlock;
3174
3175 if (changes & BSS_CHANGED_BSSID) {
3176 /* Cache for later use during resets */
3177 memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
3178 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
3179 * a clean way of letting us retrieve this yet. */
3180 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
3181 mmiowb();
3182 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003183
3184 if (changes & BSS_CHANGED_BEACON_INT)
3185 sc->bintval = bss_conf->beacon_int;
3186
Martin Xu02969b32008-11-24 10:49:27 +08003187 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003188 sc->assoc = bss_conf->assoc;
3189 if (sc->opmode == NL80211_IFTYPE_STATION)
3190 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003191 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3192 AR5K_LED_ASSOC : AR5K_LED_INIT);
Martin Xu02969b32008-11-24 10:49:27 +08003193 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003194
Bob Copeland21800492009-07-04 12:59:52 -04003195 if (changes & BSS_CHANGED_BEACON) {
3196 spin_lock_irqsave(&sc->block, flags);
3197 ath5k_beacon_update(hw, vif);
3198 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003199 }
3200
Bob Copeland21800492009-07-04 12:59:52 -04003201 if (changes & BSS_CHANGED_BEACON_ENABLED)
3202 sc->enable_beacon = bss_conf->enable_beacon;
3203
3204 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3205 BSS_CHANGED_BEACON_INT))
3206 ath5k_beacon_config(sc);
3207
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003208 unlock:
3209 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003210}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003211
3212static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3213{
3214 struct ath5k_softc *sc = hw->priv;
3215 if (!sc->assoc)
3216 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3217}
3218
3219static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3220{
3221 struct ath5k_softc *sc = hw->priv;
3222 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3223 AR5K_LED_ASSOC : AR5K_LED_INIT);
3224}