blob: 144a71ce502b703ed0cc5f1c6e993b9c128aa29d [file] [log] [blame]
Brian Swetland8a0f6f12008-09-10 14:58:25 -07001/* linux/include/asm-arm/arch-msm/dma.h
Russell Kinga09e64f2008-08-05 16:14:15 +01002 *
3 * Copyright (C) 2007 Google, Inc.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004 * Copyright (c) 2008-2011, Code Aurora Forum. All rights reserved.
Russell Kinga09e64f2008-08-05 16:14:15 +01005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
17#ifndef __ASM_ARCH_MSM_DMA_H
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#define __ASM_ARCH_MSM_DMA_H
Russell Kinga09e64f2008-08-05 16:14:15 +010019
20#include <linux/list.h>
21#include <mach/msm_iomap.h>
22
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#if defined(CONFIG_ARCH_FSM9XXX)
24#include <mach/dma-fsm9xxx.h>
25#endif
26
Brian Swetland8a0f6f12008-09-10 14:58:25 -070027struct msm_dmov_errdata {
28 uint32_t flush[6];
29};
30
Russell Kinga09e64f2008-08-05 16:14:15 +010031struct msm_dmov_cmd {
32 struct list_head list;
33 unsigned int cmdptr;
Brian Swetland8a0f6f12008-09-10 14:58:25 -070034 void (*complete_func)(struct msm_dmov_cmd *cmd,
35 unsigned int result,
36 struct msm_dmov_errdata *err);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037 void (*exec_func)(struct msm_dmov_cmd *cmd);
38 void *user; /* Pointer for caller's reference */
Russell Kinga09e64f2008-08-05 16:14:15 +010039};
40
41void msm_dmov_enqueue_cmd(unsigned id, struct msm_dmov_cmd *cmd);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042void msm_dmov_enqueue_cmd_ext(unsigned id, struct msm_dmov_cmd *cmd);
Brian Swetland8a0f6f12008-09-10 14:58:25 -070043void msm_dmov_stop_cmd(unsigned id, struct msm_dmov_cmd *cmd, int graceful);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070044void msm_dmov_flush(unsigned int id);
Jeff Ohlsteindc39f972011-09-02 13:55:16 -070045int msm_dmov_exec_cmd(unsigned id, unsigned int cmdptr);
Russell Kinga09e64f2008-08-05 16:14:15 +010046
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070047#define DMOV_CRCIS_PER_CONF 10
Russell Kinga09e64f2008-08-05 16:14:15 +010048
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049#define DMOV_ADDR(off, ch, sd) ((DMOV_SD_SIZE*(sd)) + (off) + ((ch) << 2))
50#define DMOV_SD0(off, ch) DMOV_ADDR(off, ch, 0)
51#define DMOV_SD1(off, ch) DMOV_ADDR(off, ch, 1)
52#define DMOV_SD2(off, ch) DMOV_ADDR(off, ch, 2)
53#define DMOV_SD3(off, ch) DMOV_ADDR(off, ch, 3)
Russell Kinga09e64f2008-08-05 16:14:15 +010054
Daniel Walker2f2a74e2010-05-04 11:29:54 -070055#if defined(CONFIG_ARCH_MSM7X30)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#define DMOV_SD_SIZE 0x400
57#define DMOV_SD_AARM 2
58#elif defined(CONFIG_ARCH_MSM8960)
59#define DMOV_SD_SIZE 0x800
60#define DMOV_SD_AARM 1
Joel King0581896d2011-07-19 16:43:28 -070061#elif defined(CONFIG_ARCH_APQ8064)
62#define DMOV_SD_SIZE 0x800
63#define DMOV_SD_AARM 0
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070064#elif defined(CONFIG_MSM_ADM3)
65#define DMOV_SD_SIZE 0x800
66#define DMOV_SD_MASTER 1
67#define DMOV_SD_AARM 1
68#define DMOV_SD_MASTER_ADDR(off, ch) DMOV_ADDR(off, ch, DMOV_SD_MASTER)
69#elif defined(CONFIG_ARCH_FSM9XXX)
70/* defined in dma-fsm9xxx.h */
Daniel Walker2f2a74e2010-05-04 11:29:54 -070071#else
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072#define DMOV_SD_SIZE 0x400
73#define DMOV_SD_AARM 3
Daniel Walker2f2a74e2010-05-04 11:29:54 -070074#endif
Russell Kinga09e64f2008-08-05 16:14:15 +010075
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070076#define DMOV_SD_AARM_ADDR(off, ch) DMOV_ADDR(off, ch, DMOV_SD_AARM)
77
78#define DMOV_CMD_PTR(ch) DMOV_SD_AARM_ADDR(0x000, ch)
Russell Kinga09e64f2008-08-05 16:14:15 +010079#define DMOV_CMD_LIST (0 << 29) /* does not work */
80#define DMOV_CMD_PTR_LIST (1 << 29) /* works */
81#define DMOV_CMD_INPUT_CFG (2 << 29) /* untested */
82#define DMOV_CMD_OUTPUT_CFG (3 << 29) /* untested */
83#define DMOV_CMD_ADDR(addr) ((addr) >> 3)
84
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070085#define DMOV_RSLT(ch) DMOV_SD_AARM_ADDR(0x040, ch)
Russell Kinga09e64f2008-08-05 16:14:15 +010086#define DMOV_RSLT_VALID (1 << 31) /* 0 == host has empties result fifo */
87#define DMOV_RSLT_ERROR (1 << 3)
88#define DMOV_RSLT_FLUSH (1 << 2)
89#define DMOV_RSLT_DONE (1 << 1) /* top pointer done */
90#define DMOV_RSLT_USER (1 << 0) /* command with FR force result */
91
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070092#define DMOV_FLUSH0(ch) DMOV_SD_AARM_ADDR(0x080, ch)
93#define DMOV_FLUSH1(ch) DMOV_SD_AARM_ADDR(0x0C0, ch)
94#define DMOV_FLUSH2(ch) DMOV_SD_AARM_ADDR(0x100, ch)
95#define DMOV_FLUSH3(ch) DMOV_SD_AARM_ADDR(0x140, ch)
96#define DMOV_FLUSH4(ch) DMOV_SD_AARM_ADDR(0x180, ch)
97#define DMOV_FLUSH5(ch) DMOV_SD_AARM_ADDR(0x1C0, ch)
98#define DMOV_FLUSH_TYPE (1 << 31)
Russell Kinga09e64f2008-08-05 16:14:15 +010099
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700100#define DMOV_STATUS(ch) DMOV_SD_AARM_ADDR(0x200, ch)
Russell Kinga09e64f2008-08-05 16:14:15 +0100101#define DMOV_STATUS_RSLT_COUNT(n) (((n) >> 29))
102#define DMOV_STATUS_CMD_COUNT(n) (((n) >> 27) & 3)
103#define DMOV_STATUS_RSLT_VALID (1 << 1)
104#define DMOV_STATUS_CMD_PTR_RDY (1 << 0)
105
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106#define DMOV_CONF(ch) DMOV_SD_MASTER_ADDR(0x240, ch)
107#define DMOV_CONF_SD(sd) (((sd & 4) << 11) | ((sd & 3) << 4))
108#define DMOV_CONF_IRQ_EN (1 << 6)
109#define DMOV_CONF_FORCE_RSLT_EN (1 << 7)
110#define DMOV_CONF_SHADOW_EN (1 << 12)
111#define DMOV_CONF_MPU_DISABLE (1 << 11)
112#define DMOV_CONF_PRIORITY(n) (n << 0)
113
114#define DMOV_DBG_ERR(ci) DMOV_SD_MASTER_ADDR(0x280, ci)
115
116#define DMOV_RSLT_CONF(ch) DMOV_SD_AARM_ADDR(0x300, ch)
117#define DMOV_RSLT_CONF_FORCE_TOP_PTR_RSLT (1 << 2)
118#define DMOV_RSLT_CONF_FORCE_FLUSH_RSLT (1 << 1)
119#define DMOV_RSLT_CONF_IRQ_EN (1 << 0)
120
121#define DMOV_ISR DMOV_SD_AARM_ADDR(0x380, 0)
122
123#define DMOV_CI_CONF(ci) DMOV_SD_MASTER_ADDR(0x390, ci)
124#define DMOV_CI_CONF_RANGE_END(n) ((n) << 24)
125#define DMOV_CI_CONF_RANGE_START(n) ((n) << 16)
126#define DMOV_CI_CONF_MAX_BURST(n) ((n) << 0)
127
128#define DMOV_CI_DBG_ERR(ci) DMOV_SD_MASTER_ADDR(0x3B0, ci)
129
130#define DMOV_CRCI_CONF0 DMOV_SD_MASTER_ADDR(0x3D0, 0)
131#define DMOV_CRCI_CONF1 DMOV_SD_MASTER_ADDR(0x3D4, 0)
132#define DMOV_CRCI_CONF0_SD(crci, sd) (sd << (crci*3))
133#define DMOV_CRCI_CONF1_SD(crci, sd) (sd << ((crci-DMOV_CRCIS_PER_CONF)*3))
134
135#define DMOV_CRCI_CTL(crci) DMOV_SD_AARM_ADDR(0x400, crci)
136#define DMOV_CRCI_CTL_BLK_SZ(n) ((n) << 0)
137#define DMOV_CRCI_CTL_RST (1 << 17)
138#define DMOV_CRCI_MUX (1 << 18)
Russell Kinga09e64f2008-08-05 16:14:15 +0100139
140/* channel assignments */
141
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700142/*
143 * Format of CRCI numbers: crci number + (muxsel << 4)
144 */
145
146#if defined(CONFIG_ARCH_MSM8X60)
147#define DMOV_GP_CHAN 15
148
149#define DMOV_NAND_CHAN 17
150#define DMOV_NAND_CHAN_MODEM 26
151#define DMOV_NAND_CHAN_Q6 27
152#define DMOV_NAND_CRCI_CMD 15
153#define DMOV_NAND_CRCI_DATA 3
154
155#define DMOV_CE_IN_CHAN 2
156#define DMOV_CE_IN_CRCI 4
157
158#define DMOV_CE_OUT_CHAN 3
159#define DMOV_CE_OUT_CRCI 5
160
161#define DMOV_CE_HASH_CRCI 15
162
163#define DMOV_SDC1_CHAN 18
164#define DMOV_SDC1_CRCI 1
165
166#define DMOV_SDC2_CHAN 19
167#define DMOV_SDC2_CRCI 4
168
169#define DMOV_SDC3_CHAN 20
170#define DMOV_SDC3_CRCI 2
171
172#define DMOV_SDC4_CHAN 21
173#define DMOV_SDC4_CRCI 5
174
175#define DMOV_SDC5_CHAN 21
176#define DMOV_SDC5_CRCI 14
177
178#define DMOV_TSIF_CHAN 4
179#define DMOV_TSIF_CRCI 6
180
181#define DMOV_HSUART1_TX_CHAN 22
182#define DMOV_HSUART1_TX_CRCI 8
183
184#define DMOV_HSUART1_RX_CHAN 23
185#define DMOV_HSUART1_RX_CRCI 9
186
187#define DMOV_HSUART2_TX_CHAN 8
188#define DMOV_HSUART2_TX_CRCI 13
189
190#define DMOV_HSUART2_RX_CHAN 8
191#define DMOV_HSUART2_RX_CRCI 14
192
193#elif defined(CONFIG_ARCH_MSM8960)
Jeff Ohlstein66987302011-08-26 11:59:40 -0700194#define DMOV_GP_CHAN 9
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700195
196#define DMOV_CE_IN_CHAN 0
197#define DMOV_CE_IN_CRCI 2
198
199#define DMOV_CE_OUT_CHAN 1
200#define DMOV_CE_OUT_CRCI 3
201
Mayank Rana9f51f582011-08-04 18:35:59 +0530202#define DMOV_HSUART_GSBI6_TX_CHAN 7
203#define DMOV_HSUART_GSBI6_TX_CRCI 6
204
205#define DMOV_HSUART_GSBI6_RX_CHAN 8
206#define DMOV_HSUART_GSBI6_RX_CRCI 11
207
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700208#elif defined(CONFIG_ARCH_FSM9XXX)
209/* defined in dma-fsm9xxx.h */
210
211#else
212#define DMOV_GP_CHAN 4
213
214#define DMOV_CE_IN_CHAN 5
215#define DMOV_CE_IN_CRCI 1
216
217#define DMOV_CE_OUT_CHAN 6
218#define DMOV_CE_OUT_CRCI 2
219
220#define DMOV_CE_HASH_CRCI 3
221
Russell Kinga09e64f2008-08-05 16:14:15 +0100222#define DMOV_NAND_CHAN 7
223#define DMOV_NAND_CRCI_CMD 5
224#define DMOV_NAND_CRCI_DATA 4
225
226#define DMOV_SDC1_CHAN 8
227#define DMOV_SDC1_CRCI 6
228
229#define DMOV_SDC2_CHAN 8
230#define DMOV_SDC2_CRCI 7
231
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700232#define DMOV_SDC3_CHAN 8
233#define DMOV_SDC3_CRCI 12
234
235#define DMOV_SDC4_CHAN 8
236#define DMOV_SDC4_CRCI 13
237
Russell Kinga09e64f2008-08-05 16:14:15 +0100238#define DMOV_TSIF_CHAN 10
239#define DMOV_TSIF_CRCI 10
240
241#define DMOV_USB_CHAN 11
242
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700243#define DMOV_HSUART1_TX_CHAN 4
244#define DMOV_HSUART1_TX_CRCI 8
245
246#define DMOV_HSUART1_RX_CHAN 9
247#define DMOV_HSUART1_RX_CRCI 9
248
249#define DMOV_HSUART2_TX_CHAN 4
250#define DMOV_HSUART2_TX_CRCI 14
251
252#define DMOV_HSUART2_RX_CHAN 11
253#define DMOV_HSUART2_RX_CRCI 15
254#endif
255
256
Russell Kinga09e64f2008-08-05 16:14:15 +0100257/* no client rate control ifc (eg, ram) */
258#define DMOV_NONE_CRCI 0
259
260
261/* If the CMD_PTR register has CMD_PTR_LIST selected, the data mover
262 * is going to walk a list of 32bit pointers as described below. Each
263 * pointer points to a *array* of dmov_s, etc structs. The last pointer
264 * in the list is marked with CMD_PTR_LP. The last struct in each array
265 * is marked with CMD_LC (see below).
266 */
267#define CMD_PTR_ADDR(addr) ((addr) >> 3)
268#define CMD_PTR_LP (1 << 31) /* last pointer */
269#define CMD_PTR_PT (3 << 29) /* ? */
270
271/* Single Item Mode */
272typedef struct {
273 unsigned cmd;
274 unsigned src;
275 unsigned dst;
276 unsigned len;
277} dmov_s;
278
279/* Scatter/Gather Mode */
280typedef struct {
281 unsigned cmd;
282 unsigned src_dscr;
283 unsigned dst_dscr;
284 unsigned _reserved;
285} dmov_sg;
286
Brian Swetland8a0f6f12008-09-10 14:58:25 -0700287/* Box mode */
288typedef struct {
289 uint32_t cmd;
290 uint32_t src_row_addr;
291 uint32_t dst_row_addr;
292 uint32_t src_dst_len;
293 uint32_t num_rows;
294 uint32_t row_offset;
295} dmov_box;
296
Russell Kinga09e64f2008-08-05 16:14:15 +0100297/* bits for the cmd field of the above structures */
298
299#define CMD_LC (1 << 31) /* last command */
300#define CMD_FR (1 << 22) /* force result -- does not work? */
301#define CMD_OCU (1 << 21) /* other channel unblock */
302#define CMD_OCB (1 << 20) /* other channel block */
303#define CMD_TCB (1 << 19) /* ? */
304#define CMD_DAH (1 << 18) /* destination address hold -- does not work?*/
305#define CMD_SAH (1 << 17) /* source address hold -- does not work? */
306
307#define CMD_MODE_SINGLE (0 << 0) /* dmov_s structure used */
308#define CMD_MODE_SG (1 << 0) /* untested */
309#define CMD_MODE_IND_SG (2 << 0) /* untested */
310#define CMD_MODE_BOX (3 << 0) /* untested */
311
312#define CMD_DST_SWAP_BYTES (1 << 14) /* exchange each byte n with byte n+1 */
313#define CMD_DST_SWAP_SHORTS (1 << 15) /* exchange each short n with short n+1 */
314#define CMD_DST_SWAP_WORDS (1 << 16) /* exchange each word n with word n+1 */
315
316#define CMD_SRC_SWAP_BYTES (1 << 11) /* exchange each byte n with byte n+1 */
317#define CMD_SRC_SWAP_SHORTS (1 << 12) /* exchange each short n with short n+1 */
318#define CMD_SRC_SWAP_WORDS (1 << 13) /* exchange each word n with word n+1 */
319
320#define CMD_DST_CRCI(n) (((n) & 15) << 7)
321#define CMD_SRC_CRCI(n) (((n) & 15) << 3)
322
323#endif