blob: 68c03691e56a98370a9ac2fc2a4053f120054a6f [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002 * linux/arch/arm/mach-omap2/clock2420_data.c
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Paul Walmsleyd8a94452009-12-08 16:21:29 -07004 * Copyright (C) 2005-2009 Texas Instruments, Inc.
Paul Walmsley6ae690d2011-02-25 15:39:29 -07005 * Copyright (C) 2004-2011 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsleyd8a94452009-12-08 16:21:29 -070016#include <linux/kernel.h>
17#include <linux/clk.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070018#include <linux/list.h>
Paul Walmsleyd8a94452009-12-08 16:21:29 -070019
20#include <plat/clkdev_omap.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000021
Paul Walmsley6b8858a2008-03-18 10:35:15 +020022#include "clock.h"
Paul Walmsleyd8a94452009-12-08 16:21:29 -070023#include "clock2xxx.h"
24#include "opp2xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070025#include "cm2xxx_3xxx.h"
26#include "prm2xxx_3xxx.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020027#include "prm-regbits-24xx.h"
28#include "cm-regbits-24xx.h"
29#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060030#include "control.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020031
Paul Walmsley81b34fb2010-02-22 22:09:22 -070032#define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
33
34/*
35 * 2420 clock tree.
Tony Lindgren046d6b22005-11-10 14:26:52 +000036 *
37 * NOTE:In many cases here we are assigning a 'default' parent. In many
38 * cases the parent is selectable. The get/set parent calls will also
39 * switch sources.
40 *
41 * Many some clocks say always_enabled, but they can be auto idled for
42 * power savings. They will always be available upon clock request.
43 *
44 * Several sources are given initial rates which may be wrong, this will
45 * be fixed up in the init func.
46 *
47 * Things are broadly separated below by clock domains. It is
48 * noteworthy that most periferals have dependencies on multiple clock
49 * domains. Many get their interface clocks from the L4 domain, but get
50 * functional clocks from fixed sources or other core domain derived
51 * clocks.
Paul Walmsley81b34fb2010-02-22 22:09:22 -070052 */
Tony Lindgren046d6b22005-11-10 14:26:52 +000053
54/* Base external input clocks */
55static struct clk func_32k_ck = {
56 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +000057 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000058 .rate = 32000,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030059 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000060};
Paul Walmsleye32744b2008-03-18 15:47:55 +020061
Paul Walmsleyf2480762009-04-23 21:11:10 -060062static struct clk secure_32k_ck = {
63 .name = "secure_32k_ck",
64 .ops = &clkops_null,
65 .rate = 32768,
Paul Walmsleyf2480762009-04-23 21:11:10 -060066 .clkdm_name = "wkup_clkdm",
67};
68
Tony Lindgren046d6b22005-11-10 14:26:52 +000069/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
70static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
71 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +000072 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030073 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +020074 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000075};
76
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030077/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +000078static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
79 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +000080 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000081 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030082 .clkdm_name = "wkup_clkdm",
Paul Walmsley44da0a52010-01-26 20:13:08 -070083 .recalc = &omap2xxx_sys_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000084};
Paul Walmsleye32744b2008-03-18 15:47:55 +020085
Tony Lindgren046d6b22005-11-10 14:26:52 +000086static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
87 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +000088 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000089 .rate = 54000000,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030090 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000091};
Paul Walmsleye32744b2008-03-18 15:47:55 +020092
Paul Walmsley1bccb342010-10-08 11:40:17 -060093/* Optional external clock input for McBSP CLKS */
94static struct clk mcbsp_clks = {
95 .name = "mcbsp_clks",
96 .ops = &clkops_null,
97};
98
Tony Lindgren046d6b22005-11-10 14:26:52 +000099/*
100 * Analog domain root source clocks
101 */
102
103/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200104/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
105 * deal with this
106 */
107
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300108static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200109 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
110 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
111 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000112 .clk_bypass = &sys_ck,
113 .clk_ref = &sys_ck,
114 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
115 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley93340a22010-02-22 22:09:12 -0700116 .max_multiplier = 1023,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700117 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300118 .max_divider = 16,
119 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200120};
121
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300122/*
123 * XXX Cannot add round_rate here yet, as this is still a composite clock,
124 * not just a DPLL
125 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000126static struct clk dpll_ck = {
127 .name = "dpll_ck",
Paul Walmsley0fd0c212011-02-25 15:49:53 -0700128 .ops = &clkops_omap2xxx_dpll_ops,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000129 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200130 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300131 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300132 .recalc = &omap2_dpllcore_recalc,
133 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000134};
135
136static struct clk apll96_ck = {
137 .name = "apll96_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700138 .ops = &clkops_apll96,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000139 .parent = &sys_ck,
140 .rate = 96000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700141 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300142 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200143 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
144 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000145};
146
147static struct clk apll54_ck = {
148 .name = "apll54_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700149 .ops = &clkops_apll54,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000150 .parent = &sys_ck,
151 .rate = 54000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700152 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300153 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200154 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
155 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000156};
157
158/*
159 * PRCM digital base sources
160 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200161
162/* func_54m_ck */
163
164static const struct clksel_rate func_54m_apll54_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600165 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200166 { .div = 0 },
167};
168
169static const struct clksel_rate func_54m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600170 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200171 { .div = 0 },
172};
173
174static const struct clksel func_54m_clksel[] = {
175 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
176 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
177 { .parent = NULL },
178};
179
Tony Lindgren046d6b22005-11-10 14:26:52 +0000180static struct clk func_54m_ck = {
181 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000182 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000183 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300184 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200185 .init = &omap2_init_clksel_parent,
186 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600187 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200188 .clksel = func_54m_clksel,
189 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000190};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200191
Tony Lindgren046d6b22005-11-10 14:26:52 +0000192static struct clk core_ck = {
193 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000194 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000195 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300196 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200197 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000198};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200199
Tony Lindgren046d6b22005-11-10 14:26:52 +0000200static struct clk func_96m_ck = {
201 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000202 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000203 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300204 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700205 .recalc = &followparent_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200206};
207
208/* func_48m_ck */
209
210static const struct clksel_rate func_48m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600211 { .div = 2, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200212 { .div = 0 },
213};
214
215static const struct clksel_rate func_48m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600216 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200217 { .div = 0 },
218};
219
220static const struct clksel func_48m_clksel[] = {
221 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
222 { .parent = &alt_ck, .rates = func_48m_alt_rates },
223 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000224};
225
226static struct clk func_48m_ck = {
227 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000228 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000229 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300230 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200231 .init = &omap2_init_clksel_parent,
232 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600233 .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200234 .clksel = func_48m_clksel,
235 .recalc = &omap2_clksel_recalc,
236 .round_rate = &omap2_clksel_round_rate,
237 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000238};
239
240static struct clk func_12m_ck = {
241 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000242 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000243 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200244 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300245 .clkdm_name = "wkup_clkdm",
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700246 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000247};
248
249/* Secure timer, only available in secure mode */
250static struct clk wdt1_osc_ck = {
251 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000252 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000253 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200254 .recalc = &followparent_recalc,
255};
256
257/*
258 * The common_clkout* clksel_rate structs are common to
259 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
260 * sys_clkout2_* are 2420-only, so the
261 * clksel_rate flags fields are inaccurate for those clocks. This is
262 * harmless since access to those clocks are gated by the struct clk
263 * flags fields, which mark them as 2420-only.
264 */
265static const struct clksel_rate common_clkout_src_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600266 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200267 { .div = 0 }
268};
269
270static const struct clksel_rate common_clkout_src_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600271 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200272 { .div = 0 }
273};
274
275static const struct clksel_rate common_clkout_src_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600276 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200277 { .div = 0 }
278};
279
280static const struct clksel_rate common_clkout_src_54m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600281 { .div = 1, .val = 3, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200282 { .div = 0 }
283};
284
285static const struct clksel common_clkout_src_clksel[] = {
286 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
287 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
288 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
289 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
290 { .parent = NULL }
291};
292
293static struct clk sys_clkout_src = {
294 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000295 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200296 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300297 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700298 .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200299 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
300 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700301 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200302 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
303 .clksel = common_clkout_src_clksel,
304 .recalc = &omap2_clksel_recalc,
305 .round_rate = &omap2_clksel_round_rate,
306 .set_rate = &omap2_clksel_set_rate
307};
308
309static const struct clksel_rate common_clkout_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600310 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200311 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
312 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
313 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
314 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
315 { .div = 0 },
316};
317
318static const struct clksel sys_clkout_clksel[] = {
319 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
320 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000321};
322
323static struct clk sys_clkout = {
324 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000325 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200326 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300327 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700328 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200329 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
330 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000331 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200332 .round_rate = &omap2_clksel_round_rate,
333 .set_rate = &omap2_clksel_set_rate
334};
335
336/* In 2430, new in 2420 ES2 */
337static struct clk sys_clkout2_src = {
338 .name = "sys_clkout2_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000339 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200340 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300341 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700342 .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200343 .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
344 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700345 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200346 .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
347 .clksel = common_clkout_src_clksel,
348 .recalc = &omap2_clksel_recalc,
349 .round_rate = &omap2_clksel_round_rate,
350 .set_rate = &omap2_clksel_set_rate
351};
352
353static const struct clksel sys_clkout2_clksel[] = {
354 { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
355 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000356};
357
358/* In 2430, new in 2420 ES2 */
359static struct clk sys_clkout2 = {
360 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +0000361 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200362 .parent = &sys_clkout2_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300363 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700364 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200365 .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
366 .clksel = sys_clkout2_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000367 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200368 .round_rate = &omap2_clksel_round_rate,
369 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000370};
371
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100372static struct clk emul_ck = {
373 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000374 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100375 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300376 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700377 .enable_reg = OMAP2420_PRCM_CLKEMUL_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200378 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
379 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100380
381};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200382
Tony Lindgren046d6b22005-11-10 14:26:52 +0000383/*
384 * MPU clock domain
385 * Clocks:
386 * MPU_FCLK, MPU_ICLK
387 * INT_M_FCLK, INT_M_I_CLK
388 *
389 * - Individual clocks are hardware managed.
390 * - Base divider comes from: CM_CLKSEL_MPU
391 *
392 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200393static const struct clksel_rate mpu_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600394 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200395 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
396 { .div = 4, .val = 4, .flags = RATE_IN_242X },
397 { .div = 6, .val = 6, .flags = RATE_IN_242X },
398 { .div = 8, .val = 8, .flags = RATE_IN_242X },
399 { .div = 0 },
400};
401
402static const struct clksel mpu_clksel[] = {
403 { .parent = &core_ck, .rates = mpu_core_rates },
404 { .parent = NULL }
405};
406
Tony Lindgren046d6b22005-11-10 14:26:52 +0000407static struct clk mpu_ck = { /* Control cpu */
408 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000409 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000410 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300411 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200412 .init = &omap2_init_clksel_parent,
413 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
414 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200415 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000416 .recalc = &omap2_clksel_recalc,
417};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200418
Tony Lindgren046d6b22005-11-10 14:26:52 +0000419/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700420 * DSP (2420-UMA+IVA1) clock domain
Tony Lindgren046d6b22005-11-10 14:26:52 +0000421 * Clocks:
Tony Lindgren046d6b22005-11-10 14:26:52 +0000422 * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
Paul Walmsleye32744b2008-03-18 15:47:55 +0200423 *
Tony Lindgren046d6b22005-11-10 14:26:52 +0000424 * Won't be too specific here. The core clock comes into this block
425 * it is divided then tee'ed. One branch goes directly to xyz enable
426 * controls. The other branch gets further divided by 2 then possibly
427 * routed into a synchronizer and out of clocks abc.
428 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200429static const struct clksel_rate dsp_fck_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600430 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200431 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
432 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
433 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
434 { .div = 6, .val = 6, .flags = RATE_IN_242X },
435 { .div = 8, .val = 8, .flags = RATE_IN_242X },
436 { .div = 12, .val = 12, .flags = RATE_IN_242X },
437 { .div = 0 },
438};
439
440static const struct clksel dsp_fck_clksel[] = {
441 { .parent = &core_ck, .rates = dsp_fck_core_rates },
442 { .parent = NULL }
443};
444
Tony Lindgren046d6b22005-11-10 14:26:52 +0000445static struct clk dsp_fck = {
446 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000447 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000448 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300449 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200450 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
451 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
452 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
453 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
454 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000455 .recalc = &omap2_clksel_recalc,
456};
457
Paul Walmsleye32744b2008-03-18 15:47:55 +0200458/* DSP interface clock */
459static const struct clksel_rate dsp_irate_ick_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600460 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200461 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200462 { .div = 0 },
463};
464
465static const struct clksel dsp_irate_ick_clksel[] = {
466 { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
467 { .parent = NULL }
468};
469
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300470/* This clock does not exist as such in the TRM. */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200471static struct clk dsp_irate_ick = {
472 .name = "dsp_irate_ick",
Russell King57137182008-11-04 16:48:35 +0000473 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200474 .parent = &dsp_fck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200475 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
476 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
477 .clksel = dsp_irate_ick_clksel,
478 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200479};
480
481/* 2420 only */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000482static struct clk dsp_ick = {
483 .name = "dsp_ick", /* apparently ipi and isp */
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700484 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200485 .parent = &dsp_irate_ick,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200486 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
487 .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
488};
489
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300490/*
491 * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
492 * the C54x, but which is contained in the DSP powerdomain. Does not
493 * exist on later OMAPs.
494 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000495static struct clk iva1_ifck = {
496 .name = "iva1_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +0000497 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000498 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300499 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200500 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
501 .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
502 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
503 .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
504 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000505 .recalc = &omap2_clksel_recalc,
506};
507
508/* IVA1 mpu/int/i/f clocks are /2 of parent */
509static struct clk iva1_mpu_int_ifck = {
510 .name = "iva1_mpu_int_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +0000511 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000512 .parent = &iva1_ifck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300513 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200514 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
515 .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
516 .fixed_div = 2,
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700517 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000518};
519
520/*
521 * L3 clock domain
522 * L3 clocks are used for both interface and functional clocks to
523 * multiple entities. Some of these clocks are completely managed
524 * by hardware, and some others allow software control. Hardware
525 * managed ones general are based on directly CLK_REQ signals and
526 * various auto idle settings. The functional spec sets many of these
527 * as 'tie-high' for their enables.
528 *
529 * I-CLOCKS:
530 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
531 * CAM, HS-USB.
532 * F-CLOCK
533 * SSI.
534 *
535 * GPMC memories and SDRC have timing and clock sensitive registers which
536 * may very well need notification when the clock changes. Currently for low
537 * operating points, these are taken care of in sleep.S.
538 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200539static const struct clksel_rate core_l3_core_rates[] = {
540 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
541 { .div = 2, .val = 2, .flags = RATE_IN_242X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600542 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200543 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
544 { .div = 8, .val = 8, .flags = RATE_IN_242X },
545 { .div = 12, .val = 12, .flags = RATE_IN_242X },
546 { .div = 16, .val = 16, .flags = RATE_IN_242X },
547 { .div = 0 }
548};
549
550static const struct clksel core_l3_clksel[] = {
551 { .parent = &core_ck, .rates = core_l3_core_rates },
552 { .parent = NULL }
553};
554
Tony Lindgren046d6b22005-11-10 14:26:52 +0000555static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
556 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000557 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000558 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300559 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200560 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
561 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
562 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000563 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200564};
565
566/* usb_l4_ick */
567static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
568 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600569 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200570 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
571 { .div = 0 }
572};
573
574static const struct clksel usb_l4_ick_clksel[] = {
575 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
576 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000577};
578
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300579/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000580static struct clk usb_l4_ick = { /* FS-USB interface clock */
581 .name = "usb_l4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700582 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800583 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300584 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200585 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
586 .enable_bit = OMAP24XX_EN_USB_SHIFT,
587 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
588 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
589 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000590 .recalc = &omap2_clksel_recalc,
591};
592
593/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300594 * L4 clock management domain
595 *
596 * This domain contains lots of interface clocks from the L4 interface, some
597 * functional clocks. Fixed APLL functional source clocks are managed in
598 * this domain.
599 */
600static const struct clksel_rate l4_core_l3_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600601 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300602 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
603 { .div = 0 }
604};
605
606static const struct clksel l4_clksel[] = {
607 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
608 { .parent = NULL }
609};
610
611static struct clk l4_ck = { /* used both as an ick and fck */
612 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +0000613 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300614 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300615 .clkdm_name = "core_l4_clkdm",
616 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
617 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
618 .clksel = l4_clksel,
619 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300620};
621
622/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000623 * SSI is in L3 management domain, its direct parent is core not l3,
624 * many core power domain entities are grouped into the L3 clock
625 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300626 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000627 *
628 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
629 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200630static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
631 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600632 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200633 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
634 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200635 { .div = 6, .val = 6, .flags = RATE_IN_242X },
636 { .div = 8, .val = 8, .flags = RATE_IN_242X },
637 { .div = 0 }
638};
639
640static const struct clksel ssi_ssr_sst_fck_clksel[] = {
641 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
642 { .parent = NULL }
643};
644
Tony Lindgren046d6b22005-11-10 14:26:52 +0000645static struct clk ssi_ssr_sst_fck = {
646 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000647 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000648 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300649 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200650 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
651 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
652 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
653 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
654 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000655 .recalc = &omap2_clksel_recalc,
656};
657
Paul Walmsley9299fd82009-01-27 19:12:54 -0700658/*
659 * Presumably this is the same as SSI_ICLK.
660 * TRM contradicts itself on what clockdomain SSI_ICLK is in
661 */
662static struct clk ssi_l4_ick = {
663 .name = "ssi_l4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700664 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley9299fd82009-01-27 19:12:54 -0700665 .parent = &l4_ck,
666 .clkdm_name = "core_l4_clkdm",
667 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
668 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
669 .recalc = &followparent_recalc,
670};
671
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300672
Tony Lindgren046d6b22005-11-10 14:26:52 +0000673/*
674 * GFX clock domain
675 * Clocks:
676 * GFX_FCLK, GFX_ICLK
677 * GFX_CG1(2d), GFX_CG2(3d)
678 *
679 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
680 * The 2d and 3d clocks run at a hardware determined
681 * divided value of fclk.
682 *
683 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200684
685/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
686static const struct clksel gfx_fck_clksel[] = {
687 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
688 { .parent = NULL },
689};
690
Tony Lindgren046d6b22005-11-10 14:26:52 +0000691static struct clk gfx_3d_fck = {
692 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000693 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000694 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300695 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200696 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
697 .enable_bit = OMAP24XX_EN_3D_SHIFT,
698 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
699 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
700 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000701 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200702 .round_rate = &omap2_clksel_round_rate,
703 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000704};
705
706static struct clk gfx_2d_fck = {
707 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000708 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000709 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300710 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200711 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
712 .enable_bit = OMAP24XX_EN_2D_SHIFT,
713 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
714 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
715 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000716 .recalc = &omap2_clksel_recalc,
717};
718
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700719/* This interface clock does not have a CM_AUTOIDLE bit */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000720static struct clk gfx_ick = {
721 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +0000722 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000723 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300724 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200725 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
726 .enable_bit = OMAP_EN_GFX_SHIFT,
727 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000728};
729
730/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000731 * DSS clock domain
732 * CLOCKs:
733 * DSS_L4_ICLK, DSS_L3_ICLK,
734 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
735 *
736 * DSS is both initiator and target.
737 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200738/* XXX Add RATE_NOT_VALIDATED */
739
740static const struct clksel_rate dss1_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600741 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200742 { .div = 0 }
743};
744
745static const struct clksel_rate dss1_fck_core_rates[] = {
746 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
747 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
748 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
749 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
750 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
751 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
752 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
753 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
754 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600755 { .div = 16, .val = 16, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200756 { .div = 0 }
757};
758
759static const struct clksel dss1_fck_clksel[] = {
760 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
761 { .parent = &core_ck, .rates = dss1_fck_core_rates },
762 { .parent = NULL },
763};
764
Tony Lindgren046d6b22005-11-10 14:26:52 +0000765static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
766 .name = "dss_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700767 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000768 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300769 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200770 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
771 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
772 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000773};
774
775static struct clk dss1_fck = {
776 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000777 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000778 .parent = &core_ck, /* Core or sys */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300779 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200780 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
781 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
782 .init = &omap2_init_clksel_parent,
783 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
784 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
785 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000786 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200787};
788
789static const struct clksel_rate dss2_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600790 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200791 { .div = 0 }
792};
793
794static const struct clksel_rate dss2_fck_48m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600795 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200796 { .div = 0 }
797};
798
799static const struct clksel dss2_fck_clksel[] = {
800 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
801 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
802 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000803};
804
805static struct clk dss2_fck = { /* Alt clk used in power management */
806 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000807 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000808 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300809 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200810 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
811 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
812 .init = &omap2_init_clksel_parent,
813 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
814 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
815 .clksel = dss2_fck_clksel,
Paul Walmsleyd4521f62010-12-21 21:08:14 -0700816 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000817};
818
819static struct clk dss_54m_fck = { /* Alt clk used in power management */
820 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +0000821 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000822 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300823 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200824 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
825 .enable_bit = OMAP24XX_EN_TV_SHIFT,
826 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000827};
828
829/*
830 * CORE power domain ICLK & FCLK defines.
831 * Many of the these can have more than one possible parent. Entries
832 * here will likely have an L4 interface parent, and may have multiple
833 * functional clock parents.
834 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200835static const struct clksel_rate gpt_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600836 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200837 { .div = 0 }
838};
839
840static const struct clksel omap24xx_gpt_clksel[] = {
841 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
842 { .parent = &sys_ck, .rates = gpt_sys_rates },
843 { .parent = &alt_ck, .rates = gpt_alt_rates },
844 { .parent = NULL },
845};
846
Tony Lindgren046d6b22005-11-10 14:26:52 +0000847static struct clk gpt1_ick = {
848 .name = "gpt1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700849 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000850 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300851 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200852 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
853 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
854 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000855};
856
857static struct clk gpt1_fck = {
858 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000859 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000860 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300861 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200862 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
863 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
864 .init = &omap2_init_clksel_parent,
865 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
866 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
867 .clksel = omap24xx_gpt_clksel,
868 .recalc = &omap2_clksel_recalc,
869 .round_rate = &omap2_clksel_round_rate,
870 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000871};
872
873static struct clk gpt2_ick = {
874 .name = "gpt2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700875 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000876 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300877 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200878 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
879 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
880 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000881};
882
883static struct clk gpt2_fck = {
884 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000885 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000886 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300887 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200888 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
889 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
890 .init = &omap2_init_clksel_parent,
891 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
892 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
893 .clksel = omap24xx_gpt_clksel,
894 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000895};
896
897static struct clk gpt3_ick = {
898 .name = "gpt3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700899 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000900 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300901 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200902 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
903 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
904 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000905};
906
907static struct clk gpt3_fck = {
908 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000909 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000910 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300911 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200912 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
913 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
914 .init = &omap2_init_clksel_parent,
915 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
916 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
917 .clksel = omap24xx_gpt_clksel,
918 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000919};
920
921static struct clk gpt4_ick = {
922 .name = "gpt4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700923 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000924 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300925 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200926 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
927 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
928 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000929};
930
931static struct clk gpt4_fck = {
932 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000933 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000934 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300935 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200936 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
937 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
938 .init = &omap2_init_clksel_parent,
939 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
940 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
941 .clksel = omap24xx_gpt_clksel,
942 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000943};
944
945static struct clk gpt5_ick = {
946 .name = "gpt5_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700947 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000948 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300949 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200950 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
951 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
952 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000953};
954
955static struct clk gpt5_fck = {
956 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000957 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000958 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300959 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200960 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
961 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
962 .init = &omap2_init_clksel_parent,
963 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
964 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
965 .clksel = omap24xx_gpt_clksel,
966 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000967};
968
969static struct clk gpt6_ick = {
970 .name = "gpt6_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700971 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000972 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300973 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200974 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
975 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
976 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000977};
978
979static struct clk gpt6_fck = {
980 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000981 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000982 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300983 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200984 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
985 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
986 .init = &omap2_init_clksel_parent,
987 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
988 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
989 .clksel = omap24xx_gpt_clksel,
990 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000991};
992
993static struct clk gpt7_ick = {
994 .name = "gpt7_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700995 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000996 .parent = &l4_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200997 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
998 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
999 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001000};
1001
1002static struct clk gpt7_fck = {
1003 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001004 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001005 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001006 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001007 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1008 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1009 .init = &omap2_init_clksel_parent,
1010 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1011 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
1012 .clksel = omap24xx_gpt_clksel,
1013 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001014};
1015
1016static struct clk gpt8_ick = {
1017 .name = "gpt8_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001018 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001019 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001020 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001021 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1022 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1023 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001024};
1025
1026static struct clk gpt8_fck = {
1027 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001028 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001029 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001030 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001031 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1032 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1033 .init = &omap2_init_clksel_parent,
1034 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1035 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1036 .clksel = omap24xx_gpt_clksel,
1037 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001038};
1039
1040static struct clk gpt9_ick = {
1041 .name = "gpt9_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001042 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001043 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001044 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001045 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1046 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1047 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001048};
1049
1050static struct clk gpt9_fck = {
1051 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001052 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001053 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001054 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001055 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1056 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1057 .init = &omap2_init_clksel_parent,
1058 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1059 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1060 .clksel = omap24xx_gpt_clksel,
1061 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001062};
1063
1064static struct clk gpt10_ick = {
1065 .name = "gpt10_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001066 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001067 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001068 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001069 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1070 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1071 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001072};
1073
1074static struct clk gpt10_fck = {
1075 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001076 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001077 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001078 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001079 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1080 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1081 .init = &omap2_init_clksel_parent,
1082 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1083 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1084 .clksel = omap24xx_gpt_clksel,
1085 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001086};
1087
1088static struct clk gpt11_ick = {
1089 .name = "gpt11_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001090 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001091 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001092 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001093 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1094 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1095 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001096};
1097
1098static struct clk gpt11_fck = {
1099 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001100 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001101 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001102 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001103 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1104 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1105 .init = &omap2_init_clksel_parent,
1106 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1107 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1108 .clksel = omap24xx_gpt_clksel,
1109 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001110};
1111
1112static struct clk gpt12_ick = {
1113 .name = "gpt12_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001114 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001115 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001116 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001117 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1118 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1119 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001120};
1121
1122static struct clk gpt12_fck = {
1123 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001124 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001125 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001126 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001127 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1128 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1129 .init = &omap2_init_clksel_parent,
1130 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1131 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1132 .clksel = omap24xx_gpt_clksel,
1133 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001134};
1135
1136static struct clk mcbsp1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001137 .name = "mcbsp1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001138 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001139 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001140 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001141 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1142 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1143 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001144};
1145
Paul Walmsley1bccb342010-10-08 11:40:17 -06001146static const struct clksel_rate common_mcbsp_96m_rates[] = {
1147 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
1148 { .div = 0 }
1149};
1150
1151static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1152 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1153 { .div = 0 }
1154};
1155
1156static const struct clksel mcbsp_fck_clksel[] = {
1157 { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
1158 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1159 { .parent = NULL }
1160};
1161
Tony Lindgren046d6b22005-11-10 14:26:52 +00001162static struct clk mcbsp1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001163 .name = "mcbsp1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001164 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001165 .parent = &func_96m_ck,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001166 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001167 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001168 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1169 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001170 .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1171 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1172 .clksel = mcbsp_fck_clksel,
1173 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001174};
1175
1176static struct clk mcbsp2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001177 .name = "mcbsp2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001178 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001179 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001180 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001181 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1182 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1183 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001184};
1185
1186static struct clk mcbsp2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001187 .name = "mcbsp2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001188 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001189 .parent = &func_96m_ck,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001190 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001191 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001192 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1193 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001194 .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1195 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
1196 .clksel = mcbsp_fck_clksel,
1197 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001198};
1199
Tony Lindgren046d6b22005-11-10 14:26:52 +00001200static struct clk mcspi1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001201 .name = "mcspi1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001202 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001203 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001204 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001205 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1206 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1207 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001208};
1209
1210static struct clk mcspi1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001211 .name = "mcspi1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001212 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001213 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001214 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001215 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1216 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1217 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001218};
1219
1220static struct clk mcspi2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001221 .name = "mcspi2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001222 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001223 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001224 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001225 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1226 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1227 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001228};
1229
1230static struct clk mcspi2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001231 .name = "mcspi2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001232 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001233 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001234 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001235 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1236 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1237 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001238};
1239
Tony Lindgren046d6b22005-11-10 14:26:52 +00001240static struct clk uart1_ick = {
1241 .name = "uart1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001242 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001243 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001244 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001245 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1246 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1247 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001248};
1249
1250static struct clk uart1_fck = {
1251 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001252 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001253 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001254 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001255 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1256 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1257 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001258};
1259
1260static struct clk uart2_ick = {
1261 .name = "uart2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001262 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001263 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001264 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001265 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1266 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1267 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001268};
1269
1270static struct clk uart2_fck = {
1271 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001272 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001273 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001274 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001275 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1276 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1277 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001278};
1279
1280static struct clk uart3_ick = {
1281 .name = "uart3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001282 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001283 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001284 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001285 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1286 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1287 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001288};
1289
1290static struct clk uart3_fck = {
1291 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001292 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001293 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001294 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001295 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1296 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1297 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001298};
1299
1300static struct clk gpios_ick = {
1301 .name = "gpios_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001302 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001303 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001304 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001305 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1306 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1307 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001308};
1309
1310static struct clk gpios_fck = {
1311 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001312 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001313 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001314 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001315 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1316 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1317 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001318};
1319
1320static struct clk mpu_wdt_ick = {
1321 .name = "mpu_wdt_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001322 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001323 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001324 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001325 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1326 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1327 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001328};
1329
1330static struct clk mpu_wdt_fck = {
1331 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001332 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001333 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001334 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001335 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1336 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1337 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001338};
1339
1340static struct clk sync_32k_ick = {
1341 .name = "sync_32k_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001342 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001343 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001344 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001345 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001346 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1347 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
1348 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001349};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001350
Tony Lindgren046d6b22005-11-10 14:26:52 +00001351static struct clk wdt1_ick = {
1352 .name = "wdt1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001353 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001354 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001355 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001356 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1357 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
1358 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001359};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001360
Tony Lindgren046d6b22005-11-10 14:26:52 +00001361static struct clk omapctrl_ick = {
1362 .name = "omapctrl_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001363 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001364 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001365 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001366 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001367 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1368 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
1369 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001370};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001371
Tony Lindgren046d6b22005-11-10 14:26:52 +00001372static struct clk cam_ick = {
1373 .name = "cam_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001374 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001375 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001376 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001377 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1378 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1379 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001380};
1381
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001382/*
1383 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
1384 * split into two separate clocks, since the parent clocks are different
1385 * and the clockdomains are also different.
1386 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001387static struct clk cam_fck = {
1388 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001389 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001390 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001391 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001392 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1393 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1394 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001395};
1396
1397static struct clk mailboxes_ick = {
1398 .name = "mailboxes_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001399 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001400 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001401 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001402 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1403 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
1404 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001405};
1406
1407static struct clk wdt4_ick = {
1408 .name = "wdt4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001409 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001410 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001411 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001412 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1413 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1414 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001415};
1416
1417static struct clk wdt4_fck = {
1418 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001419 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001420 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001421 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001422 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1423 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1424 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001425};
1426
1427static struct clk wdt3_ick = {
1428 .name = "wdt3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001429 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001430 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001431 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001432 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1433 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
1434 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001435};
1436
1437static struct clk wdt3_fck = {
1438 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001439 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001440 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001441 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001442 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1443 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
1444 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001445};
1446
1447static struct clk mspro_ick = {
1448 .name = "mspro_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001449 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001450 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001451 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001452 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1453 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1454 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001455};
1456
1457static struct clk mspro_fck = {
1458 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001459 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001460 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001461 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001462 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1463 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1464 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001465};
1466
1467static struct clk mmc_ick = {
1468 .name = "mmc_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001469 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001470 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001471 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001472 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1473 .enable_bit = OMAP2420_EN_MMC_SHIFT,
1474 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001475};
1476
1477static struct clk mmc_fck = {
1478 .name = "mmc_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001479 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001480 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001481 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001482 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1483 .enable_bit = OMAP2420_EN_MMC_SHIFT,
1484 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001485};
1486
1487static struct clk fac_ick = {
1488 .name = "fac_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001489 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001490 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001491 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001492 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1493 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1494 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001495};
1496
1497static struct clk fac_fck = {
1498 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001499 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001500 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001501 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001502 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1503 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1504 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001505};
1506
1507static struct clk eac_ick = {
1508 .name = "eac_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001509 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001510 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001511 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001512 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1513 .enable_bit = OMAP2420_EN_EAC_SHIFT,
1514 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001515};
1516
1517static struct clk eac_fck = {
1518 .name = "eac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001519 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001520 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001521 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001522 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1523 .enable_bit = OMAP2420_EN_EAC_SHIFT,
1524 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001525};
1526
1527static struct clk hdq_ick = {
1528 .name = "hdq_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001529 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001530 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001531 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001532 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1533 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1534 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001535};
1536
1537static struct clk hdq_fck = {
1538 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001539 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001540 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001541 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001542 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1543 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1544 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001545};
1546
1547static struct clk i2c2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001548 .name = "i2c2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001549 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001550 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001551 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001552 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1553 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1554 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001555};
1556
1557static struct clk i2c2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001558 .name = "i2c2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001559 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001560 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001561 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001562 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1563 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1564 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001565};
1566
Tony Lindgren046d6b22005-11-10 14:26:52 +00001567static struct clk i2c1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001568 .name = "i2c1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001569 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001570 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001571 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001572 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1573 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1574 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001575};
1576
1577static struct clk i2c1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001578 .name = "i2c1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001579 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001580 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001581 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001582 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1583 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1584 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001585};
1586
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001587/*
1588 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1589 * accesses derived from this data.
1590 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001591static struct clk gpmc_fck = {
1592 .name = "gpmc_fck",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001593 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001594 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001595 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001596 .clkdm_name = "core_l3_clkdm",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001597 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1598 .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001599 .recalc = &followparent_recalc,
1600};
1601
1602static struct clk sdma_fck = {
1603 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00001604 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001605 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001606 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001607 .recalc = &followparent_recalc,
1608};
1609
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001610/*
1611 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1612 * accesses derived from this data.
1613 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001614static struct clk sdma_ick = {
1615 .name = "sdma_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001616 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001617 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001618 .clkdm_name = "core_l3_clkdm",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001619 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1620 .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001621 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001622};
1623
Paul Walmsleya56d9ea2011-02-25 15:39:29 -07001624/*
1625 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1626 * accesses derived from this data.
1627 */
1628static struct clk sdrc_ick = {
1629 .name = "sdrc_ick",
1630 .ops = &clkops_omap2_iclk_idle_only,
1631 .parent = &core_l3_ck,
1632 .flags = ENABLE_ON_INIT,
1633 .clkdm_name = "core_l3_clkdm",
1634 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1635 .enable_bit = OMAP24XX_AUTO_SDRC_SHIFT,
1636 .recalc = &followparent_recalc,
1637};
1638
Tony Lindgren046d6b22005-11-10 14:26:52 +00001639static struct clk vlynq_ick = {
1640 .name = "vlynq_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001641 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001642 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001643 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001644 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1645 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
1646 .recalc = &followparent_recalc,
1647};
1648
1649static const struct clksel_rate vlynq_fck_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -06001650 { .div = 1, .val = 0, .flags = RATE_IN_242X },
Paul Walmsleye32744b2008-03-18 15:47:55 +02001651 { .div = 0 }
1652};
1653
1654static const struct clksel_rate vlynq_fck_core_rates[] = {
1655 { .div = 1, .val = 1, .flags = RATE_IN_242X },
1656 { .div = 2, .val = 2, .flags = RATE_IN_242X },
1657 { .div = 3, .val = 3, .flags = RATE_IN_242X },
1658 { .div = 4, .val = 4, .flags = RATE_IN_242X },
1659 { .div = 6, .val = 6, .flags = RATE_IN_242X },
1660 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1661 { .div = 9, .val = 9, .flags = RATE_IN_242X },
1662 { .div = 12, .val = 12, .flags = RATE_IN_242X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -06001663 { .div = 16, .val = 16, .flags = RATE_IN_242X },
Paul Walmsleye32744b2008-03-18 15:47:55 +02001664 { .div = 18, .val = 18, .flags = RATE_IN_242X },
1665 { .div = 0 }
1666};
1667
1668static const struct clksel vlynq_fck_clksel[] = {
1669 { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
1670 { .parent = &core_ck, .rates = vlynq_fck_core_rates },
1671 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +00001672};
1673
1674static struct clk vlynq_fck = {
1675 .name = "vlynq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001676 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001677 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001678 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001679 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1680 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
1681 .init = &omap2_init_clksel_parent,
1682 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1683 .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
1684 .clksel = vlynq_fck_clksel,
1685 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001686};
1687
Tony Lindgren046d6b22005-11-10 14:26:52 +00001688static struct clk des_ick = {
1689 .name = "des_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001690 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001691 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001692 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001693 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1694 .enable_bit = OMAP24XX_EN_DES_SHIFT,
1695 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001696};
1697
1698static struct clk sha_ick = {
1699 .name = "sha_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001700 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001701 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001702 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001703 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1704 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
1705 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001706};
1707
1708static struct clk rng_ick = {
1709 .name = "rng_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001710 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001711 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001712 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001713 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1714 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
1715 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001716};
1717
1718static struct clk aes_ick = {
1719 .name = "aes_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001720 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001721 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001722 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001723 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1724 .enable_bit = OMAP24XX_EN_AES_SHIFT,
1725 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001726};
1727
1728static struct clk pka_ick = {
1729 .name = "pka_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001730 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001731 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001732 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001733 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1734 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
1735 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001736};
1737
1738static struct clk usb_fck = {
1739 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001740 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001741 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001742 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001743 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1744 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1745 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001746};
1747
Tony Lindgren046d6b22005-11-10 14:26:52 +00001748/*
1749 * This clock is a composite clock which does entire set changes then
1750 * forces a rebalance. It keys on the MPU speed, but it really could
1751 * be any key speed part of a set in the rate table.
1752 *
1753 * to really change a set, you need memory table sets which get changed
1754 * in sram, pre-notifiers & post notifiers, changing the top set, without
1755 * having low level display recalc's won't work... this is why dpm notifiers
1756 * work, isr's off, walk a list of clocks already _off_ and not messing with
1757 * the bus.
1758 *
1759 * This clock should have no parent. It embodies the entire upper level
1760 * active set. A parent will mess up some of the init also.
1761 */
1762static struct clk virt_prcm_set = {
1763 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00001764 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001765 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001766 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001767 .set_rate = &omap2_select_table_rate,
1768 .round_rate = &omap2_round_to_table_rate,
1769};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001770
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001771
1772/*
1773 * clkdev integration
1774 */
1775
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001776static struct omap_clk omap2420_clks[] = {
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001777 /* external root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001778 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_242X),
1779 CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_242X),
1780 CLK(NULL, "osc_ck", &osc_ck, CK_242X),
1781 CLK(NULL, "sys_ck", &sys_ck, CK_242X),
1782 CLK(NULL, "alt_ck", &alt_ck, CK_242X),
Paul Walmsley1bccb342010-10-08 11:40:17 -06001783 CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_242X),
1784 CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_242X),
1785 CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001786 /* internal analog sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001787 CLK(NULL, "dpll_ck", &dpll_ck, CK_242X),
1788 CLK(NULL, "apll96_ck", &apll96_ck, CK_242X),
1789 CLK(NULL, "apll54_ck", &apll54_ck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001790 /* internal prcm root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001791 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_242X),
1792 CLK(NULL, "core_ck", &core_ck, CK_242X),
Paul Walmsley1bccb342010-10-08 11:40:17 -06001793 CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_242X),
1794 CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001795 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_242X),
1796 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_242X),
1797 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_242X),
1798 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_242X),
1799 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_242X),
1800 CLK(NULL, "sys_clkout", &sys_clkout, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001801 CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
1802 CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
1803 CLK(NULL, "emul_ck", &emul_ck, CK_242X),
1804 /* mpu domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001805 CLK(NULL, "mpu_ck", &mpu_ck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001806 /* dsp domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001807 CLK(NULL, "dsp_fck", &dsp_fck, CK_242X),
1808 CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001809 CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001810 CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
1811 CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
1812 /* GFX domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001813 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_242X),
1814 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_242X),
1815 CLK(NULL, "gfx_ick", &gfx_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001816 /* DSS domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001817 CLK("omapdss", "ick", &dss_ick, CK_242X),
1818 CLK("omapdss", "dss1_fck", &dss1_fck, CK_242X),
1819 CLK("omapdss", "dss2_fck", &dss2_fck, CK_242X),
1820 CLK("omapdss", "tv_fck", &dss_54m_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001821 /* L3 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001822 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_242X),
1823 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_242X),
1824 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001825 /* L4 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001826 CLK(NULL, "l4_ck", &l4_ck, CK_242X),
1827 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001828 /* virtual meta-group clock */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001829 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001830 /* general l4 interface ck, multi-parent functional clk */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001831 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_242X),
1832 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_242X),
1833 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_242X),
1834 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_242X),
1835 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_242X),
1836 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_242X),
1837 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_242X),
1838 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_242X),
1839 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_242X),
1840 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_242X),
1841 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_242X),
1842 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_242X),
1843 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_242X),
1844 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_242X),
1845 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_242X),
1846 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_242X),
1847 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_242X),
1848 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_242X),
1849 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_242X),
1850 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_242X),
1851 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_242X),
1852 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_242X),
1853 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_242X),
1854 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_242X),
1855 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_242X),
1856 CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_242X),
1857 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_242X),
1858 CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_242X),
1859 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_242X),
1860 CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_242X),
1861 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_242X),
1862 CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_242X),
1863 CLK(NULL, "uart1_ick", &uart1_ick, CK_242X),
1864 CLK(NULL, "uart1_fck", &uart1_fck, CK_242X),
1865 CLK(NULL, "uart2_ick", &uart2_ick, CK_242X),
1866 CLK(NULL, "uart2_fck", &uart2_fck, CK_242X),
1867 CLK(NULL, "uart3_ick", &uart3_ick, CK_242X),
1868 CLK(NULL, "uart3_fck", &uart3_fck, CK_242X),
1869 CLK(NULL, "gpios_ick", &gpios_ick, CK_242X),
1870 CLK(NULL, "gpios_fck", &gpios_fck, CK_242X),
1871 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_242X),
1872 CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_242X),
1873 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_242X),
1874 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_242X),
1875 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_242X),
1876 CLK("omap24xxcam", "fck", &cam_fck, CK_242X),
1877 CLK("omap24xxcam", "ick", &cam_ick, CK_242X),
1878 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_242X),
1879 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_242X),
1880 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001881 CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
1882 CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001883 CLK(NULL, "mspro_ick", &mspro_ick, CK_242X),
1884 CLK(NULL, "mspro_fck", &mspro_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001885 CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
1886 CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001887 CLK(NULL, "fac_ick", &fac_ick, CK_242X),
1888 CLK(NULL, "fac_fck", &fac_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001889 CLK(NULL, "eac_ick", &eac_ick, CK_242X),
1890 CLK(NULL, "eac_fck", &eac_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001891 CLK("omap_hdq.0", "ick", &hdq_ick, CK_242X),
1892 CLK("omap_hdq.1", "fck", &hdq_fck, CK_242X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001893 CLK("omap_i2c.1", "ick", &i2c1_ick, CK_242X),
1894 CLK("omap_i2c.1", "fck", &i2c1_fck, CK_242X),
1895 CLK("omap_i2c.2", "ick", &i2c2_ick, CK_242X),
1896 CLK("omap_i2c.2", "fck", &i2c2_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001897 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_242X),
1898 CLK(NULL, "sdma_fck", &sdma_fck, CK_242X),
1899 CLK(NULL, "sdma_ick", &sdma_ick, CK_242X),
Paul Walmsleya56d9ea2011-02-25 15:39:29 -07001900 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001901 CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
1902 CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001903 CLK(NULL, "des_ick", &des_ick, CK_242X),
Dmitry Kasatkinee5500c2010-05-03 11:10:03 +08001904 CLK("omap-sham", "ick", &sha_ick, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001905 CLK("omap_rng", "ick", &rng_ick, CK_242X),
Dmitry Kasatkin82a0c142010-08-20 13:44:46 +00001906 CLK("omap-aes", "ick", &aes_ick, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001907 CLK(NULL, "pka_ick", &pka_ick, CK_242X),
1908 CLK(NULL, "usb_fck", &usb_fck, CK_242X),
Felipe Balbi05ac10d2010-12-02 08:49:26 +02001909 CLK("musb-hdrc", "fck", &osc_ck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001910};
1911
1912/*
1913 * init code
1914 */
1915
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001916int __init omap2420_clk_init(void)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001917{
1918 const struct prcm_config *prcm;
1919 struct omap_clk *c;
1920 u32 clkrate;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001921
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001922 prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
1923 cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
1924 cpu_mask = RATE_IN_242X;
1925 rate_table = omap2420_rate_table;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001926
1927 clk_init(&omap2_clk_functions);
1928
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001929 for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
1930 c++)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001931 clk_preinit(c->lk.clk);
1932
1933 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
1934 propagate_rate(&osc_ck);
Paul Walmsley44da0a52010-01-26 20:13:08 -07001935 sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001936 propagate_rate(&sys_ck);
1937
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001938 for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
1939 c++) {
1940 clkdev_add(&c->lk);
1941 clk_register(c->lk.clk);
1942 omap2_init_clk_clkdm(c->lk.clk);
1943 }
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001944
Paul Walmsleyc6461f52011-02-25 15:49:53 -07001945 /* Disable autoidle on all clocks; let the PM code enable it later */
1946 omap_clk_disable_autoidle_all();
1947
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001948 /* Check the MPU rate set by bootloader */
1949 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
1950 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
1951 if (!(prcm->flags & cpu_mask))
1952 continue;
1953 if (prcm->xtal_speed != sys_ck.rate)
1954 continue;
1955 if (prcm->dpll_speed <= clkrate)
1956 break;
1957 }
1958 curr_prcm_set = prcm;
1959
1960 recalculate_root_clocks();
1961
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001962 pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
1963 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
1964 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001965
1966 /*
1967 * Only enable those clocks we will need, let the drivers
1968 * enable other clocks as necessary
1969 */
1970 clk_enable_init_clocks();
1971
1972 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
1973 vclk = clk_get(NULL, "virt_prcm_set");
1974 sclk = clk_get(NULL, "sys_ck");
1975 dclk = clk_get(NULL, "dpll_ck");
1976
1977 return 0;
1978}
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001979