blob: 1f98e0b948478dc92abccc71580c66b02223e73e [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/init.h>
18#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010019#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010020#include <linux/sysdev.h>
21#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000022#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080024#include <linux/slab.h>
25#include <linux/pm_runtime.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010028#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/irqs.h>
30#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031#include <asm/mach/irq.h>
32
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010033/*
34 * OMAP1510 GPIO registers
35 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010036#define OMAP1510_GPIO_DATA_INPUT 0x00
37#define OMAP1510_GPIO_DATA_OUTPUT 0x04
38#define OMAP1510_GPIO_DIR_CONTROL 0x08
39#define OMAP1510_GPIO_INT_CONTROL 0x0c
40#define OMAP1510_GPIO_INT_MASK 0x10
41#define OMAP1510_GPIO_INT_STATUS 0x14
42#define OMAP1510_GPIO_PIN_CONTROL 0x18
43
44#define OMAP1510_IH_GPIO_BASE 64
45
46/*
47 * OMAP1610 specific GPIO registers
48 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010049#define OMAP1610_GPIO_REVISION 0x0000
50#define OMAP1610_GPIO_SYSCONFIG 0x0010
51#define OMAP1610_GPIO_SYSSTATUS 0x0014
52#define OMAP1610_GPIO_IRQSTATUS1 0x0018
53#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010054#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010055#define OMAP1610_GPIO_DATAIN 0x002c
56#define OMAP1610_GPIO_DATAOUT 0x0030
57#define OMAP1610_GPIO_DIRECTION 0x0034
58#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
59#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
60#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010061#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010062#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
63#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010064#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010065#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
66
67/*
Alistair Buxton7c006922009-09-22 10:02:58 +010068 * OMAP7XX specific GPIO registers
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010069 */
Alistair Buxton7c006922009-09-22 10:02:58 +010070#define OMAP7XX_GPIO_DATA_INPUT 0x00
71#define OMAP7XX_GPIO_DATA_OUTPUT 0x04
72#define OMAP7XX_GPIO_DIR_CONTROL 0x08
73#define OMAP7XX_GPIO_INT_CONTROL 0x0c
74#define OMAP7XX_GPIO_INT_MASK 0x10
75#define OMAP7XX_GPIO_INT_STATUS 0x14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010076
Zebediah C. McClure56739a62009-03-23 18:07:40 -070077/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080078 * omap2+ specific GPIO registers
Tony Lindgren92105bb2005-09-07 17:20:26 +010079 */
Tony Lindgren92105bb2005-09-07 17:20:26 +010080#define OMAP24XX_GPIO_REVISION 0x0000
Tony Lindgren92105bb2005-09-07 17:20:26 +010081#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +030082#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
83#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +010084#define OMAP24XX_GPIO_IRQENABLE1 0x001c
Tero Kristo723fdb72008-11-26 14:35:16 -080085#define OMAP24XX_GPIO_WAKE_EN 0x0020
Tony Lindgren92105bb2005-09-07 17:20:26 +010086#define OMAP24XX_GPIO_CTRL 0x0030
87#define OMAP24XX_GPIO_OE 0x0034
88#define OMAP24XX_GPIO_DATAIN 0x0038
89#define OMAP24XX_GPIO_DATAOUT 0x003c
90#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
91#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
92#define OMAP24XX_GPIO_RISINGDETECT 0x0048
93#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -070094#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
95#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +010096#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
97#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
98#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
99#define OMAP24XX_GPIO_SETWKUENA 0x0084
100#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
101#define OMAP24XX_GPIO_SETDATAOUT 0x0094
102
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530103#define OMAP4_GPIO_REVISION 0x0000
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530104#define OMAP4_GPIO_EOI 0x0020
105#define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
106#define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
107#define OMAP4_GPIO_IRQSTATUS0 0x002c
108#define OMAP4_GPIO_IRQSTATUS1 0x0030
109#define OMAP4_GPIO_IRQSTATUSSET0 0x0034
110#define OMAP4_GPIO_IRQSTATUSSET1 0x0038
111#define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
112#define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
113#define OMAP4_GPIO_IRQWAKEN0 0x0044
114#define OMAP4_GPIO_IRQWAKEN1 0x0048
Charulatha V9f096862010-05-14 12:05:27 -0700115#define OMAP4_GPIO_IRQENABLE1 0x011c
116#define OMAP4_GPIO_WAKE_EN 0x0120
117#define OMAP4_GPIO_IRQSTATUS2 0x0128
118#define OMAP4_GPIO_IRQENABLE2 0x012c
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530119#define OMAP4_GPIO_CTRL 0x0130
120#define OMAP4_GPIO_OE 0x0134
121#define OMAP4_GPIO_DATAIN 0x0138
122#define OMAP4_GPIO_DATAOUT 0x013c
123#define OMAP4_GPIO_LEVELDETECT0 0x0140
124#define OMAP4_GPIO_LEVELDETECT1 0x0144
125#define OMAP4_GPIO_RISINGDETECT 0x0148
126#define OMAP4_GPIO_FALLINGDETECT 0x014c
127#define OMAP4_GPIO_DEBOUNCENABLE 0x0150
128#define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
Charulatha V9f096862010-05-14 12:05:27 -0700129#define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
130#define OMAP4_GPIO_SETIRQENABLE1 0x0164
131#define OMAP4_GPIO_CLEARWKUENA 0x0180
132#define OMAP4_GPIO_SETWKUENA 0x0184
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530133#define OMAP4_GPIO_CLEARDATAOUT 0x0190
134#define OMAP4_GPIO_SETDATAOUT 0x0194
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800135
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100136struct gpio_bank {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700137 unsigned long pbase;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100138 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100139 u16 irq;
140 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100141 int method;
Tony Lindgren140455f2010-02-12 12:26:48 -0800142#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100143 u32 suspend_wakeup;
144 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800145#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800146 u32 non_wakeup_gpios;
147 u32 enabled_non_wakeup_gpios;
148
149 u32 saved_datain;
150 u32 saved_fallingdetect;
151 u32 saved_risingdetect;
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800152 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800153 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100154 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800155 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -0800156 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -0800157 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -0800158 u32 dbck_enable_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800159 struct device *dev;
160 bool dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -0800161 int stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100162};
163
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800164#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530165struct omap3_gpio_regs {
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530166 u32 irqenable1;
167 u32 irqenable2;
168 u32 wake_en;
169 u32 ctrl;
170 u32 oe;
171 u32 leveldetect0;
172 u32 leveldetect1;
173 u32 risingdetect;
174 u32 fallingdetect;
175 u32 dataout;
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530176};
177
178static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800179#endif
180
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800181/*
182 * TODO: Cleanup gpio_bank usage as it is having information
183 * related to all instances of the device
184 */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100185static struct gpio_bank *gpio_bank;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800186
187static int bank_width;
188
Varadarajan, Charulathac95d10b2010-12-07 16:26:56 -0800189/* TODO: Analyze removing gpio_bank_count usage from driver code */
190int gpio_bank_count;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100191
192static inline struct gpio_bank *get_gpio_bank(int gpio)
193{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100194 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100195 if (OMAP_GPIO_IS_MPUIO(gpio))
196 return &gpio_bank[0];
197 return &gpio_bank[1];
198 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100199 if (cpu_is_omap16xx()) {
200 if (OMAP_GPIO_IS_MPUIO(gpio))
201 return &gpio_bank[0];
202 return &gpio_bank[1 + (gpio >> 4)];
203 }
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700204 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100205 if (OMAP_GPIO_IS_MPUIO(gpio))
206 return &gpio_bank[0];
207 return &gpio_bank[1 + (gpio >> 5)];
208 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100209 if (cpu_is_omap24xx())
210 return &gpio_bank[gpio >> 5];
Santosh Shilimkar44169072009-05-28 14:16:04 -0700211 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800212 return &gpio_bank[gpio >> 5];
David Brownelle031ab22008-12-10 17:35:27 -0800213 BUG();
214 return NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100215}
216
217static inline int get_gpio_index(int gpio)
218{
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700219 if (cpu_is_omap7xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100220 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100221 if (cpu_is_omap24xx())
222 return gpio & 0x1f;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700223 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800224 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100225 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100226}
227
228static inline int gpio_valid(int gpio)
229{
230 if (gpio < 0)
231 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800232 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300233 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100234 return -1;
235 return 0;
236 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100237 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100238 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100239 if ((cpu_is_omap16xx()) && gpio < 64)
240 return 0;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700241 if (cpu_is_omap7xx() && gpio < 192)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100242 return 0;
Tony Lindgren25d6f632010-08-02 14:21:39 +0300243 if (cpu_is_omap2420() && gpio < 128)
244 return 0;
245 if (cpu_is_omap2430() && gpio < 160)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100246 return 0;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700247 if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800248 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100249 return -1;
250}
251
252static int check_gpio(int gpio)
253{
Roel Kluind32b20f2009-11-17 14:39:03 -0800254 if (unlikely(gpio_valid(gpio) < 0)) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100255 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
256 dump_stack();
257 return -1;
258 }
259 return 0;
260}
261
262static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
263{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100264 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100265 u32 l;
266
267 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800268#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100269 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800270 reg += OMAP_MPUIO_IO_CNTL / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100271 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800272#endif
273#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100274 case METHOD_GPIO_1510:
275 reg += OMAP1510_GPIO_DIR_CONTROL;
276 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800277#endif
278#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100279 case METHOD_GPIO_1610:
280 reg += OMAP1610_GPIO_DIRECTION;
281 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800282#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100283#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100284 case METHOD_GPIO_7XX:
285 reg += OMAP7XX_GPIO_DIR_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700286 break;
287#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800288#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100289 case METHOD_GPIO_24XX:
290 reg += OMAP24XX_GPIO_OE;
291 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800292#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530293#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800294 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530295 reg += OMAP4_GPIO_OE;
296 break;
297#endif
David Brownelle5c56ed2006-12-06 17:13:59 -0800298 default:
299 WARN_ON(1);
300 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100301 }
302 l = __raw_readl(reg);
303 if (is_input)
304 l |= 1 << gpio;
305 else
306 l &= ~(1 << gpio);
307 __raw_writel(l, reg);
308}
309
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100310static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
311{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100312 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100313 u32 l = 0;
314
315 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800316#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100317 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800318 reg += OMAP_MPUIO_OUTPUT / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100319 l = __raw_readl(reg);
320 if (enable)
321 l |= 1 << gpio;
322 else
323 l &= ~(1 << gpio);
324 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800325#endif
326#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100327 case METHOD_GPIO_1510:
328 reg += OMAP1510_GPIO_DATA_OUTPUT;
329 l = __raw_readl(reg);
330 if (enable)
331 l |= 1 << gpio;
332 else
333 l &= ~(1 << gpio);
334 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800335#endif
336#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100337 case METHOD_GPIO_1610:
338 if (enable)
339 reg += OMAP1610_GPIO_SET_DATAOUT;
340 else
341 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
342 l = 1 << gpio;
343 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800344#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100345#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100346 case METHOD_GPIO_7XX:
347 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700348 l = __raw_readl(reg);
349 if (enable)
350 l |= 1 << gpio;
351 else
352 l &= ~(1 << gpio);
353 break;
354#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800355#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100356 case METHOD_GPIO_24XX:
357 if (enable)
358 reg += OMAP24XX_GPIO_SETDATAOUT;
359 else
360 reg += OMAP24XX_GPIO_CLEARDATAOUT;
361 l = 1 << gpio;
362 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800363#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530364#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800365 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530366 if (enable)
367 reg += OMAP4_GPIO_SETDATAOUT;
368 else
369 reg += OMAP4_GPIO_CLEARDATAOUT;
370 l = 1 << gpio;
371 break;
372#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100373 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800374 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100375 return;
376 }
377 __raw_writel(l, reg);
378}
379
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300380static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100381{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100382 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100383
384 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800385 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100386 reg = bank->base;
387 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800388#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100389 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800390 reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100391 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800392#endif
393#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100394 case METHOD_GPIO_1510:
395 reg += OMAP1510_GPIO_DATA_INPUT;
396 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800397#endif
398#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100399 case METHOD_GPIO_1610:
400 reg += OMAP1610_GPIO_DATAIN;
401 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800402#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100403#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100404 case METHOD_GPIO_7XX:
405 reg += OMAP7XX_GPIO_DATA_INPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700406 break;
407#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800408#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100409 case METHOD_GPIO_24XX:
410 reg += OMAP24XX_GPIO_DATAIN;
411 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800412#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530413#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800414 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530415 reg += OMAP4_GPIO_DATAIN;
416 break;
417#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100418 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800419 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100420 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100421 return (__raw_readl(reg)
422 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100423}
424
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300425static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
426{
427 void __iomem *reg;
428
429 if (check_gpio(gpio) < 0)
430 return -EINVAL;
431 reg = bank->base;
432
433 switch (bank->method) {
434#ifdef CONFIG_ARCH_OMAP1
435 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800436 reg += OMAP_MPUIO_OUTPUT / bank->stride;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300437 break;
438#endif
439#ifdef CONFIG_ARCH_OMAP15XX
440 case METHOD_GPIO_1510:
441 reg += OMAP1510_GPIO_DATA_OUTPUT;
442 break;
443#endif
444#ifdef CONFIG_ARCH_OMAP16XX
445 case METHOD_GPIO_1610:
446 reg += OMAP1610_GPIO_DATAOUT;
447 break;
448#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100449#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100450 case METHOD_GPIO_7XX:
451 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300452 break;
453#endif
Charulatha V9f096862010-05-14 12:05:27 -0700454#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300455 case METHOD_GPIO_24XX:
456 reg += OMAP24XX_GPIO_DATAOUT;
457 break;
458#endif
Charulatha V9f096862010-05-14 12:05:27 -0700459#ifdef CONFIG_ARCH_OMAP4
460 case METHOD_GPIO_44XX:
461 reg += OMAP4_GPIO_DATAOUT;
462 break;
463#endif
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300464 default:
465 return -EINVAL;
466 }
467
468 return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
469}
470
Tony Lindgren92105bb2005-09-07 17:20:26 +0100471#define MOD_REG_BIT(reg, bit_mask, set) \
472do { \
473 int l = __raw_readl(base + reg); \
474 if (set) l |= bit_mask; \
475 else l &= ~bit_mask; \
476 __raw_writel(l, base + reg); \
477} while(0)
478
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700479/**
480 * _set_gpio_debounce - low level gpio debounce time
481 * @bank: the gpio bank we're acting upon
482 * @gpio: the gpio number on this @gpio
483 * @debounce: debounce time to use
484 *
485 * OMAP's debounce time is in 31us steps so we need
486 * to convert and round up to the closest unit.
487 */
488static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
489 unsigned debounce)
490{
491 void __iomem *reg = bank->base;
492 u32 val;
493 u32 l;
494
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800495 if (!bank->dbck_flag)
496 return;
497
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700498 if (debounce < 32)
499 debounce = 0x01;
500 else if (debounce > 7936)
501 debounce = 0xff;
502 else
503 debounce = (debounce / 0x1f) - 1;
504
505 l = 1 << get_gpio_index(gpio);
506
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800507 if (bank->method == METHOD_GPIO_44XX)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700508 reg += OMAP4_GPIO_DEBOUNCINGTIME;
509 else
510 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
511
512 __raw_writel(debounce, reg);
513
514 reg = bank->base;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800515 if (bank->method == METHOD_GPIO_44XX)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700516 reg += OMAP4_GPIO_DEBOUNCENABLE;
517 else
518 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
519
520 val = __raw_readl(reg);
521
522 if (debounce) {
523 val |= l;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800524 clk_enable(bank->dbck);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700525 } else {
526 val &= ~l;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800527 clk_disable(bank->dbck);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700528 }
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300529 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700530
531 __raw_writel(val, reg);
532}
533
Tony Lindgren140455f2010-02-12 12:26:48 -0800534#ifdef CONFIG_ARCH_OMAP2PLUS
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700535static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
536 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800538 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100539 u32 gpio_bit = 1 << gpio;
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530540 u32 val;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100541
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530542 if (cpu_is_omap44xx()) {
543 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
544 trigger & IRQ_TYPE_LEVEL_LOW);
545 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
546 trigger & IRQ_TYPE_LEVEL_HIGH);
547 MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
548 trigger & IRQ_TYPE_EDGE_RISING);
549 MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
550 trigger & IRQ_TYPE_EDGE_FALLING);
551 } else {
552 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
553 trigger & IRQ_TYPE_LEVEL_LOW);
554 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
555 trigger & IRQ_TYPE_LEVEL_HIGH);
556 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
557 trigger & IRQ_TYPE_EDGE_RISING);
558 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
559 trigger & IRQ_TYPE_EDGE_FALLING);
560 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800561 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530562 if (cpu_is_omap44xx()) {
563 if (trigger != 0)
564 __raw_writel(1 << gpio, bank->base+
565 OMAP4_GPIO_IRQWAKEN0);
566 else {
567 val = __raw_readl(bank->base +
568 OMAP4_GPIO_IRQWAKEN0);
569 __raw_writel(val & (~(1 << gpio)), bank->base +
570 OMAP4_GPIO_IRQWAKEN0);
571 }
572 } else {
Chunqiu Wang699117a2009-06-24 17:13:39 +0000573 /*
574 * GPIO wakeup request can only be generated on edge
575 * transitions
576 */
577 if (trigger & IRQ_TYPE_EDGE_BOTH)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530578 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700579 + OMAP24XX_GPIO_SETWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530580 else
581 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700582 + OMAP24XX_GPIO_CLEARWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530583 }
Tero Kristoa118b5f2008-12-22 14:27:12 +0200584 }
585 /* This part needs to be executed always for OMAP34xx */
586 if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
Chunqiu Wang699117a2009-06-24 17:13:39 +0000587 /*
588 * Log the edge gpio and manually trigger the IRQ
589 * after resume if the input level changes
590 * to avoid irq lost during PER RET/OFF mode
591 * Applies for omap2 non-wakeup gpio and all omap3 gpios
592 */
593 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800594 bank->enabled_non_wakeup_gpios |= gpio_bit;
595 else
596 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
597 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700598
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530599 if (cpu_is_omap44xx()) {
600 bank->level_mask =
601 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
602 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
603 } else {
604 bank->level_mask =
605 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
606 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
607 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100608}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800609#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100610
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800611#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800612/*
613 * This only applies to chips that can't do both rising and falling edge
614 * detection at once. For all other chips, this function is a noop.
615 */
616static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
617{
618 void __iomem *reg = bank->base;
619 u32 l = 0;
620
621 switch (bank->method) {
Cory Maccarrone4318f362010-01-08 10:29:04 -0800622 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800623 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800624 break;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800625#ifdef CONFIG_ARCH_OMAP15XX
626 case METHOD_GPIO_1510:
627 reg += OMAP1510_GPIO_INT_CONTROL;
628 break;
629#endif
630#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
631 case METHOD_GPIO_7XX:
632 reg += OMAP7XX_GPIO_INT_CONTROL;
633 break;
634#endif
635 default:
636 return;
637 }
638
639 l = __raw_readl(reg);
640 if ((l >> gpio) & 1)
641 l &= ~(1 << gpio);
642 else
643 l |= 1 << gpio;
644
645 __raw_writel(l, reg);
646}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800647#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800648
Tony Lindgren92105bb2005-09-07 17:20:26 +0100649static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
650{
651 void __iomem *reg = bank->base;
652 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100653
654 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800655#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100656 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800657 reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100658 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000659 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800660 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100661 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100662 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100663 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100664 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100665 else
666 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100667 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800668#endif
669#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100670 case METHOD_GPIO_1510:
671 reg += OMAP1510_GPIO_INT_CONTROL;
672 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000673 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800674 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100675 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100676 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100677 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100678 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100679 else
680 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100681 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800682#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800683#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100684 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100685 if (gpio & 0x08)
686 reg += OMAP1610_GPIO_EDGE_CTRL2;
687 else
688 reg += OMAP1610_GPIO_EDGE_CTRL1;
689 gpio &= 0x07;
690 l = __raw_readl(reg);
691 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100692 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100693 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100694 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100695 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800696 if (trigger)
697 /* Enable wake-up during idle for dynamic tick */
698 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
699 else
700 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100701 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800702#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100703#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100704 case METHOD_GPIO_7XX:
705 reg += OMAP7XX_GPIO_INT_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700706 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000707 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800708 bank->toggle_mask |= 1 << gpio;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700709 if (trigger & IRQ_TYPE_EDGE_RISING)
710 l |= 1 << gpio;
711 else if (trigger & IRQ_TYPE_EDGE_FALLING)
712 l &= ~(1 << gpio);
713 else
714 goto bad;
715 break;
716#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800717#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren92105bb2005-09-07 17:20:26 +0100718 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800719 case METHOD_GPIO_44XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800720 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100721 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800722#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100723 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100724 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100725 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100726 __raw_writel(l, reg);
727 return 0;
728bad:
729 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100730}
731
Tony Lindgren92105bb2005-09-07 17:20:26 +0100732static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100733{
734 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100735 unsigned gpio;
736 int retval;
David Brownella6472532008-03-03 04:33:30 -0800737 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100738
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800739 if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100740 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
741 else
742 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100743
744 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100745 return -EINVAL;
746
David Brownelle5c56ed2006-12-06 17:13:59 -0800747 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100748 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800749
750 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800751 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800752 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100753 return -EINVAL;
754
David Brownell58781012006-12-06 17:14:10 -0800755 bank = get_irq_chip_data(irq);
David Brownella6472532008-03-03 04:33:30 -0800756 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100757 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800758 if (retval == 0) {
759 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
760 irq_desc[irq].status |= type;
761 }
David Brownella6472532008-03-03 04:33:30 -0800762 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800763
764 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
765 __set_irq_handler_unlocked(irq, handle_level_irq);
766 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
767 __set_irq_handler_unlocked(irq, handle_edge_irq);
768
Tony Lindgren92105bb2005-09-07 17:20:26 +0100769 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100770}
771
772static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
773{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100774 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100775
776 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800777#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100778 case METHOD_MPUIO:
779 /* MPUIO irqstatus is reset by reading the status register,
780 * so do nothing here */
781 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800782#endif
783#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100784 case METHOD_GPIO_1510:
785 reg += OMAP1510_GPIO_INT_STATUS;
786 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800787#endif
788#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100789 case METHOD_GPIO_1610:
790 reg += OMAP1610_GPIO_IRQSTATUS1;
791 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800792#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100793#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100794 case METHOD_GPIO_7XX:
795 reg += OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700796 break;
797#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800798#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100799 case METHOD_GPIO_24XX:
800 reg += OMAP24XX_GPIO_IRQSTATUS1;
801 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800802#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530803#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800804 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530805 reg += OMAP4_GPIO_IRQSTATUS0;
806 break;
807#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100808 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800809 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100810 return;
811 }
812 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300813
814 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800815 if (cpu_is_omap24xx() || cpu_is_omap34xx())
816 reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
817 else if (cpu_is_omap44xx())
818 reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
819
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530820 if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Roger Quadrosbedfd152009-04-23 11:10:50 -0700821 __raw_writel(gpio_mask, reg);
822
823 /* Flush posted write for the irq status to avoid spurious interrupts */
824 __raw_readl(reg);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530825 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100826}
827
828static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
829{
830 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
831}
832
Imre Deakea6dedd2006-06-26 16:16:00 -0700833static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
834{
835 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700836 int inv = 0;
837 u32 l;
838 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700839
840 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800841#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700842 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800843 reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
Imre Deak99c47702006-06-26 16:16:07 -0700844 mask = 0xffff;
845 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700846 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800847#endif
848#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700849 case METHOD_GPIO_1510:
850 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700851 mask = 0xffff;
852 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700853 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800854#endif
855#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700856 case METHOD_GPIO_1610:
857 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700858 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700859 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800860#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100861#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100862 case METHOD_GPIO_7XX:
863 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700864 mask = 0xffffffff;
865 inv = 1;
866 break;
867#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800868#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Imre Deakea6dedd2006-06-26 16:16:00 -0700869 case METHOD_GPIO_24XX:
870 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -0700871 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -0700872 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800873#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530874#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800875 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530876 reg += OMAP4_GPIO_IRQSTATUSSET0;
877 mask = 0xffffffff;
878 break;
879#endif
Imre Deakea6dedd2006-06-26 16:16:00 -0700880 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800881 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -0700882 return 0;
883 }
884
Imre Deak99c47702006-06-26 16:16:07 -0700885 l = __raw_readl(reg);
886 if (inv)
887 l = ~l;
888 l &= mask;
889 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700890}
891
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100892static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
893{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100894 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100895 u32 l;
896
897 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800898#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100899 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -0800900 reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100901 l = __raw_readl(reg);
902 if (enable)
903 l &= ~(gpio_mask);
904 else
905 l |= gpio_mask;
906 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800907#endif
908#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100909 case METHOD_GPIO_1510:
910 reg += OMAP1510_GPIO_INT_MASK;
911 l = __raw_readl(reg);
912 if (enable)
913 l &= ~(gpio_mask);
914 else
915 l |= gpio_mask;
916 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800917#endif
918#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100919 case METHOD_GPIO_1610:
920 if (enable)
921 reg += OMAP1610_GPIO_SET_IRQENABLE1;
922 else
923 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
924 l = gpio_mask;
925 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800926#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100927#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100928 case METHOD_GPIO_7XX:
929 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700930 l = __raw_readl(reg);
931 if (enable)
932 l &= ~(gpio_mask);
933 else
934 l |= gpio_mask;
935 break;
936#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800937#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100938 case METHOD_GPIO_24XX:
939 if (enable)
940 reg += OMAP24XX_GPIO_SETIRQENABLE1;
941 else
942 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
943 l = gpio_mask;
944 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800945#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530946#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800947 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530948 if (enable)
949 reg += OMAP4_GPIO_IRQSTATUSSET0;
950 else
951 reg += OMAP4_GPIO_IRQSTATUSCLR0;
952 l = gpio_mask;
953 break;
954#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100955 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800956 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100957 return;
958 }
959 __raw_writel(l, reg);
960}
961
962static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
963{
964 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
965}
966
Tony Lindgren92105bb2005-09-07 17:20:26 +0100967/*
968 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
969 * 1510 does not seem to have a wake-up register. If JTAG is connected
970 * to the target, system will wake up always on GPIO events. While
971 * system is running all registered GPIO interrupts need to have wake-up
972 * enabled. When system is suspended, only selected GPIO interrupts need
973 * to have wake-up enabled.
974 */
975static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
976{
Tony Lindgren4cc64202010-01-08 10:29:05 -0800977 unsigned long uninitialized_var(flags);
David Brownella6472532008-03-03 04:33:30 -0800978
Tony Lindgren92105bb2005-09-07 17:20:26 +0100979 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800980#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -0800981 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100982 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -0800983 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700984 if (enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100985 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -0700986 else
Tony Lindgren92105bb2005-09-07 17:20:26 +0100987 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -0800988 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100989 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800990#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800991#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800992 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a2010-02-15 09:27:25 -0800993 case METHOD_GPIO_44XX:
David Brownell11a78b72006-12-06 17:14:11 -0800994 if (bank->non_wakeup_gpios & (1 << gpio)) {
995 printk(KERN_ERR "Unable to modify wakeup on "
996 "non-wakeup GPIO%d\n",
997 (bank - gpio_bank) * 32 + gpio);
998 return -EINVAL;
999 }
David Brownella6472532008-03-03 04:33:30 -08001000 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001001 if (enable)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001002 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001003 else
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001004 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001005 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001006 return 0;
1007#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001008 default:
1009 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
1010 bank->method);
1011 return -EINVAL;
1012 }
1013}
1014
Tony Lindgren4196dd62006-09-25 12:41:38 +03001015static void _reset_gpio(struct gpio_bank *bank, int gpio)
1016{
1017 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
1018 _set_gpio_irqenable(bank, gpio, 0);
1019 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +01001020 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001021}
1022
Tony Lindgren92105bb2005-09-07 17:20:26 +01001023/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
1024static int gpio_wake_enable(unsigned int irq, unsigned int enable)
1025{
1026 unsigned int gpio = irq - IH_GPIO_BASE;
1027 struct gpio_bank *bank;
1028 int retval;
1029
1030 if (check_gpio(gpio) < 0)
1031 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -08001032 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001033 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001034
1035 return retval;
1036}
1037
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001038static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001039{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001040 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001041 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001042
David Brownella6472532008-03-03 04:33:30 -08001043 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001044
Tony Lindgren4196dd62006-09-25 12:41:38 +03001045 /* Set trigger to none. You need to enable the desired trigger with
1046 * request_irq() or set_irq_type().
1047 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001048 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001049
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001050#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001051 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001052 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001053
Tony Lindgren92105bb2005-09-07 17:20:26 +01001054 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001055 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001056 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001057 }
1058#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001059 if (!cpu_class_is_omap1()) {
1060 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001061 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001062 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001063
1064 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1065 reg += OMAP24XX_GPIO_CTRL;
1066 else if (cpu_is_omap44xx())
1067 reg += OMAP4_GPIO_CTRL;
1068 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001069 /* Module is enabled, clocks are not gated */
Charulatha V9f096862010-05-14 12:05:27 -07001070 ctrl &= 0xFFFFFFFE;
1071 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001072 }
1073 bank->mod_usage |= 1 << offset;
1074 }
David Brownella6472532008-03-03 04:33:30 -08001075 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001076
1077 return 0;
1078}
1079
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001080static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001081{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001082 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001083 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001084
David Brownella6472532008-03-03 04:33:30 -08001085 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001086#ifdef CONFIG_ARCH_OMAP16XX
1087 if (bank->method == METHOD_GPIO_1610) {
1088 /* Disable wake-up during idle for dynamic tick */
1089 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001090 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001091 }
1092#endif
Charulatha V9f096862010-05-14 12:05:27 -07001093#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1094 if (bank->method == METHOD_GPIO_24XX) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001095 /* Disable wake-up during idle for dynamic tick */
1096 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001097 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001098 }
1099#endif
Charulatha V9f096862010-05-14 12:05:27 -07001100#ifdef CONFIG_ARCH_OMAP4
1101 if (bank->method == METHOD_GPIO_44XX) {
1102 /* Disable wake-up during idle for dynamic tick */
1103 void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
1104 __raw_writel(1 << offset, reg);
1105 }
1106#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001107 if (!cpu_class_is_omap1()) {
1108 bank->mod_usage &= ~(1 << offset);
1109 if (!bank->mod_usage) {
Charulatha V9f096862010-05-14 12:05:27 -07001110 void __iomem *reg = bank->base;
Charulatha V058af1e2009-11-22 10:11:25 -08001111 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -07001112
1113 if (cpu_is_omap24xx() || cpu_is_omap34xx())
1114 reg += OMAP24XX_GPIO_CTRL;
1115 else if (cpu_is_omap44xx())
1116 reg += OMAP4_GPIO_CTRL;
1117 ctrl = __raw_readl(reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001118 /* Module is disabled, clocks are gated */
1119 ctrl |= 1;
Charulatha V9f096862010-05-14 12:05:27 -07001120 __raw_writel(ctrl, reg);
Charulatha V058af1e2009-11-22 10:11:25 -08001121 }
1122 }
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001123 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -08001124 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001125}
1126
1127/*
1128 * We need to unmask the GPIO bank interrupt as soon as possible to
1129 * avoid missing GPIO interrupts for other lines in the bank.
1130 * Then we need to mask-read-clear-unmask the triggered GPIO lines
1131 * in the bank to avoid missing nested interrupts for a GPIO line.
1132 * If we wait to unmask individual GPIO lines in the bank after the
1133 * line's interrupt handler has been run, we may miss some nested
1134 * interrupts.
1135 */
Russell King10dd5ce2006-11-23 11:41:32 +00001136static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001137{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001138 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001139 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -08001140 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001141 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -07001142 u32 retrigger = 0;
1143 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001144
1145 desc->chip->ack(irq);
1146
Thomas Gleixner418ca1f2006-07-01 22:32:41 +01001147 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -08001148#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001149 if (bank->method == METHOD_MPUIO)
Tony Lindgren5de62b82010-12-07 16:26:58 -08001150 isr_reg = bank->base +
1151 OMAP_MPUIO_GPIO_INT / bank->stride;
David Brownelle5c56ed2006-12-06 17:13:59 -08001152#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001153#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001154 if (bank->method == METHOD_GPIO_1510)
1155 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1156#endif
1157#if defined(CONFIG_ARCH_OMAP16XX)
1158 if (bank->method == METHOD_GPIO_1610)
1159 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1160#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001161#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001162 if (bank->method == METHOD_GPIO_7XX)
1163 isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001164#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001165#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001166 if (bank->method == METHOD_GPIO_24XX)
1167 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1168#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301169#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001170 if (bank->method == METHOD_GPIO_44XX)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301171 isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1172#endif
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -08001173
1174 if (WARN_ON(!isr_reg))
1175 goto exit;
1176
Tony Lindgren92105bb2005-09-07 17:20:26 +01001177 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001178 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001179 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001180
Imre Deakea6dedd2006-06-26 16:16:00 -07001181 enabled = _get_gpio_irqbank_mask(bank);
1182 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001183
1184 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1185 isr &= 0x0000ffff;
1186
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001187 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001188 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001189 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001190
1191 /* clear edge sensitive interrupts before handler(s) are
1192 called so that we don't miss any interrupt occurred while
1193 executing them */
1194 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1195 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1196 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1197
1198 /* if there is only edge sensitive GPIO pin interrupts
1199 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001200 if (!level_mask && !unmasked) {
1201 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001202 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -07001203 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001204
Imre Deakea6dedd2006-06-26 16:16:00 -07001205 isr |= retrigger;
1206 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001207 if (!isr)
1208 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001209
Tony Lindgren92105bb2005-09-07 17:20:26 +01001210 gpio_irq = bank->virtual_irq_start;
1211 for (; isr != 0; isr >>= 1, gpio_irq++) {
Cory Maccarrone4318f362010-01-08 10:29:04 -08001212 gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
1213
Tony Lindgren92105bb2005-09-07 17:20:26 +01001214 if (!(isr & 1))
1215 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001216
Cory Maccarrone4318f362010-01-08 10:29:04 -08001217#ifdef CONFIG_ARCH_OMAP1
1218 /*
1219 * Some chips can't respond to both rising and falling
1220 * at the same time. If this irq was requested with
1221 * both flags, we need to flip the ICR data for the IRQ
1222 * to respond to the IRQ for the opposite direction.
1223 * This will be indicated in the bank toggle_mask.
1224 */
1225 if (bank->toggle_mask & (1 << gpio_index))
1226 _toggle_gpio_edge_triggering(bank, gpio_index);
1227#endif
1228
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001229 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001230 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001231 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001232 /* if bank has any level sensitive GPIO pin interrupt
1233 configured, we must unmask the bank interrupt only after
1234 handler(s) are executed in order to avoid spurious bank
1235 interrupt */
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -08001236exit:
Imre Deakea6dedd2006-06-26 16:16:00 -07001237 if (!unmasked)
1238 desc->chip->unmask(irq);
1239
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001240}
1241
Tony Lindgren4196dd62006-09-25 12:41:38 +03001242static void gpio_irq_shutdown(unsigned int irq)
1243{
1244 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001245 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001246
1247 _reset_gpio(bank, gpio);
1248}
1249
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001250static void gpio_ack_irq(unsigned int irq)
1251{
1252 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001253 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001254
1255 _clear_gpio_irqstatus(bank, gpio);
1256}
1257
1258static void gpio_mask_irq(unsigned int irq)
1259{
1260 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001261 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001262
1263 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman55b60192009-06-04 15:57:10 -07001264 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001265}
1266
1267static void gpio_unmask_irq(unsigned int irq)
1268{
1269 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001270 struct gpio_bank *bank = get_irq_chip_data(irq);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001271 unsigned int irq_mask = 1 << get_gpio_index(gpio);
Kevin Hilman55b60192009-06-04 15:57:10 -07001272 struct irq_desc *desc = irq_to_desc(irq);
1273 u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
1274
1275 if (trigger)
1276 _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001277
1278 /* For level-triggered GPIOs, the clearing must be done after
1279 * the HW source is cleared, thus after the handler has run */
1280 if (bank->level_mask & irq_mask) {
1281 _set_gpio_irqenable(bank, gpio, 0);
1282 _clear_gpio_irqstatus(bank, gpio);
1283 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001284
Kevin Hilman4de8c752008-01-16 21:56:14 -08001285 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001286}
1287
David Brownelle5c56ed2006-12-06 17:13:59 -08001288static struct irq_chip gpio_irq_chip = {
1289 .name = "GPIO",
1290 .shutdown = gpio_irq_shutdown,
1291 .ack = gpio_ack_irq,
1292 .mask = gpio_mask_irq,
1293 .unmask = gpio_unmask_irq,
1294 .set_type = gpio_irq_type,
1295 .set_wake = gpio_wake_enable,
1296};
1297
1298/*---------------------------------------------------------------------*/
1299
1300#ifdef CONFIG_ARCH_OMAP1
1301
1302/* MPUIO uses the always-on 32k clock */
1303
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001304static void mpuio_ack_irq(unsigned int irq)
1305{
1306 /* The ISR is reset automatically, so do nothing here. */
1307}
1308
1309static void mpuio_mask_irq(unsigned int irq)
1310{
1311 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001312 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001313
1314 _set_gpio_irqenable(bank, gpio, 0);
1315}
1316
1317static void mpuio_unmask_irq(unsigned int irq)
1318{
1319 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001320 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001321
1322 _set_gpio_irqenable(bank, gpio, 1);
1323}
1324
David Brownelle5c56ed2006-12-06 17:13:59 -08001325static struct irq_chip mpuio_irq_chip = {
1326 .name = "MPUIO",
1327 .ack = mpuio_ack_irq,
1328 .mask = mpuio_mask_irq,
1329 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001330 .set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001331#ifdef CONFIG_ARCH_OMAP16XX
1332 /* REVISIT: assuming only 16xx supports MPUIO wake events */
1333 .set_wake = gpio_wake_enable,
1334#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001335};
1336
David Brownelle5c56ed2006-12-06 17:13:59 -08001337
1338#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1339
David Brownell11a78b72006-12-06 17:14:11 -08001340
1341#ifdef CONFIG_ARCH_OMAP16XX
1342
1343#include <linux/platform_device.h>
1344
Magnus Damm79ee0312009-07-08 13:22:04 +02001345static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001346{
Magnus Damm79ee0312009-07-08 13:22:04 +02001347 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001348 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -08001349 void __iomem *mask_reg = bank->base +
1350 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -08001351 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001352
David Brownella6472532008-03-03 04:33:30 -08001353 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001354 bank->saved_wakeup = __raw_readl(mask_reg);
1355 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001356 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001357
1358 return 0;
1359}
1360
Magnus Damm79ee0312009-07-08 13:22:04 +02001361static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001362{
Magnus Damm79ee0312009-07-08 13:22:04 +02001363 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001364 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -08001365 void __iomem *mask_reg = bank->base +
1366 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -08001367 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001368
David Brownella6472532008-03-03 04:33:30 -08001369 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001370 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001371 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001372
1373 return 0;
1374}
1375
Alexey Dobriyan47145212009-12-14 18:00:08 -08001376static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +02001377 .suspend_noirq = omap_mpuio_suspend_noirq,
1378 .resume_noirq = omap_mpuio_resume_noirq,
1379};
1380
David Brownell11a78b72006-12-06 17:14:11 -08001381/* use platform_driver for this, now that there's no longer any
1382 * point to sys_device (other than not disturbing old code).
1383 */
1384static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -08001385 .driver = {
1386 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +02001387 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -08001388 },
1389};
1390
1391static struct platform_device omap_mpuio_device = {
1392 .name = "mpuio",
1393 .id = -1,
1394 .dev = {
1395 .driver = &omap_mpuio_driver.driver,
1396 }
1397 /* could list the /proc/iomem resources */
1398};
1399
1400static inline void mpuio_init(void)
1401{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001402 struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
1403 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -07001404
David Brownell11a78b72006-12-06 17:14:11 -08001405 if (platform_driver_register(&omap_mpuio_driver) == 0)
1406 (void) platform_device_register(&omap_mpuio_device);
1407}
1408
1409#else
1410static inline void mpuio_init(void) {}
1411#endif /* 16xx */
1412
David Brownelle5c56ed2006-12-06 17:13:59 -08001413#else
1414
1415extern struct irq_chip mpuio_irq_chip;
1416
1417#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001418static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001419
1420#endif
1421
1422/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001423
David Brownell52e31342008-03-03 12:43:23 -08001424/* REVISIT these are stupid implementations! replace by ones that
1425 * don't switch on METHOD_* and which mostly avoid spinlocks
1426 */
1427
1428static int gpio_input(struct gpio_chip *chip, unsigned offset)
1429{
1430 struct gpio_bank *bank;
1431 unsigned long flags;
1432
1433 bank = container_of(chip, struct gpio_bank, chip);
1434 spin_lock_irqsave(&bank->lock, flags);
1435 _set_gpio_direction(bank, offset, 1);
1436 spin_unlock_irqrestore(&bank->lock, flags);
1437 return 0;
1438}
1439
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001440static int gpio_is_input(struct gpio_bank *bank, int mask)
1441{
1442 void __iomem *reg = bank->base;
1443
1444 switch (bank->method) {
1445 case METHOD_MPUIO:
Tony Lindgren5de62b82010-12-07 16:26:58 -08001446 reg += OMAP_MPUIO_IO_CNTL / bank->stride;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001447 break;
1448 case METHOD_GPIO_1510:
1449 reg += OMAP1510_GPIO_DIR_CONTROL;
1450 break;
1451 case METHOD_GPIO_1610:
1452 reg += OMAP1610_GPIO_DIRECTION;
1453 break;
Alistair Buxton7c006922009-09-22 10:02:58 +01001454 case METHOD_GPIO_7XX:
1455 reg += OMAP7XX_GPIO_DIR_CONTROL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001456 break;
1457 case METHOD_GPIO_24XX:
1458 reg += OMAP24XX_GPIO_OE;
1459 break;
Charulatha V9f096862010-05-14 12:05:27 -07001460 case METHOD_GPIO_44XX:
1461 reg += OMAP4_GPIO_OE;
1462 break;
1463 default:
1464 WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
1465 return -EINVAL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001466 }
1467 return __raw_readl(reg) & mask;
1468}
1469
David Brownell52e31342008-03-03 12:43:23 -08001470static int gpio_get(struct gpio_chip *chip, unsigned offset)
1471{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001472 struct gpio_bank *bank;
1473 void __iomem *reg;
1474 int gpio;
1475 u32 mask;
1476
1477 gpio = chip->base + offset;
1478 bank = get_gpio_bank(gpio);
1479 reg = bank->base;
1480 mask = 1 << get_gpio_index(gpio);
1481
1482 if (gpio_is_input(bank, mask))
1483 return _get_gpio_datain(bank, gpio);
1484 else
1485 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -08001486}
1487
1488static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1489{
1490 struct gpio_bank *bank;
1491 unsigned long flags;
1492
1493 bank = container_of(chip, struct gpio_bank, chip);
1494 spin_lock_irqsave(&bank->lock, flags);
1495 _set_gpio_dataout(bank, offset, value);
1496 _set_gpio_direction(bank, offset, 0);
1497 spin_unlock_irqrestore(&bank->lock, flags);
1498 return 0;
1499}
1500
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001501static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
1502 unsigned debounce)
1503{
1504 struct gpio_bank *bank;
1505 unsigned long flags;
1506
1507 bank = container_of(chip, struct gpio_bank, chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001508
1509 if (!bank->dbck) {
1510 bank->dbck = clk_get(bank->dev, "dbclk");
1511 if (IS_ERR(bank->dbck))
1512 dev_err(bank->dev, "Could not get gpio dbck\n");
1513 }
1514
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001515 spin_lock_irqsave(&bank->lock, flags);
1516 _set_gpio_debounce(bank, offset, debounce);
1517 spin_unlock_irqrestore(&bank->lock, flags);
1518
1519 return 0;
1520}
1521
David Brownell52e31342008-03-03 12:43:23 -08001522static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1523{
1524 struct gpio_bank *bank;
1525 unsigned long flags;
1526
1527 bank = container_of(chip, struct gpio_bank, chip);
1528 spin_lock_irqsave(&bank->lock, flags);
1529 _set_gpio_dataout(bank, offset, value);
1530 spin_unlock_irqrestore(&bank->lock, flags);
1531}
1532
David Brownella007b702008-12-10 17:35:25 -08001533static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1534{
1535 struct gpio_bank *bank;
1536
1537 bank = container_of(chip, struct gpio_bank, chip);
1538 return bank->virtual_irq_start + offset;
1539}
1540
David Brownell52e31342008-03-03 12:43:23 -08001541/*---------------------------------------------------------------------*/
1542
Tony Lindgren9a748052010-12-07 16:26:56 -08001543static void __init omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001544{
1545 u32 rev;
1546
Tony Lindgren9a748052010-12-07 16:26:56 -08001547 if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
1548 rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001549 else if (cpu_is_omap24xx() || cpu_is_omap34xx())
Tony Lindgren9a748052010-12-07 16:26:56 -08001550 rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001551 else if (cpu_is_omap44xx())
Tony Lindgren9a748052010-12-07 16:26:56 -08001552 rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001553 else
1554 return;
1555
1556 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1557 (rev >> 4) & 0x0f, rev & 0x0f);
1558}
1559
David Brownell8ba55c52008-02-26 11:10:50 -08001560/* This lock class tells lockdep that GPIO irqs are in a different
1561 * category than their parents, so it won't report false recursion.
1562 */
1563static struct lock_class_key gpio_lock_class;
1564
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001565static inline int init_gpio_info(struct platform_device *pdev)
1566{
1567 /* TODO: Analyze removing gpio_bank_count usage from driver code */
1568 gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
1569 GFP_KERNEL);
1570 if (!gpio_bank) {
1571 dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
1572 return -ENOMEM;
1573 }
1574 return 0;
1575}
1576
1577/* TODO: Cleanup cpu_is_* checks */
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001578static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
1579{
1580 if (cpu_class_is_omap2()) {
1581 if (cpu_is_omap44xx()) {
1582 __raw_writel(0xffffffff, bank->base +
1583 OMAP4_GPIO_IRQSTATUSCLR0);
1584 __raw_writel(0x00000000, bank->base +
1585 OMAP4_GPIO_DEBOUNCENABLE);
1586 /* Initialize interface clk ungated, module enabled */
1587 __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
1588 } else if (cpu_is_omap34xx()) {
1589 __raw_writel(0x00000000, bank->base +
1590 OMAP24XX_GPIO_IRQENABLE1);
1591 __raw_writel(0xffffffff, bank->base +
1592 OMAP24XX_GPIO_IRQSTATUS1);
1593 __raw_writel(0x00000000, bank->base +
1594 OMAP24XX_GPIO_DEBOUNCE_EN);
1595
1596 /* Initialize interface clk ungated, module enabled */
1597 __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1598 } else if (cpu_is_omap24xx()) {
1599 static const u32 non_wakeup_gpios[] = {
1600 0xe203ffc0, 0x08700040
1601 };
1602 if (id < ARRAY_SIZE(non_wakeup_gpios))
1603 bank->non_wakeup_gpios = non_wakeup_gpios[id];
1604 }
1605 } else if (cpu_class_is_omap1()) {
1606 if (bank_is_mpuio(bank))
Tony Lindgren5de62b82010-12-07 16:26:58 -08001607 __raw_writew(0xffff, bank->base +
1608 OMAP_MPUIO_GPIO_MASKIT / bank->stride);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001609 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1610 __raw_writew(0xffff, bank->base
1611 + OMAP1510_GPIO_INT_MASK);
1612 __raw_writew(0x0000, bank->base
1613 + OMAP1510_GPIO_INT_STATUS);
1614 }
1615 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1616 __raw_writew(0x0000, bank->base
1617 + OMAP1610_GPIO_IRQENABLE1);
1618 __raw_writew(0xffff, bank->base
1619 + OMAP1610_GPIO_IRQSTATUS1);
1620 __raw_writew(0x0014, bank->base
1621 + OMAP1610_GPIO_SYSCONFIG);
1622
1623 /*
1624 * Enable system clock for GPIO module.
1625 * The CAM_CLK_CTRL *is* really the right place.
1626 */
1627 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
1628 ULPD_CAM_CLK_CTRL);
1629 }
1630 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
1631 __raw_writel(0xffffffff, bank->base
1632 + OMAP7XX_GPIO_INT_MASK);
1633 __raw_writel(0x00000000, bank->base
1634 + OMAP7XX_GPIO_INT_STATUS);
1635 }
1636 }
1637}
1638
1639static void __init omap_gpio_chip_init(struct gpio_bank *bank)
1640{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001641 int j;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001642 static int gpio;
1643
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001644 bank->mod_usage = 0;
1645 /*
1646 * REVISIT eventually switch from OMAP-specific gpio structs
1647 * over to the generic ones
1648 */
1649 bank->chip.request = omap_gpio_request;
1650 bank->chip.free = omap_gpio_free;
1651 bank->chip.direction_input = gpio_input;
1652 bank->chip.get = gpio_get;
1653 bank->chip.direction_output = gpio_output;
1654 bank->chip.set_debounce = gpio_debounce;
1655 bank->chip.set = gpio_set;
1656 bank->chip.to_irq = gpio_2irq;
1657 if (bank_is_mpuio(bank)) {
1658 bank->chip.label = "mpuio";
1659#ifdef CONFIG_ARCH_OMAP16XX
1660 bank->chip.dev = &omap_mpuio_device.dev;
1661#endif
1662 bank->chip.base = OMAP_MPUIO(0);
1663 } else {
1664 bank->chip.label = "gpio";
1665 bank->chip.base = gpio;
1666 gpio += bank_width;
1667 }
1668 bank->chip.ngpio = bank_width;
1669
1670 gpiochip_add(&bank->chip);
1671
1672 for (j = bank->virtual_irq_start;
1673 j < bank->virtual_irq_start + bank_width; j++) {
1674 lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1675 set_irq_chip_data(j, bank);
1676 if (bank_is_mpuio(bank))
1677 set_irq_chip(j, &mpuio_irq_chip);
1678 else
1679 set_irq_chip(j, &gpio_irq_chip);
1680 set_irq_handler(j, handle_simple_irq);
1681 set_irq_flags(j, IRQF_VALID);
1682 }
1683 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1684 set_irq_data(bank->irq, bank);
1685}
1686
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001687static int __devinit omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001688{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001689 static int gpio_init_done;
1690 struct omap_gpio_platform_data *pdata;
1691 struct resource *res;
1692 int id;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001693 struct gpio_bank *bank;
1694
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001695 if (!pdev->dev.platform_data)
1696 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001697
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001698 pdata = pdev->dev.platform_data;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001699
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001700 if (!gpio_init_done) {
1701 int ret;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001702
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001703 ret = init_gpio_info(pdev);
1704 if (ret)
1705 return ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001706 }
1707
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001708 id = pdev->id;
1709 bank = &gpio_bank[id];
1710
1711 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1712 if (unlikely(!res)) {
1713 dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
1714 return -ENODEV;
1715 }
1716
1717 bank->irq = res->start;
1718 bank->virtual_irq_start = pdata->virtual_irq_start;
1719 bank->method = pdata->bank_type;
1720 bank->dev = &pdev->dev;
1721 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001722 bank->stride = pdata->bank_stride;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001723 bank_width = pdata->bank_width;
1724
1725 spin_lock_init(&bank->lock);
1726
1727 /* Static mapping, never released */
1728 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1729 if (unlikely(!res)) {
1730 dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
1731 return -ENODEV;
1732 }
1733
1734 bank->base = ioremap(res->start, resource_size(res));
1735 if (!bank->base) {
1736 dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
1737 return -ENOMEM;
1738 }
1739
1740 pm_runtime_enable(bank->dev);
1741 pm_runtime_get_sync(bank->dev);
1742
1743 omap_gpio_mod_init(bank, id);
1744 omap_gpio_chip_init(bank);
Tony Lindgren9a748052010-12-07 16:26:56 -08001745 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001746
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001747 if (!gpio_init_done)
1748 gpio_init_done = 1;
1749
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001750 return 0;
1751}
1752
Tony Lindgren140455f2010-02-12 12:26:48 -08001753#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001754static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1755{
1756 int i;
1757
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001758 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001759 return 0;
1760
1761 for (i = 0; i < gpio_bank_count; i++) {
1762 struct gpio_bank *bank = &gpio_bank[i];
1763 void __iomem *wake_status;
1764 void __iomem *wake_clear;
1765 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001766 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001767
1768 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001769#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001770 case METHOD_GPIO_1610:
1771 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1772 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1773 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1774 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001775#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001776#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001777 case METHOD_GPIO_24XX:
Tero Kristo723fdb72008-11-26 14:35:16 -08001778 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001779 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1780 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1781 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001782#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301783#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001784 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301785 wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
1786 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1787 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1788 break;
1789#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001790 default:
1791 continue;
1792 }
1793
David Brownella6472532008-03-03 04:33:30 -08001794 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001795 bank->saved_wakeup = __raw_readl(wake_status);
1796 __raw_writel(0xffffffff, wake_clear);
1797 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001798 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001799 }
1800
1801 return 0;
1802}
1803
1804static int omap_gpio_resume(struct sys_device *dev)
1805{
1806 int i;
1807
Tero Kristo723fdb72008-11-26 14:35:16 -08001808 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001809 return 0;
1810
1811 for (i = 0; i < gpio_bank_count; i++) {
1812 struct gpio_bank *bank = &gpio_bank[i];
1813 void __iomem *wake_clear;
1814 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001815 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001816
1817 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001818#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001819 case METHOD_GPIO_1610:
1820 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1821 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1822 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001823#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001824#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001825 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03001826 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1827 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001828 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001829#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301830#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001831 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301832 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1833 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1834 break;
1835#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001836 default:
1837 continue;
1838 }
1839
David Brownella6472532008-03-03 04:33:30 -08001840 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001841 __raw_writel(0xffffffff, wake_clear);
1842 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001843 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001844 }
1845
1846 return 0;
1847}
1848
1849static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001850 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01001851 .suspend = omap_gpio_suspend,
1852 .resume = omap_gpio_resume,
1853};
1854
1855static struct sys_device omap_gpio_device = {
1856 .id = 0,
1857 .cls = &omap_gpio_sysclass,
1858};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001859
1860#endif
1861
Tony Lindgren140455f2010-02-12 12:26:48 -08001862#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001863
1864static int workaround_enabled;
1865
Paul Walmsley72e06d02010-12-21 21:05:16 -07001866void omap2_gpio_prepare_for_idle(int off_mode)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001867{
1868 int i, c = 0;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001869 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001870
Tero Kristoa118b5f2008-12-22 14:27:12 +02001871 if (cpu_is_omap34xx())
1872 min = 1;
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001873
Tero Kristoa118b5f2008-12-22 14:27:12 +02001874 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001875 struct gpio_bank *bank = &gpio_bank[i];
Sanjeev Premica828762010-09-23 18:27:18 -07001876 u32 l1 = 0, l2 = 0;
Kevin Hilman0aed04352010-09-22 16:06:27 -07001877 int j;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001878
Kevin Hilman0aed04352010-09-22 16:06:27 -07001879 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
Kevin Hilman8865b9b2009-01-27 11:15:34 -08001880 clk_disable(bank->dbck);
1881
Paul Walmsley72e06d02010-12-21 21:05:16 -07001882 if (!off_mode)
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001883 continue;
1884
1885 /* If going to OFF, remove triggering for all
1886 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1887 * generated. See OMAP2420 Errata item 1.101. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001888 if (!(bank->enabled_non_wakeup_gpios))
1889 continue;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001890
1891 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1892 bank->saved_datain = __raw_readl(bank->base +
1893 OMAP24XX_GPIO_DATAIN);
1894 l1 = __raw_readl(bank->base +
1895 OMAP24XX_GPIO_FALLINGDETECT);
1896 l2 = __raw_readl(bank->base +
1897 OMAP24XX_GPIO_RISINGDETECT);
1898 }
1899
1900 if (cpu_is_omap44xx()) {
1901 bank->saved_datain = __raw_readl(bank->base +
1902 OMAP4_GPIO_DATAIN);
1903 l1 = __raw_readl(bank->base +
1904 OMAP4_GPIO_FALLINGDETECT);
1905 l2 = __raw_readl(bank->base +
1906 OMAP4_GPIO_RISINGDETECT);
1907 }
1908
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001909 bank->saved_fallingdetect = l1;
1910 bank->saved_risingdetect = l2;
1911 l1 &= ~bank->enabled_non_wakeup_gpios;
1912 l2 &= ~bank->enabled_non_wakeup_gpios;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001913
1914 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1915 __raw_writel(l1, bank->base +
1916 OMAP24XX_GPIO_FALLINGDETECT);
1917 __raw_writel(l2, bank->base +
1918 OMAP24XX_GPIO_RISINGDETECT);
1919 }
1920
1921 if (cpu_is_omap44xx()) {
1922 __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
1923 __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
1924 }
1925
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001926 c++;
1927 }
1928 if (!c) {
1929 workaround_enabled = 0;
1930 return;
1931 }
1932 workaround_enabled = 1;
1933}
1934
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001935void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001936{
1937 int i;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001938 int min = 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001939
Tero Kristoa118b5f2008-12-22 14:27:12 +02001940 if (cpu_is_omap34xx())
1941 min = 1;
1942 for (i = min; i < gpio_bank_count; i++) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001943 struct gpio_bank *bank = &gpio_bank[i];
Sanjeev Premica828762010-09-23 18:27:18 -07001944 u32 l = 0, gen, gen0, gen1;
Kevin Hilman0aed04352010-09-22 16:06:27 -07001945 int j;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001946
Kevin Hilman0aed04352010-09-22 16:06:27 -07001947 for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
Kevin Hilman8865b9b2009-01-27 11:15:34 -08001948 clk_enable(bank->dbck);
1949
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001950 if (!workaround_enabled)
1951 continue;
1952
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001953 if (!(bank->enabled_non_wakeup_gpios))
1954 continue;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001955
1956 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1957 __raw_writel(bank->saved_fallingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001958 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001959 __raw_writel(bank->saved_risingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001960 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001961 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1962 }
1963
1964 if (cpu_is_omap44xx()) {
1965 __raw_writel(bank->saved_fallingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301966 bank->base + OMAP4_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001967 __raw_writel(bank->saved_risingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301968 bank->base + OMAP4_GPIO_RISINGDETECT);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001969 l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
1970 }
1971
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001972 /* Check if any of the non-wakeup interrupt GPIOs have changed
1973 * state. If so, generate an IRQ by software. This is
1974 * horribly racy, but it's the best we can do to work around
1975 * this silicon bug. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001976 l ^= bank->saved_datain;
Tero Kristoa118b5f2008-12-22 14:27:12 +02001977 l &= bank->enabled_non_wakeup_gpios;
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07001978
1979 /*
1980 * No need to generate IRQs for the rising edge for gpio IRQs
1981 * configured with falling edge only; and vice versa.
1982 */
1983 gen0 = l & bank->saved_fallingdetect;
1984 gen0 &= bank->saved_datain;
1985
1986 gen1 = l & bank->saved_risingdetect;
1987 gen1 &= ~(bank->saved_datain);
1988
1989 /* FIXME: Consider GPIO IRQs with level detections properly! */
1990 gen = l & (~(bank->saved_fallingdetect) &
1991 ~(bank->saved_risingdetect));
1992 /* Consider all GPIO IRQs needed to be updated */
1993 gen |= gen0 | gen1;
1994
1995 if (gen) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001996 u32 old0, old1;
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001997
Sergio Aguirref00d6492010-03-03 16:21:08 +00001998 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
Tony Lindgren3f1686a2010-02-15 09:27:25 -08001999 old0 = __raw_readl(bank->base +
2000 OMAP24XX_GPIO_LEVELDETECT0);
2001 old1 = __raw_readl(bank->base +
2002 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002003 __raw_writel(old0 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002004 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002005 __raw_writel(old1 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002006 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002007 __raw_writel(old0, bank->base +
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002008 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002009 __raw_writel(old1, bank->base +
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002010 OMAP24XX_GPIO_LEVELDETECT1);
2011 }
2012
2013 if (cpu_is_omap44xx()) {
2014 old0 = __raw_readl(bank->base +
2015 OMAP4_GPIO_LEVELDETECT0);
2016 old1 = __raw_readl(bank->base +
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302017 OMAP4_GPIO_LEVELDETECT1);
Tony Lindgren3f1686a2010-02-15 09:27:25 -08002018 __raw_writel(old0 | l, bank->base +
2019 OMAP4_GPIO_LEVELDETECT0);
2020 __raw_writel(old1 | l, bank->base +
2021 OMAP4_GPIO_LEVELDETECT1);
2022 __raw_writel(old0, bank->base +
2023 OMAP4_GPIO_LEVELDETECT0);
2024 __raw_writel(old1, bank->base +
2025 OMAP4_GPIO_LEVELDETECT1);
2026 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002027 }
2028 }
2029
2030}
2031
Tony Lindgren92105bb2005-09-07 17:20:26 +01002032#endif
2033
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002034#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302035/* save the registers of bank 2-6 */
2036void omap_gpio_save_context(void)
2037{
2038 int i;
2039
2040 /* saving banks from 2-6 only since GPIO1 is in WKUP */
2041 for (i = 1; i < gpio_bank_count; i++) {
2042 struct gpio_bank *bank = &gpio_bank[i];
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302043 gpio_context[i].irqenable1 =
2044 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
2045 gpio_context[i].irqenable2 =
2046 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
2047 gpio_context[i].wake_en =
2048 __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
2049 gpio_context[i].ctrl =
2050 __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
2051 gpio_context[i].oe =
2052 __raw_readl(bank->base + OMAP24XX_GPIO_OE);
2053 gpio_context[i].leveldetect0 =
2054 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2055 gpio_context[i].leveldetect1 =
2056 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2057 gpio_context[i].risingdetect =
2058 __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
2059 gpio_context[i].fallingdetect =
2060 __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2061 gpio_context[i].dataout =
2062 __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302063 }
2064}
2065
2066/* restore the required registers of bank 2-6 */
2067void omap_gpio_restore_context(void)
2068{
2069 int i;
2070
2071 for (i = 1; i < gpio_bank_count; i++) {
2072 struct gpio_bank *bank = &gpio_bank[i];
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302073 __raw_writel(gpio_context[i].irqenable1,
2074 bank->base + OMAP24XX_GPIO_IRQENABLE1);
2075 __raw_writel(gpio_context[i].irqenable2,
2076 bank->base + OMAP24XX_GPIO_IRQENABLE2);
2077 __raw_writel(gpio_context[i].wake_en,
2078 bank->base + OMAP24XX_GPIO_WAKE_EN);
2079 __raw_writel(gpio_context[i].ctrl,
2080 bank->base + OMAP24XX_GPIO_CTRL);
2081 __raw_writel(gpio_context[i].oe,
2082 bank->base + OMAP24XX_GPIO_OE);
2083 __raw_writel(gpio_context[i].leveldetect0,
2084 bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2085 __raw_writel(gpio_context[i].leveldetect1,
2086 bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2087 __raw_writel(gpio_context[i].risingdetect,
2088 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2089 __raw_writel(gpio_context[i].fallingdetect,
2090 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2091 __raw_writel(gpio_context[i].dataout,
2092 bank->base + OMAP24XX_GPIO_DATAOUT);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302093 }
2094}
2095#endif
2096
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002097static struct platform_driver omap_gpio_driver = {
2098 .probe = omap_gpio_probe,
2099 .driver = {
2100 .name = "omap_gpio",
2101 },
2102};
2103
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002104/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002105 * gpio driver register needs to be done before
2106 * machine_init functions access gpio APIs.
2107 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002108 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002109static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002110{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002111 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002112}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08002113postcore_initcall(omap_gpio_drv_reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002114
Tony Lindgren92105bb2005-09-07 17:20:26 +01002115static int __init omap_gpio_sysinit(void)
2116{
2117 int ret = 0;
2118
David Brownell11a78b72006-12-06 17:14:11 -08002119 mpuio_init();
2120
Tony Lindgren140455f2010-02-12 12:26:48 -08002121#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08002122 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01002123 if (ret == 0) {
2124 ret = sysdev_class_register(&omap_gpio_sysclass);
2125 if (ret == 0)
2126 ret = sysdev_register(&omap_gpio_device);
2127 }
2128 }
2129#endif
2130
2131 return ret;
2132}
2133
Tony Lindgren92105bb2005-09-07 17:20:26 +01002134arch_initcall(omap_gpio_sysinit);