blob: a5b83b775b6cf32135a2c524dc15253d38aaa3bb [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/pci.h>
29#include <linux/delay.h>
30#include <linux/sched.h>
31
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070032#include "ixgbe.h"
Auke Kok9a799d72007-09-15 14:07:45 -070033#include "ixgbe_phy.h"
34
35#define IXGBE_82598_MAX_TX_QUEUES 32
36#define IXGBE_82598_MAX_RX_QUEUES 64
37#define IXGBE_82598_RAR_ENTRIES 16
Christopher Leech2c5645c2008-08-26 04:27:02 -070038#define IXGBE_82598_MC_TBL_SIZE 128
39#define IXGBE_82598_VFT_TBL_SIZE 128
Auke Kok9a799d72007-09-15 14:07:45 -070040
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000041static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +000042 ixgbe_link_speed speed,
43 bool autoneg,
44 bool autoneg_wait_to_complete);
Donald Skidmorec4900be2008-11-20 21:11:42 -080045static s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
46 u8 *eeprom_data);
Auke Kok9a799d72007-09-15 14:07:45 -070047
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070048/**
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +000049 * ixgbe_set_pcie_completion_timeout - set pci-e completion timeout
50 * @hw: pointer to the HW structure
51 *
52 * The defaults for 82598 should be in the range of 50us to 50ms,
53 * however the hardware default for these parts is 500us to 1ms which is less
54 * than the 10ms recommended by the pci-e spec. To address this we need to
55 * increase the value to either 10ms to 250ms for capability version 1 config,
56 * or 16ms to 55ms for version 2.
57 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +000058static void ixgbe_set_pcie_completion_timeout(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +000059{
60 struct ixgbe_adapter *adapter = hw->back;
61 u32 gcr = IXGBE_READ_REG(hw, IXGBE_GCR);
62 u16 pcie_devctl2;
63
64 /* only take action if timeout value is defaulted to 0 */
65 if (gcr & IXGBE_GCR_CMPL_TMOUT_MASK)
66 goto out;
67
68 /*
69 * if capababilities version is type 1 we can write the
70 * timeout of 10ms to 250ms through the GCR register
71 */
72 if (!(gcr & IXGBE_GCR_CAP_VER2)) {
73 gcr |= IXGBE_GCR_CMPL_TMOUT_10ms;
74 goto out;
75 }
76
77 /*
78 * for version 2 capabilities we need to write the config space
79 * directly in order to set the completion timeout value for
80 * 16ms to 55ms
81 */
82 pci_read_config_word(adapter->pdev,
83 IXGBE_PCI_DEVICE_CONTROL2, &pcie_devctl2);
84 pcie_devctl2 |= IXGBE_PCI_DEVICE_CONTROL2_16ms;
85 pci_write_config_word(adapter->pdev,
86 IXGBE_PCI_DEVICE_CONTROL2, pcie_devctl2);
87out:
88 /* disable completion timeout resend */
89 gcr &= ~IXGBE_GCR_CMPL_TMOUT_RESEND;
90 IXGBE_WRITE_REG(hw, IXGBE_GCR, gcr);
91}
92
93/**
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -080094 * ixgbe_get_pcie_msix_count_82598 - Gets MSI-X vector count
95 * @hw: pointer to hardware structure
96 *
97 * Read PCIe configuration space, and get the MSI-X vector count from
98 * the capabilities table.
99 **/
Hannes Eder1aef47c2009-02-14 11:38:36 +0000100static u16 ixgbe_get_pcie_msix_count_82598(struct ixgbe_hw *hw)
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800101{
102 struct ixgbe_adapter *adapter = hw->back;
103 u16 msix_count;
104 pci_read_config_word(adapter->pdev, IXGBE_PCIE_MSIX_82598_CAPS,
105 &msix_count);
106 msix_count &= IXGBE_PCIE_MSIX_TBL_SZ_MASK;
107
108 /* MSI-X count is zero-based in HW, so increment to give proper value */
109 msix_count++;
110
111 return msix_count;
112}
113
114/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700115 */
Auke Kok9a799d72007-09-15 14:07:45 -0700116static s32 ixgbe_get_invariants_82598(struct ixgbe_hw *hw)
117{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700118 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz03cfa202009-03-19 01:23:29 +0000119
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700120 /* Call PHY identify routine to get the phy type */
121 ixgbe_identify_phy_generic(hw);
Auke Kok3957d632007-10-31 15:22:10 -0700122
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000123 mac->mcft_size = IXGBE_82598_MC_TBL_SIZE;
124 mac->vft_size = IXGBE_82598_VFT_TBL_SIZE;
125 mac->num_rar_entries = IXGBE_82598_RAR_ENTRIES;
126 mac->max_rx_queues = IXGBE_82598_MAX_RX_QUEUES;
127 mac->max_tx_queues = IXGBE_82598_MAX_TX_QUEUES;
128 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_82598(hw);
129
130 return 0;
131}
132
133/**
134 * ixgbe_init_phy_ops_82598 - PHY/SFP specific init
135 * @hw: pointer to hardware structure
136 *
137 * Initialize any function pointers that were not able to be
138 * set during get_invariants because the PHY/SFP type was
139 * not known. Perform the SFP init if necessary.
140 *
141 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000142static s32 ixgbe_init_phy_ops_82598(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000143{
144 struct ixgbe_mac_info *mac = &hw->mac;
145 struct ixgbe_phy_info *phy = &hw->phy;
146 s32 ret_val = 0;
147 u16 list_offset, data_offset;
148
149 /* Identify the PHY */
150 phy->ops.identify(hw);
151
152 /* Overwrite the link function pointers if copper PHY */
153 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
154 mac->ops.setup_link = &ixgbe_setup_copper_link_82598;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000155 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800156 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000157 }
158
159 switch (hw->phy.type) {
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700160 case ixgbe_phy_tn:
161 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
162 phy->ops.get_firmware_version =
163 &ixgbe_get_phy_firmware_version_tnx;
164 break;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800165 case ixgbe_phy_nl:
166 phy->ops.reset = &ixgbe_reset_phy_nl;
167
168 /* Call SFP+ identify routine to get the SFP+ module type */
169 ret_val = phy->ops.identify_sfp(hw);
170 if (ret_val != 0)
171 goto out;
172 else if (hw->phy.sfp_type == ixgbe_sfp_type_unknown) {
173 ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
174 goto out;
175 }
176
177 /* Check to see if SFP+ module is supported */
178 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw,
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000179 &list_offset,
180 &data_offset);
Donald Skidmorec4900be2008-11-20 21:11:42 -0800181 if (ret_val != 0) {
182 ret_val = IXGBE_ERR_SFP_NOT_SUPPORTED;
183 goto out;
184 }
185 break;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700186 default:
187 break;
Auke Kok3957d632007-10-31 15:22:10 -0700188 }
189
Donald Skidmorec4900be2008-11-20 21:11:42 -0800190out:
191 return ret_val;
Auke Kok9a799d72007-09-15 14:07:45 -0700192}
193
194/**
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000195 * ixgbe_start_hw_82598 - Prepare hardware for Tx/Rx
196 * @hw: pointer to hardware structure
197 *
198 * Starts the hardware using the generic start_hw function.
199 * Then set pcie completion timeout
200 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000201static s32 ixgbe_start_hw_82598(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +0000202{
203 s32 ret_val = 0;
204
205 ret_val = ixgbe_start_hw_generic(hw);
206
207 /* set the completion timeout for interface */
208 if (ret_val == 0)
209 ixgbe_set_pcie_completion_timeout(hw);
210
211 return ret_val;
212}
213
214/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700215 * ixgbe_get_link_capabilities_82598 - Determines link capabilities
Auke Kok9a799d72007-09-15 14:07:45 -0700216 * @hw: pointer to hardware structure
217 * @speed: pointer to link speed
218 * @autoneg: boolean auto-negotiation value
219 *
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700220 * Determines the link capabilities by reading the AUTOC register.
Auke Kok9a799d72007-09-15 14:07:45 -0700221 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700222static s32 ixgbe_get_link_capabilities_82598(struct ixgbe_hw *hw,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700223 ixgbe_link_speed *speed,
224 bool *autoneg)
Auke Kok9a799d72007-09-15 14:07:45 -0700225{
226 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000227 u32 autoc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700228
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800229 /*
230 * Determine link capabilities based on the stored value of AUTOC,
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000231 * which represents EEPROM defaults. If AUTOC value has not been
232 * stored, use the current register value.
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800233 */
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000234 if (hw->mac.orig_link_settings_stored)
235 autoc = hw->mac.orig_autoc;
236 else
237 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
238
239 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
Auke Kok9a799d72007-09-15 14:07:45 -0700240 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
241 *speed = IXGBE_LINK_SPEED_1GB_FULL;
242 *autoneg = false;
243 break;
244
245 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
246 *speed = IXGBE_LINK_SPEED_10GB_FULL;
247 *autoneg = false;
248 break;
249
250 case IXGBE_AUTOC_LMS_1G_AN:
251 *speed = IXGBE_LINK_SPEED_1GB_FULL;
252 *autoneg = true;
253 break;
254
255 case IXGBE_AUTOC_LMS_KX4_AN:
256 case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
257 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000258 if (autoc & IXGBE_AUTOC_KX4_SUPP)
Auke Kok9a799d72007-09-15 14:07:45 -0700259 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000260 if (autoc & IXGBE_AUTOC_KX_SUPP)
Auke Kok9a799d72007-09-15 14:07:45 -0700261 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
262 *autoneg = true;
263 break;
264
265 default:
266 status = IXGBE_ERR_LINK_SETUP;
267 break;
268 }
269
270 return status;
271}
272
273/**
Auke Kok9a799d72007-09-15 14:07:45 -0700274 * ixgbe_get_media_type_82598 - Determines media type
275 * @hw: pointer to hardware structure
276 *
277 * Returns the media type (fiber, copper, backplane)
278 **/
279static enum ixgbe_media_type ixgbe_get_media_type_82598(struct ixgbe_hw *hw)
280{
281 enum ixgbe_media_type media_type;
282
283 /* Media type for I82598 is based on device ID */
284 switch (hw->device_id) {
Don Skidmore1e336d02009-01-26 20:57:51 -0800285 case IXGBE_DEV_ID_82598:
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800286 case IXGBE_DEV_ID_82598_BX:
Don Skidmore1e336d02009-01-26 20:57:51 -0800287 media_type = ixgbe_media_type_backplane;
288 break;
Auke Kok9a799d72007-09-15 14:07:45 -0700289 case IXGBE_DEV_ID_82598AF_DUAL_PORT:
290 case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
Donald Skidmorec4900be2008-11-20 21:11:42 -0800291 case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
292 case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -0700293 case IXGBE_DEV_ID_82598EB_XF_LR:
Donald Skidmorec4900be2008-11-20 21:11:42 -0800294 case IXGBE_DEV_ID_82598EB_SFP_LOM:
Auke Kok9a799d72007-09-15 14:07:45 -0700295 media_type = ixgbe_media_type_fiber;
296 break;
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000297 case IXGBE_DEV_ID_82598EB_CX4:
298 case IXGBE_DEV_ID_82598_CX4_DUAL_PORT:
299 media_type = ixgbe_media_type_cx4;
300 break;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700301 case IXGBE_DEV_ID_82598AT:
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +0000302 case IXGBE_DEV_ID_82598AT2:
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700303 media_type = ixgbe_media_type_copper;
304 break;
Auke Kok9a799d72007-09-15 14:07:45 -0700305 default:
306 media_type = ixgbe_media_type_unknown;
307 break;
308 }
309
310 return media_type;
311}
312
313/**
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800314 * ixgbe_fc_enable_82598 - Enable flow control
315 * @hw: pointer to hardware structure
316 * @packetbuf_num: packet buffer number (0-7)
317 *
318 * Enable flow control according to the current settings.
319 **/
320static s32 ixgbe_fc_enable_82598(struct ixgbe_hw *hw, s32 packetbuf_num)
321{
322 s32 ret_val = 0;
323 u32 fctrl_reg;
324 u32 rmcs_reg;
325 u32 reg;
John Fastabend16b61be2010-11-16 19:26:44 -0800326 u32 rx_pba_size;
Don Skidmorea626e842010-02-11 04:13:49 +0000327 u32 link_speed = 0;
328 bool link_up;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800329
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000330#ifdef CONFIG_DCB
331 if (hw->fc.requested_mode == ixgbe_fc_pfc)
332 goto out;
333
334#endif /* CONFIG_DCB */
Don Skidmorea626e842010-02-11 04:13:49 +0000335 /*
336 * On 82598 having Rx FC on causes resets while doing 1G
337 * so if it's on turn it off once we know link_speed. For
338 * more details see 82598 Specification update.
339 */
340 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
341 if (link_up && link_speed == IXGBE_LINK_SPEED_1GB_FULL) {
342 switch (hw->fc.requested_mode) {
343 case ixgbe_fc_full:
344 hw->fc.requested_mode = ixgbe_fc_tx_pause;
345 break;
346 case ixgbe_fc_rx_pause:
347 hw->fc.requested_mode = ixgbe_fc_none;
348 break;
349 default:
350 /* no change */
351 break;
352 }
353 }
354
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000355 /* Negotiate the fc mode to use */
356 ret_val = ixgbe_fc_autoneg(hw);
357 if (ret_val)
358 goto out;
359
360 /* Disable any previous flow control settings */
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800361 fctrl_reg = IXGBE_READ_REG(hw, IXGBE_FCTRL);
362 fctrl_reg &= ~(IXGBE_FCTRL_RFCE | IXGBE_FCTRL_RPFCE);
363
364 rmcs_reg = IXGBE_READ_REG(hw, IXGBE_RMCS);
365 rmcs_reg &= ~(IXGBE_RMCS_TFCE_PRIORITY | IXGBE_RMCS_TFCE_802_3X);
366
367 /*
368 * The possible values of fc.current_mode are:
369 * 0: Flow control is completely disabled
370 * 1: Rx flow control is enabled (we can receive pause frames,
371 * but not send pause frames).
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000372 * 2: Tx flow control is enabled (we can send pause frames but
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800373 * we do not support receiving pause frames).
374 * 3: Both Rx and Tx flow control (symmetric) are enabled.
375 * other: Invalid.
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000376#ifdef CONFIG_DCB
377 * 4: Priority Flow Control is enabled.
378#endif
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800379 */
380 switch (hw->fc.current_mode) {
381 case ixgbe_fc_none:
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000382 /*
383 * Flow control is disabled by software override or autoneg.
384 * The code below will actually disable it in the HW.
385 */
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800386 break;
387 case ixgbe_fc_rx_pause:
388 /*
389 * Rx Flow control is enabled and Tx Flow control is
390 * disabled by software override. Since there really
391 * isn't a way to advertise that we are capable of RX
392 * Pause ONLY, we will advertise that we support both
393 * symmetric and asymmetric Rx PAUSE. Later, we will
394 * disable the adapter's ability to send PAUSE frames.
395 */
396 fctrl_reg |= IXGBE_FCTRL_RFCE;
397 break;
398 case ixgbe_fc_tx_pause:
399 /*
400 * Tx Flow control is enabled, and Rx Flow control is
401 * disabled by software override.
402 */
403 rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
404 break;
405 case ixgbe_fc_full:
406 /* Flow control (both Rx and Tx) is enabled by SW override. */
407 fctrl_reg |= IXGBE_FCTRL_RFCE;
408 rmcs_reg |= IXGBE_RMCS_TFCE_802_3X;
409 break;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000410#ifdef CONFIG_DCB
411 case ixgbe_fc_pfc:
412 goto out;
413 break;
414#endif /* CONFIG_DCB */
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800415 default:
416 hw_dbg(hw, "Flow control param set incorrectly\n");
Peter P Waskiewicz Jr539e5f02009-09-30 12:07:38 +0000417 ret_val = IXGBE_ERR_CONFIG;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800418 goto out;
419 break;
420 }
421
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000422 /* Set 802.3x based flow control settings. */
PJ Waskiewicz2132d382009-04-09 22:26:21 +0000423 fctrl_reg |= IXGBE_FCTRL_DPF;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800424 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl_reg);
425 IXGBE_WRITE_REG(hw, IXGBE_RMCS, rmcs_reg);
426
427 /* Set up and enable Rx high/low water mark thresholds, enable XON. */
428 if (hw->fc.current_mode & ixgbe_fc_tx_pause) {
John Fastabend16b61be2010-11-16 19:26:44 -0800429 rx_pba_size = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(packetbuf_num));
430 rx_pba_size >>= IXGBE_RXPBSIZE_SHIFT;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800431
John Fastabend16b61be2010-11-16 19:26:44 -0800432 reg = (rx_pba_size - hw->fc.low_water) << 6;
433 if (hw->fc.send_xon)
434 reg |= IXGBE_FCRTL_XONE;
435 IXGBE_WRITE_REG(hw, IXGBE_FCRTL(packetbuf_num), reg);
436
437 reg = (rx_pba_size - hw->fc.high_water) << 10;
438 reg |= IXGBE_FCRTH_FCEN;
439
440 IXGBE_WRITE_REG(hw, IXGBE_FCRTH(packetbuf_num), reg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800441 }
442
443 /* Configure pause time (2 TCs per register) */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000444 reg = IXGBE_READ_REG(hw, IXGBE_FCTTV(packetbuf_num / 2));
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800445 if ((packetbuf_num & 1) == 0)
446 reg = (reg & 0xFFFF0000) | hw->fc.pause_time;
447 else
448 reg = (reg & 0x0000FFFF) | (hw->fc.pause_time << 16);
449 IXGBE_WRITE_REG(hw, IXGBE_FCTTV(packetbuf_num / 2), reg);
450
451 IXGBE_WRITE_REG(hw, IXGBE_FCRTV, (hw->fc.pause_time >> 1));
452
453out:
454 return ret_val;
455}
456
457/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000458 * ixgbe_start_mac_link_82598 - Configures MAC link settings
Auke Kok9a799d72007-09-15 14:07:45 -0700459 * @hw: pointer to hardware structure
460 *
461 * Configures link settings based on values in the ixgbe_hw struct.
462 * Restarts the link. Performs autonegotiation if needed.
463 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000464static s32 ixgbe_start_mac_link_82598(struct ixgbe_hw *hw,
465 bool autoneg_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700466{
467 u32 autoc_reg;
468 u32 links_reg;
469 u32 i;
470 s32 status = 0;
471
Auke Kok9a799d72007-09-15 14:07:45 -0700472 /* Restart link */
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800473 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Auke Kok9a799d72007-09-15 14:07:45 -0700474 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
475 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
476
477 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000478 if (autoneg_wait_to_complete) {
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800479 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
480 IXGBE_AUTOC_LMS_KX4_AN ||
481 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
482 IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
Auke Kok9a799d72007-09-15 14:07:45 -0700483 links_reg = 0; /* Just in case Autoneg time = 0 */
484 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
485 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
486 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
487 break;
488 msleep(100);
489 }
490 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
491 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700492 hw_dbg(hw, "Autonegotiation did not complete.\n");
Auke Kok9a799d72007-09-15 14:07:45 -0700493 }
494 }
495 }
496
Auke Kok9a799d72007-09-15 14:07:45 -0700497 /* Add delay to filter out noises during initial link setup */
498 msleep(50);
499
500 return status;
501}
502
503/**
Mallikarjuna R Chilakala734e9792009-12-15 11:57:20 +0000504 * ixgbe_validate_link_ready - Function looks for phy link
505 * @hw: pointer to hardware structure
506 *
507 * Function indicates success when phy link is available. If phy is not ready
508 * within 5 seconds of MAC indicating link, the function returns error.
509 **/
510static s32 ixgbe_validate_link_ready(struct ixgbe_hw *hw)
511{
512 u32 timeout;
513 u16 an_reg;
514
515 if (hw->device_id != IXGBE_DEV_ID_82598AT2)
516 return 0;
517
518 for (timeout = 0;
519 timeout < IXGBE_VALIDATE_LINK_READY_TIMEOUT; timeout++) {
520 hw->phy.ops.read_reg(hw, MDIO_STAT1, MDIO_MMD_AN, &an_reg);
521
522 if ((an_reg & MDIO_AN_STAT1_COMPLETE) &&
523 (an_reg & MDIO_STAT1_LSTATUS))
524 break;
525
526 msleep(100);
527 }
528
529 if (timeout == IXGBE_VALIDATE_LINK_READY_TIMEOUT) {
530 hw_dbg(hw, "Link was indicated but link is down\n");
531 return IXGBE_ERR_LINK_SETUP;
532 }
533
534 return 0;
535}
536
537/**
Auke Kok9a799d72007-09-15 14:07:45 -0700538 * ixgbe_check_mac_link_82598 - Get link/speed status
539 * @hw: pointer to hardware structure
540 * @speed: pointer to link speed
541 * @link_up: true is link is up, false otherwise
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700542 * @link_up_wait_to_complete: bool used to wait for link up or not
Auke Kok9a799d72007-09-15 14:07:45 -0700543 *
544 * Reads the links register to determine if link is up and the current speed
545 **/
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700546static s32 ixgbe_check_mac_link_82598(struct ixgbe_hw *hw,
547 ixgbe_link_speed *speed, bool *link_up,
548 bool link_up_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700549{
550 u32 links_reg;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700551 u32 i;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800552 u16 link_reg, adapt_comp_reg;
553
554 /*
555 * SERDES PHY requires us to read link status from register 0xC79F.
556 * Bit 0 set indicates link is up/ready; clear indicates link down.
557 * 0xC00C is read to check that the XAUI lanes are active. Bit 0
558 * clear indicates active; set indicates inactive.
559 */
560 if (hw->phy.type == ixgbe_phy_nl) {
Ben Hutchings6b73e102009-04-29 08:08:58 +0000561 hw->phy.ops.read_reg(hw, 0xC79F, MDIO_MMD_PMAPMD, &link_reg);
562 hw->phy.ops.read_reg(hw, 0xC79F, MDIO_MMD_PMAPMD, &link_reg);
563 hw->phy.ops.read_reg(hw, 0xC00C, MDIO_MMD_PMAPMD,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800564 &adapt_comp_reg);
565 if (link_up_wait_to_complete) {
566 for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
567 if ((link_reg & 1) &&
568 ((adapt_comp_reg & 1) == 0)) {
569 *link_up = true;
570 break;
571 } else {
572 *link_up = false;
573 }
574 msleep(100);
575 hw->phy.ops.read_reg(hw, 0xC79F,
Ben Hutchings6b73e102009-04-29 08:08:58 +0000576 MDIO_MMD_PMAPMD,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800577 &link_reg);
578 hw->phy.ops.read_reg(hw, 0xC00C,
Ben Hutchings6b73e102009-04-29 08:08:58 +0000579 MDIO_MMD_PMAPMD,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800580 &adapt_comp_reg);
581 }
582 } else {
583 if ((link_reg & 1) && ((adapt_comp_reg & 1) == 0))
584 *link_up = true;
585 else
586 *link_up = false;
587 }
588
589 if (*link_up == false)
590 goto out;
591 }
Auke Kok9a799d72007-09-15 14:07:45 -0700592
593 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700594 if (link_up_wait_to_complete) {
595 for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
596 if (links_reg & IXGBE_LINKS_UP) {
597 *link_up = true;
598 break;
599 } else {
600 *link_up = false;
601 }
602 msleep(100);
603 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
604 }
605 } else {
606 if (links_reg & IXGBE_LINKS_UP)
607 *link_up = true;
608 else
609 *link_up = false;
610 }
Auke Kok9a799d72007-09-15 14:07:45 -0700611
612 if (links_reg & IXGBE_LINKS_SPEED)
613 *speed = IXGBE_LINK_SPEED_10GB_FULL;
614 else
615 *speed = IXGBE_LINK_SPEED_1GB_FULL;
616
Mallikarjuna R Chilakala734e9792009-12-15 11:57:20 +0000617 if ((hw->device_id == IXGBE_DEV_ID_82598AT2) && (*link_up == true) &&
618 (ixgbe_validate_link_ready(hw) != 0))
619 *link_up = false;
620
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000621 /* if link is down, zero out the current_mode */
622 if (*link_up == false) {
623 hw->fc.current_mode = ixgbe_fc_none;
624 hw->fc.fc_was_autonegged = false;
625 }
Donald Skidmorec4900be2008-11-20 21:11:42 -0800626out:
Auke Kok9a799d72007-09-15 14:07:45 -0700627 return 0;
628}
629
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700630
Auke Kok9a799d72007-09-15 14:07:45 -0700631/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000632 * ixgbe_setup_mac_link_82598 - Set MAC link speed
Auke Kok9a799d72007-09-15 14:07:45 -0700633 * @hw: pointer to hardware structure
634 * @speed: new link speed
635 * @autoneg: true if auto-negotiation enabled
636 * @autoneg_wait_to_complete: true if waiting is needed to complete
637 *
638 * Set the link speed in the AUTOC register and restarts link.
639 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000640static s32 ixgbe_setup_mac_link_82598(struct ixgbe_hw *hw,
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800641 ixgbe_link_speed speed, bool autoneg,
642 bool autoneg_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700643{
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800644 s32 status = 0;
645 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
646 u32 curr_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
647 u32 autoc = curr_autoc;
648 u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
Auke Kok9a799d72007-09-15 14:07:45 -0700649
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800650 /* Check to see if speed passed in is supported. */
651 ixgbe_get_link_capabilities_82598(hw, &link_capabilities, &autoneg);
652 speed &= link_capabilities;
653
654 if (speed == IXGBE_LINK_SPEED_UNKNOWN)
Auke Kok9a799d72007-09-15 14:07:45 -0700655 status = IXGBE_ERR_LINK_SETUP;
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800656
657 /* Set KX4/KX support according to speed requested */
658 else if (link_mode == IXGBE_AUTOC_LMS_KX4_AN ||
659 link_mode == IXGBE_AUTOC_LMS_KX4_AN_1G_AN) {
660 autoc &= ~IXGBE_AUTOC_KX4_KX_SUPP_MASK;
661 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
662 autoc |= IXGBE_AUTOC_KX4_SUPP;
663 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
664 autoc |= IXGBE_AUTOC_KX_SUPP;
665 if (autoc != curr_autoc)
666 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
Auke Kok9a799d72007-09-15 14:07:45 -0700667 }
668
669 if (status == 0) {
Auke Kok9a799d72007-09-15 14:07:45 -0700670 /*
671 * Setup and restart the link based on the new values in
672 * ixgbe_hw This will write the AUTOC register based on the new
673 * stored values
674 */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000675 status = ixgbe_start_mac_link_82598(hw, autoneg_wait_to_complete);
Auke Kok9a799d72007-09-15 14:07:45 -0700676 }
677
678 return status;
679}
680
681
682/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000683 * ixgbe_setup_copper_link_82598 - Set the PHY autoneg advertised field
Auke Kok9a799d72007-09-15 14:07:45 -0700684 * @hw: pointer to hardware structure
685 * @speed: new link speed
686 * @autoneg: true if autonegotiation enabled
687 * @autoneg_wait_to_complete: true if waiting is needed to complete
688 *
689 * Sets the link speed in the AUTOC register in the MAC and restarts link.
690 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000691static s32 ixgbe_setup_copper_link_82598(struct ixgbe_hw *hw,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700692 ixgbe_link_speed speed,
693 bool autoneg,
694 bool autoneg_wait_to_complete)
Auke Kok9a799d72007-09-15 14:07:45 -0700695{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700696 s32 status;
Auke Kok9a799d72007-09-15 14:07:45 -0700697
698 /* Setup the PHY according to input speed */
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700699 status = hw->phy.ops.setup_link_speed(hw, speed, autoneg,
700 autoneg_wait_to_complete);
Auke Kok9a799d72007-09-15 14:07:45 -0700701
Auke Kok3957d632007-10-31 15:22:10 -0700702 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000703 ixgbe_start_mac_link_82598(hw, autoneg_wait_to_complete);
Auke Kok9a799d72007-09-15 14:07:45 -0700704
705 return status;
706}
707
708/**
709 * ixgbe_reset_hw_82598 - Performs hardware reset
710 * @hw: pointer to hardware structure
711 *
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700712 * Resets the hardware by resetting the transmit and receive units, masks and
Auke Kok9a799d72007-09-15 14:07:45 -0700713 * clears all interrupts, performing a PHY reset, and performing a link (MAC)
714 * reset.
715 **/
716static s32 ixgbe_reset_hw_82598(struct ixgbe_hw *hw)
717{
718 s32 status = 0;
Don Skidmore8ca783a2009-05-26 20:40:47 -0700719 s32 phy_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700720 u32 ctrl;
721 u32 gheccr;
722 u32 i;
723 u32 autoc;
724 u8 analog_val;
725
726 /* Call adapter stop to disable tx/rx and clear interrupts */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700727 hw->mac.ops.stop_adapter(hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700728
729 /*
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700730 * Power up the Atlas Tx lanes if they are currently powered down.
731 * Atlas Tx lanes are powered down for MAC loopback tests, but
Auke Kok9a799d72007-09-15 14:07:45 -0700732 * they are not automatically restored on reset.
733 */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700734 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700735 if (analog_val & IXGBE_ATLAS_PDN_TX_REG_EN) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700736 /* Enable Tx Atlas so packets can be transmitted again */
737 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
738 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700739 analog_val &= ~IXGBE_ATLAS_PDN_TX_REG_EN;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700740 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK,
741 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700742
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700743 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
744 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700745 analog_val &= ~IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700746 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G,
747 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700748
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700749 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
750 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700751 analog_val &= ~IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700752 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G,
753 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700754
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700755 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
756 &analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700757 analog_val &= ~IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700758 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN,
759 analog_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700760 }
761
762 /* Reset PHY */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000763 if (hw->phy.reset_disable == false) {
764 /* PHY ops must be identified and initialized prior to reset */
765
766 /* Init PHY and function pointers, perform SFP setup */
Don Skidmore8ca783a2009-05-26 20:40:47 -0700767 phy_status = hw->phy.ops.init(hw);
768 if (phy_status == IXGBE_ERR_SFP_NOT_SUPPORTED)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000769 goto reset_hw_out;
Don Skidmore8ca783a2009-05-26 20:40:47 -0700770 else if (phy_status == IXGBE_ERR_SFP_NOT_PRESENT)
771 goto no_phy_reset;
772
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700773 hw->phy.ops.reset(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000774 }
Auke Kok9a799d72007-09-15 14:07:45 -0700775
Don Skidmore8ca783a2009-05-26 20:40:47 -0700776no_phy_reset:
Auke Kok9a799d72007-09-15 14:07:45 -0700777 /*
778 * Prevent the PCI-E bus from from hanging by disabling PCI-E master
779 * access and verify no pending requests before reset
780 */
Emil Tantilova4297dc2011-02-14 08:45:13 +0000781 ixgbe_disable_pcie_master(hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700782
Emil Tantilova4297dc2011-02-14 08:45:13 +0000783mac_reset_top:
Auke Kok9a799d72007-09-15 14:07:45 -0700784 /*
785 * Issue global reset to the MAC. This needs to be a SW reset.
786 * If link reset is used, it might reset the MAC when mng is using it
787 */
788 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
789 IXGBE_WRITE_REG(hw, IXGBE_CTRL, (ctrl | IXGBE_CTRL_RST));
790 IXGBE_WRITE_FLUSH(hw);
791
792 /* Poll for reset bit to self-clear indicating reset is complete */
793 for (i = 0; i < 10; i++) {
794 udelay(1);
795 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
796 if (!(ctrl & IXGBE_CTRL_RST))
797 break;
798 }
799 if (ctrl & IXGBE_CTRL_RST) {
800 status = IXGBE_ERR_RESET_FAILED;
801 hw_dbg(hw, "Reset polling failed to complete.\n");
802 }
803
Emil Tantilova4297dc2011-02-14 08:45:13 +0000804 /*
805 * Double resets are required for recovery from certain error
806 * conditions. Between resets, it is necessary to stall to allow time
807 * for any pending HW events to complete. We use 1usec since that is
808 * what is needed for ixgbe_disable_pcie_master(). The second reset
809 * then clears out any effects of those events.
810 */
811 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
812 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
813 udelay(1);
814 goto mac_reset_top;
815 }
816
Auke Kok9a799d72007-09-15 14:07:45 -0700817 msleep(50);
818
819 gheccr = IXGBE_READ_REG(hw, IXGBE_GHECCR);
820 gheccr &= ~((1 << 21) | (1 << 18) | (1 << 9) | (1 << 6));
821 IXGBE_WRITE_REG(hw, IXGBE_GHECCR, gheccr);
822
823 /*
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800824 * Store the original AUTOC value if it has not been
825 * stored off yet. Otherwise restore the stored original
826 * AUTOC value since the reset operation sets back to deaults.
Auke Kok9a799d72007-09-15 14:07:45 -0700827 */
828 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Peter P Waskiewicz Jr3201d312009-02-05 23:54:21 -0800829 if (hw->mac.orig_link_settings_stored == false) {
830 hw->mac.orig_autoc = autoc;
831 hw->mac.orig_link_settings_stored = true;
832 } else if (autoc != hw->mac.orig_autoc) {
833 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, hw->mac.orig_autoc);
Auke Kok9a799d72007-09-15 14:07:45 -0700834 }
835
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +0000836 /*
837 * Store MAC address from RAR0, clear receive address registers, and
838 * clear the multicast table
839 */
840 hw->mac.ops.init_rx_addrs(hw);
841
Auke Kok9a799d72007-09-15 14:07:45 -0700842 /* Store the permanent mac address */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700843 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
Auke Kok9a799d72007-09-15 14:07:45 -0700844
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000845reset_hw_out:
Don Skidmore8ca783a2009-05-26 20:40:47 -0700846 if (phy_status)
847 status = phy_status;
848
Auke Kok9a799d72007-09-15 14:07:45 -0700849 return status;
850}
851
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700852/**
853 * ixgbe_set_vmdq_82598 - Associate a VMDq set index with a rx address
854 * @hw: pointer to hardware struct
855 * @rar: receive address register index to associate with a VMDq index
856 * @vmdq: VMDq set index
857 **/
Hannes Edere855aac2008-12-26 00:03:59 -0800858static s32 ixgbe_set_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700859{
860 u32 rar_high;
Emil Tantilovc700f4e2011-02-17 11:34:58 +0000861 u32 rar_entries = hw->mac.num_rar_entries;
862
863 /* Make sure we are using a valid rar index range */
864 if (rar >= rar_entries) {
865 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
866 return IXGBE_ERR_INVALID_ARGUMENT;
867 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700868
869 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
870 rar_high &= ~IXGBE_RAH_VIND_MASK;
871 rar_high |= ((vmdq << IXGBE_RAH_VIND_SHIFT) & IXGBE_RAH_VIND_MASK);
872 IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
873 return 0;
874}
875
876/**
877 * ixgbe_clear_vmdq_82598 - Disassociate a VMDq set index from an rx address
878 * @hw: pointer to hardware struct
879 * @rar: receive address register index to associate with a VMDq index
880 * @vmdq: VMDq clear index (not used in 82598, but elsewhere)
881 **/
882static s32 ixgbe_clear_vmdq_82598(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
883{
884 u32 rar_high;
885 u32 rar_entries = hw->mac.num_rar_entries;
886
Emil Tantilovc700f4e2011-02-17 11:34:58 +0000887
888 /* Make sure we are using a valid rar index range */
889 if (rar >= rar_entries) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700890 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
Emil Tantilovc700f4e2011-02-17 11:34:58 +0000891 return IXGBE_ERR_INVALID_ARGUMENT;
892 }
893
894 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(rar));
895 if (rar_high & IXGBE_RAH_VIND_MASK) {
896 rar_high &= ~IXGBE_RAH_VIND_MASK;
897 IXGBE_WRITE_REG(hw, IXGBE_RAH(rar), rar_high);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700898 }
899
900 return 0;
901}
902
903/**
904 * ixgbe_set_vfta_82598 - Set VLAN filter table
905 * @hw: pointer to hardware structure
906 * @vlan: VLAN id to write to VLAN filter
907 * @vind: VMDq output index that maps queue to VLAN id in VFTA
908 * @vlan_on: boolean flag to turn on/off VLAN in VFTA
909 *
910 * Turn on/off specified VLAN in the VLAN filter table.
911 **/
Hannes Edere855aac2008-12-26 00:03:59 -0800912static s32 ixgbe_set_vfta_82598(struct ixgbe_hw *hw, u32 vlan, u32 vind,
913 bool vlan_on)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700914{
915 u32 regindex;
916 u32 bitindex;
917 u32 bits;
918 u32 vftabyte;
919
920 if (vlan > 4095)
921 return IXGBE_ERR_PARAM;
922
923 /* Determine 32-bit word position in array */
924 regindex = (vlan >> 5) & 0x7F; /* upper seven bits */
925
926 /* Determine the location of the (VMD) queue index */
927 vftabyte = ((vlan >> 3) & 0x03); /* bits (4:3) indicating byte array */
928 bitindex = (vlan & 0x7) << 2; /* lower 3 bits indicate nibble */
929
930 /* Set the nibble for VMD queue index */
931 bits = IXGBE_READ_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex));
932 bits &= (~(0x0F << bitindex));
933 bits |= (vind << bitindex);
934 IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vftabyte, regindex), bits);
935
936 /* Determine the location of the bit for this VLAN id */
937 bitindex = vlan & 0x1F; /* lower five bits */
938
939 bits = IXGBE_READ_REG(hw, IXGBE_VFTA(regindex));
940 if (vlan_on)
941 /* Turn on this VLAN id */
942 bits |= (1 << bitindex);
943 else
944 /* Turn off this VLAN id */
945 bits &= ~(1 << bitindex);
946 IXGBE_WRITE_REG(hw, IXGBE_VFTA(regindex), bits);
947
948 return 0;
949}
950
951/**
952 * ixgbe_clear_vfta_82598 - Clear VLAN filter table
953 * @hw: pointer to hardware structure
954 *
955 * Clears the VLAN filer table, and the VMDq index associated with the filter
956 **/
957static s32 ixgbe_clear_vfta_82598(struct ixgbe_hw *hw)
958{
959 u32 offset;
960 u32 vlanbyte;
961
962 for (offset = 0; offset < hw->mac.vft_size; offset++)
963 IXGBE_WRITE_REG(hw, IXGBE_VFTA(offset), 0);
964
965 for (vlanbyte = 0; vlanbyte < 4; vlanbyte++)
966 for (offset = 0; offset < hw->mac.vft_size; offset++)
967 IXGBE_WRITE_REG(hw, IXGBE_VFTAVIND(vlanbyte, offset),
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700968 0);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700969
970 return 0;
971}
972
973/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700974 * ixgbe_read_analog_reg8_82598 - Reads 8 bit Atlas analog register
975 * @hw: pointer to hardware structure
976 * @reg: analog register to read
977 * @val: read value
978 *
979 * Performs read operation to Atlas analog register specified.
980 **/
Hannes Edere855aac2008-12-26 00:03:59 -0800981static s32 ixgbe_read_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 *val)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700982{
983 u32 atlas_ctl;
984
985 IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL,
986 IXGBE_ATLASCTL_WRITE_CMD | (reg << 8));
987 IXGBE_WRITE_FLUSH(hw);
988 udelay(10);
989 atlas_ctl = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
990 *val = (u8)atlas_ctl;
991
992 return 0;
993}
994
995/**
996 * ixgbe_write_analog_reg8_82598 - Writes 8 bit Atlas analog register
997 * @hw: pointer to hardware structure
998 * @reg: atlas register to write
999 * @val: value to write
1000 *
1001 * Performs write operation to Atlas analog register specified.
1002 **/
Hannes Edere855aac2008-12-26 00:03:59 -08001003static s32 ixgbe_write_analog_reg8_82598(struct ixgbe_hw *hw, u32 reg, u8 val)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001004{
1005 u32 atlas_ctl;
1006
1007 atlas_ctl = (reg << 8) | val;
1008 IXGBE_WRITE_REG(hw, IXGBE_ATLASCTL, atlas_ctl);
1009 IXGBE_WRITE_FLUSH(hw);
1010 udelay(10);
1011
1012 return 0;
1013}
1014
1015/**
Donald Skidmorec4900be2008-11-20 21:11:42 -08001016 * ixgbe_read_i2c_eeprom_82598 - Read 8 bit EEPROM word of an SFP+ module
1017 * over I2C interface through an intermediate phy.
1018 * @hw: pointer to hardware structure
1019 * @byte_offset: EEPROM byte offset to read
1020 * @eeprom_data: value read
1021 *
1022 * Performs byte read operation to SFP module's EEPROM over I2C interface.
1023 **/
Hannes Edere855aac2008-12-26 00:03:59 -08001024static s32 ixgbe_read_i2c_eeprom_82598(struct ixgbe_hw *hw, u8 byte_offset,
1025 u8 *eeprom_data)
Donald Skidmorec4900be2008-11-20 21:11:42 -08001026{
1027 s32 status = 0;
1028 u16 sfp_addr = 0;
1029 u16 sfp_data = 0;
1030 u16 sfp_stat = 0;
1031 u32 i;
1032
1033 if (hw->phy.type == ixgbe_phy_nl) {
1034 /*
1035 * phy SDA/SCL registers are at addresses 0xC30A to
1036 * 0xC30D. These registers are used to talk to the SFP+
1037 * module's EEPROM through the SDA/SCL (I2C) interface.
1038 */
1039 sfp_addr = (IXGBE_I2C_EEPROM_DEV_ADDR << 8) + byte_offset;
1040 sfp_addr = (sfp_addr | IXGBE_I2C_EEPROM_READ_MASK);
1041 hw->phy.ops.write_reg(hw,
1042 IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR,
Ben Hutchings6b73e102009-04-29 08:08:58 +00001043 MDIO_MMD_PMAPMD,
Donald Skidmorec4900be2008-11-20 21:11:42 -08001044 sfp_addr);
1045
1046 /* Poll status */
1047 for (i = 0; i < 100; i++) {
1048 hw->phy.ops.read_reg(hw,
1049 IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT,
Ben Hutchings6b73e102009-04-29 08:08:58 +00001050 MDIO_MMD_PMAPMD,
Donald Skidmorec4900be2008-11-20 21:11:42 -08001051 &sfp_stat);
1052 sfp_stat = sfp_stat & IXGBE_I2C_EEPROM_STATUS_MASK;
1053 if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_IN_PROGRESS)
1054 break;
1055 msleep(10);
1056 }
1057
1058 if (sfp_stat != IXGBE_I2C_EEPROM_STATUS_PASS) {
1059 hw_dbg(hw, "EEPROM read did not pass.\n");
1060 status = IXGBE_ERR_SFP_NOT_PRESENT;
1061 goto out;
1062 }
1063
1064 /* Read data */
1065 hw->phy.ops.read_reg(hw, IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA,
Ben Hutchings6b73e102009-04-29 08:08:58 +00001066 MDIO_MMD_PMAPMD, &sfp_data);
Donald Skidmorec4900be2008-11-20 21:11:42 -08001067
1068 *eeprom_data = (u8)(sfp_data >> 8);
1069 } else {
1070 status = IXGBE_ERR_PHY;
1071 goto out;
1072 }
1073
1074out:
1075 return status;
1076}
1077
1078/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001079 * ixgbe_get_supported_physical_layer_82598 - Returns physical layer type
1080 * @hw: pointer to hardware structure
1081 *
1082 * Determines physical layer capabilities of the current configuration.
1083 **/
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001084static u32 ixgbe_get_supported_physical_layer_82598(struct ixgbe_hw *hw)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001085{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001086 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001087 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1088 u32 pma_pmd_10g = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
1089 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
1090 u16 ext_ability = 0;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001091
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001092 hw->phy.ops.identify(hw);
1093
1094 /* Copper PHY must be checked before AUTOC LMS to determine correct
1095 * physical layer because 10GBase-T PHYs use LMS = KX4/KX */
1096 if (hw->phy.type == ixgbe_phy_tn ||
1097 hw->phy.type == ixgbe_phy_cu_unknown) {
Ben Hutchings6b73e102009-04-29 08:08:58 +00001098 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
1099 &ext_ability);
1100 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001101 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001102 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001103 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001104 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001105 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
1106 goto out;
1107 }
1108
1109 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
1110 case IXGBE_AUTOC_LMS_1G_AN:
1111 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
1112 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX)
1113 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1114 else
1115 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_BX;
Don Skidmore1e336d02009-01-26 20:57:51 -08001116 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001117 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
1118 if (pma_pmd_10g == IXGBE_AUTOC_10G_CX4)
1119 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
1120 else if (pma_pmd_10g == IXGBE_AUTOC_10G_KX4)
1121 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
1122 else /* XAUI */
1123 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001124 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001125 case IXGBE_AUTOC_LMS_KX4_AN:
1126 case IXGBE_AUTOC_LMS_KX4_AN_1G_AN:
1127 if (autoc & IXGBE_AUTOC_KX_SUPP)
1128 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1129 if (autoc & IXGBE_AUTOC_KX4_SUPP)
1130 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Donald Skidmorec4900be2008-11-20 21:11:42 -08001131 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001132 default:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001133 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001134 }
1135
1136 if (hw->phy.type == ixgbe_phy_nl) {
Donald Skidmorec4900be2008-11-20 21:11:42 -08001137 hw->phy.ops.identify_sfp(hw);
1138
1139 switch (hw->phy.sfp_type) {
1140 case ixgbe_sfp_type_da_cu:
1141 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1142 break;
1143 case ixgbe_sfp_type_sr:
1144 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1145 break;
1146 case ixgbe_sfp_type_lr:
1147 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
1148 break;
1149 default:
1150 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
1151 break;
1152 }
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001153 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001154
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001155 switch (hw->device_id) {
1156 case IXGBE_DEV_ID_82598_DA_DUAL_PORT:
1157 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1158 break;
1159 case IXGBE_DEV_ID_82598AF_DUAL_PORT:
1160 case IXGBE_DEV_ID_82598AF_SINGLE_PORT:
1161 case IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM:
1162 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1163 break;
1164 case IXGBE_DEV_ID_82598EB_XF_LR:
1165 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
1166 break;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001167 default:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001168 break;
1169 }
1170
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001171out:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001172 return physical_layer;
1173}
1174
Auke Kok9a799d72007-09-15 14:07:45 -07001175static struct ixgbe_mac_operations mac_ops_82598 = {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001176 .init_hw = &ixgbe_init_hw_generic,
1177 .reset_hw = &ixgbe_reset_hw_82598,
Mallikarjuna R Chilakala202ff1e2009-08-03 07:20:38 +00001178 .start_hw = &ixgbe_start_hw_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001179 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
Auke Kok9a799d72007-09-15 14:07:45 -07001180 .get_media_type = &ixgbe_get_media_type_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001181 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82598,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001182 .enable_rx_dma = &ixgbe_enable_rx_dma_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001183 .get_mac_addr = &ixgbe_get_mac_addr_generic,
1184 .stop_adapter = &ixgbe_stop_adapter_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001185 .get_bus_info = &ixgbe_get_bus_info_generic,
1186 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001187 .read_analog_reg8 = &ixgbe_read_analog_reg8_82598,
1188 .write_analog_reg8 = &ixgbe_write_analog_reg8_82598,
Auke Kok3957d632007-10-31 15:22:10 -07001189 .setup_link = &ixgbe_setup_mac_link_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001190 .check_link = &ixgbe_check_mac_link_82598,
1191 .get_link_capabilities = &ixgbe_get_link_capabilities_82598,
1192 .led_on = &ixgbe_led_on_generic,
1193 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00001194 .blink_led_start = &ixgbe_blink_led_start_generic,
1195 .blink_led_stop = &ixgbe_blink_led_stop_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001196 .set_rar = &ixgbe_set_rar_generic,
1197 .clear_rar = &ixgbe_clear_rar_generic,
1198 .set_vmdq = &ixgbe_set_vmdq_82598,
1199 .clear_vmdq = &ixgbe_clear_vmdq_82598,
1200 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001201 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
1202 .enable_mc = &ixgbe_enable_mc_generic,
1203 .disable_mc = &ixgbe_disable_mc_generic,
1204 .clear_vfta = &ixgbe_clear_vfta_82598,
1205 .set_vfta = &ixgbe_set_vfta_82598,
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00001206 .fc_enable = &ixgbe_fc_enable_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001207};
1208
1209static struct ixgbe_eeprom_operations eeprom_ops_82598 = {
1210 .init_params = &ixgbe_init_eeprom_params_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00001211 .read = &ixgbe_read_eerd_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08001212 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001213 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
1214 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
1215};
1216
1217static struct ixgbe_phy_operations phy_ops_82598 = {
1218 .identify = &ixgbe_identify_phy_generic,
Donald Skidmorec4900be2008-11-20 21:11:42 -08001219 .identify_sfp = &ixgbe_identify_sfp_module_generic,
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001220 .init = &ixgbe_init_phy_ops_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001221 .reset = &ixgbe_reset_phy_generic,
1222 .read_reg = &ixgbe_read_phy_reg_generic,
1223 .write_reg = &ixgbe_write_phy_reg_generic,
1224 .setup_link = &ixgbe_setup_phy_link_generic,
1225 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
Donald Skidmorec4900be2008-11-20 21:11:42 -08001226 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_82598,
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001227 .check_overtemp = &ixgbe_tn_check_overtemp,
Auke Kok9a799d72007-09-15 14:07:45 -07001228};
1229
Auke Kok3957d632007-10-31 15:22:10 -07001230struct ixgbe_info ixgbe_82598_info = {
Auke Kok9a799d72007-09-15 14:07:45 -07001231 .mac = ixgbe_mac_82598EB,
1232 .get_invariants = &ixgbe_get_invariants_82598,
1233 .mac_ops = &mac_ops_82598,
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001234 .eeprom_ops = &eeprom_ops_82598,
1235 .phy_ops = &phy_ops_82598,
Auke Kok9a799d72007-09-15 14:07:45 -07001236};
1237