blob: bae23b0341b1fcc1e2bc75a6f5ed512e01adfe9e [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010019
Russell King15d07dc2012-03-28 18:30:01 +010020#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010021#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000022#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050023#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010024#include <asm/setup.h>
25#include <asm/sizes.h>
Russell Kinge616c592009-09-27 20:55:43 +010026#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010027#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040028#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010029#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010030#include <asm/traps.h>
Neil Leederf06ab972011-10-25 17:57:26 -040031#include <asm/mmu_writeable.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010032
33#include <asm/mach/arch.h>
34#include <asm/mach/map.h>
35
36#include "mm.h"
37
Russell Kingd111e8f2006-09-27 15:27:33 +010038/*
39 * empty_zero_page is a special page that is used for
40 * zero-initialized data and COW.
41 */
42struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040043EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010044
45/*
46 * The pmd table for the upper-most set of pages.
47 */
48pmd_t *top_pmd;
49
Russell Kingae8f1542006-09-27 15:38:34 +010050#define CPOLICY_UNCACHED 0
51#define CPOLICY_BUFFERED 1
52#define CPOLICY_WRITETHROUGH 2
53#define CPOLICY_WRITEBACK 3
54#define CPOLICY_WRITEALLOC 4
55
Neil Leederf06ab972011-10-25 17:57:26 -040056#define RX_AREA_START _text
57#define RX_AREA_END __start_rodata
58
Russell Kingae8f1542006-09-27 15:38:34 +010059static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
60static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010061pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010062pgprot_t pgprot_kernel;
63
Imre_Deak44b18692007-02-11 13:45:13 +010064EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010065EXPORT_SYMBOL(pgprot_kernel);
66
67struct cachepolicy {
68 const char policy[16];
69 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010070 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000071 pteval_t pte;
Russell Kingae8f1542006-09-27 15:38:34 +010072};
73
74static struct cachepolicy cache_policies[] __initdata = {
75 {
76 .policy = "uncached",
77 .cr_mask = CR_W|CR_C,
78 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010079 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010080 }, {
81 .policy = "buffered",
82 .cr_mask = CR_C,
83 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010084 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010085 }, {
86 .policy = "writethrough",
87 .cr_mask = 0,
88 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010089 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010090 }, {
91 .policy = "writeback",
92 .cr_mask = 0,
93 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010094 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010095 }, {
96 .policy = "writealloc",
97 .cr_mask = 0,
98 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +010099 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +0100100 }
101};
102
103/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100104 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100105 * problems by allowing the cache or the cache and
106 * writebuffer to be turned off. (Note: the write
107 * buffer should not be on and the cache off).
108 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100109static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100110{
111 int i;
112
113 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
114 int len = strlen(cache_policies[i].policy);
115
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100116 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100117 cachepolicy = i;
118 cr_alignment &= ~cache_policies[i].cr_mask;
119 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100120 break;
121 }
122 }
123 if (i == ARRAY_SIZE(cache_policies))
124 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000125 /*
126 * This restriction is partly to do with the way we boot; it is
127 * unpredictable to have memory mapped using two different sets of
128 * memory attributes (shared, type, and cache attribs). We can not
129 * change these attributes once the initial assembly has setup the
130 * page tables.
131 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100132 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
133 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
134 cachepolicy = CPOLICY_WRITEBACK;
135 }
Russell Kingae8f1542006-09-27 15:38:34 +0100136 flush_cache_all();
137 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100138 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100139}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100140early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100141
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100142static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100143{
144 char *p = "buffered";
145 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100146 early_cachepolicy(p);
147 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100148}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100149early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100150
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100151static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100152{
153 char *p = "uncached";
154 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100155 early_cachepolicy(p);
156 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100157}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100158early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100159
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000160#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100161static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100162{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100163 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100164 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100165 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100166 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100167 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100168}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100169early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000170#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100171
172static int __init noalign_setup(char *__unused)
173{
174 cr_alignment &= ~CR_A;
175 cr_no_alignment &= ~CR_A;
176 set_cr(cr_alignment);
177 return 1;
178}
179__setup("noalign", noalign_setup);
180
Russell King255d1f82006-12-18 00:12:47 +0000181#ifndef CONFIG_SMP
182void adjust_cr(unsigned long mask, unsigned long set)
183{
184 unsigned long flags;
185
186 mask &= ~CR_A;
187
188 set &= mask;
189
190 local_irq_save(flags);
191
192 cr_no_alignment = (cr_no_alignment & ~mask) | set;
193 cr_alignment = (cr_alignment & ~mask) | set;
194
195 set_cr((get_cr() & ~mask) | set);
196
197 local_irq_restore(flags);
198}
199#endif
200
Russell King36bb94b2010-11-16 08:40:36 +0000201#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000202#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100203
Russell Kingb29e9f52007-04-21 10:47:29 +0100204static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100205 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100206 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
207 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100208 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000209 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100210 .domain = DOMAIN_IO,
211 },
212 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100213 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100214 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000215 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100216 .domain = DOMAIN_IO,
217 },
218 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100219 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100220 .prot_l1 = PMD_TYPE_TABLE,
221 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
222 .domain = DOMAIN_IO,
223 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100224 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100225 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100226 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000227 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100228 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100229 },
Russell Kingebb4c652008-11-09 11:18:36 +0000230 [MT_UNCACHED] = {
231 .prot_pte = PROT_PTE_DEVICE,
232 .prot_l1 = PMD_TYPE_TABLE,
233 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
234 .domain = DOMAIN_IO,
235 },
Russell Kingae8f1542006-09-27 15:38:34 +0100236 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100237 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100238 .domain = DOMAIN_KERNEL,
239 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000240#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100241 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100242 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100243 .domain = DOMAIN_KERNEL,
244 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000245#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100246 [MT_LOW_VECTORS] = {
247 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000248 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100249 .prot_l1 = PMD_TYPE_TABLE,
250 .domain = DOMAIN_USER,
251 },
252 [MT_HIGH_VECTORS] = {
253 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000254 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100255 .prot_l1 = PMD_TYPE_TABLE,
256 .domain = DOMAIN_USER,
257 },
258 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000259 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100260 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100261 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100262 .domain = DOMAIN_KERNEL,
263 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700264 [MT_MEMORY_R] = {
265 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
266 .domain = DOMAIN_KERNEL,
267 },
268 [MT_MEMORY_RW] = {
269 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_XN,
270 .domain = DOMAIN_KERNEL,
271 },
272 [MT_MEMORY_RX] = {
273 .prot_sect = PMD_TYPE_SECT,
274 .domain = DOMAIN_KERNEL,
275 },
Russell Kingae8f1542006-09-27 15:38:34 +0100276 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100277 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100278 .domain = DOMAIN_KERNEL,
279 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100280 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100281 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000282 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100283 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100284 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
285 .domain = DOMAIN_KERNEL,
286 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100287 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100288 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000289 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100290 .prot_l1 = PMD_TYPE_TABLE,
291 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
292 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100293 },
294 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000295 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100296 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100297 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100298 },
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700299 [MT_MEMORY_SO] = {
300 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
301 L_PTE_MT_UNCACHED,
302 .prot_l1 = PMD_TYPE_TABLE,
303 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
304 PMD_SECT_UNCACHED | PMD_SECT_XN,
305 .domain = DOMAIN_KERNEL,
306 },
Marek Szyprowskid4398df2011-12-29 13:09:51 +0100307 [MT_MEMORY_DMA_READY] = {
308 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
309 .prot_l1 = PMD_TYPE_TABLE,
310 .domain = DOMAIN_KERNEL,
311 },
Russell Kingae8f1542006-09-27 15:38:34 +0100312};
313
Russell Kingb29e9f52007-04-21 10:47:29 +0100314const struct mem_type *get_mem_type(unsigned int type)
315{
316 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
317}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200318EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100319
Russell Kingae8f1542006-09-27 15:38:34 +0100320/*
321 * Adjust the PMD section entries according to the CPU in use.
322 */
323static void __init build_mem_type_table(void)
324{
325 struct cachepolicy *cp;
326 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100327 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100328 int cpu_arch = cpu_architecture();
329 int i;
330
Catalin Marinas11179d82007-07-20 11:42:24 +0100331 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100332#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100333 if (cachepolicy > CPOLICY_BUFFERED)
334 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100335#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100336 if (cachepolicy > CPOLICY_WRITETHROUGH)
337 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100338#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100339 }
Russell Kingae8f1542006-09-27 15:38:34 +0100340 if (cpu_arch < CPU_ARCH_ARMv5) {
341 if (cachepolicy >= CPOLICY_WRITEALLOC)
342 cachepolicy = CPOLICY_WRITEBACK;
343 ecc_mask = 0;
344 }
Russell Kingf00ec482010-09-04 10:47:48 +0100345 if (is_smp())
346 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100347
348 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000349 * Strip out features not present on earlier architectures.
350 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
351 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100352 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000353 if (cpu_arch < CPU_ARCH_ARMv5)
354 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
355 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
356 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
357 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
358 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100359
360 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000361 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
362 * "update-able on write" bit on ARM610). However, Xscale and
363 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100364 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000365 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100366 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100367 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100368 mem_types[i].prot_l1 &= ~PMD_BIT4;
369 }
370 } else if (cpu_arch < CPU_ARCH_ARMv6) {
371 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100372 if (mem_types[i].prot_l1)
373 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100374 if (mem_types[i].prot_sect)
375 mem_types[i].prot_sect |= PMD_BIT4;
376 }
377 }
Russell Kingae8f1542006-09-27 15:38:34 +0100378
Russell Kingb1cce6b2008-11-04 10:52:28 +0000379 /*
380 * Mark the device areas according to the CPU/architecture.
381 */
382 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
383 if (!cpu_is_xsc3()) {
384 /*
385 * Mark device regions on ARMv6+ as execute-never
386 * to prevent speculative instruction fetches.
387 */
388 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
389 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
390 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
391 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
392 }
393 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
394 /*
395 * For ARMv7 with TEX remapping,
396 * - shared device is SXCB=1100
397 * - nonshared device is SXCB=0100
398 * - write combine device mem is SXCB=0001
399 * (Uncached Normal memory)
400 */
401 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
402 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
403 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
404 } else if (cpu_is_xsc3()) {
405 /*
406 * For Xscale3,
407 * - shared device is TEXCB=00101
408 * - nonshared device is TEXCB=01000
409 * - write combine device mem is TEXCB=00100
410 * (Inner/Outer Uncacheable in xsc3 parlance)
411 */
412 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
413 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
414 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
415 } else {
416 /*
417 * For ARMv6 and ARMv7 without TEX remapping,
418 * - shared device is TEXCB=00001
419 * - nonshared device is TEXCB=01000
420 * - write combine device mem is TEXCB=00100
421 * (Uncached Normal in ARMv6 parlance).
422 */
423 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
424 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
425 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
426 }
427 } else {
428 /*
429 * On others, write combining is "Uncached/Buffered"
430 */
431 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
432 }
433
434 /*
435 * Now deal with the memory-type mappings
436 */
Russell Kingae8f1542006-09-27 15:38:34 +0100437 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100438 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
439
Russell Kingbb30f362008-09-06 20:04:59 +0100440 /*
441 * Only use write-through for non-SMP systems
442 */
Russell Kingf00ec482010-09-04 10:47:48 +0100443 if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
Russell Kingbb30f362008-09-06 20:04:59 +0100444 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100445
446 /*
447 * Enable CPU-specific coherency if supported.
448 * (Only available on XSC3 at the moment.)
449 */
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100450 if (arch_is_coherent() && cpu_is_xsc3()) {
Russell Kingb1cce6b2008-11-04 10:52:28 +0000451 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100452 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
Marek Szyprowskid4398df2011-12-29 13:09:51 +0100453 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100454 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
455 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
456 }
Russell Kingae8f1542006-09-27 15:38:34 +0100457 /*
458 * ARMv6 and above have extended page tables.
459 */
460 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000461#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100462 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100463 * Mark cache clean areas and XIP ROM read only
464 * from SVC mode and no access from userspace.
465 */
466 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700467 mem_types[MT_MEMORY_RX].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
468 mem_types[MT_MEMORY_R].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Russell Kingae8f1542006-09-27 15:38:34 +0100469 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
470 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000471#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100472
Russell Kingf00ec482010-09-04 10:47:48 +0100473 if (is_smp()) {
474 /*
475 * Mark memory with the "shared" attribute
476 * for SMP systems
477 */
478 user_pgprot |= L_PTE_SHARED;
479 kern_pgprot |= L_PTE_SHARED;
480 vecs_pgprot |= L_PTE_SHARED;
481 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
482 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
483 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
484 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
485 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
486 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
Marek Szyprowskid4398df2011-12-29 13:09:51 +0100487 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100488 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700489 mem_types[MT_MEMORY_R].prot_sect |= PMD_SECT_S;
490 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
491 mem_types[MT_MEMORY_RX].prot_sect |= PMD_SECT_S;
Russell Kingf00ec482010-09-04 10:47:48 +0100492 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
493 }
Russell Kingae8f1542006-09-27 15:38:34 +0100494 }
495
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100496 /*
497 * Non-cacheable Normal - intended for memory areas that must
498 * not cause dirty cache line writebacks when used
499 */
500 if (cpu_arch >= CPU_ARCH_ARMv6) {
501 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
502 /* Non-cacheable Normal is XCB = 001 */
503 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
504 PMD_SECT_BUFFERED;
505 } else {
506 /* For both ARMv6 and non-TEX-remapping ARMv7 */
507 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
508 PMD_SECT_TEX(1);
509 }
510 } else {
511 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
512 }
513
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000514#ifdef CONFIG_ARM_LPAE
515 /*
516 * Do not generate access flag faults for the kernel mappings.
517 */
518 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
519 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100520 if (mem_types[i].prot_sect)
521 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000522 }
523 kern_pgprot |= PTE_EXT_AF;
524 vecs_pgprot |= PTE_EXT_AF;
525#endif
526
Russell Kingae8f1542006-09-27 15:38:34 +0100527 for (i = 0; i < 16; i++) {
528 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100529 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100530 }
531
Russell Kingbb30f362008-09-06 20:04:59 +0100532 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
533 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100534
Imre_Deak44b18692007-02-11 13:45:13 +0100535 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100536 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000537 L_PTE_DIRTY | kern_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100538
539 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
540 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
541 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100542 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
Marek Szyprowskid4398df2011-12-29 13:09:51 +0100543 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100544 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700545 mem_types[MT_MEMORY_R].prot_sect |= ecc_mask | cp->pmd;
546 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
547 mem_types[MT_MEMORY_RX].prot_sect |= ecc_mask | cp->pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100548 mem_types[MT_ROM].prot_sect |= cp->pmd;
549
550 switch (cp->pmd) {
551 case PMD_SECT_WT:
552 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
553 break;
554 case PMD_SECT_WB:
555 case PMD_SECT_WBWA:
556 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
557 break;
558 }
559 printk("Memory policy: ECC %sabled, Data cache %s\n",
560 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100561
562 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
563 struct mem_type *t = &mem_types[i];
564 if (t->prot_l1)
565 t->prot_l1 |= PMD_DOMAIN(t->domain);
566 if (t->prot_sect)
567 t->prot_sect |= PMD_DOMAIN(t->domain);
568 }
Russell Kingae8f1542006-09-27 15:38:34 +0100569}
570
Catalin Marinasd9073872010-09-13 16:01:24 +0100571#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
572pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
573 unsigned long size, pgprot_t vma_prot)
574{
575 if (!pfn_valid(pfn))
576 return pgprot_noncached(vma_prot);
577 else if (file->f_flags & O_SYNC)
578 return pgprot_writecombine(vma_prot);
579 return vma_prot;
580}
581EXPORT_SYMBOL(phys_mem_access_prot);
582#endif
583
Russell Kingae8f1542006-09-27 15:38:34 +0100584#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
585
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400586static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000587{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400588 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100589 memset(ptr, 0, sz);
590 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000591}
592
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400593static void __init *early_alloc(unsigned long sz)
594{
595 return early_alloc_aligned(sz, sz);
596}
597
Colin Crosse5e483d2011-08-11 17:15:24 -0700598static pte_t * __init early_pte_alloc(pmd_t *pmd)
599{
600 if (pmd_none(*pmd) || pmd_bad(*pmd))
601 return early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
602 return pmd_page_vaddr(*pmd);
603}
604
605static void __init early_pte_install(pmd_t *pmd, pte_t *pte, unsigned long prot)
606{
607 __pmd_populate(pmd, __pa(pte), prot);
608 BUG_ON(pmd_bad(*pmd));
609}
610
Steve Mucklef132c6c2012-06-06 18:30:57 -0700611#ifdef CONFIG_HIGHMEM
Colin Crosse5e483d2011-08-11 17:15:24 -0700612static pte_t * __init early_pte_alloc_and_install(pmd_t *pmd,
613 unsigned long addr, unsigned long prot)
Russell King4bb2e272010-07-01 18:33:29 +0100614{
615 if (pmd_none(*pmd)) {
Colin Crosse5e483d2011-08-11 17:15:24 -0700616 pte_t *pte = early_pte_alloc(pmd);
617 early_pte_install(pmd, pte, prot);
Russell King4bb2e272010-07-01 18:33:29 +0100618 }
619 BUG_ON(pmd_bad(*pmd));
620 return pte_offset_kernel(pmd, addr);
621}
Steve Mucklef132c6c2012-06-06 18:30:57 -0700622#endif
Russell King4bb2e272010-07-01 18:33:29 +0100623
Russell King24e6c692007-04-21 10:21:28 +0100624static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
625 unsigned long end, unsigned long pfn,
626 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100627{
Colin Crosse5e483d2011-08-11 17:15:24 -0700628 pte_t *start_pte = early_pte_alloc(pmd);
629 pte_t *pte = start_pte + pte_index(addr);
630
631 /* If replacing a section mapping, the whole section must be replaced */
632 BUG_ON(pmd_bad(*pmd) && ((addr | end) & ~PMD_MASK));
633
Russell King24e6c692007-04-21 10:21:28 +0100634 do {
Russell King40d192b2008-09-06 21:15:56 +0100635 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100636 pfn++;
637 } while (pte++, addr += PAGE_SIZE, addr != end);
Colin Crosse5e483d2011-08-11 17:15:24 -0700638 early_pte_install(pmd, start_pte, type->prot_l1);
Russell Kingae8f1542006-09-27 15:38:34 +0100639}
640
Russell King516295e2010-11-21 16:27:49 +0000641static void __init alloc_init_section(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000642 unsigned long end, phys_addr_t phys,
Colin Crosse5e483d2011-08-11 17:15:24 -0700643 const struct mem_type *type,
644 bool force_pages)
Russell Kingae8f1542006-09-27 15:38:34 +0100645{
Russell King516295e2010-11-21 16:27:49 +0000646 pmd_t *pmd = pmd_offset(pud, addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100647
Russell King24e6c692007-04-21 10:21:28 +0100648 /*
649 * Try a section mapping - end, addr and phys must all be aligned
650 * to a section boundary. Note that PMDs refer to the individual
651 * L1 entries, whereas PGDs refer to a group of L1 entries making
652 * up one logical pointer to an L2 table.
653 */
Marek Szyprowskid4398df2011-12-29 13:09:51 +0100654 if (type->prot_sect && ((addr | end | phys) & ~SECTION_MASK) == 0 && !force_pages) {
Russell King24e6c692007-04-21 10:21:28 +0100655 pmd_t *p = pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100656
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000657#ifndef CONFIG_ARM_LPAE
Russell King24e6c692007-04-21 10:21:28 +0100658 if (addr & SECTION_SIZE)
659 pmd++;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000660#endif
Russell King24e6c692007-04-21 10:21:28 +0100661
662 do {
663 *pmd = __pmd(phys | type->prot_sect);
664 phys += SECTION_SIZE;
665 } while (pmd++, addr += SECTION_SIZE, addr != end);
666
667 flush_pmd_entry(p);
668 } else {
669 /*
670 * No need to loop; pte's aren't interested in the
671 * individual L1 entries.
672 */
673 alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
Russell Kingae8f1542006-09-27 15:38:34 +0100674 }
Russell Kingae8f1542006-09-27 15:38:34 +0100675}
676
Stephen Boyd14904922012-04-27 01:40:10 +0100677static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Colin Crossf02fac62012-05-07 18:20:34 -0700678 unsigned long end, unsigned long phys, const struct mem_type *type,
679 bool force_pages)
Russell King516295e2010-11-21 16:27:49 +0000680{
681 pud_t *pud = pud_offset(pgd, addr);
682 unsigned long next;
683
684 do {
685 next = pud_addr_end(addr, end);
Colin Crosse5e483d2011-08-11 17:15:24 -0700686 alloc_init_section(pud, addr, next, phys, type, force_pages);
Russell King516295e2010-11-21 16:27:49 +0000687 phys += next - addr;
688 } while (pud++, addr = next, addr != end);
689}
690
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000691#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100692static void __init create_36bit_mapping(struct map_desc *md,
693 const struct mem_type *type)
694{
Russell King97092e02010-11-16 00:16:01 +0000695 unsigned long addr, length, end;
696 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100697 pgd_t *pgd;
698
699 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100700 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100701 length = PAGE_ALIGN(md->length);
702
703 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
704 printk(KERN_ERR "MM: CPU does not support supersection "
705 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100706 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100707 return;
708 }
709
710 /* N.B. ARMv6 supersections are only defined to work with domain 0.
711 * Since domain assignments can in fact be arbitrary, the
712 * 'domain == 0' check below is required to insure that ARMv6
713 * supersections are only allocated for domain 0 regardless
714 * of the actual domain assignments in use.
715 */
716 if (type->domain) {
717 printk(KERN_ERR "MM: invalid domain in supersection "
718 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100719 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100720 return;
721 }
722
723 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100724 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
725 " at 0x%08lx invalid alignment\n",
726 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100727 return;
728 }
729
730 /*
731 * Shift bits [35:32] of address into bits [23:20] of PMD
732 * (See ARMv6 spec).
733 */
734 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
735
736 pgd = pgd_offset_k(addr);
737 end = addr + length;
738 do {
Russell King516295e2010-11-21 16:27:49 +0000739 pud_t *pud = pud_offset(pgd, addr);
740 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100741 int i;
742
743 for (i = 0; i < 16; i++)
744 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
745
746 addr += SUPERSECTION_SIZE;
747 phys += SUPERSECTION_SIZE;
748 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
749 } while (addr != end);
750}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000751#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100752
Russell Kingae8f1542006-09-27 15:38:34 +0100753/*
754 * Create the page directory entries and any necessary
755 * page tables for the mapping specified by `md'. We
756 * are able to cope here with varying sizes and address
757 * offsets, and we take full advantage of sections and
758 * supersections.
759 */
Colin Crosse5e483d2011-08-11 17:15:24 -0700760static void __init create_mapping(struct map_desc *md, bool force_pages)
Russell Kingae8f1542006-09-27 15:38:34 +0100761{
Will Deaconcae62922011-02-15 12:42:57 +0100762 unsigned long addr, length, end;
763 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100764 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100765 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100766
767 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100768 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
769 " at 0x%08lx in user region\n",
770 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100771 return;
772 }
773
774 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400775 md->virtual >= PAGE_OFFSET &&
776 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100777 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400778 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100779 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100780 }
781
Russell Kingd5c98172007-04-21 10:05:32 +0100782 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100783
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000784#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100785 /*
786 * Catch 36-bit addresses
787 */
Russell King4a56c1e2007-04-21 10:16:48 +0100788 if (md->pfn >= 0x100000) {
789 create_36bit_mapping(md, type);
790 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100791 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000792#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100793
Russell King7b9c7b42007-07-04 21:16:33 +0100794 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100795 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100796 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100797
Russell King24e6c692007-04-21 10:21:28 +0100798 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100799 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100800 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100801 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100802 return;
803 }
804
Russell King24e6c692007-04-21 10:21:28 +0100805 pgd = pgd_offset_k(addr);
806 end = addr + length;
807 do {
808 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100809
Colin Crosse5e483d2011-08-11 17:15:24 -0700810 alloc_init_pud(pgd, addr, next, phys, type, force_pages);
Russell Kingae8f1542006-09-27 15:38:34 +0100811
Russell King24e6c692007-04-21 10:21:28 +0100812 phys += next - addr;
813 addr = next;
814 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100815}
816
817/*
818 * Create the architecture specific mappings
819 */
820void __init iotable_init(struct map_desc *io_desc, int nr)
821{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400822 struct map_desc *md;
823 struct vm_struct *vm;
Russell Kingae8f1542006-09-27 15:38:34 +0100824
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400825 if (!nr)
826 return;
827
828 vm = early_alloc_aligned(sizeof(*vm) * nr, __alignof__(*vm));
829
830 for (md = io_desc; nr; md++, nr--) {
Colin Crosse5e483d2011-08-11 17:15:24 -0700831 create_mapping(md, false);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400832 vm->addr = (void *)(md->virtual & PAGE_MASK);
833 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
834 vm->phys_addr = __pfn_to_phys(md->pfn);
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400835 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
836 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400837 vm->caller = iotable_init;
838 vm_area_add_early(vm++);
839 }
Russell Kingae8f1542006-09-27 15:38:34 +0100840}
841
Nicolas Pitreb0884a92012-06-27 17:28:57 +0100842#ifndef CONFIG_ARM_LPAE
843
844/*
845 * The Linux PMD is made of two consecutive section entries covering 2MB
846 * (see definition in include/asm/pgtable-2level.h). However a call to
847 * create_mapping() may optimize static mappings by using individual
848 * 1MB section mappings. This leaves the actual PMD potentially half
849 * initialized if the top or bottom section entry isn't used, leaving it
850 * open to problems if a subsequent ioremap() or vmalloc() tries to use
851 * the virtual space left free by that unused section entry.
852 *
853 * Let's avoid the issue by inserting dummy vm entries covering the unused
854 * PMD halves once the static mappings are in place.
855 */
856
857static void __init pmd_empty_section_gap(unsigned long addr)
858{
859 struct vm_struct *vm;
860
861 vm = early_alloc_aligned(sizeof(*vm), __alignof__(*vm));
862 vm->addr = (void *)addr;
863 vm->size = SECTION_SIZE;
Russell King79db1f32012-08-22 12:26:47 +0530864 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Nicolas Pitreb0884a92012-06-27 17:28:57 +0100865 vm->caller = pmd_empty_section_gap;
866 vm_area_add_early(vm);
867}
868
869static void __init fill_pmd_gaps(void)
870{
871 struct vm_struct *vm;
872 unsigned long addr, next = 0;
873 pmd_t *pmd;
874
875 /* we're still single threaded hence no lock needed here */
876 for (vm = vmlist; vm; vm = vm->next) {
Russell King79db1f32012-08-22 12:26:47 +0530877 if (!(vm->flags & (VM_ARM_STATIC_MAPPING | VM_ARM_EMPTY_MAPPING)))
Nicolas Pitreb0884a92012-06-27 17:28:57 +0100878 continue;
879 addr = (unsigned long)vm->addr;
880 if (addr < next)
881 continue;
882
883 /*
884 * Check if this vm starts on an odd section boundary.
885 * If so and the first section entry for this PMD is free
886 * then we block the corresponding virtual address.
887 */
888 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
889 pmd = pmd_off_k(addr);
890 if (pmd_none(*pmd))
891 pmd_empty_section_gap(addr & PMD_MASK);
892 }
893
894 /*
895 * Then check if this vm ends on an odd section boundary.
896 * If so and the second section entry for this PMD is empty
897 * then we block the corresponding virtual address.
898 */
899 addr += vm->size;
900 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
901 pmd = pmd_off_k(addr) + 1;
902 if (pmd_none(*pmd))
903 pmd_empty_section_gap(addr);
904 }
905
906 /* no need to look at any vm entry until we hit the next PMD */
907 next = (addr + PMD_SIZE - 1) & PMD_MASK;
908 }
909}
910
911#else
912#define fill_pmd_gaps() do { } while (0)
913#endif
914
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400915static void * __initdata vmalloc_min =
916 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +0100917
918/*
919 * vmalloc=size forces the vmalloc area to be exactly 'size'
920 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400921 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +0100922 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100923static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100924{
Russell King79612392010-05-22 16:20:14 +0100925 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100926
927 if (vmalloc_reserve < SZ_16M) {
928 vmalloc_reserve = SZ_16M;
929 printk(KERN_WARNING
930 "vmalloc area too small, limiting to %luMB\n",
931 vmalloc_reserve >> 20);
932 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400933
934 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
935 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
936 printk(KERN_WARNING
937 "vmalloc area is too big, limiting to %luMB\n",
938 vmalloc_reserve >> 20);
939 }
Russell King79612392010-05-22 16:20:14 +0100940
941 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100942 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100943}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100944early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100945
Marek Szyprowskid4398df2011-12-29 13:09:51 +0100946phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +0100947
Russell King0371d3f2011-07-05 19:58:29 +0100948void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200949{
Russell Kingdde58282009-08-15 12:36:00 +0100950 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200951
Larry Bassel31a949b2012-04-11 15:53:21 -0700952#ifdef CONFIG_DONT_MAP_HOLE_AFTER_MEMBANK0
953 find_membank0_hole();
954#endif
955
Larry Basself973fab2011-10-14 10:55:11 -0700956#if (defined CONFIG_HIGHMEM) && (defined CONFIG_FIX_MOVABLE_ZONE)
Jack Cheung22cda042011-12-16 15:20:14 -0800957 if (movable_reserved_size && __pa(vmalloc_min) > movable_reserved_start)
958 vmalloc_min = __va(movable_reserved_start);
Larry Basself973fab2011-10-14 10:55:11 -0700959#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400960 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400961 struct membank *bank = &meminfo.bank[j];
962 *bank = meminfo.bank[i];
963
Will Deacon77f73a22011-11-22 17:30:32 +0000964 if (bank->start > ULONG_MAX)
965 highmem = 1;
966
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400967#ifdef CONFIG_HIGHMEM
Will Deacon40f7bfe2011-05-19 13:22:48 +0100968 if (__va(bank->start) >= vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +0100969 __va(bank->start) < (void *)PAGE_OFFSET)
970 highmem = 1;
971
972 bank->highmem = highmem;
973
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400974 /*
975 * Split those memory banks which are partially overlapping
976 * the vmalloc area greatly simplifying things later.
977 */
Will Deacon77f73a22011-11-22 17:30:32 +0000978 if (!highmem && __va(bank->start) < vmalloc_min &&
Russell King79612392010-05-22 16:20:14 +0100979 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400980 if (meminfo.nr_banks >= NR_BANKS) {
981 printk(KERN_CRIT "NR_BANKS too low, "
982 "ignoring high memory\n");
983 } else {
984 memmove(bank + 1, bank,
985 (meminfo.nr_banks - i) * sizeof(*bank));
986 meminfo.nr_banks++;
987 i++;
Russell King79612392010-05-22 16:20:14 +0100988 bank[1].size -= vmalloc_min - __va(bank->start);
989 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +0100990 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400991 j++;
992 }
Russell King79612392010-05-22 16:20:14 +0100993 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400994 }
995#else
Russell King041d7852009-09-27 17:40:42 +0100996 bank->highmem = highmem;
997
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400998 /*
Will Deacon77f73a22011-11-22 17:30:32 +0000999 * Highmem banks not allowed with !CONFIG_HIGHMEM.
1000 */
1001 if (highmem) {
1002 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
1003 "(!CONFIG_HIGHMEM).\n",
1004 (unsigned long long)bank->start,
1005 (unsigned long long)bank->start + bank->size - 1);
1006 continue;
1007 }
1008
1009 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001010 * Check whether this memory bank would entirely overlap
1011 * the vmalloc area.
1012 */
Russell King79612392010-05-22 16:20:14 +01001013 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f2009-03-28 19:18:05 +01001014 __va(bank->start) < (void *)PAGE_OFFSET) {
Russell Kinge33b9d02011-02-20 11:47:41 +00001015 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001016 "(vmalloc region overlap).\n",
Russell Kinge33b9d02011-02-20 11:47:41 +00001017 (unsigned long long)bank->start,
1018 (unsigned long long)bank->start + bank->size - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001019 continue;
1020 }
1021
1022 /*
1023 * Check whether this memory bank would partially overlap
1024 * the vmalloc area.
1025 */
Russell King79612392010-05-22 16:20:14 +01001026 if (__va(bank->start + bank->size) > vmalloc_min ||
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001027 __va(bank->start + bank->size) < __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +01001028 unsigned long newsize = vmalloc_min - __va(bank->start);
Russell Kinge33b9d02011-02-20 11:47:41 +00001029 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
1030 "to -%.8llx (vmalloc region overlap).\n",
1031 (unsigned long long)bank->start,
1032 (unsigned long long)bank->start + bank->size - 1,
1033 (unsigned long long)bank->start + newsize - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001034 bank->size = newsize;
1035 }
1036#endif
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001037 if (!bank->highmem && bank->start + bank->size > arm_lowmem_limit)
1038 arm_lowmem_limit = bank->start + bank->size;
Will Deacon40f7bfe2011-05-19 13:22:48 +01001039
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001040 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001041 }
Russell Kinge616c592009-09-27 20:55:43 +01001042#ifdef CONFIG_HIGHMEM
1043 if (highmem) {
1044 const char *reason = NULL;
1045
1046 if (cache_is_vipt_aliasing()) {
1047 /*
1048 * Interactions between kmap and other mappings
1049 * make highmem support with aliasing VIPT caches
1050 * rather difficult.
1051 */
1052 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +01001053 }
1054 if (reason) {
1055 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
1056 reason);
1057 while (j > 0 && meminfo.bank[j - 1].highmem)
1058 j--;
1059 }
1060 }
1061#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001062 meminfo.nr_banks = j;
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001063 high_memory = __va(arm_lowmem_limit - 1) + 1;
1064 memblock_set_current_limit(arm_lowmem_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001065}
1066
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001067static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001068{
1069 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001070 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001071
1072 /*
1073 * Clear out all the mappings below the kernel image.
1074 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001075 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001076 pmd_clear(pmd_off_k(addr));
1077
1078#ifdef CONFIG_XIP_KERNEL
1079 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001080 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001081#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001082 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001083 pmd_clear(pmd_off_k(addr));
1084
1085 /*
Russell King8df65162010-10-27 19:57:38 +01001086 * Find the end of the first block of lowmem.
1087 */
1088 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001089 if (end >= arm_lowmem_limit)
1090 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001091
1092 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001093 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001094 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001095 */
Russell King8df65162010-10-27 19:57:38 +01001096 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001097 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001098 pmd_clear(pmd_off_k(addr));
1099}
1100
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001101#ifdef CONFIG_ARM_LPAE
1102/* the first page is reserved for pgd */
1103#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1104 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1105#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001106#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001107#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001108
Russell Kingd111e8f2006-09-27 15:27:33 +01001109/*
Russell King2778f622010-07-09 16:27:52 +01001110 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001111 */
Russell King2778f622010-07-09 16:27:52 +01001112void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001113{
Russell Kingd111e8f2006-09-27 15:27:33 +01001114 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001115 * Reserve the page tables. These are already in use,
1116 * and can only be in node 0.
1117 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001118 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001119
Russell Kingd111e8f2006-09-27 15:27:33 +01001120#ifdef CONFIG_SA1111
1121 /*
1122 * Because of the SA1111 DMA bug, we want to preserve our
1123 * precious DMA-able memory...
1124 */
Russell King2778f622010-07-09 16:27:52 +01001125 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001126#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001127}
1128
1129/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001130 * Set up the device mappings. Since we clear out the page tables for all
1131 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001132 * This means you have to be careful how you debug this function, or any
1133 * called function. This means you can't use any function or debugging
1134 * method which may touch any device, otherwise the kernel _will_ crash.
1135 */
1136static void __init devicemaps_init(struct machine_desc *mdesc)
1137{
1138 struct map_desc map;
1139 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001140 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001141
1142 /*
1143 * Allocate the vector page early.
1144 */
Russell King94e5a852012-01-18 15:32:49 +00001145 vectors = early_alloc(PAGE_SIZE);
1146
1147 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001148
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001149 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001150 pmd_clear(pmd_off_k(addr));
1151
1152 /*
1153 * Map the kernel if it is XIP.
1154 * It is always first in the modulearea.
1155 */
1156#ifdef CONFIG_XIP_KERNEL
1157 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001158 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001159 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001160 map.type = MT_ROM;
1161 create_mapping(&map);
1162#endif
1163
1164 /*
1165 * Map the cache flushing regions.
1166 */
1167#ifdef FLUSH_BASE
1168 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1169 map.virtual = FLUSH_BASE;
1170 map.length = SZ_1M;
1171 map.type = MT_CACHECLEAN;
1172 create_mapping(&map);
1173#endif
1174#ifdef FLUSH_BASE_MINICACHE
1175 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1176 map.virtual = FLUSH_BASE_MINICACHE;
1177 map.length = SZ_1M;
1178 map.type = MT_MINICLEAN;
1179 create_mapping(&map);
1180#endif
1181
1182 /*
1183 * Create a mapping for the machine vectors at the high-vectors
1184 * location (0xffff0000). If we aren't using high-vectors, also
1185 * create a mapping at the low-vectors virtual address.
1186 */
Russell King94e5a852012-01-18 15:32:49 +00001187 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001188 map.virtual = 0xffff0000;
1189 map.length = PAGE_SIZE;
1190 map.type = MT_HIGH_VECTORS;
Colin Crosse5e483d2011-08-11 17:15:24 -07001191 create_mapping(&map, false);
Russell Kingd111e8f2006-09-27 15:27:33 +01001192
1193 if (!vectors_high()) {
1194 map.virtual = 0;
1195 map.type = MT_LOW_VECTORS;
Colin Crosse5e483d2011-08-11 17:15:24 -07001196 create_mapping(&map, false);
Russell Kingd111e8f2006-09-27 15:27:33 +01001197 }
1198
1199 /*
1200 * Ask the machine support to map in the statically mapped devices.
1201 */
1202 if (mdesc->map_io)
1203 mdesc->map_io();
Nicolas Pitreb0884a92012-06-27 17:28:57 +01001204 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001205
1206 /*
1207 * Finally flush the caches and tlb to ensure that we're in a
1208 * consistent state wrt the writebuffer. This also ensures that
1209 * any write-allocated cache lines in the vector page are written
1210 * back. After this point, we can start to touch devices again.
1211 */
1212 local_flush_tlb_all();
1213 flush_cache_all();
1214}
1215
Nicolas Pitred73cd422008-09-15 16:44:55 -04001216static void __init kmap_init(void)
1217{
1218#ifdef CONFIG_HIGHMEM
Colin Crosse5e483d2011-08-11 17:15:24 -07001219 pkmap_page_table = early_pte_alloc_and_install(pmd_off_k(PKMAP_BASE),
Russell King4bb2e272010-07-01 18:33:29 +01001220 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001221#endif
1222}
1223
Neil Leederf06ab972011-10-25 17:57:26 -04001224#ifdef CONFIG_STRICT_MEMORY_RWX
1225static struct {
1226 pmd_t *pmd_to_flush;
1227 pmd_t *pmd;
1228 unsigned long addr;
1229 pmd_t saved_pmd;
1230 bool made_writeable;
1231} mem_unprotect;
1232
1233static DEFINE_SPINLOCK(mem_text_writeable_lock);
1234
1235void mem_text_writeable_spinlock(unsigned long *flags)
1236{
1237 spin_lock_irqsave(&mem_text_writeable_lock, *flags);
1238}
1239
1240void mem_text_writeable_spinunlock(unsigned long *flags)
1241{
1242 spin_unlock_irqrestore(&mem_text_writeable_lock, *flags);
1243}
1244
1245/*
1246 * mem_text_address_writeable() and mem_text_address_restore()
1247 * should be called as a pair. They are used to make the
1248 * specified address in the kernel text section temporarily writeable
1249 * when it has been marked read-only by STRICT_MEMORY_RWX.
1250 * Used by kprobes and other debugging tools to set breakpoints etc.
1251 * mem_text_address_writeable() is invoked before writing.
1252 * After the write, mem_text_address_restore() must be called
1253 * to restore the original state.
1254 * This is only effective when used on the kernel text section
1255 * marked as MEMORY_RX by map_lowmem()
1256 *
1257 * They must each be called with mem_text_writeable_lock locked
1258 * by the caller, with no unlocking between the calls.
1259 * The caller should release mem_text_writeable_lock immediately
1260 * after the call to mem_text_address_restore().
1261 * Only the write and associated cache operations should be performed
1262 * between the calls.
1263 */
1264
1265/* this function must be called with mem_text_writeable_lock held */
1266void mem_text_address_writeable(unsigned long addr)
1267{
1268 struct task_struct *tsk = current;
1269 struct mm_struct *mm = tsk->active_mm;
1270 pgd_t *pgd = pgd_offset(mm, addr);
1271 pud_t *pud = pud_offset(pgd, addr);
1272
1273 mem_unprotect.made_writeable = 0;
1274
1275 if ((addr < (unsigned long)RX_AREA_START) ||
1276 (addr >= (unsigned long)RX_AREA_END))
1277 return;
1278
1279 mem_unprotect.pmd = pmd_offset(pud, addr);
1280 mem_unprotect.pmd_to_flush = mem_unprotect.pmd;
1281 mem_unprotect.addr = addr & PAGE_MASK;
1282
1283 if (addr & SECTION_SIZE)
1284 mem_unprotect.pmd++;
1285
1286 mem_unprotect.saved_pmd = *mem_unprotect.pmd;
1287 if ((mem_unprotect.saved_pmd & PMD_TYPE_MASK) != PMD_TYPE_SECT)
1288 return;
1289
1290 *mem_unprotect.pmd &= ~PMD_SECT_APX;
1291
1292 flush_pmd_entry(mem_unprotect.pmd_to_flush);
1293 flush_tlb_kernel_page(mem_unprotect.addr);
1294 mem_unprotect.made_writeable = 1;
1295}
1296
1297/* this function must be called with mem_text_writeable_lock held */
1298void mem_text_address_restore(void)
1299{
1300 if (mem_unprotect.made_writeable) {
1301 *mem_unprotect.pmd = mem_unprotect.saved_pmd;
1302 flush_pmd_entry(mem_unprotect.pmd_to_flush);
1303 flush_tlb_kernel_page(mem_unprotect.addr);
1304 }
1305}
1306#endif
1307
Neil Leeder32942752011-11-07 10:56:46 -05001308void mem_text_write_kernel_word(unsigned long *addr, unsigned long word)
1309{
1310 unsigned long flags;
1311
1312 mem_text_writeable_spinlock(&flags);
1313 mem_text_address_writeable((unsigned long)addr);
1314 *addr = word;
1315 flush_icache_range((unsigned long)addr,
1316 ((unsigned long)addr + sizeof(long)));
1317 mem_text_address_restore();
1318 mem_text_writeable_spinunlock(&flags);
1319}
1320EXPORT_SYMBOL(mem_text_write_kernel_word);
1321
Steve Mucklef132c6c2012-06-06 18:30:57 -07001322extern char __init_data[];
Colin Crosse5e483d2011-08-11 17:15:24 -07001323
Russell Kinga2227122010-03-25 18:56:05 +00001324static void __init map_lowmem(void)
1325{
Russell King8df65162010-10-27 19:57:38 +01001326 struct memblock_region *reg;
Colin Crosse5e483d2011-08-11 17:15:24 -07001327 phys_addr_t start;
1328 phys_addr_t end;
1329 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001330
1331 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001332 for_each_memblock(memory, reg) {
Colin Crosse5e483d2011-08-11 17:15:24 -07001333 start = reg->base;
1334 end = start + reg->size;
Russell Kinga2227122010-03-25 18:56:05 +00001335
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001336 if (end > arm_lowmem_limit)
1337 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001338 if (start >= end)
1339 break;
1340
1341 map.pfn = __phys_to_pfn(start);
1342 map.virtual = __phys_to_virt(start);
Jin Hongada9e122011-07-19 12:44:39 -07001343#ifdef CONFIG_STRICT_MEMORY_RWX
1344 if (start <= __pa(_text) && __pa(_text) < end) {
Steve Mucklef132c6c2012-06-06 18:30:57 -07001345 map.length = SECTION_SIZE;
Jin Hongada9e122011-07-19 12:44:39 -07001346 map.type = MT_MEMORY;
1347
Steve Mucklef132c6c2012-06-06 18:30:57 -07001348 create_mapping(&map, false);
Jin Hongada9e122011-07-19 12:44:39 -07001349
Steve Mucklef132c6c2012-06-06 18:30:57 -07001350 map.pfn = __phys_to_pfn(start + SECTION_SIZE);
1351 map.virtual = __phys_to_virt(start + SECTION_SIZE);
1352 map.length = (unsigned long)RX_AREA_END - map.virtual;
Jin Hongada9e122011-07-19 12:44:39 -07001353 map.type = MT_MEMORY_RX;
1354
Steve Mucklef132c6c2012-06-06 18:30:57 -07001355 create_mapping(&map, false);
Jin Hongada9e122011-07-19 12:44:39 -07001356
1357 map.pfn = __phys_to_pfn(__pa(__start_rodata));
1358 map.virtual = (unsigned long)__start_rodata;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001359 map.length = __init_begin - __start_rodata;
Jin Hongada9e122011-07-19 12:44:39 -07001360 map.type = MT_MEMORY_R;
1361
Steve Mucklef132c6c2012-06-06 18:30:57 -07001362 create_mapping(&map, false);
Jin Hongada9e122011-07-19 12:44:39 -07001363
Steve Mucklef132c6c2012-06-06 18:30:57 -07001364 map.pfn = __phys_to_pfn(__pa(__init_begin));
1365 map.virtual = (unsigned long)__init_begin;
1366 map.length = __init_data - __init_begin;
1367 map.type = MT_MEMORY;
1368
1369 create_mapping(&map, false);
1370
1371 map.pfn = __phys_to_pfn(__pa(__init_data));
1372 map.virtual = (unsigned long)__init_data;
1373 map.length = __phys_to_virt(end) - (unsigned int)__init_data;
Jin Hongada9e122011-07-19 12:44:39 -07001374 map.type = MT_MEMORY_RW;
1375 } else {
1376 map.length = end - start;
1377 map.type = MT_MEMORY_RW;
1378 }
1379#else
Russell King8df65162010-10-27 19:57:38 +01001380 map.length = end - start;
1381 map.type = MT_MEMORY;
Jin Hongada9e122011-07-19 12:44:39 -07001382#endif
Russell King8df65162010-10-27 19:57:38 +01001383
Colin Crosse5e483d2011-08-11 17:15:24 -07001384 create_mapping(&map, false);
Russell Kinga2227122010-03-25 18:56:05 +00001385 }
Colin Crosse5e483d2011-08-11 17:15:24 -07001386
1387#ifdef CONFIG_DEBUG_RODATA
1388 start = __pa(_stext) & PMD_MASK;
1389 end = ALIGN(__pa(__end_rodata), PMD_SIZE);
1390
1391 map.pfn = __phys_to_pfn(start);
1392 map.virtual = __phys_to_virt(start);
1393 map.length = end - start;
1394 map.type = MT_MEMORY;
1395
1396 create_mapping(&map, true);
1397#endif
Russell Kinga2227122010-03-25 18:56:05 +00001398}
1399
Russell Kingd111e8f2006-09-27 15:27:33 +01001400/*
1401 * paging_init() sets up the page tables, initialises the zone memory
1402 * maps, and sets up the zero page, bad page and bad page tables.
1403 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001404void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001405{
1406 void *zero_page;
1407
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001408 memblock_set_current_limit(arm_lowmem_limit);
Russell King0371d3f2011-07-05 19:58:29 +01001409
Russell Kingd111e8f2006-09-27 15:27:33 +01001410 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001411 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001412 map_lowmem();
Marek Szyprowskid4398df2011-12-29 13:09:51 +01001413 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001414 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001415 kmap_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001416
1417 top_pmd = pmd_off_k(0xffff0000);
1418
Russell King3abe9d32010-03-25 17:02:59 +00001419 /* allocate the zero page. */
1420 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001421
Russell King8d717a52010-05-22 19:47:18 +01001422 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001423
Russell Kingd111e8f2006-09-27 15:27:33 +01001424 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001425 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001426}