blob: 7b9f754a1f3524a318ee2bf1dc3db00c011b399d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001comment "Processor Type"
2
Linus Torvalds1da177e2005-04-16 15:20:36 -07003# Select CPU types depending on the architecture selected. This selects
4# which CPUs we support in the kernel image, and the compiler instruction
5# optimiser behaviour.
6
7# ARM610
8config CPU_ARM610
Russell Kingc7508152008-10-26 10:55:14 +00009 bool "Support ARM610 processor" if ARCH_RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 select CPU_32v3
11 select CPU_CACHE_V3
12 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +090013 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +010014 select CPU_COPY_V3 if MMU
15 select CPU_TLB_V3 if MMU
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010016 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 help
18 The ARM610 is the successor to the ARM3 processor
19 and was produced by VLSI Technology Inc.
20
21 Say Y if you want support for the ARM610 processor.
22 Otherwise, say N.
23
Hyok S. Choi07e0da72006-09-26 17:37:36 +090024# ARM7TDMI
25config CPU_ARM7TDMI
26 bool "Support ARM7TDMI processor"
Russell King6b237a32006-09-27 17:44:39 +010027 depends on !MMU
Hyok S. Choi07e0da72006-09-26 17:37:36 +090028 select CPU_32v4T
29 select CPU_ABRT_LV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010030 select CPU_PABRT_LEGACY
Hyok S. Choi07e0da72006-09-26 17:37:36 +090031 select CPU_CACHE_V4
32 help
33 A 32-bit RISC microprocessor based on the ARM7 processor core
34 which has no memory control unit and cache.
35
36 Say Y if you want support for the ARM7TDMI processor.
37 Otherwise, say N.
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039# ARM710
40config CPU_ARM710
Russell Kingc7508152008-10-26 10:55:14 +000041 bool "Support ARM710 processor" if ARCH_RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 select CPU_32v3
43 select CPU_CACHE_V3
44 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +090045 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +010046 select CPU_COPY_V3 if MMU
47 select CPU_TLB_V3 if MMU
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010048 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 help
50 A 32-bit RISC microprocessor based on the ARM7 processor core
51 designed by Advanced RISC Machines Ltd. The ARM710 is the
52 successor to the ARM610 processor. It was released in
53 July 1994 by VLSI Technology Inc.
54
55 Say Y if you want support for the ARM710 processor.
56 Otherwise, say N.
57
58# ARM720T
59config CPU_ARM720T
Russell Kingc7508152008-10-26 10:55:14 +000060 bool "Support ARM720T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010061 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 select CPU_ABRT_LV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010063 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 select CPU_CACHE_V4
65 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +090066 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +010067 select CPU_COPY_V4WT if MMU
68 select CPU_TLB_V4WT if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 help
70 A 32-bit RISC processor with 8kByte Cache, Write Buffer and
71 MMU built around an ARM7TDMI core.
72
73 Say Y if you want support for the ARM720T processor.
74 Otherwise, say N.
75
Hyok S. Choib731c312006-09-26 17:37:50 +090076# ARM740T
77config CPU_ARM740T
78 bool "Support ARM740T processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +010079 depends on !MMU
Hyok S. Choib731c312006-09-26 17:37:50 +090080 select CPU_32v4T
81 select CPU_ABRT_LV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010082 select CPU_PABRT_LEGACY
Hyok S. Choib731c312006-09-26 17:37:50 +090083 select CPU_CACHE_V3 # although the core is v4t
84 select CPU_CP15_MPU
85 help
86 A 32-bit RISC processor with 8KB cache or 4KB variants,
87 write buffer and MPU(Protection Unit) built around
88 an ARM7TDMI core.
89
90 Say Y if you want support for the ARM740T processor.
91 Otherwise, say N.
92
Hyok S. Choi43f5f012006-09-26 17:38:05 +090093# ARM9TDMI
94config CPU_ARM9TDMI
95 bool "Support ARM9TDMI processor"
Russell King6b237a32006-09-27 17:44:39 +010096 depends on !MMU
Hyok S. Choi43f5f012006-09-26 17:38:05 +090097 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +090098 select CPU_ABRT_NOMMU
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +010099 select CPU_PABRT_LEGACY
Hyok S. Choi43f5f012006-09-26 17:38:05 +0900100 select CPU_CACHE_V4
101 help
102 A 32-bit RISC microprocessor based on the ARM9 processor core
103 which has no memory control unit and cache.
104
105 Say Y if you want support for the ARM9TDMI processor.
106 Otherwise, say N.
107
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108# ARM920T
109config CPU_ARM920T
Russell Kingc7508152008-10-26 10:55:14 +0000110 bool "Support ARM920T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100111 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100113 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 select CPU_CACHE_V4WT
115 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900116 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100117 select CPU_COPY_V4WB if MMU
118 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 help
120 The ARM920T is licensed to be produced by numerous vendors,
Hartley Sweetenc768e672009-10-21 02:27:01 +0100121 and is used in the Cirrus EP93xx and the Samsung S3C2410.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123 Say Y if you want support for the ARM920T processor.
124 Otherwise, say N.
125
126# ARM922T
127config CPU_ARM922T
128 bool "Support ARM922T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100129 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100131 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 select CPU_CACHE_V4WT
133 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900134 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100135 select CPU_COPY_V4WB if MMU
136 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 help
138 The ARM922T is a version of the ARM920T, but with smaller
139 instruction and data caches. It is used in Altera's
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100140 Excalibur XA device family and Micrel's KS8695 Centaur.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
142 Say Y if you want support for the ARM922T processor.
143 Otherwise, say N.
144
145# ARM925T
146config CPU_ARM925T
Tony Lindgrenb288f752005-07-10 19:58:08 +0100147 bool "Support ARM925T processor" if ARCH_OMAP1
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100148 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100150 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 select CPU_CACHE_V4WT
152 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900153 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100154 select CPU_COPY_V4WB if MMU
155 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 help
157 The ARM925T is a mix between the ARM920T and ARM926T, but with
158 different instruction and data caches. It is used in TI's OMAP
159 device family.
160
161 Say Y if you want support for the ARM925T processor.
162 Otherwise, say N.
163
164# ARM926T
165config CPU_ARM926T
Russell Kingc7508152008-10-26 10:55:14 +0000166 bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 select CPU_32v5
168 select CPU_ABRT_EV5TJ
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100169 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900171 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100172 select CPU_COPY_V4WB if MMU
173 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 help
175 This is a variant of the ARM920. It has slightly different
176 instruction sequences for cache and TLB operations. Curiously,
177 there is no documentation on it at the ARM corporate website.
178
179 Say Y if you want support for the ARM926T processor.
180 Otherwise, say N.
181
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200182# FA526
183config CPU_FA526
184 bool
185 select CPU_32v4
186 select CPU_ABRT_EV4
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100187 select CPU_PABRT_LEGACY
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200188 select CPU_CACHE_VIVT
189 select CPU_CP15_MMU
190 select CPU_CACHE_FA
191 select CPU_COPY_FA if MMU
192 select CPU_TLB_FA if MMU
193 help
194 The FA526 is a version of the ARMv4 compatible processor with
195 Branch Target Buffer, Unified TLB and cache line size 16.
196
197 Say Y if you want support for the FA526 processor.
198 Otherwise, say N.
199
Hyok S. Choid60674e2006-09-26 17:38:18 +0900200# ARM940T
201config CPU_ARM940T
202 bool "Support ARM940T processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +0100203 depends on !MMU
Hyok S. Choid60674e2006-09-26 17:38:18 +0900204 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900205 select CPU_ABRT_NOMMU
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100206 select CPU_PABRT_LEGACY
Hyok S. Choid60674e2006-09-26 17:38:18 +0900207 select CPU_CACHE_VIVT
208 select CPU_CP15_MPU
209 help
210 ARM940T is a member of the ARM9TDMI family of general-
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +0100211 purpose microprocessors with MPU and separate 4KB
Hyok S. Choid60674e2006-09-26 17:38:18 +0900212 instruction and 4KB data cases, each with a 4-word line
213 length.
214
215 Say Y if you want support for the ARM940T processor.
216 Otherwise, say N.
217
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900218# ARM946E-S
219config CPU_ARM946E
220 bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +0100221 depends on !MMU
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900222 select CPU_32v5
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900223 select CPU_ABRT_NOMMU
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100224 select CPU_PABRT_LEGACY
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900225 select CPU_CACHE_VIVT
226 select CPU_CP15_MPU
227 help
228 ARM946E-S is a member of the ARM9E-S family of high-
229 performance, 32-bit system-on-chip processor solutions.
230 The TCM and ARMv5TE 32-bit instruction set is supported.
231
232 Say Y if you want support for the ARM946E-S processor.
233 Otherwise, say N.
234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235# ARM1020 - needs validating
236config CPU_ARM1020
Russell Kingc7508152008-10-26 10:55:14 +0000237 bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 select CPU_32v5
239 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100240 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 select CPU_CACHE_V4WT
242 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900243 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100244 select CPU_COPY_V4WB if MMU
245 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 help
247 The ARM1020 is the 32K cached version of the ARM10 processor,
248 with an addition of a floating-point unit.
249
250 Say Y if you want support for the ARM1020 processor.
251 Otherwise, say N.
252
253# ARM1020E - needs validating
254config CPU_ARM1020E
Russell Kingc7508152008-10-26 10:55:14 +0000255 bool "Support ARM1020E processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 select CPU_32v5
257 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100258 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 select CPU_CACHE_V4WT
260 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900261 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100262 select CPU_COPY_V4WB if MMU
263 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 depends on n
265
266# ARM1022E
267config CPU_ARM1022
Russell Kingc7508152008-10-26 10:55:14 +0000268 bool "Support ARM1022E processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 select CPU_32v5
270 select CPU_ABRT_EV4T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100271 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900273 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100274 select CPU_COPY_V4WB if MMU # can probably do better
275 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 help
277 The ARM1022E is an implementation of the ARMv5TE architecture
278 based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
279 embedded trace macrocell, and a floating-point unit.
280
281 Say Y if you want support for the ARM1022E processor.
282 Otherwise, say N.
283
284# ARM1026EJ-S
285config CPU_ARM1026
Russell Kingc7508152008-10-26 10:55:14 +0000286 bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 select CPU_32v5
288 select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100289 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900291 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100292 select CPU_COPY_V4WB if MMU # can probably do better
293 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 help
295 The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
296 based upon the ARM10 integer core.
297
298 Say Y if you want support for the ARM1026EJ-S processor.
299 Otherwise, say N.
300
301# SA110
302config CPU_SA110
Russell Kingc7508152008-10-26 10:55:14 +0000303 bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 select CPU_32v3 if ARCH_RPC
305 select CPU_32v4 if !ARCH_RPC
306 select CPU_ABRT_EV4
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100307 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 select CPU_CACHE_V4WB
309 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900310 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100311 select CPU_COPY_V4WB if MMU
312 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 help
314 The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
315 is available at five speeds ranging from 100 MHz to 233 MHz.
316 More information is available at
317 <http://developer.intel.com/design/strong/sa110.htm>.
318
319 Say Y if you want support for the SA-110 processor.
320 Otherwise, say N.
321
322# SA1100
323config CPU_SA1100
324 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 select CPU_32v4
326 select CPU_ABRT_EV4
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100327 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 select CPU_CACHE_V4WB
329 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900330 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100331 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
333# XScale
334config CPU_XSCALE
335 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 select CPU_32v5
337 select CPU_ABRT_EV5T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100338 select CPU_PABRT_LEGACY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900340 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100341 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100343# XScale Core Version 3
344config CPU_XSC3
345 bool
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100346 select CPU_32v5
347 select CPU_ABRT_EV5T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100348 select CPU_PABRT_LEGACY
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100349 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900350 select CPU_CP15_MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100351 select CPU_TLB_V4WBI if MMU
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100352 select IO_36
353
Eric Miao49cbe782009-01-20 14:15:18 +0800354# Marvell PJ1 (Mohawk)
355config CPU_MOHAWK
356 bool
357 select CPU_32v5
358 select CPU_ABRT_EV5T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100359 select CPU_PABRT_LEGACY
Eric Miao49cbe782009-01-20 14:15:18 +0800360 select CPU_CACHE_VIVT
361 select CPU_CP15_MMU
362 select CPU_TLB_V4WBI if MMU
363 select CPU_COPY_V4WB if MMU
364
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400365# Feroceon
366config CPU_FEROCEON
367 bool
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400368 select CPU_32v5
369 select CPU_ABRT_EV5T
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100370 select CPU_PABRT_LEGACY
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400371 select CPU_CACHE_VIVT
372 select CPU_CP15_MMU
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400373 select CPU_COPY_FEROCEON if MMU
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200374 select CPU_TLB_FEROCEON if MMU
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400375
Tzachi Perelsteind910a0a2007-11-06 10:35:40 +0200376config CPU_FEROCEON_OLD_ID
377 bool "Accept early Feroceon cores with an ARM926 ID"
378 depends on CPU_FEROCEON && !CPU_ARM926T
379 default y
380 help
381 This enables the usage of some old Feroceon cores
382 for which the CPU ID is equal to the ARM926 ID.
383 Relevant for Feroceon-1850 and early Feroceon-2850.
384
Haojian Zhuanga4553352010-11-24 11:54:19 +0800385# Marvell PJ4
386config CPU_PJ4
387 bool
388 select CPU_V7
389 select ARM_THUMBEE
390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391# ARMv6
392config CPU_V6
Russell Kingc7862822011-01-17 18:20:05 +0000393 bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 select CPU_32v6
395 select CPU_ABRT_EV6
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100396 select CPU_PABRT_V6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 select CPU_CACHE_V6
398 select CPU_CACHE_VIPT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900399 select CPU_CP15_MMU
Catalin Marinas7b4c9652007-07-20 11:42:57 +0100400 select CPU_HAS_ASID if MMU
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100401 select CPU_COPY_V6 if MMU
402 select CPU_TLB_V6 if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Russell King4a5f79e2005-11-03 15:48:21 +0000404# ARMv6k
Russell Kinge399b1a2011-01-17 15:08:32 +0000405config CPU_V6K
Russell Kingc7862822011-01-17 18:20:05 +0000406 bool "Support ARM V6K processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Russell Kinge399b1a2011-01-17 15:08:32 +0000407 select CPU_32v6
Russell King60799c62011-01-15 16:25:04 +0000408 select CPU_32v6K
Russell Kinge399b1a2011-01-17 15:08:32 +0000409 select CPU_ABRT_EV6
410 select CPU_PABRT_V6
411 select CPU_CACHE_V6
412 select CPU_CACHE_VIPT
413 select CPU_CP15_MMU
414 select CPU_HAS_ASID if MMU
415 select CPU_COPY_V6 if MMU
416 select CPU_TLB_V6 if MMU
Russell King4a5f79e2005-11-03 15:48:21 +0000417
Catalin Marinas23688e92007-05-08 22:45:26 +0100418# ARMv7
419config CPU_V7
Colin Tuckley1b504bb2009-05-30 13:56:12 +0100420 bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Russell King15490ef2011-02-09 16:33:46 +0000421 select CPU_32v6K
Catalin Marinas23688e92007-05-08 22:45:26 +0100422 select CPU_32v7
423 select CPU_ABRT_EV7
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100424 select CPU_PABRT_V7
Catalin Marinas23688e92007-05-08 22:45:26 +0100425 select CPU_CACHE_V7
426 select CPU_CACHE_VIPT
427 select CPU_CP15_MMU
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100428 select CPU_HAS_ASID if MMU
Catalin Marinas23688e92007-05-08 22:45:26 +0100429 select CPU_COPY_V6 if MMU
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100430 select CPU_TLB_V7 if MMU
Catalin Marinas23688e92007-05-08 22:45:26 +0100431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432# Figure out what processor architecture version we should be using.
433# This defines the compiler instruction set which depends on the machine type.
434config CPU_32v3
435 bool
Russell King60b6cf62006-06-19 17:36:43 +0100436 select TLS_REG_EMUL if SMP || !MMU
Russell King48fa14f2006-03-16 14:52:33 +0000437 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
Russell King8762df42011-01-17 15:53:56 +0000438 select CPU_USE_DOMAINS if MMU
Russell Kinga33bebd2013-07-23 18:37:00 +0100439 select NEED_KUSER_HELPERS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
441config CPU_32v4
442 bool
Russell King60b6cf62006-06-19 17:36:43 +0100443 select TLS_REG_EMUL if SMP || !MMU
Russell King48fa14f2006-03-16 14:52:33 +0000444 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
Russell King8762df42011-01-17 15:53:56 +0000445 select CPU_USE_DOMAINS if MMU
Russell Kinga33bebd2013-07-23 18:37:00 +0100446 select NEED_KUSER_HELPERS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100448config CPU_32v4T
449 bool
450 select TLS_REG_EMUL if SMP || !MMU
451 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
Russell King8762df42011-01-17 15:53:56 +0000452 select CPU_USE_DOMAINS if MMU
Russell Kinga33bebd2013-07-23 18:37:00 +0100453 select NEED_KUSER_HELPERS
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455config CPU_32v5
456 bool
Russell King60b6cf62006-06-19 17:36:43 +0100457 select TLS_REG_EMUL if SMP || !MMU
Russell King48fa14f2006-03-16 14:52:33 +0000458 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
Russell King8762df42011-01-17 15:53:56 +0000459 select CPU_USE_DOMAINS if MMU
Russell Kinga33bebd2013-07-23 18:37:00 +0100460 select NEED_KUSER_HELPERS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461
462config CPU_32v6
463 bool
Catalin Marinas367afaf2007-07-20 11:42:51 +0100464 select TLS_REG_EMUL if !CPU_32v6K && !MMU
Russell King8762df42011-01-17 15:53:56 +0000465 select CPU_USE_DOMAINS if CPU_V6 && MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
Russell Kinge399b1a2011-01-17 15:08:32 +0000467config CPU_32v6K
Russell King60799c62011-01-15 16:25:04 +0000468 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Catalin Marinas23688e92007-05-08 22:45:26 +0100470config CPU_32v7
471 bool
472
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473# The abort model
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900474config CPU_ABRT_NOMMU
475 bool
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477config CPU_ABRT_EV4
478 bool
479
480config CPU_ABRT_EV4T
481 bool
482
483config CPU_ABRT_LV4T
484 bool
485
486config CPU_ABRT_EV5T
487 bool
488
489config CPU_ABRT_EV5TJ
490 bool
491
492config CPU_ABRT_EV6
493 bool
494
Catalin Marinas23688e92007-05-08 22:45:26 +0100495config CPU_ABRT_EV7
496 bool
497
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100498config CPU_PABRT_LEGACY
Paul Brook48d79272008-04-18 22:43:07 +0100499 bool
500
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100501config CPU_PABRT_V6
502 bool
503
504config CPU_PABRT_V7
Paul Brook48d79272008-04-18 22:43:07 +0100505 bool
506
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507# The cache model
508config CPU_CACHE_V3
509 bool
510
511config CPU_CACHE_V4
512 bool
513
514config CPU_CACHE_V4WT
515 bool
516
517config CPU_CACHE_V4WB
518 bool
519
520config CPU_CACHE_V6
521 bool
522
Catalin Marinas23688e92007-05-08 22:45:26 +0100523config CPU_CACHE_V7
524 bool
525
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526config CPU_CACHE_VIVT
527 bool
528
529config CPU_CACHE_VIPT
530 bool
531
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200532config CPU_CACHE_FA
533 bool
534
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100535if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536# The copy-page model
537config CPU_COPY_V3
538 bool
539
540config CPU_COPY_V4WT
541 bool
542
543config CPU_COPY_V4WB
544 bool
545
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400546config CPU_COPY_FEROCEON
547 bool
548
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200549config CPU_COPY_FA
550 bool
551
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552config CPU_COPY_V6
553 bool
554
555# This selects the TLB model
556config CPU_TLB_V3
557 bool
558 help
559 ARM Architecture Version 3 TLB.
560
561config CPU_TLB_V4WT
562 bool
563 help
564 ARM Architecture Version 4 TLB with writethrough cache.
565
566config CPU_TLB_V4WB
567 bool
568 help
569 ARM Architecture Version 4 TLB with writeback cache.
570
571config CPU_TLB_V4WBI
572 bool
573 help
574 ARM Architecture Version 4 TLB with writeback cache and invalidate
575 instruction cache entry.
576
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200577config CPU_TLB_FEROCEON
578 bool
579 help
580 Feroceon TLB (v4wbi with non-outer-cachable page table walks).
581
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200582config CPU_TLB_FA
583 bool
584 help
585 Faraday ARM FA526 architecture, unified TLB with writeback cache
586 and invalidate instruction cache entry. Branch target buffer is
587 also supported.
588
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589config CPU_TLB_V6
590 bool
591
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100592config CPU_TLB_V7
593 bool
594
Dave Estese220ba62009-08-11 17:58:49 -0400595config VERIFY_PERMISSION_FAULT
596 bool
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100597endif
598
Russell King516793c2007-05-17 10:19:23 +0100599config CPU_HAS_ASID
600 bool
601 help
602 This indicates whether the CPU has the ASID register; used to
603 tag TLB and possibly cache entries.
604
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900605config CPU_CP15
606 bool
607 help
608 Processor has the CP15 register.
609
610config CPU_CP15_MMU
611 bool
612 select CPU_CP15
613 help
614 Processor has the CP15 register, which has MMU related registers.
615
616config CPU_CP15_MPU
617 bool
618 select CPU_CP15
619 help
620 Processor has the CP15 register, which has MPU related registers.
621
Catalin Marinas247055a2010-09-13 16:03:21 +0100622config CPU_USE_DOMAINS
623 bool
Catalin Marinas247055a2010-09-13 16:03:21 +0100624 help
625 This option enables or disables the use of domain switching
626 via the set_fs() function.
627
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100628#
629# CPU supports 36-bit I/O
630#
631config IO_36
632 bool
633
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634comment "Processor Features"
635
Catalin Marinas497b7e92011-11-22 17:30:32 +0000636config ARM_LPAE
637 bool "Support for the Large Physical Address Extension"
Catalin Marinas08a183f2012-02-14 16:33:27 +0100638 depends on MMU && CPU_32v7 && !CPU_32v6 && !CPU_32v5 && \
639 !CPU_32v4 && !CPU_32v3
Catalin Marinas497b7e92011-11-22 17:30:32 +0000640 help
641 Say Y if you have an ARMv7 processor supporting the LPAE page
642 table format and you would like to access memory beyond the
643 4GB limit. The resulting kernel image will not run on
644 processors without the LPA extension.
645
646 If unsure, say N.
647
648config ARCH_PHYS_ADDR_T_64BIT
649 def_bool ARM_LPAE
650
651config ARCH_DMA_ADDR_T_64BIT
652 bool
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654config ARM_THUMB
655 bool "Support Thumb user binaries"
Russell Kinge399b1a2011-01-17 15:08:32 +0000656 depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V6K || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 default y
658 help
659 Say Y if you want to include kernel support for running user space
660 Thumb binaries.
661
662 The Thumb instruction set is a compressed form of the standard ARM
663 instruction set resulting in smaller binaries at the expense of
664 slightly less efficient code.
665
666 If you don't know what this all is, saying Y is a safe choice.
667
Catalin Marinasd7f864b2008-04-18 22:43:06 +0100668config ARM_THUMBEE
669 bool "Enable ThumbEE CPU extension"
670 depends on CPU_V7
671 help
672 Say Y here if you have a CPU with the ThumbEE extension and code to
673 make use of it. Say N for code that can run on CPUs without ThumbEE.
674
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100675config SWP_EMULATE
676 bool "Emulate SWP/SWPB instructions"
Russell Kingbd1274d2011-03-16 23:35:26 +0000677 depends on !CPU_USE_DOMAINS && CPU_V7
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100678 select HAVE_PROC_CPU if PROC_FS
679 default y if SMP
680 help
681 ARMv6 architecture deprecates use of the SWP/SWPB instructions.
682 ARMv7 multiprocessing extensions introduce the ability to disable
683 these instructions, triggering an undefined instruction exception
684 when executed. Say Y here to enable software emulation of these
685 instructions for userspace (not kernel) using LDREX/STREX.
686 Also creates /proc/cpu/swp_emulation for statistics.
687
688 In some older versions of glibc [<=2.8] SWP is used during futex
689 trylock() operations with the assumption that the code will not
690 be preempted. This invalid assumption may be more likely to fail
691 with SWP emulation enabled, leading to deadlock of the user
692 application.
693
694 NOTE: when accessing uncached shared regions, LDREX/STREX rely
695 on an external transaction monitoring block called a global
696 monitor to maintain update atomicity. If your system does not
697 implement a global monitor, this option can cause programs that
698 perform SWP operations to uncached memory to deadlock.
699
700 If unsure, say Y.
701
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702config CPU_BIG_ENDIAN
703 bool "Build big-endian kernel"
704 depends on ARCH_SUPPORTS_BIG_ENDIAN
705 help
706 Say Y if you plan on running a kernel in big-endian mode.
707 Note that your board must be properly built and your board
708 port must properly enable any big-endian related features
709 of your chipset/board/processor.
710
Catalin Marinas26584852009-05-30 14:00:18 +0100711config CPU_ENDIAN_BE8
712 bool
713 depends on CPU_BIG_ENDIAN
Russell Kinge399b1a2011-01-17 15:08:32 +0000714 default CPU_V6 || CPU_V6K || CPU_V7
Catalin Marinas26584852009-05-30 14:00:18 +0100715 help
716 Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.
717
718config CPU_ENDIAN_BE32
719 bool
720 depends on CPU_BIG_ENDIAN
721 default !CPU_ENDIAN_BE8
722 help
723 Support for the BE-32 (big-endian) mode on pre-ARMv6 processors.
724
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900725config CPU_HIGH_VECTOR
Robert P. J. Day6340aa62007-02-17 19:05:24 +0100726 depends on !MMU && CPU_CP15 && !CPU_ARM740T
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900727 bool "Select the High exception vector"
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900728 help
729 Say Y here to select high exception vector(0xFFFF0000~).
Will Deacon9b7333a2012-04-12 17:12:37 +0100730 The exception vector can vary depending on the platform
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900731 design in nommu mode. If your platform needs to select
732 high exception vector, say Y.
733 Otherwise or if you are unsure, say N, and the low exception
734 vector (0x00000000~) will be used.
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736config CPU_ICACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900737 bool "Disable I-Cache (I-bit)"
738 depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 help
740 Say Y here to disable the processor instruction cache. Unless
741 you have a reason not to or are unsure, say N.
742
743config CPU_DCACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900744 bool "Disable D-Cache (C-bit)"
745 depends on CPU_CP15
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 help
747 Say Y here to disable the processor data cache. Unless
748 you have a reason not to or are unsure, say N.
749
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900750config CPU_DCACHE_SIZE
751 hex
752 depends on CPU_ARM740T || CPU_ARM946E
753 default 0x00001000 if CPU_ARM740T
754 default 0x00002000 # default size for ARM946E-S
755 help
756 Some cores are synthesizable to have various sized cache. For
757 ARM946E-S case, it can vary from 0KB to 1MB.
758 To support such cache operations, it is efficient to know the size
759 before compile time.
760 If your SoC is configured to have a different size, define the value
761 here with proper conditions.
762
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700763config CPU_CACHE_ERR_REPORT
764 bool "Report errors in the L1 and L2 caches"
765 depends on ARCH_MSM_SCORPION
766 default n
767 help
768 The Scorpion processor supports reporting L2 errors, L1 icache parity
769 errors, and L1 dcache parity errors as imprecise external aborts. If
770 this option is not enabled these errors will go unreported and data
771 corruption will occur.
772
773 Say Y here to have errors in the L1 and L2 caches reported as
774 imprecise data aborts.
775
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776config CPU_DCACHE_WRITETHROUGH
777 bool "Force write through D-cache"
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200778 depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 default y if CPU_ARM925T
780 help
781 Say Y here to use the data cache in writethrough mode. Unless you
782 specifically require this or are unsure, say N.
783
784config CPU_CACHE_ROUND_ROBIN
785 bool "Round robin I and D cache replacement algorithm"
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900786 depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 help
788 Say Y here to use the predictable round-robin cache replacement
789 policy. Unless you specifically require this or are unsure, say N.
790
791config CPU_BPREDICT_DISABLE
792 bool "Disable branch prediction"
Russell Kinge399b1a2011-01-17 15:08:32 +0000793 depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 help
795 Say Y here to disable branch prediction. If unsure, say N.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100796
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100797config TLS_REG_EMUL
798 bool
Russell Kinga33bebd2013-07-23 18:37:00 +0100799 select NEED_KUSER_HELPERS
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100800 help
Nicolas Pitre70489c82005-05-12 19:27:12 +0100801 An SMP system using a pre-ARMv6 processor (there are apparently
802 a few prototypes like that in existence) and therefore access to
803 that required register must be emulated.
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100804
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100805config NEEDS_SYSCALL_FOR_CMPXCHG
806 bool
Russell Kinga33bebd2013-07-23 18:37:00 +0100807 select NEED_KUSER_HELPERS
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100808 help
809 SMP on a pre-ARMv6 processor? Well OK then.
810 Forget about fast user space cmpxchg support.
811 It is just not possible.
812
Russell Kinga33bebd2013-07-23 18:37:00 +0100813config NEED_KUSER_HELPERS
814 bool
815
816config KUSER_HELPERS
817 bool "Enable kuser helpers in vector page" if !NEED_KUSER_HELPERS
818 default y
819 help
820 Warning: disabling this option may break user programs.
821
822 Provide kuser helpers in the vector page. The kernel provides
823 helper code to userspace in read only form at a fixed location
824 in the high vector page to allow userspace to be independent of
825 the CPU type fitted to the system. This permits binaries to be
826 run on ARMv4 through to ARMv7 without modification.
827
Nicolas Pitre3f10fb22013-08-14 22:36:32 +0100828 See Documentation/arm/kernel_user_helpers.txt for details.
829
Russell Kinga33bebd2013-07-23 18:37:00 +0100830 However, the fixed address nature of these helpers can be used
831 by ROP (return orientated programming) authors when creating
832 exploits.
833
834 If all of the binaries and libraries which run on your platform
835 are built specifically for your platform, and make no use of
Nicolas Pitre3f10fb22013-08-14 22:36:32 +0100836 these helpers, then you can turn this option off to hinder
837 such exploits. However, in that case, if a binary or library
838 relying on those helpers is run, it will receive a SIGILL signal,
839 which will terminate the program.
Russell Kinga33bebd2013-07-23 18:37:00 +0100840
841 Say N here only if you are absolutely certain that you do not
842 need these helpers; otherwise, the safe option is to say Y.
843
Catalin Marinasad642d92010-06-21 15:10:07 +0100844config DMA_CACHE_RWFO
845 bool "Enable read/write for ownership DMA cache maintenance"
Russell King3bc28c82011-01-18 13:30:33 +0000846 depends on CPU_V6K && SMP
Catalin Marinasad642d92010-06-21 15:10:07 +0100847 default y
848 help
849 The Snoop Control Unit on ARM11MPCore does not detect the
850 cache maintenance operations and the dma_{map,unmap}_area()
851 functions may leave stale cache entries on other CPUs. By
852 enabling this option, Read or Write For Ownership in the ARMv6
853 DMA cache maintenance functions is performed. These LDR/STR
854 instructions change the cache line state to shared or modified
855 so that the cache operation has the desired effect.
856
857 Note that the workaround is only valid on processors that do
858 not perform speculative loads into the D-cache. For such
859 processors, if cache maintenance operations are not broadcast
860 in hardware, other workarounds are needed (e.g. cache
861 maintenance broadcasting in software via FIQ).
862
Catalin Marinas953233d2007-02-05 14:48:08 +0100863config OUTER_CACHE
864 bool
Catalin Marinas382266a2007-02-05 14:48:19 +0100865
Catalin Marinas319f5512010-03-24 16:47:53 +0100866config OUTER_CACHE_SYNC
867 bool
868 help
869 The outer cache has a outer_cache_fns.sync function pointer
870 that can be used to drain the write buffer of the outer cache.
871
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200872config CACHE_FEROCEON_L2
873 bool "Enable the Feroceon L2 cache controller"
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200874 depends on ARCH_KIRKWOOD || ARCH_MV78XX0
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200875 default y
Catalin Marinas382266a2007-02-05 14:48:19 +0100876 select OUTER_CACHE
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200877 help
878 This option enables the Feroceon L2 cache controller.
879
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300880config CACHE_FEROCEON_L2_WRITETHROUGH
881 bool "Force Feroceon L2 cache write through"
882 depends on CACHE_FEROCEON_L2
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300883 help
884 Say Y here to use the Feroceon L2 cache in writethrough mode.
885 Unless you specifically require this, say N for writeback mode.
886
Dave Martince5ea9f2011-11-29 15:56:19 +0000887config MIGHT_HAVE_CACHE_L2X0
888 bool
889 help
890 This option should be selected by machines which have a L2x0
891 or PL310 cache controller, but where its use is optional.
892
893 The only effect of this option is to make CACHE_L2X0 and
894 related options available to the user for configuration.
895
896 Boards or SoCs which always require the cache controller
897 support to be present should select CACHE_L2X0 directly
898 instead of this option, thus preventing the user from
899 inadvertently configuring a broken kernel.
900
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901config CACHE_L2X0
Dave Martince5ea9f2011-11-29 15:56:19 +0000902 bool "Enable the L2x0 outer cache controller" if MIGHT_HAVE_CACHE_L2X0
903 default MIGHT_HAVE_CACHE_L2X0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 select OUTER_CACHE
Catalin Marinas23107c52010-03-24 16:48:53 +0100905 select OUTER_CACHE_SYNC
Catalin Marinasba927952008-04-18 22:43:17 +0100906 help
907 This option enables the L2x0 PrimeCell.
Eric Miao905a09d2008-06-06 16:34:03 +0800908
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100909config CACHE_PL310
910 bool
911 depends on CACHE_L2X0
Russell Kinge399b1a2011-01-17 15:08:32 +0000912 default y if CPU_V7 && !(CPU_V6 || CPU_V6K)
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100913 help
914 This option enables optimisations for the PL310 cache
915 controller.
916
Taniya Das263b7d62012-09-11 09:55:26 +0530917config CACHE_PL310_ERP
918 tristate "PL310 CACHE Error Reporting"
919 depends on CACHE_PL310
920 help
921 Say 'Y' here to enable reporting of external L2 cache errors.
922 This feature can be used as a system debugging technique if cache
923 corruption is suspected.
924 Cache error statistics will also be reported in sysfs
925 /sys/devices/platform/pl310_erp/cache_erp
926
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200927config CACHE_TAUROS2
928 bool "Enable the Tauros2 L2 cache controller"
Haojian Zhuang3f408fa2010-11-24 11:54:21 +0800929 depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4)
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200930 default y
931 select OUTER_CACHE
932 help
933 This option enables the Tauros2 L2 cache controller (as
934 found on PJ1/PJ4).
935
Eric Miao905a09d2008-06-06 16:34:03 +0800936config CACHE_XSC3L2
937 bool "Enable the L2 cache on XScale3"
938 depends on CPU_XSC3
939 default y
940 select OUTER_CACHE
941 help
942 This option enables the L2 cache on XScale3.
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100943
Russell King5637a122011-02-14 15:55:45 +0000944config ARM_L1_CACHE_SHIFT_6
945 bool
Will Deacona092f2b2012-01-20 12:01:10 +0100946 default y if CPU_V7
Russell King5637a122011-02-14 15:55:45 +0000947 help
948 Setting ARM L1 cache line size to 64 Bytes.
949
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100950config ARM_L1_CACHE_SHIFT
951 int
Kukjin Kimd6d502f2010-02-22 00:02:59 +0100952 default 6 if ARM_L1_CACHE_SHIFT_6
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100953 default 5
Russell King47ab0de2010-05-15 11:02:43 +0100954
955config ARM_DMA_MEM_BUFFERABLE
Russell Kinge399b1a2011-01-17 15:08:32 +0000956 bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K) && !CPU_V7
Catalin Marinas42c4daf2010-07-01 13:22:48 +0100957 depends on !(MACH_REALVIEW_PB1176 || REALVIEW_EB_ARM11MP || \
958 MACH_REALVIEW_PB11MP)
Russell Kinge399b1a2011-01-17 15:08:32 +0000959 default y if CPU_V6 || CPU_V6K || CPU_V7
Russell King47ab0de2010-05-15 11:02:43 +0100960 help
961 Historically, the kernel has used strongly ordered mappings to
962 provide DMA coherent memory. With the advent of ARMv7, mapping
963 memory with differing types results in unpredictable behaviour,
964 so on these CPUs, this option is forced on.
965
966 Multiple mappings with differing attributes is also unpredictable
967 on ARMv6 CPUs, but since they do not have aggressive speculative
968 prefetch, no harm appears to occur.
969
970 However, drivers may be missing the necessary barriers for ARMv6,
971 and therefore turning this on may result in unpredictable driver
972 behaviour. Therefore, we offer this as an option.
973
974 You are recommended say 'Y' here and debug any affected drivers.
Russell Kingac1d4262010-05-17 17:24:04 +0100975
Catalin Marinase7c56502010-03-24 16:49:54 +0100976config ARCH_HAS_BARRIERS
977 bool
978 help
979 This option allows the use of custom mandatory barriers
980 included via the mach/barriers.h file.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700981
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700982config STRICT_MEMORY_RWX
983 bool "restrict kernel memory permissions as much as possible"
984 default n
985 help
986 If this is set, kernel text will be made RX, kernel data and stack
987 RW, rodata R (otherwise all of the kernel 1-to-1 mapping is
988 made RWX).
989 The tradeoff is that several sections are padded to
990 1M boundaries (because their permissions are different and
991 splitting the 1M pages into 4K ones causes TLB performance
992 problems), wasting memory.