blob: 011b14f35e5073ebf8fd1c86bf913d646cb64225 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070021#include "initvals.h"
22
Vasanthakumar Thiagarajan138ab2e2009-01-10 17:07:09 +053023static int btcoex_enable;
24module_param(btcoex_enable, bool, 0);
25MODULE_PARM_DESC(btcoex_enable, "Enable Bluetooth coexistence support");
26
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080027#define ATH9K_CLOCK_RATE_CCK 22
28#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
29#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Sujithf1dc5602008-10-29 10:16:30 +053033 enum ath9k_ht_macmode macmode);
Sujithcbe61d82009-02-09 13:27:12 +053034static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +053035 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +053036 u32 reg, u32 value);
Sujithcbe61d82009-02-09 13:27:12 +053037static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
38static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070039
Sujithf1dc5602008-10-29 10:16:30 +053040/********************/
41/* Helper Functions */
42/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070043
Sujithcbe61d82009-02-09 13:27:12 +053044static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053045{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080046 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053047
Sujith2660b812009-02-09 13:27:26 +053048 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080049 return clks / ATH9K_CLOCK_RATE_CCK;
50 if (conf->channel->band == IEEE80211_BAND_2GHZ)
51 return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
Sujithcbe61d82009-02-09 13:27:12 +053052
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080053 return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053054}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070055
Sujithcbe61d82009-02-09 13:27:12 +053056static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053057{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080058 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053059
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080060 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053061 return ath9k_hw_mac_usec(ah, clks) / 2;
62 else
63 return ath9k_hw_mac_usec(ah, clks);
64}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070065
Sujithcbe61d82009-02-09 13:27:12 +053066static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053067{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080068 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053069
Sujith2660b812009-02-09 13:27:26 +053070 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080071 return usecs *ATH9K_CLOCK_RATE_CCK;
72 if (conf->channel->band == IEEE80211_BAND_2GHZ)
73 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
74 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053075}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076
Sujithcbe61d82009-02-09 13:27:12 +053077static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053078{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080079 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053080
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080081 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053082 return ath9k_hw_mac_clks(ah, usecs) * 2;
83 else
84 return ath9k_hw_mac_clks(ah, usecs);
85}
86
Gabor Juhosfb4a3d32009-04-29 13:01:58 +020087/*
88 * Read and write, they both share the same lock. We do this to serialize
89 * reads and writes on Atheros 802.11n PCI devices only. This is required
90 * as the FIFO on these devices can only accept sanely 2 requests. After
91 * that the device goes bananas. Serializing the reads/writes prevents this
92 * from happening.
93 */
94
95void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val)
96{
97 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
98 unsigned long flags;
99 spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
100 iowrite32(val, ah->ah_sc->mem + reg_offset);
101 spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
102 } else
103 iowrite32(val, ah->ah_sc->mem + reg_offset);
104}
105
106unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset)
107{
108 u32 val;
109 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
110 unsigned long flags;
111 spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
112 val = ioread32(ah->ah_sc->mem + reg_offset);
113 spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
114 } else
115 val = ioread32(ah->ah_sc->mem + reg_offset);
116 return val;
117}
118
Sujith0caa7b12009-02-16 13:23:20 +0530119bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120{
121 int i;
122
Sujith0caa7b12009-02-16 13:23:20 +0530123 BUG_ON(timeout < AH_TIME_QUANTUM);
124
125 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126 if ((REG_READ(ah, reg) & mask) == val)
127 return true;
128
129 udelay(AH_TIME_QUANTUM);
130 }
Sujith04bd4632008-11-28 22:18:05 +0530131
Sujithd8baa932009-03-30 15:28:25 +0530132 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith0caa7b12009-02-16 13:23:20 +0530133 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
134 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530135
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700136 return false;
137}
138
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139u32 ath9k_hw_reverse_bits(u32 val, u32 n)
140{
141 u32 retval;
142 int i;
143
144 for (i = 0, retval = 0; i < n; i++) {
145 retval = (retval << 1) | (val & 1);
146 val >>= 1;
147 }
148 return retval;
149}
150
Sujithcbe61d82009-02-09 13:27:12 +0530151bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530152 u16 flags, u16 *low,
153 u16 *high)
154{
Sujith2660b812009-02-09 13:27:26 +0530155 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530156
157 if (flags & CHANNEL_5GHZ) {
158 *low = pCap->low_5ghz_chan;
159 *high = pCap->high_5ghz_chan;
160 return true;
161 }
162 if ((flags & CHANNEL_2GHZ)) {
163 *low = pCap->low_2ghz_chan;
164 *high = pCap->high_2ghz_chan;
165 return true;
166 }
167 return false;
168}
169
Sujithcbe61d82009-02-09 13:27:12 +0530170u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400171 const struct ath_rate_table *rates,
Sujithf1dc5602008-10-29 10:16:30 +0530172 u32 frameLen, u16 rateix,
173 bool shortPreamble)
174{
175 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
176 u32 kbps;
177
Sujithe63835b2008-11-18 09:07:53 +0530178 kbps = rates->info[rateix].ratekbps;
Sujithf1dc5602008-10-29 10:16:30 +0530179
180 if (kbps == 0)
181 return 0;
182
183 switch (rates->info[rateix].phy) {
Sujith46d14a52008-11-18 09:08:13 +0530184 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530185 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Sujithe63835b2008-11-18 09:07:53 +0530186 if (shortPreamble && rates->info[rateix].short_preamble)
Sujithf1dc5602008-10-29 10:16:30 +0530187 phyTime >>= 1;
188 numBits = frameLen << 3;
189 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
190 break;
Sujith46d14a52008-11-18 09:08:13 +0530191 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530192 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530193 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
194 numBits = OFDM_PLCP_BITS + (frameLen << 3);
195 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
196 txTime = OFDM_SIFS_TIME_QUARTER
197 + OFDM_PREAMBLE_TIME_QUARTER
198 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530199 } else if (ah->curchan &&
200 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530201 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
202 numBits = OFDM_PLCP_BITS + (frameLen << 3);
203 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
204 txTime = OFDM_SIFS_TIME_HALF +
205 OFDM_PREAMBLE_TIME_HALF
206 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
207 } else {
208 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
209 numBits = OFDM_PLCP_BITS + (frameLen << 3);
210 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
211 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
212 + (numSymbols * OFDM_SYMBOL_TIME);
213 }
214 break;
215 default:
Sujithd8baa932009-03-30 15:28:25 +0530216 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530217 "Unknown phy %u (rate ix %u)\n",
Sujithf1dc5602008-10-29 10:16:30 +0530218 rates->info[rateix].phy, rateix);
219 txTime = 0;
220 break;
221 }
222
223 return txTime;
224}
225
Sujithcbe61d82009-02-09 13:27:12 +0530226void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530227 struct ath9k_channel *chan,
228 struct chan_centers *centers)
229{
230 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530231
232 if (!IS_CHAN_HT40(chan)) {
233 centers->ctl_center = centers->ext_center =
234 centers->synth_center = chan->channel;
235 return;
236 }
237
238 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
239 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
240 centers->synth_center =
241 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
242 extoff = 1;
243 } else {
244 centers->synth_center =
245 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
246 extoff = -1;
247 }
248
249 centers->ctl_center =
250 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
251 centers->ext_center =
252 centers->synth_center + (extoff *
Sujith2660b812009-02-09 13:27:26 +0530253 ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
Sujithf1dc5602008-10-29 10:16:30 +0530254 HT40_CHANNEL_CENTER_SHIFT : 15));
Sujithf1dc5602008-10-29 10:16:30 +0530255}
256
257/******************/
258/* Chip Revisions */
259/******************/
260
Sujithcbe61d82009-02-09 13:27:12 +0530261static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530262{
263 u32 val;
264
265 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
266
267 if (val == 0xFF) {
268 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530269 ah->hw_version.macVersion =
270 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
271 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530272 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530273 } else {
274 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530275 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530276
Sujithd535a422009-02-09 13:27:06 +0530277 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530278
Sujithd535a422009-02-09 13:27:06 +0530279 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530280 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530281 }
282}
283
Sujithcbe61d82009-02-09 13:27:12 +0530284static int ath9k_hw_get_radiorev(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530285{
286 u32 val;
287 int i;
288
289 REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
290
291 for (i = 0; i < 8; i++)
292 REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
293 val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
294 val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
295
296 return ath9k_hw_reverse_bits(val, 8);
297}
298
299/************************************/
300/* HW Attach, Detach, Init Routines */
301/************************************/
302
Sujithcbe61d82009-02-09 13:27:12 +0530303static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530304{
Sujithfeed0292009-01-29 11:37:35 +0530305 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530306 return;
307
308 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
309 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
310 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
311 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
312 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
313 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
314 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
315 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
316 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
317
318 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
319}
320
Sujithcbe61d82009-02-09 13:27:12 +0530321static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530322{
323 u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
324 u32 regHold[2];
325 u32 patternData[4] = { 0x55555555,
326 0xaaaaaaaa,
327 0x66666666,
328 0x99999999 };
329 int i, j;
330
331 for (i = 0; i < 2; i++) {
332 u32 addr = regAddr[i];
333 u32 wrData, rdData;
334
335 regHold[i] = REG_READ(ah, addr);
336 for (j = 0; j < 0x100; j++) {
337 wrData = (j << 16) | j;
338 REG_WRITE(ah, addr, wrData);
339 rdData = REG_READ(ah, addr);
340 if (rdData != wrData) {
Sujithd8baa932009-03-30 15:28:25 +0530341 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530342 "address test failed "
Sujithf1dc5602008-10-29 10:16:30 +0530343 "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
Sujith04bd4632008-11-28 22:18:05 +0530344 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530345 return false;
346 }
347 }
348 for (j = 0; j < 4; j++) {
349 wrData = patternData[j];
350 REG_WRITE(ah, addr, wrData);
351 rdData = REG_READ(ah, addr);
352 if (wrData != rdData) {
Sujithd8baa932009-03-30 15:28:25 +0530353 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530354 "address test failed "
Sujithf1dc5602008-10-29 10:16:30 +0530355 "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
Sujith04bd4632008-11-28 22:18:05 +0530356 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530357 return false;
358 }
359 }
360 REG_WRITE(ah, regAddr[i], regHold[i]);
361 }
362 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530363
Sujithf1dc5602008-10-29 10:16:30 +0530364 return true;
365}
366
367static const char *ath9k_hw_devname(u16 devid)
368{
369 switch (devid) {
370 case AR5416_DEVID_PCI:
Sujithf1dc5602008-10-29 10:16:30 +0530371 return "Atheros 5416";
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +0100372 case AR5416_DEVID_PCIE:
373 return "Atheros 5418";
Sujithf1dc5602008-10-29 10:16:30 +0530374 case AR9160_DEVID_PCI:
375 return "Atheros 9160";
Gabor Juhos0c1aa492009-01-14 20:17:12 +0100376 case AR5416_AR9100_DEVID:
377 return "Atheros 9100";
Sujithf1dc5602008-10-29 10:16:30 +0530378 case AR9280_DEVID_PCI:
379 case AR9280_DEVID_PCIE:
380 return "Atheros 9280";
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530381 case AR9285_DEVID_PCIE:
382 return "Atheros 9285";
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530383 case AR5416_DEVID_AR9287_PCI:
384 case AR5416_DEVID_AR9287_PCIE:
385 return "Atheros 9287";
Sujithf1dc5602008-10-29 10:16:30 +0530386 }
387
388 return NULL;
389}
390
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700391static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700392{
393 int i;
394
Sujith2660b812009-02-09 13:27:26 +0530395 ah->config.dma_beacon_response_time = 2;
396 ah->config.sw_beacon_response_time = 10;
397 ah->config.additional_swba_backoff = 0;
398 ah->config.ack_6mb = 0x0;
399 ah->config.cwm_ignore_extcca = 0;
400 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530401 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530402 ah->config.pcie_waen = 0;
403 ah->config.analog_shiftreg = 1;
404 ah->config.ht_enable = 1;
405 ah->config.ofdm_trig_low = 200;
406 ah->config.ofdm_trig_high = 500;
407 ah->config.cck_trig_high = 200;
408 ah->config.cck_trig_low = 100;
409 ah->config.enable_ani = 1;
Sujith1cf68732009-08-13 09:34:32 +0530410 ah->config.diversity_control = ATH9K_ANT_VARIABLE;
Sujith2660b812009-02-09 13:27:26 +0530411 ah->config.antenna_switch_swap = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700412
413 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530414 ah->config.spurchans[i][0] = AR_NO_SPUR;
415 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416 }
417
Sujith0ef1f162009-03-30 15:28:35 +0530418 ah->config.intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400419
420 /*
421 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
422 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
423 * This means we use it for all AR5416 devices, and the few
424 * minor PCI AR9280 devices out there.
425 *
426 * Serialization is required because these devices do not handle
427 * well the case of two concurrent reads/writes due to the latency
428 * involved. During one read/write another read/write can be issued
429 * on another CPU while the previous read/write may still be working
430 * on our hardware, if we hit this case the hardware poops in a loop.
431 * We prevent this by serializing reads and writes.
432 *
433 * This issue is not present on PCI-Express devices or pre-AR5416
434 * devices (legacy, 802.11abg).
435 */
436 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700437 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438}
439
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700440static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700442 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
443
444 regulatory->country_code = CTRY_DEFAULT;
445 regulatory->power_limit = MAX_RATE_POWER;
446 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
447
Sujithd535a422009-02-09 13:27:06 +0530448 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530449 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450
451 ah->ah_flags = 0;
Luis R. Rodriguez8df5d1b2009-08-03 12:24:37 -0700452 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
Sujithd535a422009-02-09 13:27:06 +0530453 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454 if (!AR_SREV_9100(ah))
455 ah->ah_flags = AH_USE_EEPROM;
456
Sujith2660b812009-02-09 13:27:26 +0530457 ah->atim_window = 0;
Sujith2660b812009-02-09 13:27:26 +0530458 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
459 ah->beacon_interval = 100;
460 ah->enable_32kHz_clock = DONT_USE_32KHZ;
461 ah->slottime = (u32) -1;
462 ah->acktimeout = (u32) -1;
463 ah->ctstimeout = (u32) -1;
464 ah->globaltxtimeout = (u32) -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700465
Sujith2660b812009-02-09 13:27:26 +0530466 ah->gbeacon_rate = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700467
Gabor Juhoscbdec972009-07-24 17:27:22 +0200468 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700469}
470
Sujithcbe61d82009-02-09 13:27:12 +0530471static int ath9k_hw_rfattach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472{
473 bool rfStatus = false;
474 int ecode = 0;
475
476 rfStatus = ath9k_hw_init_rf(ah, &ecode);
477 if (!rfStatus) {
Sujithd8baa932009-03-30 15:28:25 +0530478 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
479 "RF setup failed, status: %u\n", ecode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480 return ecode;
481 }
482
483 return 0;
484}
485
Sujithcbe61d82009-02-09 13:27:12 +0530486static int ath9k_hw_rf_claim(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700487{
488 u32 val;
489
490 REG_WRITE(ah, AR_PHY(0), 0x00000007);
491
492 val = ath9k_hw_get_radiorev(ah);
493 switch (val & AR_RADIO_SREV_MAJOR) {
494 case 0:
495 val = AR_RAD5133_SREV_MAJOR;
496 break;
497 case AR_RAD5133_SREV_MAJOR:
498 case AR_RAD5122_SREV_MAJOR:
499 case AR_RAD2133_SREV_MAJOR:
500 case AR_RAD2122_SREV_MAJOR:
501 break;
502 default:
Sujithd8baa932009-03-30 15:28:25 +0530503 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
504 "Radio Chip Rev 0x%02X not supported\n",
505 val & AR_RADIO_SREV_MAJOR);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700506 return -EOPNOTSUPP;
507 }
508
Sujithd535a422009-02-09 13:27:06 +0530509 ah->hw_version.analog5GhzRev = val;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700510
511 return 0;
512}
513
Sujithcbe61d82009-02-09 13:27:12 +0530514static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515{
Sujithf1dc5602008-10-29 10:16:30 +0530516 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700517 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530518 u16 eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700519
Sujithf1dc5602008-10-29 10:16:30 +0530520 sum = 0;
521 for (i = 0; i < 3; i++) {
Sujithf74df6f2009-02-09 13:27:24 +0530522 eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
Sujithf1dc5602008-10-29 10:16:30 +0530523 sum += eeval;
Sujithba52da52009-02-09 13:27:10 +0530524 ah->macaddr[2 * i] = eeval >> 8;
525 ah->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700526 }
Sujithd8baa932009-03-30 15:28:25 +0530527 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530528 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700529
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700530 return 0;
531}
532
Sujithcbe61d82009-02-09 13:27:12 +0530533static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530534{
535 u32 rxgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530536
Sujithf74df6f2009-02-09 13:27:24 +0530537 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
538 rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530539
540 if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530541 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530542 ar9280Modes_backoff_13db_rxgain_9280_2,
543 ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
544 else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530545 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530546 ar9280Modes_backoff_23db_rxgain_9280_2,
547 ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
548 else
Sujith2660b812009-02-09 13:27:26 +0530549 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530550 ar9280Modes_original_rxgain_9280_2,
551 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530552 } else {
Sujith2660b812009-02-09 13:27:26 +0530553 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530554 ar9280Modes_original_rxgain_9280_2,
555 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530556 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530557}
558
Sujithcbe61d82009-02-09 13:27:12 +0530559static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530560{
561 u32 txgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530562
Sujithf74df6f2009-02-09 13:27:24 +0530563 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
564 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530565
566 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
Sujith2660b812009-02-09 13:27:26 +0530567 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530568 ar9280Modes_high_power_tx_gain_9280_2,
569 ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
570 else
Sujith2660b812009-02-09 13:27:26 +0530571 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530572 ar9280Modes_original_tx_gain_9280_2,
573 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530574 } else {
Sujith2660b812009-02-09 13:27:26 +0530575 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530576 ar9280Modes_original_tx_gain_9280_2,
577 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530578 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530579}
580
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700581static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700582{
583 int ecode;
584
Sujithd8baa932009-03-30 15:28:25 +0530585 if (!ath9k_hw_chip_test(ah))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700586 return -ENODEV;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700587
588 ecode = ath9k_hw_rf_claim(ah);
589 if (ecode != 0)
590 return ecode;
591
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700592 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700593 if (ecode != 0)
594 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530595
596 DPRINTF(ah->ah_sc, ATH_DBG_CONFIG, "Eeprom VER: %d, REV: %d\n",
597 ah->eep_ops->get_eeprom_ver(ah), ah->eep_ops->get_eeprom_rev(ah));
598
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700599 ecode = ath9k_hw_rfattach(ah);
600 if (ecode != 0)
601 return ecode;
602
603 if (!AR_SREV_9100(ah)) {
604 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700605 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700606 }
Sujithf1dc5602008-10-29 10:16:30 +0530607
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700608 return 0;
609}
610
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700611static bool ath9k_hw_devid_supported(u16 devid)
612{
613 switch (devid) {
614 case AR5416_DEVID_PCI:
615 case AR5416_DEVID_PCIE:
616 case AR5416_AR9100_DEVID:
617 case AR9160_DEVID_PCI:
618 case AR9280_DEVID_PCI:
619 case AR9280_DEVID_PCIE:
620 case AR9285_DEVID_PCIE:
621 case AR5416_DEVID_AR9287_PCI:
622 case AR5416_DEVID_AR9287_PCIE:
623 return true;
624 default:
625 break;
626 }
627 return false;
628}
629
Luis R. Rodriguezf9d4a662009-08-03 12:24:41 -0700630static bool ath9k_hw_macversion_supported(u32 macversion)
631{
632 switch (macversion) {
633 case AR_SREV_VERSION_5416_PCI:
634 case AR_SREV_VERSION_5416_PCIE:
635 case AR_SREV_VERSION_9160:
636 case AR_SREV_VERSION_9100:
637 case AR_SREV_VERSION_9280:
638 case AR_SREV_VERSION_9285:
639 case AR_SREV_VERSION_9287:
640 return true;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400641 /* Not yet */
642 case AR_SREV_VERSION_9271:
Luis R. Rodriguezf9d4a662009-08-03 12:24:41 -0700643 default:
644 break;
645 }
646 return false;
647}
648
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700649static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700650{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700651 if (AR_SREV_9160_10_OR_LATER(ah)) {
652 if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530653 ah->iq_caldata.calData = &iq_cal_single_sample;
654 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700655 &adc_gain_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530656 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700657 &adc_dc_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530658 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700659 &adc_init_dc_cal;
660 } else {
Sujith2660b812009-02-09 13:27:26 +0530661 ah->iq_caldata.calData = &iq_cal_multi_sample;
662 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700663 &adc_gain_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530664 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700665 &adc_dc_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530666 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700667 &adc_init_dc_cal;
668 }
Sujith2660b812009-02-09 13:27:26 +0530669 ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700670 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700671}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700672
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700673static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
674{
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400675 if (AR_SREV_9271(ah)) {
676 INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271_1_0,
677 ARRAY_SIZE(ar9271Modes_9271_1_0), 6);
678 INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271_1_0,
679 ARRAY_SIZE(ar9271Common_9271_1_0), 2);
680 return;
681 }
682
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530683 if (AR_SREV_9287_11_OR_LATER(ah)) {
684 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
685 ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
686 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
687 ARRAY_SIZE(ar9287Common_9287_1_1), 2);
688 if (ah->config.pcie_clock_req)
689 INIT_INI_ARRAY(&ah->iniPcieSerdes,
690 ar9287PciePhy_clkreq_off_L1_9287_1_1,
691 ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
692 else
693 INIT_INI_ARRAY(&ah->iniPcieSerdes,
694 ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
695 ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
696 2);
697 } else if (AR_SREV_9287_10_OR_LATER(ah)) {
698 INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
699 ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
700 INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
701 ARRAY_SIZE(ar9287Common_9287_1_0), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700702
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530703 if (ah->config.pcie_clock_req)
704 INIT_INI_ARRAY(&ah->iniPcieSerdes,
705 ar9287PciePhy_clkreq_off_L1_9287_1_0,
706 ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
707 else
708 INIT_INI_ARRAY(&ah->iniPcieSerdes,
709 ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
710 ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
711 2);
712 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
713
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530714
Sujith2660b812009-02-09 13:27:26 +0530715 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530716 ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530717 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530718 ARRAY_SIZE(ar9285Common_9285_1_2), 2);
719
Sujith2660b812009-02-09 13:27:26 +0530720 if (ah->config.pcie_clock_req) {
721 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530722 ar9285PciePhy_clkreq_off_L1_9285_1_2,
723 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
724 } else {
Sujith2660b812009-02-09 13:27:26 +0530725 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530726 ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
727 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
728 2);
729 }
730 } else if (AR_SREV_9285_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530731 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530732 ARRAY_SIZE(ar9285Modes_9285), 6);
Sujith2660b812009-02-09 13:27:26 +0530733 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530734 ARRAY_SIZE(ar9285Common_9285), 2);
735
Sujith2660b812009-02-09 13:27:26 +0530736 if (ah->config.pcie_clock_req) {
737 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530738 ar9285PciePhy_clkreq_off_L1_9285,
739 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
740 } else {
Sujith2660b812009-02-09 13:27:26 +0530741 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530742 ar9285PciePhy_clkreq_always_on_L1_9285,
743 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
744 }
745 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530746 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700747 ARRAY_SIZE(ar9280Modes_9280_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530748 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700749 ARRAY_SIZE(ar9280Common_9280_2), 2);
750
Sujith2660b812009-02-09 13:27:26 +0530751 if (ah->config.pcie_clock_req) {
752 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530753 ar9280PciePhy_clkreq_off_L1_9280,
754 ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700755 } else {
Sujith2660b812009-02-09 13:27:26 +0530756 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530757 ar9280PciePhy_clkreq_always_on_L1_9280,
758 ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700759 }
Sujith2660b812009-02-09 13:27:26 +0530760 INIT_INI_ARRAY(&ah->iniModesAdditional,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700761 ar9280Modes_fast_clock_9280_2,
Sujithf1dc5602008-10-29 10:16:30 +0530762 ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700763 } else if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530764 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700765 ARRAY_SIZE(ar9280Modes_9280), 6);
Sujith2660b812009-02-09 13:27:26 +0530766 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767 ARRAY_SIZE(ar9280Common_9280), 2);
768 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530769 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700770 ARRAY_SIZE(ar5416Modes_9160), 6);
Sujith2660b812009-02-09 13:27:26 +0530771 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700772 ARRAY_SIZE(ar5416Common_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530773 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700774 ARRAY_SIZE(ar5416Bank0_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530775 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700776 ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530777 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700778 ARRAY_SIZE(ar5416Bank1_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530779 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700780 ARRAY_SIZE(ar5416Bank2_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530781 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700782 ARRAY_SIZE(ar5416Bank3_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530783 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700784 ARRAY_SIZE(ar5416Bank6_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530785 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700786 ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530787 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700788 ARRAY_SIZE(ar5416Bank7_9160), 2);
789 if (AR_SREV_9160_11(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530790 INIT_INI_ARRAY(&ah->iniAddac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700791 ar5416Addac_91601_1,
792 ARRAY_SIZE(ar5416Addac_91601_1), 2);
793 } else {
Sujith2660b812009-02-09 13:27:26 +0530794 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700795 ARRAY_SIZE(ar5416Addac_9160), 2);
796 }
797 } else if (AR_SREV_9100_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530798 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700799 ARRAY_SIZE(ar5416Modes_9100), 6);
Sujith2660b812009-02-09 13:27:26 +0530800 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700801 ARRAY_SIZE(ar5416Common_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530802 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700803 ARRAY_SIZE(ar5416Bank0_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530804 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700805 ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530806 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700807 ARRAY_SIZE(ar5416Bank1_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530808 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700809 ARRAY_SIZE(ar5416Bank2_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530810 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700811 ARRAY_SIZE(ar5416Bank3_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530812 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700813 ARRAY_SIZE(ar5416Bank6_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530814 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700815 ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530816 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700817 ARRAY_SIZE(ar5416Bank7_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530818 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700819 ARRAY_SIZE(ar5416Addac_9100), 2);
820 } else {
Sujith2660b812009-02-09 13:27:26 +0530821 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700822 ARRAY_SIZE(ar5416Modes), 6);
Sujith2660b812009-02-09 13:27:26 +0530823 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700824 ARRAY_SIZE(ar5416Common), 2);
Sujith2660b812009-02-09 13:27:26 +0530825 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700826 ARRAY_SIZE(ar5416Bank0), 2);
Sujith2660b812009-02-09 13:27:26 +0530827 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700828 ARRAY_SIZE(ar5416BB_RfGain), 3);
Sujith2660b812009-02-09 13:27:26 +0530829 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700830 ARRAY_SIZE(ar5416Bank1), 2);
Sujith2660b812009-02-09 13:27:26 +0530831 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700832 ARRAY_SIZE(ar5416Bank2), 2);
Sujith2660b812009-02-09 13:27:26 +0530833 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700834 ARRAY_SIZE(ar5416Bank3), 3);
Sujith2660b812009-02-09 13:27:26 +0530835 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700836 ARRAY_SIZE(ar5416Bank6), 3);
Sujith2660b812009-02-09 13:27:26 +0530837 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700838 ARRAY_SIZE(ar5416Bank6TPC), 3);
Sujith2660b812009-02-09 13:27:26 +0530839 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700840 ARRAY_SIZE(ar5416Bank7), 2);
Sujith2660b812009-02-09 13:27:26 +0530841 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700842 ARRAY_SIZE(ar5416Addac), 2);
843 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700844}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700845
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700846static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
847{
Vivek Natarajanac88b6e2009-07-23 10:59:57 +0530848 if (AR_SREV_9287_11(ah))
849 INIT_INI_ARRAY(&ah->iniModesRxGain,
850 ar9287Modes_rx_gain_9287_1_1,
851 ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
852 else if (AR_SREV_9287_10(ah))
853 INIT_INI_ARRAY(&ah->iniModesRxGain,
854 ar9287Modes_rx_gain_9287_1_0,
855 ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
856 else if (AR_SREV_9280_20(ah))
857 ath9k_hw_init_rxgain_ini(ah);
858
859 if (AR_SREV_9287_11(ah)) {
860 INIT_INI_ARRAY(&ah->iniModesTxGain,
861 ar9287Modes_tx_gain_9287_1_1,
862 ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
863 } else if (AR_SREV_9287_10(ah)) {
864 INIT_INI_ARRAY(&ah->iniModesTxGain,
865 ar9287Modes_tx_gain_9287_1_0,
866 ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
867 } else if (AR_SREV_9280_20(ah)) {
868 ath9k_hw_init_txgain_ini(ah);
869 } else if (AR_SREV_9285_12_OR_LATER(ah)) {
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530870 u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
871
872 /* txgain table */
873 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
874 INIT_INI_ARRAY(&ah->iniModesTxGain,
875 ar9285Modes_high_power_tx_gain_9285_1_2,
876 ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
877 } else {
878 INIT_INI_ARRAY(&ah->iniModesTxGain,
879 ar9285Modes_original_tx_gain_9285_1_2,
880 ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
881 }
882
883 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700884}
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530885
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700886static void ath9k_hw_init_11a_eeprom_fix(struct ath_hw *ah)
887{
888 u32 i, j;
Sujith06d0f062009-02-12 10:06:45 +0530889
890 if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
891 test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {
892
893 /* EEPROM Fixup */
Sujith2660b812009-02-09 13:27:26 +0530894 for (i = 0; i < ah->iniModes.ia_rows; i++) {
895 u32 reg = INI_RA(&ah->iniModes, i, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700896
Sujith2660b812009-02-09 13:27:26 +0530897 for (j = 1; j < ah->iniModes.ia_columns; j++) {
898 u32 val = INI_RA(&ah->iniModes, i, j);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700899
Sujith2660b812009-02-09 13:27:26 +0530900 INI_RA(&ah->iniModes, i, j) =
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530901 ath9k_hw_ini_fixup(ah,
Sujith2660b812009-02-09 13:27:26 +0530902 &ah->eeprom.def,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700903 reg, val);
904 }
905 }
906 }
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700907}
908
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700909int ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700910{
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700911 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700912
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700913 if (!ath9k_hw_devid_supported(ah->hw_version.devid))
914 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700915
916 ath9k_hw_init_defaults(ah);
917 ath9k_hw_init_config(ah);
918
919 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
920 DPRINTF(ah->ah_sc, ATH_DBG_FATAL, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700921 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700922 }
923
924 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
925 DPRINTF(ah->ah_sc, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700926 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700927 }
928
929 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
930 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
931 (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
932 ah->config.serialize_regmode =
933 SER_REG_MODE_ON;
934 } else {
935 ah->config.serialize_regmode =
936 SER_REG_MODE_OFF;
937 }
938 }
939
940 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "serialize_regmode is %d\n",
941 ah->config.serialize_regmode);
942
943 if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
944 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
945 "Mac Chip Rev 0x%02x.%x is not supported by "
946 "this driver\n", ah->hw_version.macVersion,
947 ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700948 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700949 }
950
951 if (AR_SREV_9100(ah)) {
952 ah->iq_caldata.calData = &iq_cal_multi_sample;
953 ah->supp_cals = IQ_MISMATCH_CAL;
954 ah->is_pciexpress = false;
955 }
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400956
957 if (AR_SREV_9271(ah))
958 ah->is_pciexpress = false;
959
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700960 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
961
962 ath9k_hw_init_cal_settings(ah);
963
964 ah->ani_function = ATH9K_ANI_ALL;
965 if (AR_SREV_9280_10_OR_LATER(ah))
966 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
967
968 ath9k_hw_init_mode_regs(ah);
969
970 if (ah->is_pciexpress)
971 ath9k_hw_configpcipowersave(ah, 0);
972 else
973 ath9k_hw_disablepcie(ah);
974
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700975 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700976 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700977 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700978
979 ath9k_hw_init_mode_gain_regs(ah);
980 ath9k_hw_fill_cap_info(ah);
981 ath9k_hw_init_11a_eeprom_fix(ah);
Sujithf6688cd2008-12-07 21:43:10 +0530982
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700983 r = ath9k_hw_init_macaddr(ah);
984 if (r) {
Luis R. Rodriguez07c10c62009-08-03 12:24:40 -0700985 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujithd8baa932009-03-30 15:28:25 +0530986 "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700987 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700988 }
989
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400990 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530991 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700992 else
Sujith2660b812009-02-09 13:27:26 +0530993 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700994
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700995 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700996
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700997 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700998}
999
Sujithcbe61d82009-02-09 13:27:12 +05301000static void ath9k_hw_init_bb(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301001 struct ath9k_channel *chan)
1002{
1003 u32 synthDelay;
1004
1005 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301006 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301007 synthDelay = (4 * synthDelay) / 22;
1008 else
1009 synthDelay /= 10;
1010
1011 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
1012
1013 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1014}
1015
Sujithcbe61d82009-02-09 13:27:12 +05301016static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301017{
1018 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
1019 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
1020
1021 REG_WRITE(ah, AR_QOS_NO_ACK,
1022 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
1023 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
1024 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
1025
1026 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
1027 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
1028 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
1029 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
1030 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
1031}
1032
Sujithcbe61d82009-02-09 13:27:12 +05301033static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301034 struct ath9k_channel *chan)
1035{
1036 u32 pll;
1037
1038 if (AR_SREV_9100(ah)) {
1039 if (chan && IS_CHAN_5GHZ(chan))
1040 pll = 0x1450;
1041 else
1042 pll = 0x1458;
1043 } else {
1044 if (AR_SREV_9280_10_OR_LATER(ah)) {
1045 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1046
1047 if (chan && IS_CHAN_HALF_RATE(chan))
1048 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
1049 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1050 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1051
1052 if (chan && IS_CHAN_5GHZ(chan)) {
1053 pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
1054
1055
1056 if (AR_SREV_9280_20(ah)) {
1057 if (((chan->channel % 20) == 0)
1058 || ((chan->channel % 10) == 0))
1059 pll = 0x2850;
1060 else
1061 pll = 0x142c;
1062 }
1063 } else {
1064 pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
1065 }
1066
1067 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1068
1069 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1070
1071 if (chan && IS_CHAN_HALF_RATE(chan))
1072 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
1073 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1074 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1075
1076 if (chan && IS_CHAN_5GHZ(chan))
1077 pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
1078 else
1079 pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
1080 } else {
1081 pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1082
1083 if (chan && IS_CHAN_HALF_RATE(chan))
1084 pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
1085 else if (chan && IS_CHAN_QUARTER_RATE(chan))
1086 pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1087
1088 if (chan && IS_CHAN_5GHZ(chan))
1089 pll |= SM(0xa, AR_RTC_PLL_DIV);
1090 else
1091 pll |= SM(0xb, AR_RTC_PLL_DIV);
1092 }
1093 }
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001094 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +05301095
1096 udelay(RTC_PLL_SETTLE_DELAY);
1097
1098 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1099}
1100
Sujithcbe61d82009-02-09 13:27:12 +05301101static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301102{
Sujithf1dc5602008-10-29 10:16:30 +05301103 int rx_chainmask, tx_chainmask;
1104
Sujith2660b812009-02-09 13:27:26 +05301105 rx_chainmask = ah->rxchainmask;
1106 tx_chainmask = ah->txchainmask;
Sujithf1dc5602008-10-29 10:16:30 +05301107
1108 switch (rx_chainmask) {
1109 case 0x5:
1110 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1111 AR_PHY_SWAP_ALT_CHAIN);
1112 case 0x3:
Sujithd535a422009-02-09 13:27:06 +05301113 if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
Sujithf1dc5602008-10-29 10:16:30 +05301114 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
1115 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
1116 break;
1117 }
1118 case 0x1:
1119 case 0x2:
Sujithf1dc5602008-10-29 10:16:30 +05301120 case 0x7:
1121 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
1122 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
1123 break;
1124 default:
1125 break;
1126 }
1127
1128 REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
1129 if (tx_chainmask == 0x5) {
1130 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1131 AR_PHY_SWAP_ALT_CHAIN);
1132 }
1133 if (AR_SREV_9100(ah))
1134 REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
1135 REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
1136}
1137
Sujithcbe61d82009-02-09 13:27:12 +05301138static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -08001139 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301140{
Sujith2660b812009-02-09 13:27:26 +05301141 ah->mask_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +05301142 AR_IMR_TXURN |
1143 AR_IMR_RXERR |
1144 AR_IMR_RXORN |
1145 AR_IMR_BCNMISC;
1146
Sujith0ef1f162009-03-30 15:28:35 +05301147 if (ah->config.intr_mitigation)
Sujith2660b812009-02-09 13:27:26 +05301148 ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
Sujithf1dc5602008-10-29 10:16:30 +05301149 else
Sujith2660b812009-02-09 13:27:26 +05301150 ah->mask_reg |= AR_IMR_RXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301151
Sujith2660b812009-02-09 13:27:26 +05301152 ah->mask_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301153
Colin McCabed97809d2008-12-01 13:38:55 -08001154 if (opmode == NL80211_IFTYPE_AP)
Sujith2660b812009-02-09 13:27:26 +05301155 ah->mask_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +05301156
Sujith2660b812009-02-09 13:27:26 +05301157 REG_WRITE(ah, AR_IMR, ah->mask_reg);
Sujithf1dc5602008-10-29 10:16:30 +05301158 REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1159
1160 if (!AR_SREV_9100(ah)) {
1161 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
1162 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
1163 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
1164 }
1165}
1166
Sujithcbe61d82009-02-09 13:27:12 +05301167static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301168{
Sujithf1dc5602008-10-29 10:16:30 +05301169 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
Sujith04bd4632008-11-28 22:18:05 +05301170 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301171 ah->acktimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301172 return false;
1173 } else {
1174 REG_RMW_FIELD(ah, AR_TIME_OUT,
1175 AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301176 ah->acktimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301177 return true;
1178 }
1179}
1180
Sujithcbe61d82009-02-09 13:27:12 +05301181static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301182{
Sujithf1dc5602008-10-29 10:16:30 +05301183 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
Sujith04bd4632008-11-28 22:18:05 +05301184 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301185 ah->ctstimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301186 return false;
1187 } else {
1188 REG_RMW_FIELD(ah, AR_TIME_OUT,
1189 AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301190 ah->ctstimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301191 return true;
1192 }
1193}
1194
Sujithcbe61d82009-02-09 13:27:12 +05301195static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301196{
Sujithf1dc5602008-10-29 10:16:30 +05301197 if (tu > 0xFFFF) {
1198 DPRINTF(ah->ah_sc, ATH_DBG_XMIT,
Sujith04bd4632008-11-28 22:18:05 +05301199 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +05301200 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301201 return false;
1202 } else {
1203 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301204 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301205 return true;
1206 }
1207}
1208
Sujithcbe61d82009-02-09 13:27:12 +05301209static void ath9k_hw_init_user_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301210{
Sujith2660b812009-02-09 13:27:26 +05301211 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
1212 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301213
Sujith2660b812009-02-09 13:27:26 +05301214 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +05301215 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +05301216 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1217 if (ah->slottime != (u32) -1)
1218 ath9k_hw_setslottime(ah, ah->slottime);
1219 if (ah->acktimeout != (u32) -1)
1220 ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
1221 if (ah->ctstimeout != (u32) -1)
1222 ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
1223 if (ah->globaltxtimeout != (u32) -1)
1224 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +05301225}
1226
1227const char *ath9k_hw_probe(u16 vendorid, u16 devid)
1228{
1229 return vendorid == ATHEROS_VENDOR_ID ?
1230 ath9k_hw_devname(devid) : NULL;
1231}
1232
Sujithcbe61d82009-02-09 13:27:12 +05301233void ath9k_hw_detach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001234{
1235 if (!AR_SREV_9100(ah))
Luis R. Rodrigueze70c0cf2009-08-03 12:24:51 -07001236 ath9k_hw_ani_disable(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001237
Luis R. Rodriguez081b35a2009-08-03 12:24:50 -07001238 ath9k_hw_rf_free(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001239 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1240 kfree(ah);
Luis R. Rodriguez9db6b6a2009-08-03 12:24:52 -07001241 ah = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001242}
1243
Sujithf1dc5602008-10-29 10:16:30 +05301244/*******/
1245/* INI */
1246/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001247
Sujithcbe61d82009-02-09 13:27:12 +05301248static void ath9k_hw_override_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301249 struct ath9k_channel *chan)
1250{
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001251 u32 val;
1252
1253 if (AR_SREV_9271(ah)) {
1254 /*
1255 * Enable spectral scan to solution for issues with stuck
1256 * beacons on AR9271 1.0. The beacon stuck issue is not seeon on
1257 * AR9271 1.1
1258 */
1259 if (AR_SREV_9271_10(ah)) {
1260 val = REG_READ(ah, AR_PHY_SPECTRAL_SCAN) | AR_PHY_SPECTRAL_SCAN_ENABLE;
1261 REG_WRITE(ah, AR_PHY_SPECTRAL_SCAN, val);
1262 }
1263 else if (AR_SREV_9271_11(ah))
1264 /*
1265 * change AR_PHY_RF_CTL3 setting to fix MAC issue
1266 * present on AR9271 1.1
1267 */
1268 REG_WRITE(ah, AR_PHY_RF_CTL3, 0x3a020001);
1269 return;
1270 }
1271
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301272 /*
1273 * Set the RX_ABORT and RX_DIS and clear if off only after
1274 * RXE is set for MAC. This prevents frames with corrupted
1275 * descriptor status.
1276 */
1277 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1278
1279
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001280 if (!AR_SREV_5416_20_OR_LATER(ah) ||
Sujithf1dc5602008-10-29 10:16:30 +05301281 AR_SREV_9280_10_OR_LATER(ah))
1282 return;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001283 /*
1284 * Disable BB clock gating
1285 * Necessary to avoid issues on AR5416 2.0
1286 */
Sujithf1dc5602008-10-29 10:16:30 +05301287 REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1288}
1289
Sujithcbe61d82009-02-09 13:27:12 +05301290static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301291 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +05301292 u32 reg, u32 value)
1293{
1294 struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1295
Sujithd535a422009-02-09 13:27:06 +05301296 switch (ah->hw_version.devid) {
Sujithf1dc5602008-10-29 10:16:30 +05301297 case AR9280_DEVID_PCI:
1298 if (reg == 0x7894) {
Sujithd8baa932009-03-30 15:28:25 +05301299 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301300 "ini VAL: %x EEPROM: %x\n", value,
1301 (pBase->version & 0xff));
1302
1303 if ((pBase->version & 0xff) > 0x0a) {
Sujithd8baa932009-03-30 15:28:25 +05301304 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301305 "PWDCLKIND: %d\n",
1306 pBase->pwdclkind);
1307 value &= ~AR_AN_TOP2_PWDCLKIND;
1308 value |= AR_AN_TOP2_PWDCLKIND &
1309 (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
1310 } else {
Sujithd8baa932009-03-30 15:28:25 +05301311 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301312 "PWDCLKIND Earlier Rev\n");
1313 }
1314
Sujithd8baa932009-03-30 15:28:25 +05301315 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301316 "final ini VAL: %x\n", value);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001317 }
Sujithf1dc5602008-10-29 10:16:30 +05301318 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001319 }
1320
Sujithf1dc5602008-10-29 10:16:30 +05301321 return value;
1322}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001323
Sujithcbe61d82009-02-09 13:27:12 +05301324static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301325 struct ar5416_eeprom_def *pEepData,
1326 u32 reg, u32 value)
1327{
Sujith2660b812009-02-09 13:27:26 +05301328 if (ah->eep_map == EEP_MAP_4KBITS)
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301329 return value;
1330 else
1331 return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
1332}
1333
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301334static void ath9k_olc_init(struct ath_hw *ah)
1335{
1336 u32 i;
1337
Vivek Natarajandb91f2e2009-08-14 11:27:16 +05301338 if (OLC_FOR_AR9287_10_LATER) {
1339 REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
1340 AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
1341 ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
1342 AR9287_AN_TXPC0_TXPCMODE,
1343 AR9287_AN_TXPC0_TXPCMODE_S,
1344 AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
1345 udelay(100);
1346 } else {
1347 for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
1348 ah->originalGain[i] =
1349 MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
1350 AR_PHY_TX_GAIN);
1351 ah->PDADCdelta = 0;
1352 }
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301353}
1354
Bob Copeland3a702e42009-03-30 22:30:29 -04001355static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
1356 struct ath9k_channel *chan)
1357{
1358 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1359
1360 if (IS_CHAN_B(chan))
1361 ctl |= CTL_11B;
1362 else if (IS_CHAN_G(chan))
1363 ctl |= CTL_11G;
1364 else
1365 ctl |= CTL_11A;
1366
1367 return ctl;
1368}
1369
Sujithcbe61d82009-02-09 13:27:12 +05301370static int ath9k_hw_process_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301371 struct ath9k_channel *chan,
1372 enum ath9k_ht_macmode macmode)
1373{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001374 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301375 int i, regWrites = 0;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001376 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301377 u32 modesIndex, freqIndex;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001378
Sujithf1dc5602008-10-29 10:16:30 +05301379 switch (chan->chanmode) {
1380 case CHANNEL_A:
1381 case CHANNEL_A_HT20:
1382 modesIndex = 1;
1383 freqIndex = 1;
1384 break;
1385 case CHANNEL_A_HT40PLUS:
1386 case CHANNEL_A_HT40MINUS:
1387 modesIndex = 2;
1388 freqIndex = 1;
1389 break;
1390 case CHANNEL_G:
1391 case CHANNEL_G_HT20:
1392 case CHANNEL_B:
1393 modesIndex = 4;
1394 freqIndex = 2;
1395 break;
1396 case CHANNEL_G_HT40PLUS:
1397 case CHANNEL_G_HT40MINUS:
1398 modesIndex = 3;
1399 freqIndex = 2;
1400 break;
1401
1402 default:
1403 return -EINVAL;
1404 }
1405
1406 REG_WRITE(ah, AR_PHY(0), 0x00000007);
Sujithf1dc5602008-10-29 10:16:30 +05301407 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
Sujithf74df6f2009-02-09 13:27:24 +05301408 ah->eep_ops->set_addac(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301409
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001410 if (AR_SREV_5416_22_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +05301411 REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
Sujithf1dc5602008-10-29 10:16:30 +05301412 } else {
1413 struct ar5416IniArray temp;
1414 u32 addacSize =
Sujith2660b812009-02-09 13:27:26 +05301415 sizeof(u32) * ah->iniAddac.ia_rows *
1416 ah->iniAddac.ia_columns;
Sujithf1dc5602008-10-29 10:16:30 +05301417
Sujith2660b812009-02-09 13:27:26 +05301418 memcpy(ah->addac5416_21,
1419 ah->iniAddac.ia_array, addacSize);
Sujithf1dc5602008-10-29 10:16:30 +05301420
Sujith2660b812009-02-09 13:27:26 +05301421 (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301422
Sujith2660b812009-02-09 13:27:26 +05301423 temp.ia_array = ah->addac5416_21;
1424 temp.ia_columns = ah->iniAddac.ia_columns;
1425 temp.ia_rows = ah->iniAddac.ia_rows;
Sujithf1dc5602008-10-29 10:16:30 +05301426 REG_WRITE_ARRAY(&temp, 1, regWrites);
1427 }
1428
1429 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
1430
Sujith2660b812009-02-09 13:27:26 +05301431 for (i = 0; i < ah->iniModes.ia_rows; i++) {
1432 u32 reg = INI_RA(&ah->iniModes, i, 0);
1433 u32 val = INI_RA(&ah->iniModes, i, modesIndex);
Sujithf1dc5602008-10-29 10:16:30 +05301434
Sujithf1dc5602008-10-29 10:16:30 +05301435 REG_WRITE(ah, reg, val);
1436
1437 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301438 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301439 udelay(100);
1440 }
1441
1442 DO_DELAY(regWrites);
1443 }
1444
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301445 if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
Sujith2660b812009-02-09 13:27:26 +05301446 REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301447
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301448 if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
1449 AR_SREV_9287_10_OR_LATER(ah))
Sujith2660b812009-02-09 13:27:26 +05301450 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301451
Sujith2660b812009-02-09 13:27:26 +05301452 for (i = 0; i < ah->iniCommon.ia_rows; i++) {
1453 u32 reg = INI_RA(&ah->iniCommon, i, 0);
1454 u32 val = INI_RA(&ah->iniCommon, i, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301455
1456 REG_WRITE(ah, reg, val);
1457
1458 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301459 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301460 udelay(100);
1461 }
1462
1463 DO_DELAY(regWrites);
1464 }
1465
1466 ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);
1467
1468 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
Sujith2660b812009-02-09 13:27:26 +05301469 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
Sujithf1dc5602008-10-29 10:16:30 +05301470 regWrites);
1471 }
1472
1473 ath9k_hw_override_ini(ah, chan);
1474 ath9k_hw_set_regs(ah, chan, macmode);
1475 ath9k_hw_init_chain_masks(ah);
1476
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301477 if (OLC_FOR_AR9280_20_LATER)
1478 ath9k_olc_init(ah);
1479
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001480 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001481 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001482 channel->max_antenna_gain * 2,
1483 channel->max_power * 2,
1484 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001485 (u32) regulatory->power_limit));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001486
Sujithf1dc5602008-10-29 10:16:30 +05301487 if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
Sujithd8baa932009-03-30 15:28:25 +05301488 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301489 "ar5416SetRfRegs failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001490 return -EIO;
1491 }
1492
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001493 return 0;
1494}
1495
Sujithf1dc5602008-10-29 10:16:30 +05301496/****************************************/
1497/* Reset and Channel Switching Routines */
1498/****************************************/
1499
Sujithcbe61d82009-02-09 13:27:12 +05301500static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301501{
1502 u32 rfMode = 0;
1503
1504 if (chan == NULL)
1505 return;
1506
1507 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
1508 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
1509
1510 if (!AR_SREV_9280_10_OR_LATER(ah))
1511 rfMode |= (IS_CHAN_5GHZ(chan)) ?
1512 AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
1513
1514 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
1515 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
1516
1517 REG_WRITE(ah, AR_PHY_MODE, rfMode);
1518}
1519
Sujithcbe61d82009-02-09 13:27:12 +05301520static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301521{
1522 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
1523}
1524
Sujithcbe61d82009-02-09 13:27:12 +05301525static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301526{
1527 u32 regval;
1528
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001529 /*
1530 * set AHB_MODE not to do cacheline prefetches
1531 */
Sujithf1dc5602008-10-29 10:16:30 +05301532 regval = REG_READ(ah, AR_AHB_MODE);
1533 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
1534
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001535 /*
1536 * let mac dma reads be in 128 byte chunks
1537 */
Sujithf1dc5602008-10-29 10:16:30 +05301538 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
1539 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
1540
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001541 /*
1542 * Restore TX Trigger Level to its pre-reset value.
1543 * The initial value depends on whether aggregation is enabled, and is
1544 * adjusted whenever underruns are detected.
1545 */
Sujith2660b812009-02-09 13:27:26 +05301546 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301547
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001548 /*
1549 * let mac dma writes be in 128 byte chunks
1550 */
Sujithf1dc5602008-10-29 10:16:30 +05301551 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
1552 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
1553
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001554 /*
1555 * Setup receive FIFO threshold to hold off TX activities
1556 */
Sujithf1dc5602008-10-29 10:16:30 +05301557 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1558
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001559 /*
1560 * reduce the number of usable entries in PCU TXBUF to avoid
1561 * wrap around issues.
1562 */
Sujithf1dc5602008-10-29 10:16:30 +05301563 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001564 /* For AR9285 the number of Fifos are reduced to half.
1565 * So set the usable tx buf size also to half to
1566 * avoid data/delimiter underruns
1567 */
Sujithf1dc5602008-10-29 10:16:30 +05301568 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1569 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001570 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301571 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1572 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1573 }
1574}
1575
Sujithcbe61d82009-02-09 13:27:12 +05301576static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301577{
1578 u32 val;
1579
1580 val = REG_READ(ah, AR_STA_ID1);
1581 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
1582 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001583 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +05301584 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
1585 | AR_STA_ID1_KSRCH_MODE);
1586 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1587 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001588 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001589 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +05301590 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
1591 | AR_STA_ID1_KSRCH_MODE);
1592 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1593 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001594 case NL80211_IFTYPE_STATION:
1595 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +05301596 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1597 break;
1598 }
1599}
1600
Sujithcbe61d82009-02-09 13:27:12 +05301601static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001602 u32 coef_scaled,
1603 u32 *coef_mantissa,
1604 u32 *coef_exponent)
1605{
1606 u32 coef_exp, coef_man;
1607
1608 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1609 if ((coef_scaled >> coef_exp) & 0x1)
1610 break;
1611
1612 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1613
1614 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1615
1616 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1617 *coef_exponent = coef_exp - 16;
1618}
1619
Sujithcbe61d82009-02-09 13:27:12 +05301620static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301621 struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001622{
1623 u32 coef_scaled, ds_coef_exp, ds_coef_man;
1624 u32 clockMhzScaled = 0x64000000;
1625 struct chan_centers centers;
1626
1627 if (IS_CHAN_HALF_RATE(chan))
1628 clockMhzScaled = clockMhzScaled >> 1;
1629 else if (IS_CHAN_QUARTER_RATE(chan))
1630 clockMhzScaled = clockMhzScaled >> 2;
1631
1632 ath9k_hw_get_channel_centers(ah, chan, &centers);
1633 coef_scaled = clockMhzScaled / centers.synth_center;
1634
1635 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1636 &ds_coef_exp);
1637
1638 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1639 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
1640 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1641 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
1642
1643 coef_scaled = (9 * coef_scaled) / 10;
1644
1645 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1646 &ds_coef_exp);
1647
1648 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1649 AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
1650 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1651 AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
1652}
1653
Sujithcbe61d82009-02-09 13:27:12 +05301654static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301655{
1656 u32 rst_flags;
1657 u32 tmpReg;
1658
Sujith70768492009-02-16 13:23:12 +05301659 if (AR_SREV_9100(ah)) {
1660 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
1661 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
1662 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
1663 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
1664 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1665 }
1666
Sujithf1dc5602008-10-29 10:16:30 +05301667 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1668 AR_RTC_FORCE_WAKE_ON_INT);
1669
1670 if (AR_SREV_9100(ah)) {
1671 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1672 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1673 } else {
1674 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1675 if (tmpReg &
1676 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1677 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1678 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1679 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1680 } else {
1681 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1682 }
1683
1684 rst_flags = AR_RTC_RC_MAC_WARM;
1685 if (type == ATH9K_RESET_COLD)
1686 rst_flags |= AR_RTC_RC_MAC_COLD;
1687 }
1688
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001689 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujithf1dc5602008-10-29 10:16:30 +05301690 udelay(50);
1691
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001692 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301693 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Sujithf1dc5602008-10-29 10:16:30 +05301694 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301695 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301696 return false;
1697 }
1698
1699 if (!AR_SREV_9100(ah))
1700 REG_WRITE(ah, AR_RC, 0);
1701
1702 ath9k_hw_init_pll(ah, NULL);
1703
1704 if (AR_SREV_9100(ah))
1705 udelay(50);
1706
1707 return true;
1708}
1709
Sujithcbe61d82009-02-09 13:27:12 +05301710static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301711{
1712 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1713 AR_RTC_FORCE_WAKE_ON_INT);
1714
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301715 if (!AR_SREV_9100(ah))
1716 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1717
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001718 REG_WRITE(ah, AR_RTC_RESET, 0);
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301719 udelay(2);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301720
1721 if (!AR_SREV_9100(ah))
1722 REG_WRITE(ah, AR_RC, 0);
1723
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001724 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301725
1726 if (!ath9k_hw_wait(ah,
1727 AR_RTC_STATUS,
1728 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301729 AR_RTC_STATUS_ON,
1730 AH_WAIT_TIMEOUT)) {
Sujith04bd4632008-11-28 22:18:05 +05301731 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301732 return false;
1733 }
1734
1735 ath9k_hw_read_revisions(ah);
1736
1737 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1738}
1739
Sujithcbe61d82009-02-09 13:27:12 +05301740static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301741{
1742 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1743 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1744
1745 switch (type) {
1746 case ATH9K_RESET_POWER_ON:
1747 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301748 case ATH9K_RESET_WARM:
1749 case ATH9K_RESET_COLD:
1750 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301751 default:
1752 return false;
1753 }
1754}
1755
Sujithcbe61d82009-02-09 13:27:12 +05301756static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Sujithf1dc5602008-10-29 10:16:30 +05301757 enum ath9k_ht_macmode macmode)
1758{
1759 u32 phymode;
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301760 u32 enableDacFifo = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301761
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301762 if (AR_SREV_9285_10_OR_LATER(ah))
1763 enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
1764 AR_PHY_FC_ENABLE_DAC_FIFO);
1765
Sujithf1dc5602008-10-29 10:16:30 +05301766 phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301767 | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
Sujithf1dc5602008-10-29 10:16:30 +05301768
1769 if (IS_CHAN_HT40(chan)) {
1770 phymode |= AR_PHY_FC_DYN2040_EN;
1771
1772 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
1773 (chan->chanmode == CHANNEL_G_HT40PLUS))
1774 phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1775
Sujith2660b812009-02-09 13:27:26 +05301776 if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
Sujithf1dc5602008-10-29 10:16:30 +05301777 phymode |= AR_PHY_FC_DYN2040_EXT_CH;
1778 }
1779 REG_WRITE(ah, AR_PHY_TURBO, phymode);
1780
1781 ath9k_hw_set11nmac2040(ah, macmode);
1782
1783 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
1784 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1785}
1786
Sujithcbe61d82009-02-09 13:27:12 +05301787static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301788 struct ath9k_channel *chan)
1789{
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301790 if (OLC_FOR_AR9280_20_LATER) {
1791 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1792 return false;
1793 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301794 return false;
1795
1796 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1797 return false;
1798
Sujith2660b812009-02-09 13:27:26 +05301799 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301800 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301801 ath9k_hw_set_rfmode(ah, chan);
1802
1803 return true;
1804}
1805
Sujithcbe61d82009-02-09 13:27:12 +05301806static bool ath9k_hw_channel_change(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301807 struct ath9k_channel *chan,
1808 enum ath9k_ht_macmode macmode)
1809{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001810 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001811 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301812 u32 synthDelay, qnum;
1813
1814 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1815 if (ath9k_hw_numtxpending(ah, qnum)) {
1816 DPRINTF(ah->ah_sc, ATH_DBG_QUEUE,
Sujith04bd4632008-11-28 22:18:05 +05301817 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301818 return false;
1819 }
1820 }
1821
1822 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
1823 if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
Sujith0caa7b12009-02-16 13:23:20 +05301824 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
Sujithd8baa932009-03-30 15:28:25 +05301825 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301826 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301827 return false;
1828 }
1829
1830 ath9k_hw_set_regs(ah, chan, macmode);
1831
1832 if (AR_SREV_9280_10_OR_LATER(ah)) {
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001833 ath9k_hw_ar9280_set_channel(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301834 } else {
1835 if (!(ath9k_hw_set_channel(ah, chan))) {
Sujithd8baa932009-03-30 15:28:25 +05301836 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
1837 "Failed to set channel\n");
Sujithf1dc5602008-10-29 10:16:30 +05301838 return false;
1839 }
1840 }
1841
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001842 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001843 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301844 channel->max_antenna_gain * 2,
1845 channel->max_power * 2,
1846 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001847 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301848
1849 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301850 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301851 synthDelay = (4 * synthDelay) / 22;
1852 else
1853 synthDelay /= 10;
1854
1855 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1856
1857 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
1858
1859 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1860 ath9k_hw_set_delta_slope(ah, chan);
1861
1862 if (AR_SREV_9280_10_OR_LATER(ah))
1863 ath9k_hw_9280_spur_mitigate(ah, chan);
1864 else
1865 ath9k_hw_spur_mitigate(ah, chan);
1866
1867 if (!chan->oneTimeCalsDone)
1868 chan->oneTimeCalsDone = true;
1869
1870 return true;
1871}
1872
Sujithcbe61d82009-02-09 13:27:12 +05301873static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001874{
1875 int bb_spur = AR_NO_SPUR;
1876 int freq;
1877 int bin, cur_bin;
1878 int bb_spur_off, spur_subchannel_sd;
1879 int spur_freq_sd;
1880 int spur_delta_phase;
1881 int denominator;
1882 int upper, lower, cur_vit_mask;
1883 int tmp, newVal;
1884 int i;
1885 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1886 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
1887 };
1888 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
1889 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
1890 };
1891 int inc[4] = { 0, 100, 0, 0 };
1892 struct chan_centers centers;
1893
1894 int8_t mask_m[123];
1895 int8_t mask_p[123];
1896 int8_t mask_amt;
1897 int tmp_mask;
1898 int cur_bb_spur;
1899 bool is2GHz = IS_CHAN_2GHZ(chan);
1900
1901 memset(&mask_m, 0, sizeof(int8_t) * 123);
1902 memset(&mask_p, 0, sizeof(int8_t) * 123);
1903
1904 ath9k_hw_get_channel_centers(ah, chan, &centers);
1905 freq = centers.synth_center;
1906
Sujith2660b812009-02-09 13:27:26 +05301907 ah->config.spurmode = SPUR_ENABLE_EEPROM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001908 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05301909 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001910
1911 if (is2GHz)
1912 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
1913 else
1914 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
1915
1916 if (AR_NO_SPUR == cur_bb_spur)
1917 break;
1918 cur_bb_spur = cur_bb_spur - freq;
1919
1920 if (IS_CHAN_HT40(chan)) {
1921 if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
1922 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
1923 bb_spur = cur_bb_spur;
1924 break;
1925 }
1926 } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
1927 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
1928 bb_spur = cur_bb_spur;
1929 break;
1930 }
1931 }
1932
1933 if (AR_NO_SPUR == bb_spur) {
1934 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1935 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1936 return;
1937 } else {
1938 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1939 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1940 }
1941
1942 bin = bb_spur * 320;
1943
1944 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
1945
1946 newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
1947 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
1948 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
1949 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
1950 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
1951
1952 newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
1953 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
1954 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
1955 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
1956 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
1957 REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
1958
1959 if (IS_CHAN_HT40(chan)) {
1960 if (bb_spur < 0) {
1961 spur_subchannel_sd = 1;
1962 bb_spur_off = bb_spur + 10;
1963 } else {
1964 spur_subchannel_sd = 0;
1965 bb_spur_off = bb_spur - 10;
1966 }
1967 } else {
1968 spur_subchannel_sd = 0;
1969 bb_spur_off = bb_spur;
1970 }
1971
1972 if (IS_CHAN_HT40(chan))
1973 spur_delta_phase =
1974 ((bb_spur * 262144) /
1975 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1976 else
1977 spur_delta_phase =
1978 ((bb_spur * 524288) /
1979 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1980
1981 denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
1982 spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
1983
1984 newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
1985 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
1986 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
1987 REG_WRITE(ah, AR_PHY_TIMING11, newVal);
1988
1989 newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
1990 REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
1991
1992 cur_bin = -6000;
1993 upper = bin + 100;
1994 lower = bin - 100;
1995
1996 for (i = 0; i < 4; i++) {
1997 int pilot_mask = 0;
1998 int chan_mask = 0;
1999 int bp = 0;
2000 for (bp = 0; bp < 30; bp++) {
2001 if ((cur_bin > lower) && (cur_bin < upper)) {
2002 pilot_mask = pilot_mask | 0x1 << bp;
2003 chan_mask = chan_mask | 0x1 << bp;
2004 }
2005 cur_bin += 100;
2006 }
2007 cur_bin += inc[i];
2008 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
2009 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2010 }
2011
2012 cur_vit_mask = 6100;
2013 upper = bin + 120;
2014 lower = bin - 120;
2015
2016 for (i = 0; i < 123; i++) {
2017 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03002018
2019 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002020 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03002021
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002022 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002023 mask_amt = 1;
2024 else
2025 mask_amt = 0;
2026 if (cur_vit_mask < 0)
2027 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2028 else
2029 mask_p[cur_vit_mask / 100] = mask_amt;
2030 }
2031 cur_vit_mask -= 100;
2032 }
2033
2034 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2035 | (mask_m[48] << 26) | (mask_m[49] << 24)
2036 | (mask_m[50] << 22) | (mask_m[51] << 20)
2037 | (mask_m[52] << 18) | (mask_m[53] << 16)
2038 | (mask_m[54] << 14) | (mask_m[55] << 12)
2039 | (mask_m[56] << 10) | (mask_m[57] << 8)
2040 | (mask_m[58] << 6) | (mask_m[59] << 4)
2041 | (mask_m[60] << 2) | (mask_m[61] << 0);
2042 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2043 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2044
2045 tmp_mask = (mask_m[31] << 28)
2046 | (mask_m[32] << 26) | (mask_m[33] << 24)
2047 | (mask_m[34] << 22) | (mask_m[35] << 20)
2048 | (mask_m[36] << 18) | (mask_m[37] << 16)
2049 | (mask_m[48] << 14) | (mask_m[39] << 12)
2050 | (mask_m[40] << 10) | (mask_m[41] << 8)
2051 | (mask_m[42] << 6) | (mask_m[43] << 4)
2052 | (mask_m[44] << 2) | (mask_m[45] << 0);
2053 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2054 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2055
2056 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2057 | (mask_m[18] << 26) | (mask_m[18] << 24)
2058 | (mask_m[20] << 22) | (mask_m[20] << 20)
2059 | (mask_m[22] << 18) | (mask_m[22] << 16)
2060 | (mask_m[24] << 14) | (mask_m[24] << 12)
2061 | (mask_m[25] << 10) | (mask_m[26] << 8)
2062 | (mask_m[27] << 6) | (mask_m[28] << 4)
2063 | (mask_m[29] << 2) | (mask_m[30] << 0);
2064 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2065 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2066
2067 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2068 | (mask_m[2] << 26) | (mask_m[3] << 24)
2069 | (mask_m[4] << 22) | (mask_m[5] << 20)
2070 | (mask_m[6] << 18) | (mask_m[7] << 16)
2071 | (mask_m[8] << 14) | (mask_m[9] << 12)
2072 | (mask_m[10] << 10) | (mask_m[11] << 8)
2073 | (mask_m[12] << 6) | (mask_m[13] << 4)
2074 | (mask_m[14] << 2) | (mask_m[15] << 0);
2075 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2076 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2077
2078 tmp_mask = (mask_p[15] << 28)
2079 | (mask_p[14] << 26) | (mask_p[13] << 24)
2080 | (mask_p[12] << 22) | (mask_p[11] << 20)
2081 | (mask_p[10] << 18) | (mask_p[9] << 16)
2082 | (mask_p[8] << 14) | (mask_p[7] << 12)
2083 | (mask_p[6] << 10) | (mask_p[5] << 8)
2084 | (mask_p[4] << 6) | (mask_p[3] << 4)
2085 | (mask_p[2] << 2) | (mask_p[1] << 0);
2086 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2087 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2088
2089 tmp_mask = (mask_p[30] << 28)
2090 | (mask_p[29] << 26) | (mask_p[28] << 24)
2091 | (mask_p[27] << 22) | (mask_p[26] << 20)
2092 | (mask_p[25] << 18) | (mask_p[24] << 16)
2093 | (mask_p[23] << 14) | (mask_p[22] << 12)
2094 | (mask_p[21] << 10) | (mask_p[20] << 8)
2095 | (mask_p[19] << 6) | (mask_p[18] << 4)
2096 | (mask_p[17] << 2) | (mask_p[16] << 0);
2097 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2098 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2099
2100 tmp_mask = (mask_p[45] << 28)
2101 | (mask_p[44] << 26) | (mask_p[43] << 24)
2102 | (mask_p[42] << 22) | (mask_p[41] << 20)
2103 | (mask_p[40] << 18) | (mask_p[39] << 16)
2104 | (mask_p[38] << 14) | (mask_p[37] << 12)
2105 | (mask_p[36] << 10) | (mask_p[35] << 8)
2106 | (mask_p[34] << 6) | (mask_p[33] << 4)
2107 | (mask_p[32] << 2) | (mask_p[31] << 0);
2108 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2109 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2110
2111 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2112 | (mask_p[59] << 26) | (mask_p[58] << 24)
2113 | (mask_p[57] << 22) | (mask_p[56] << 20)
2114 | (mask_p[55] << 18) | (mask_p[54] << 16)
2115 | (mask_p[53] << 14) | (mask_p[52] << 12)
2116 | (mask_p[51] << 10) | (mask_p[50] << 8)
2117 | (mask_p[49] << 6) | (mask_p[48] << 4)
2118 | (mask_p[47] << 2) | (mask_p[46] << 0);
2119 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2120 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2121}
2122
Sujithcbe61d82009-02-09 13:27:12 +05302123static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002124{
2125 int bb_spur = AR_NO_SPUR;
2126 int bin, cur_bin;
2127 int spur_freq_sd;
2128 int spur_delta_phase;
2129 int denominator;
2130 int upper, lower, cur_vit_mask;
2131 int tmp, new;
2132 int i;
2133 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
2134 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
2135 };
2136 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
2137 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
2138 };
2139 int inc[4] = { 0, 100, 0, 0 };
2140
2141 int8_t mask_m[123];
2142 int8_t mask_p[123];
2143 int8_t mask_amt;
2144 int tmp_mask;
2145 int cur_bb_spur;
2146 bool is2GHz = IS_CHAN_2GHZ(chan);
2147
2148 memset(&mask_m, 0, sizeof(int8_t) * 123);
2149 memset(&mask_p, 0, sizeof(int8_t) * 123);
2150
2151 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05302152 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002153 if (AR_NO_SPUR == cur_bb_spur)
2154 break;
2155 cur_bb_spur = cur_bb_spur - (chan->channel * 10);
2156 if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
2157 bb_spur = cur_bb_spur;
2158 break;
2159 }
2160 }
2161
2162 if (AR_NO_SPUR == bb_spur)
2163 return;
2164
2165 bin = bb_spur * 32;
2166
2167 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
2168 new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
2169 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
2170 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
2171 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2172
2173 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2174
2175 new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
2176 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
2177 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
2178 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
2179 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
2180 REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2181
2182 spur_delta_phase = ((bb_spur * 524288) / 100) &
2183 AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2184
2185 denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
2186 spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2187
2188 new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
2189 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
2190 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
2191 REG_WRITE(ah, AR_PHY_TIMING11, new);
2192
2193 cur_bin = -6000;
2194 upper = bin + 100;
2195 lower = bin - 100;
2196
2197 for (i = 0; i < 4; i++) {
2198 int pilot_mask = 0;
2199 int chan_mask = 0;
2200 int bp = 0;
2201 for (bp = 0; bp < 30; bp++) {
2202 if ((cur_bin > lower) && (cur_bin < upper)) {
2203 pilot_mask = pilot_mask | 0x1 << bp;
2204 chan_mask = chan_mask | 0x1 << bp;
2205 }
2206 cur_bin += 100;
2207 }
2208 cur_bin += inc[i];
2209 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
2210 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2211 }
2212
2213 cur_vit_mask = 6100;
2214 upper = bin + 120;
2215 lower = bin - 120;
2216
2217 for (i = 0; i < 123; i++) {
2218 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002219
2220 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002221 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002222
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002223 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002224 mask_amt = 1;
2225 else
2226 mask_amt = 0;
2227 if (cur_vit_mask < 0)
2228 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2229 else
2230 mask_p[cur_vit_mask / 100] = mask_amt;
2231 }
2232 cur_vit_mask -= 100;
2233 }
2234
2235 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2236 | (mask_m[48] << 26) | (mask_m[49] << 24)
2237 | (mask_m[50] << 22) | (mask_m[51] << 20)
2238 | (mask_m[52] << 18) | (mask_m[53] << 16)
2239 | (mask_m[54] << 14) | (mask_m[55] << 12)
2240 | (mask_m[56] << 10) | (mask_m[57] << 8)
2241 | (mask_m[58] << 6) | (mask_m[59] << 4)
2242 | (mask_m[60] << 2) | (mask_m[61] << 0);
2243 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2244 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2245
2246 tmp_mask = (mask_m[31] << 28)
2247 | (mask_m[32] << 26) | (mask_m[33] << 24)
2248 | (mask_m[34] << 22) | (mask_m[35] << 20)
2249 | (mask_m[36] << 18) | (mask_m[37] << 16)
2250 | (mask_m[48] << 14) | (mask_m[39] << 12)
2251 | (mask_m[40] << 10) | (mask_m[41] << 8)
2252 | (mask_m[42] << 6) | (mask_m[43] << 4)
2253 | (mask_m[44] << 2) | (mask_m[45] << 0);
2254 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2255 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2256
2257 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2258 | (mask_m[18] << 26) | (mask_m[18] << 24)
2259 | (mask_m[20] << 22) | (mask_m[20] << 20)
2260 | (mask_m[22] << 18) | (mask_m[22] << 16)
2261 | (mask_m[24] << 14) | (mask_m[24] << 12)
2262 | (mask_m[25] << 10) | (mask_m[26] << 8)
2263 | (mask_m[27] << 6) | (mask_m[28] << 4)
2264 | (mask_m[29] << 2) | (mask_m[30] << 0);
2265 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2266 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2267
2268 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2269 | (mask_m[2] << 26) | (mask_m[3] << 24)
2270 | (mask_m[4] << 22) | (mask_m[5] << 20)
2271 | (mask_m[6] << 18) | (mask_m[7] << 16)
2272 | (mask_m[8] << 14) | (mask_m[9] << 12)
2273 | (mask_m[10] << 10) | (mask_m[11] << 8)
2274 | (mask_m[12] << 6) | (mask_m[13] << 4)
2275 | (mask_m[14] << 2) | (mask_m[15] << 0);
2276 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2277 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2278
2279 tmp_mask = (mask_p[15] << 28)
2280 | (mask_p[14] << 26) | (mask_p[13] << 24)
2281 | (mask_p[12] << 22) | (mask_p[11] << 20)
2282 | (mask_p[10] << 18) | (mask_p[9] << 16)
2283 | (mask_p[8] << 14) | (mask_p[7] << 12)
2284 | (mask_p[6] << 10) | (mask_p[5] << 8)
2285 | (mask_p[4] << 6) | (mask_p[3] << 4)
2286 | (mask_p[2] << 2) | (mask_p[1] << 0);
2287 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2288 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2289
2290 tmp_mask = (mask_p[30] << 28)
2291 | (mask_p[29] << 26) | (mask_p[28] << 24)
2292 | (mask_p[27] << 22) | (mask_p[26] << 20)
2293 | (mask_p[25] << 18) | (mask_p[24] << 16)
2294 | (mask_p[23] << 14) | (mask_p[22] << 12)
2295 | (mask_p[21] << 10) | (mask_p[20] << 8)
2296 | (mask_p[19] << 6) | (mask_p[18] << 4)
2297 | (mask_p[17] << 2) | (mask_p[16] << 0);
2298 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2299 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2300
2301 tmp_mask = (mask_p[45] << 28)
2302 | (mask_p[44] << 26) | (mask_p[43] << 24)
2303 | (mask_p[42] << 22) | (mask_p[41] << 20)
2304 | (mask_p[40] << 18) | (mask_p[39] << 16)
2305 | (mask_p[38] << 14) | (mask_p[37] << 12)
2306 | (mask_p[36] << 10) | (mask_p[35] << 8)
2307 | (mask_p[34] << 6) | (mask_p[33] << 4)
2308 | (mask_p[32] << 2) | (mask_p[31] << 0);
2309 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2310 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2311
2312 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2313 | (mask_p[59] << 26) | (mask_p[58] << 24)
2314 | (mask_p[57] << 22) | (mask_p[56] << 20)
2315 | (mask_p[55] << 18) | (mask_p[54] << 16)
2316 | (mask_p[53] << 14) | (mask_p[52] << 12)
2317 | (mask_p[51] << 10) | (mask_p[50] << 8)
2318 | (mask_p[49] << 6) | (mask_p[48] << 4)
2319 | (mask_p[47] << 2) | (mask_p[46] << 0);
2320 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2321 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2322}
2323
Johannes Berg3b319aa2009-06-13 14:50:26 +05302324static void ath9k_enable_rfkill(struct ath_hw *ah)
2325{
2326 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
2327 AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
2328
2329 REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
2330 AR_GPIO_INPUT_MUX2_RFSILENT);
2331
2332 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
2333 REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
2334}
2335
Sujithcbe61d82009-02-09 13:27:12 +05302336int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002337 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002338{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002339 u32 saveLedState;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002340 struct ath_softc *sc = ah->ah_sc;
Sujith2660b812009-02-09 13:27:26 +05302341 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002342 u32 saveDefAntenna;
2343 u32 macStaId1;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002344 int i, rx_chainmask, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002345
Sujith2660b812009-02-09 13:27:26 +05302346 ah->extprotspacing = sc->ht_extprotspacing;
2347 ah->txchainmask = sc->tx_chainmask;
2348 ah->rxchainmask = sc->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002349
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002350 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
2351 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002352
2353 if (curchan)
2354 ath9k_hw_getnf(ah, curchan);
2355
2356 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05302357 (ah->chip_fullsleep != true) &&
2358 (ah->curchan != NULL) &&
2359 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002360 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05302361 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002362 (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
Sujith2660b812009-02-09 13:27:26 +05302363 !IS_CHAN_A_5MHZ_SPACED(ah->curchan)))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002364
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002365 if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
Sujith2660b812009-02-09 13:27:26 +05302366 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002367 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002368 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002369 }
2370 }
2371
2372 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
2373 if (saveDefAntenna == 0)
2374 saveDefAntenna = 1;
2375
2376 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
2377
2378 saveLedState = REG_READ(ah, AR_CFG_LED) &
2379 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
2380 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
2381
2382 ath9k_hw_mark_phy_inactive(ah);
2383
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002384 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
2385 REG_WRITE(ah,
2386 AR9271_RESET_POWER_DOWN_CONTROL,
2387 AR9271_RADIO_RF_RST);
2388 udelay(50);
2389 }
2390
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002391 if (!ath9k_hw_chip_reset(ah, chan)) {
Sujithd8baa932009-03-30 15:28:25 +05302392 DPRINTF(ah->ah_sc, ATH_DBG_FATAL, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002393 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002394 }
2395
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002396 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
2397 ah->htc_reset_init = false;
2398 REG_WRITE(ah,
2399 AR9271_RESET_POWER_DOWN_CONTROL,
2400 AR9271_GATE_MAC_CTL);
2401 udelay(50);
2402 }
2403
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05302404 if (AR_SREV_9280_10_OR_LATER(ah))
2405 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002406
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302407 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302408 /* Enable ASYNC FIFO */
2409 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2410 AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
2411 REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
2412 REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2413 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
2414 REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
2415 AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
2416 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002417 r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
2418 if (r)
2419 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002420
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002421 /* Setup MFP options for CCMP */
2422 if (AR_SREV_9280_20_OR_LATER(ah)) {
2423 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
2424 * frames when constructing CCMP AAD. */
2425 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
2426 0xc7ff);
2427 ah->sw_mgmt_crypto = false;
2428 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
2429 /* Disable hardware crypto for management frames */
2430 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
2431 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
2432 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2433 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
2434 ah->sw_mgmt_crypto = true;
2435 } else
2436 ah->sw_mgmt_crypto = true;
2437
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002438 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
2439 ath9k_hw_set_delta_slope(ah, chan);
2440
2441 if (AR_SREV_9280_10_OR_LATER(ah))
2442 ath9k_hw_9280_spur_mitigate(ah, chan);
2443 else
2444 ath9k_hw_spur_mitigate(ah, chan);
2445
Sujithd6509152009-03-13 08:56:05 +05302446 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002447
2448 ath9k_hw_decrease_chain_power(ah, chan);
2449
Sujithba52da52009-02-09 13:27:10 +05302450 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ah->macaddr));
2451 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ah->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002452 | macStaId1
2453 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05302454 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05302455 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05302456 | ah->sta_id1_defaults);
2457 ath9k_hw_set_operating_mode(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002458
Sujithba52da52009-02-09 13:27:10 +05302459 REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
2460 REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002461
2462 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
2463
Sujithba52da52009-02-09 13:27:10 +05302464 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
2465 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
2466 ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002467
2468 REG_WRITE(ah, AR_ISR, ~0);
2469
2470 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
2471
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002472 if (AR_SREV_9280_10_OR_LATER(ah))
2473 ath9k_hw_ar9280_set_channel(ah, chan);
2474 else
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002475 if (!(ath9k_hw_set_channel(ah, chan)))
2476 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002477
2478 for (i = 0; i < AR_NUM_DCU; i++)
2479 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
2480
Sujith2660b812009-02-09 13:27:26 +05302481 ah->intr_txqs = 0;
2482 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002483 ath9k_hw_resettxqueue(ah, i);
2484
Sujith2660b812009-02-09 13:27:26 +05302485 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002486 ath9k_hw_init_qos(ah);
2487
Sujith2660b812009-02-09 13:27:26 +05302488 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302489 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05302490
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002491 ath9k_hw_init_user_settings(ah);
2492
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302493 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302494 REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
2495 AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
2496 REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
2497 AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
2498 REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
2499 AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);
2500
2501 REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
2502 REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);
2503
2504 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
2505 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
2506 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
2507 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
2508 }
Vivek Natarajan326bebb2009-08-14 11:33:36 +05302509 if (AR_SREV_9287_12_OR_LATER(ah)) {
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302510 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2511 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
2512 }
2513
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002514 REG_WRITE(ah, AR_STA_ID1,
2515 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
2516
2517 ath9k_hw_set_dma(ah);
2518
2519 REG_WRITE(ah, AR_OBS, 8);
2520
Sujith0ef1f162009-03-30 15:28:35 +05302521 if (ah->config.intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002522 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2523 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2524 }
2525
2526 ath9k_hw_init_bb(ah, chan);
2527
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002528 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002529 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002530
Sujith2660b812009-02-09 13:27:26 +05302531 rx_chainmask = ah->rxchainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002532 if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
2533 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
2534 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
2535 }
2536
2537 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2538
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002539 /*
2540 * For big endian systems turn on swapping for descriptors
2541 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002542 if (AR_SREV_9100(ah)) {
2543 u32 mask;
2544 mask = REG_READ(ah, AR_CFG);
2545 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2546 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302547 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002548 } else {
2549 mask =
2550 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
2551 REG_WRITE(ah, AR_CFG, mask);
2552 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05302553 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002554 }
2555 } else {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002556 /* Configure AR9271 target WLAN */
2557 if (AR_SREV_9271(ah))
2558 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002559#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002560 else
2561 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002562#endif
2563 }
2564
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302565 if (ah->ah_sc->sc_flags & SC_OP_BTCOEX_ENABLED)
2566 ath9k_hw_btcoex_enable(ah);
2567
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002568 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002569}
2570
Sujithf1dc5602008-10-29 10:16:30 +05302571/************************/
2572/* Key Cache Management */
2573/************************/
2574
Sujithcbe61d82009-02-09 13:27:12 +05302575bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002576{
Sujithf1dc5602008-10-29 10:16:30 +05302577 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002578
Sujith2660b812009-02-09 13:27:26 +05302579 if (entry >= ah->caps.keycache_size) {
Sujithd8baa932009-03-30 15:28:25 +05302580 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
2581 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002582 return false;
2583 }
2584
Sujithf1dc5602008-10-29 10:16:30 +05302585 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002586
Sujithf1dc5602008-10-29 10:16:30 +05302587 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
2588 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
2589 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
2590 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
2591 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
2592 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
2593 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
2594 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2595
2596 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2597 u16 micentry = entry + 64;
2598
2599 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
2600 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2601 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
2602 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2603
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002604 }
2605
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002606 return true;
2607}
2608
Sujithcbe61d82009-02-09 13:27:12 +05302609bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002610{
Sujithf1dc5602008-10-29 10:16:30 +05302611 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002612
Sujith2660b812009-02-09 13:27:26 +05302613 if (entry >= ah->caps.keycache_size) {
Sujithd8baa932009-03-30 15:28:25 +05302614 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
2615 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002616 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002617 }
2618
Sujithf1dc5602008-10-29 10:16:30 +05302619 if (mac != NULL) {
2620 macHi = (mac[5] << 8) | mac[4];
2621 macLo = (mac[3] << 24) |
2622 (mac[2] << 16) |
2623 (mac[1] << 8) |
2624 mac[0];
2625 macLo >>= 1;
2626 macLo |= (macHi & 1) << 31;
2627 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002628 } else {
Sujithf1dc5602008-10-29 10:16:30 +05302629 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002630 }
Sujithf1dc5602008-10-29 10:16:30 +05302631 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
2632 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002633
2634 return true;
2635}
2636
Sujithcbe61d82009-02-09 13:27:12 +05302637bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05302638 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002639 const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002640{
Sujith2660b812009-02-09 13:27:26 +05302641 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +05302642 u32 key0, key1, key2, key3, key4;
2643 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002644
Sujithf1dc5602008-10-29 10:16:30 +05302645 if (entry >= pCap->keycache_size) {
Sujithd8baa932009-03-30 15:28:25 +05302646 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
2647 "keycache entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05302648 return false;
2649 }
2650
2651 switch (k->kv_type) {
2652 case ATH9K_CIPHER_AES_OCB:
2653 keyType = AR_KEYTABLE_TYPE_AES;
2654 break;
2655 case ATH9K_CIPHER_AES_CCM:
2656 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
Sujithd8baa932009-03-30 15:28:25 +05302657 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05302658 "AES-CCM not supported by mac rev 0x%x\n",
Sujithd535a422009-02-09 13:27:06 +05302659 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002660 return false;
2661 }
Sujithf1dc5602008-10-29 10:16:30 +05302662 keyType = AR_KEYTABLE_TYPE_CCM;
2663 break;
2664 case ATH9K_CIPHER_TKIP:
2665 keyType = AR_KEYTABLE_TYPE_TKIP;
2666 if (ATH9K_IS_MIC_ENABLED(ah)
2667 && entry + 64 >= pCap->keycache_size) {
Sujithd8baa932009-03-30 15:28:25 +05302668 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05302669 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002670 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002671 }
Sujithf1dc5602008-10-29 10:16:30 +05302672 break;
2673 case ATH9K_CIPHER_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08002674 if (k->kv_len < WLAN_KEY_LEN_WEP40) {
Sujithd8baa932009-03-30 15:28:25 +05302675 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05302676 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05302677 return false;
2678 }
Zhu Yie31a16d2009-05-21 21:47:03 +08002679 if (k->kv_len <= WLAN_KEY_LEN_WEP40)
Sujithf1dc5602008-10-29 10:16:30 +05302680 keyType = AR_KEYTABLE_TYPE_40;
Zhu Yie31a16d2009-05-21 21:47:03 +08002681 else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05302682 keyType = AR_KEYTABLE_TYPE_104;
2683 else
2684 keyType = AR_KEYTABLE_TYPE_128;
2685 break;
2686 case ATH9K_CIPHER_CLR:
2687 keyType = AR_KEYTABLE_TYPE_CLR;
2688 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002689 default:
Sujithd8baa932009-03-30 15:28:25 +05302690 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302691 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002692 return false;
2693 }
Sujithf1dc5602008-10-29 10:16:30 +05302694
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002695 key0 = get_unaligned_le32(k->kv_val + 0);
2696 key1 = get_unaligned_le16(k->kv_val + 4);
2697 key2 = get_unaligned_le32(k->kv_val + 6);
2698 key3 = get_unaligned_le16(k->kv_val + 10);
2699 key4 = get_unaligned_le32(k->kv_val + 12);
Zhu Yie31a16d2009-05-21 21:47:03 +08002700 if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05302701 key4 &= 0xff;
2702
Jouni Malinen672903b2009-03-02 15:06:31 +02002703 /*
2704 * Note: Key cache registers access special memory area that requires
2705 * two 32-bit writes to actually update the values in the internal
2706 * memory. Consequently, the exact order and pairs used here must be
2707 * maintained.
2708 */
2709
Sujithf1dc5602008-10-29 10:16:30 +05302710 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2711 u16 micentry = entry + 64;
2712
Jouni Malinen672903b2009-03-02 15:06:31 +02002713 /*
2714 * Write inverted key[47:0] first to avoid Michael MIC errors
2715 * on frames that could be sent or received at the same time.
2716 * The correct key will be written in the end once everything
2717 * else is ready.
2718 */
Sujithf1dc5602008-10-29 10:16:30 +05302719 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
2720 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002721
2722 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302723 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2724 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002725
2726 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302727 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2728 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
Jouni Malinen672903b2009-03-02 15:06:31 +02002729
2730 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302731 (void) ath9k_hw_keysetmac(ah, entry, mac);
2732
Sujith2660b812009-02-09 13:27:26 +05302733 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Jouni Malinen672903b2009-03-02 15:06:31 +02002734 /*
2735 * TKIP uses two key cache entries:
2736 * Michael MIC TX/RX keys in the same key cache entry
2737 * (idx = main index + 64):
2738 * key0 [31:0] = RX key [31:0]
2739 * key1 [15:0] = TX key [31:16]
2740 * key1 [31:16] = reserved
2741 * key2 [31:0] = RX key [63:32]
2742 * key3 [15:0] = TX key [15:0]
2743 * key3 [31:16] = reserved
2744 * key4 [31:0] = TX key [63:32]
2745 */
Sujithf1dc5602008-10-29 10:16:30 +05302746 u32 mic0, mic1, mic2, mic3, mic4;
2747
2748 mic0 = get_unaligned_le32(k->kv_mic + 0);
2749 mic2 = get_unaligned_le32(k->kv_mic + 4);
2750 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
2751 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
2752 mic4 = get_unaligned_le32(k->kv_txmic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002753
2754 /* Write RX[31:0] and TX[31:16] */
Sujithf1dc5602008-10-29 10:16:30 +05302755 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2756 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002757
2758 /* Write RX[63:32] and TX[15:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302759 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2760 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002761
2762 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302763 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
2764 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2765 AR_KEYTABLE_TYPE_CLR);
2766
2767 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002768 /*
2769 * TKIP uses four key cache entries (two for group
2770 * keys):
2771 * Michael MIC TX/RX keys are in different key cache
2772 * entries (idx = main index + 64 for TX and
2773 * main index + 32 + 96 for RX):
2774 * key0 [31:0] = TX/RX MIC key [31:0]
2775 * key1 [31:0] = reserved
2776 * key2 [31:0] = TX/RX MIC key [63:32]
2777 * key3 [31:0] = reserved
2778 * key4 [31:0] = reserved
2779 *
2780 * Upper layer code will call this function separately
2781 * for TX and RX keys when these registers offsets are
2782 * used.
2783 */
Sujithf1dc5602008-10-29 10:16:30 +05302784 u32 mic0, mic2;
2785
2786 mic0 = get_unaligned_le32(k->kv_mic + 0);
2787 mic2 = get_unaligned_le32(k->kv_mic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002788
2789 /* Write MIC key[31:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302790 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2791 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002792
2793 /* Write MIC key[63:32] */
Sujithf1dc5602008-10-29 10:16:30 +05302794 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2795 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002796
2797 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302798 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
2799 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2800 AR_KEYTABLE_TYPE_CLR);
2801 }
Jouni Malinen672903b2009-03-02 15:06:31 +02002802
2803 /* MAC address registers are reserved for the MIC entry */
Sujithf1dc5602008-10-29 10:16:30 +05302804 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
2805 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002806
2807 /*
2808 * Write the correct (un-inverted) key[47:0] last to enable
2809 * TKIP now that all other registers are set with correct
2810 * values.
2811 */
Sujithf1dc5602008-10-29 10:16:30 +05302812 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2813 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2814 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002815 /* Write key[47:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302816 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2817 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002818
2819 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302820 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2821 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002822
2823 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302824 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2825 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2826
Jouni Malinen672903b2009-03-02 15:06:31 +02002827 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302828 (void) ath9k_hw_keysetmac(ah, entry, mac);
2829 }
2830
Sujithf1dc5602008-10-29 10:16:30 +05302831 return true;
2832}
2833
Sujithcbe61d82009-02-09 13:27:12 +05302834bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05302835{
Sujith2660b812009-02-09 13:27:26 +05302836 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302837 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
2838 if (val & AR_KEYTABLE_VALID)
2839 return true;
2840 }
2841 return false;
2842}
2843
2844/******************************/
2845/* Power Management (Chipset) */
2846/******************************/
2847
Sujithcbe61d82009-02-09 13:27:12 +05302848static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302849{
2850 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2851 if (setChip) {
2852 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2853 AR_RTC_FORCE_WAKE_EN);
2854 if (!AR_SREV_9100(ah))
2855 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2856
Gabor Juhosd03a66c2009-01-14 20:17:09 +01002857 REG_CLR_BIT(ah, (AR_RTC_RESET),
Sujithf1dc5602008-10-29 10:16:30 +05302858 AR_RTC_RESET_EN);
2859 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002860}
2861
Sujithcbe61d82009-02-09 13:27:12 +05302862static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002863{
Sujithf1dc5602008-10-29 10:16:30 +05302864 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2865 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05302866 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002867
Sujithf1dc5602008-10-29 10:16:30 +05302868 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2869 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2870 AR_RTC_FORCE_WAKE_ON_INT);
2871 } else {
2872 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2873 AR_RTC_FORCE_WAKE_EN);
2874 }
2875 }
2876}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002877
Sujithcbe61d82009-02-09 13:27:12 +05302878static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302879{
2880 u32 val;
2881 int i;
2882
2883 if (setChip) {
2884 if ((REG_READ(ah, AR_RTC_STATUS) &
2885 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2886 if (ath9k_hw_set_reset_reg(ah,
2887 ATH9K_RESET_POWER_ON) != true) {
2888 return false;
2889 }
2890 }
2891 if (AR_SREV_9100(ah))
2892 REG_SET_BIT(ah, AR_RTC_RESET,
2893 AR_RTC_RESET_EN);
2894
2895 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2896 AR_RTC_FORCE_WAKE_EN);
2897 udelay(50);
2898
2899 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2900 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2901 if (val == AR_RTC_STATUS_ON)
2902 break;
2903 udelay(50);
2904 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2905 AR_RTC_FORCE_WAKE_EN);
2906 }
2907 if (i == 0) {
Sujithd8baa932009-03-30 15:28:25 +05302908 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302909 "Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05302910 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002911 }
2912 }
2913
Sujithf1dc5602008-10-29 10:16:30 +05302914 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2915
2916 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002917}
2918
Gabor Juhos04717cc2009-07-14 20:17:13 -04002919static bool ath9k_hw_setpower_nolock(struct ath_hw *ah,
2920 enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302921{
Sujithcbe61d82009-02-09 13:27:12 +05302922 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05302923 static const char *modes[] = {
2924 "AWAKE",
2925 "FULL-SLEEP",
2926 "NETWORK SLEEP",
2927 "UNDEFINED"
2928 };
Sujithf1dc5602008-10-29 10:16:30 +05302929
Gabor Juhoscbdec972009-07-24 17:27:22 +02002930 if (ah->power_mode == mode)
2931 return status;
2932
Sujithd8baa932009-03-30 15:28:25 +05302933 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "%s -> %s\n",
2934 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302935
2936 switch (mode) {
2937 case ATH9K_PM_AWAKE:
2938 status = ath9k_hw_set_power_awake(ah, setChip);
2939 break;
2940 case ATH9K_PM_FULL_SLEEP:
2941 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05302942 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302943 break;
2944 case ATH9K_PM_NETWORK_SLEEP:
2945 ath9k_set_power_network_sleep(ah, setChip);
2946 break;
2947 default:
Sujithd8baa932009-03-30 15:28:25 +05302948 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302949 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302950 return false;
2951 }
Sujith2660b812009-02-09 13:27:26 +05302952 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302953
2954 return status;
2955}
2956
Gabor Juhos04717cc2009-07-14 20:17:13 -04002957bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2958{
2959 unsigned long flags;
2960 bool ret;
2961
2962 spin_lock_irqsave(&ah->ah_sc->sc_pm_lock, flags);
2963 ret = ath9k_hw_setpower_nolock(ah, mode);
2964 spin_unlock_irqrestore(&ah->ah_sc->sc_pm_lock, flags);
2965
2966 return ret;
2967}
2968
Gabor Juhos0bc07982009-07-14 20:17:14 -04002969void ath9k_ps_wakeup(struct ath_softc *sc)
2970{
Gabor Juhos709ade92009-07-14 20:17:15 -04002971 unsigned long flags;
2972
2973 spin_lock_irqsave(&sc->sc_pm_lock, flags);
2974 if (++sc->ps_usecount != 1)
2975 goto unlock;
2976
Gabor Juhoscbdec972009-07-24 17:27:22 +02002977 ath9k_hw_setpower_nolock(sc->sc_ah, ATH9K_PM_AWAKE);
Gabor Juhos709ade92009-07-14 20:17:15 -04002978
2979 unlock:
2980 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
Gabor Juhos0bc07982009-07-14 20:17:14 -04002981}
2982
2983void ath9k_ps_restore(struct ath_softc *sc)
2984{
Gabor Juhos709ade92009-07-14 20:17:15 -04002985 unsigned long flags;
2986
2987 spin_lock_irqsave(&sc->sc_pm_lock, flags);
2988 if (--sc->ps_usecount != 0)
2989 goto unlock;
2990
Gabor Juhos96148322009-07-24 17:27:21 +02002991 if (sc->ps_enabled &&
2992 !(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
2993 SC_OP_WAIT_FOR_CAB |
2994 SC_OP_WAIT_FOR_PSPOLL_DATA |
2995 SC_OP_WAIT_FOR_TX_ACK)))
2996 ath9k_hw_setpower_nolock(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
Gabor Juhos709ade92009-07-14 20:17:15 -04002997
2998 unlock:
2999 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
Gabor Juhos0bc07982009-07-14 20:17:14 -04003000}
3001
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003002/*
3003 * Helper for ASPM support.
3004 *
3005 * Disable PLL when in L0s as well as receiver clock when in L1.
3006 * This power saving option must be enabled through the SerDes.
3007 *
3008 * Programming the SerDes must go through the same 288 bit serial shift
3009 * register as the other analog registers. Hence the 9 writes.
3010 */
Sujithcbe61d82009-02-09 13:27:12 +05303011void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore)
Sujithf1dc5602008-10-29 10:16:30 +05303012{
Sujithf1dc5602008-10-29 10:16:30 +05303013 u8 i;
3014
Sujith2660b812009-02-09 13:27:26 +05303015 if (ah->is_pciexpress != true)
Sujithf1dc5602008-10-29 10:16:30 +05303016 return;
3017
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003018 /* Do not touch SerDes registers */
Sujith2660b812009-02-09 13:27:26 +05303019 if (ah->config.pcie_powersave_enable == 2)
Sujithf1dc5602008-10-29 10:16:30 +05303020 return;
3021
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003022 /* Nothing to do on restore for 11N */
Sujithf1dc5602008-10-29 10:16:30 +05303023 if (restore)
3024 return;
3025
3026 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003027 /*
3028 * AR9280 2.0 or later chips use SerDes values from the
3029 * initvals.h initialized depending on chipset during
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -07003030 * ath9k_hw_init()
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003031 */
Sujith2660b812009-02-09 13:27:26 +05303032 for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
3033 REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
3034 INI_RA(&ah->iniPcieSerdes, i, 1));
Sujithf1dc5602008-10-29 10:16:30 +05303035 }
Sujithf1dc5602008-10-29 10:16:30 +05303036 } else if (AR_SREV_9280(ah) &&
Sujithd535a422009-02-09 13:27:06 +05303037 (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
Sujithf1dc5602008-10-29 10:16:30 +05303038 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
3039 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
3040
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003041 /* RX shut off when elecidle is asserted */
Sujithf1dc5602008-10-29 10:16:30 +05303042 REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
3043 REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
3044 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
3045
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003046 /* Shut off CLKREQ active in L1 */
Sujith2660b812009-02-09 13:27:26 +05303047 if (ah->config.pcie_clock_req)
Sujithf1dc5602008-10-29 10:16:30 +05303048 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
3049 else
3050 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
3051
3052 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
3053 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
3054 REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
3055
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003056 /* Load the new settings */
Sujithf1dc5602008-10-29 10:16:30 +05303057 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
3058
Sujithf1dc5602008-10-29 10:16:30 +05303059 } else {
3060 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
3061 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003062
3063 /* RX shut off when elecidle is asserted */
Sujithf1dc5602008-10-29 10:16:30 +05303064 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
3065 REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
3066 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003067
3068 /*
3069 * Ignore ah->ah_config.pcie_clock_req setting for
3070 * pre-AR9280 11n
3071 */
Sujithf1dc5602008-10-29 10:16:30 +05303072 REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003073
Sujithf1dc5602008-10-29 10:16:30 +05303074 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
3075 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
3076 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003077
3078 /* Load the new settings */
Sujithf1dc5602008-10-29 10:16:30 +05303079 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
3080 }
3081
Luis R. Rodriguez6d08b9b2009-02-10 15:35:27 -08003082 udelay(1000);
3083
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003084 /* set bit 19 to allow forcing of pcie core into L1 state */
Sujithf1dc5602008-10-29 10:16:30 +05303085 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
3086
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003087 /* Several PCIe massages to ensure proper behaviour */
Sujith2660b812009-02-09 13:27:26 +05303088 if (ah->config.pcie_waen) {
3089 REG_WRITE(ah, AR_WA, ah->config.pcie_waen);
Sujithf1dc5602008-10-29 10:16:30 +05303090 } else {
Vivek Natarajand340b1f2009-08-14 11:29:27 +05303091 if (AR_SREV_9285(ah) || AR_SREV_9271(ah) || AR_SREV_9287(ah))
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303092 REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08003093 /*
3094 * On AR9280 chips bit 22 of 0x4004 needs to be set to
3095 * otherwise card may disappear.
3096 */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303097 else if (AR_SREV_9280(ah))
3098 REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT);
Sujithf1dc5602008-10-29 10:16:30 +05303099 else
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303100 REG_WRITE(ah, AR_WA, AR_WA_DEFAULT);
Sujithf1dc5602008-10-29 10:16:30 +05303101 }
3102}
3103
3104/**********************/
3105/* Interrupt Handling */
3106/**********************/
3107
Sujithcbe61d82009-02-09 13:27:12 +05303108bool ath9k_hw_intrpend(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003109{
3110 u32 host_isr;
3111
3112 if (AR_SREV_9100(ah))
3113 return true;
3114
3115 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
3116 if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
3117 return true;
3118
3119 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
3120 if ((host_isr & AR_INTR_SYNC_DEFAULT)
3121 && (host_isr != AR_INTR_SPURIOUS))
3122 return true;
3123
3124 return false;
3125}
3126
Sujithcbe61d82009-02-09 13:27:12 +05303127bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003128{
3129 u32 isr = 0;
3130 u32 mask2 = 0;
Sujith2660b812009-02-09 13:27:26 +05303131 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003132 u32 sync_cause = 0;
3133 bool fatal_int = false;
3134
3135 if (!AR_SREV_9100(ah)) {
3136 if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
3137 if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
3138 == AR_RTC_STATUS_ON) {
3139 isr = REG_READ(ah, AR_ISR);
3140 }
3141 }
3142
Sujithf1dc5602008-10-29 10:16:30 +05303143 sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
3144 AR_INTR_SYNC_DEFAULT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003145
3146 *masked = 0;
3147
3148 if (!isr && !sync_cause)
3149 return false;
3150 } else {
3151 *masked = 0;
3152 isr = REG_READ(ah, AR_ISR);
3153 }
3154
3155 if (isr) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003156 if (isr & AR_ISR_BCNMISC) {
3157 u32 isr2;
3158 isr2 = REG_READ(ah, AR_ISR_S2);
3159 if (isr2 & AR_ISR_S2_TIM)
3160 mask2 |= ATH9K_INT_TIM;
3161 if (isr2 & AR_ISR_S2_DTIM)
3162 mask2 |= ATH9K_INT_DTIM;
3163 if (isr2 & AR_ISR_S2_DTIMSYNC)
3164 mask2 |= ATH9K_INT_DTIMSYNC;
3165 if (isr2 & (AR_ISR_S2_CABEND))
3166 mask2 |= ATH9K_INT_CABEND;
3167 if (isr2 & AR_ISR_S2_GTT)
3168 mask2 |= ATH9K_INT_GTT;
3169 if (isr2 & AR_ISR_S2_CST)
3170 mask2 |= ATH9K_INT_CST;
Sujith4af9cf42009-02-12 10:06:47 +05303171 if (isr2 & AR_ISR_S2_TSFOOR)
3172 mask2 |= ATH9K_INT_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003173 }
3174
3175 isr = REG_READ(ah, AR_ISR_RAC);
3176 if (isr == 0xffffffff) {
3177 *masked = 0;
3178 return false;
3179 }
3180
3181 *masked = isr & ATH9K_INT_COMMON;
3182
Sujith0ef1f162009-03-30 15:28:35 +05303183 if (ah->config.intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003184 if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
3185 *masked |= ATH9K_INT_RX;
3186 }
3187
3188 if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
3189 *masked |= ATH9K_INT_RX;
3190 if (isr &
3191 (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
3192 AR_ISR_TXEOL)) {
3193 u32 s0_s, s1_s;
3194
3195 *masked |= ATH9K_INT_TX;
3196
3197 s0_s = REG_READ(ah, AR_ISR_S0_S);
Sujith2660b812009-02-09 13:27:26 +05303198 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
3199 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003200
3201 s1_s = REG_READ(ah, AR_ISR_S1_S);
Sujith2660b812009-02-09 13:27:26 +05303202 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
3203 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003204 }
3205
3206 if (isr & AR_ISR_RXORN) {
3207 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05303208 "receive FIFO overrun interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003209 }
3210
3211 if (!AR_SREV_9100(ah)) {
Sujith60b67f52008-08-07 10:52:38 +05303212 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003213 u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
3214 if (isr5 & AR_ISR_S5_TIM_TIMER)
3215 *masked |= ATH9K_INT_TIM_TIMER;
3216 }
3217 }
3218
3219 *masked |= mask2;
3220 }
Sujithf1dc5602008-10-29 10:16:30 +05303221
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003222 if (AR_SREV_9100(ah))
3223 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303224
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303225 if (isr & AR_ISR_GENTMR) {
3226 u32 s5_s;
3227
3228 s5_s = REG_READ(ah, AR_ISR_S5_S);
3229 if (isr & AR_ISR_GENTMR) {
3230 ah->intr_gen_timer_trigger =
3231 MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
3232
3233 ah->intr_gen_timer_thresh =
3234 MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
3235
3236 if (ah->intr_gen_timer_trigger)
3237 *masked |= ATH9K_INT_GENTIMER;
3238
3239 }
3240 }
3241
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003242 if (sync_cause) {
3243 fatal_int =
3244 (sync_cause &
3245 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
3246 ? true : false;
3247
3248 if (fatal_int) {
3249 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
3250 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05303251 "received PCI FATAL interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003252 }
3253 if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
3254 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05303255 "received PCI PERR interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003256 }
Steven Luoa89bff92009-04-12 02:57:54 -07003257 *masked |= ATH9K_INT_FATAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003258 }
3259 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
3260 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05303261 "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003262 REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
3263 REG_WRITE(ah, AR_RC, 0);
3264 *masked |= ATH9K_INT_FATAL;
3265 }
3266 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
3267 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd4632008-11-28 22:18:05 +05303268 "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003269 }
3270
3271 REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
3272 (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
3273 }
Sujithf1dc5602008-10-29 10:16:30 +05303274
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003275 return true;
3276}
3277
Sujithcbe61d82009-02-09 13:27:12 +05303278enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003279{
Sujith2660b812009-02-09 13:27:26 +05303280 u32 omask = ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003281 u32 mask, mask2;
Sujith2660b812009-02-09 13:27:26 +05303282 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003283
Sujith04bd4632008-11-28 22:18:05 +05303284 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003285
3286 if (omask & ATH9K_INT_GLOBAL) {
Sujith04bd4632008-11-28 22:18:05 +05303287 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003288 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
3289 (void) REG_READ(ah, AR_IER);
3290 if (!AR_SREV_9100(ah)) {
3291 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
3292 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
3293
3294 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
3295 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
3296 }
3297 }
3298
3299 mask = ints & ATH9K_INT_COMMON;
3300 mask2 = 0;
3301
3302 if (ints & ATH9K_INT_TX) {
Sujith2660b812009-02-09 13:27:26 +05303303 if (ah->txok_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003304 mask |= AR_IMR_TXOK;
Sujith2660b812009-02-09 13:27:26 +05303305 if (ah->txdesc_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003306 mask |= AR_IMR_TXDESC;
Sujith2660b812009-02-09 13:27:26 +05303307 if (ah->txerr_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003308 mask |= AR_IMR_TXERR;
Sujith2660b812009-02-09 13:27:26 +05303309 if (ah->txeol_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003310 mask |= AR_IMR_TXEOL;
3311 }
3312 if (ints & ATH9K_INT_RX) {
3313 mask |= AR_IMR_RXERR;
Sujith0ef1f162009-03-30 15:28:35 +05303314 if (ah->config.intr_mitigation)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003315 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
3316 else
3317 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
Sujith60b67f52008-08-07 10:52:38 +05303318 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003319 mask |= AR_IMR_GENTMR;
3320 }
3321
3322 if (ints & (ATH9K_INT_BMISC)) {
3323 mask |= AR_IMR_BCNMISC;
3324 if (ints & ATH9K_INT_TIM)
3325 mask2 |= AR_IMR_S2_TIM;
3326 if (ints & ATH9K_INT_DTIM)
3327 mask2 |= AR_IMR_S2_DTIM;
3328 if (ints & ATH9K_INT_DTIMSYNC)
3329 mask2 |= AR_IMR_S2_DTIMSYNC;
3330 if (ints & ATH9K_INT_CABEND)
Sujith4af9cf42009-02-12 10:06:47 +05303331 mask2 |= AR_IMR_S2_CABEND;
3332 if (ints & ATH9K_INT_TSFOOR)
3333 mask2 |= AR_IMR_S2_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003334 }
3335
3336 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
3337 mask |= AR_IMR_BCNMISC;
3338 if (ints & ATH9K_INT_GTT)
3339 mask2 |= AR_IMR_S2_GTT;
3340 if (ints & ATH9K_INT_CST)
3341 mask2 |= AR_IMR_S2_CST;
3342 }
3343
Sujith04bd4632008-11-28 22:18:05 +05303344 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003345 REG_WRITE(ah, AR_IMR, mask);
3346 mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
3347 AR_IMR_S2_DTIM |
3348 AR_IMR_S2_DTIMSYNC |
3349 AR_IMR_S2_CABEND |
3350 AR_IMR_S2_CABTO |
3351 AR_IMR_S2_TSFOOR |
3352 AR_IMR_S2_GTT | AR_IMR_S2_CST);
3353 REG_WRITE(ah, AR_IMR_S2, mask | mask2);
Sujith2660b812009-02-09 13:27:26 +05303354 ah->mask_reg = ints;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003355
Sujith60b67f52008-08-07 10:52:38 +05303356 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003357 if (ints & ATH9K_INT_TIM_TIMER)
3358 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3359 else
3360 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3361 }
3362
3363 if (ints & ATH9K_INT_GLOBAL) {
Sujith04bd4632008-11-28 22:18:05 +05303364 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003365 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
3366 if (!AR_SREV_9100(ah)) {
3367 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
3368 AR_INTR_MAC_IRQ);
3369 REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
3370
3371
3372 REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
3373 AR_INTR_SYNC_DEFAULT);
3374 REG_WRITE(ah, AR_INTR_SYNC_MASK,
3375 AR_INTR_SYNC_DEFAULT);
3376 }
3377 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
3378 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
3379 }
3380
3381 return omask;
3382}
3383
Sujithf1dc5602008-10-29 10:16:30 +05303384/*******************/
3385/* Beacon Handling */
3386/*******************/
3387
Sujithcbe61d82009-02-09 13:27:12 +05303388void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003389{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003390 int flags = 0;
3391
Sujith2660b812009-02-09 13:27:26 +05303392 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003393
Sujith2660b812009-02-09 13:27:26 +05303394 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08003395 case NL80211_IFTYPE_STATION:
3396 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003397 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3398 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
3399 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
3400 flags |= AR_TBTT_TIMER_EN;
3401 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003402 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04003403 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003404 REG_SET_BIT(ah, AR_TXCFG,
3405 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
3406 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
3407 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05303408 (ah->atim_window ? ah->
3409 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003410 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08003411 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003412 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3413 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
3414 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303415 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303416 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003417 REG_WRITE(ah, AR_NEXT_SWBA,
3418 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303419 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303420 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003421 flags |=
3422 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
3423 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003424 default:
3425 DPRINTF(ah->ah_sc, ATH_DBG_BEACON,
3426 "%s: unsupported opmode: %d\n",
Sujith2660b812009-02-09 13:27:26 +05303427 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08003428 return;
3429 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003430 }
3431
3432 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3433 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3434 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
3435 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
3436
3437 beacon_period &= ~ATH9K_BEACON_ENA;
3438 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
3439 beacon_period &= ~ATH9K_BEACON_RESET_TSF;
3440 ath9k_hw_reset_tsf(ah);
3441 }
3442
3443 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
3444}
3445
Sujithcbe61d82009-02-09 13:27:12 +05303446void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303447 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003448{
3449 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05303450 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003451
3452 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
3453
3454 REG_WRITE(ah, AR_BEACON_PERIOD,
3455 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3456 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
3457 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3458
3459 REG_RMW_FIELD(ah, AR_RSSI_THR,
3460 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
3461
3462 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
3463
3464 if (bs->bs_sleepduration > beaconintval)
3465 beaconintval = bs->bs_sleepduration;
3466
3467 dtimperiod = bs->bs_dtimperiod;
3468 if (bs->bs_sleepduration > dtimperiod)
3469 dtimperiod = bs->bs_sleepduration;
3470
3471 if (beaconintval == dtimperiod)
3472 nextTbtt = bs->bs_nextdtim;
3473 else
3474 nextTbtt = bs->bs_nexttbtt;
3475
Sujith04bd4632008-11-28 22:18:05 +05303476 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
3477 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
3478 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
3479 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003480
3481 REG_WRITE(ah, AR_NEXT_DTIM,
3482 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
3483 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3484
3485 REG_WRITE(ah, AR_SLEEP1,
3486 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
3487 | AR_SLEEP1_ASSUME_DTIM);
3488
Sujith60b67f52008-08-07 10:52:38 +05303489 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003490 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
3491 else
3492 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3493
3494 REG_WRITE(ah, AR_SLEEP2,
3495 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3496
3497 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
3498 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3499
3500 REG_SET_BIT(ah, AR_TIMER_MODE,
3501 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
3502 AR_DTIM_TIMER_EN);
3503
Sujith4af9cf42009-02-12 10:06:47 +05303504 /* TSF Out of Range Threshold */
3505 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003506}
3507
Sujithf1dc5602008-10-29 10:16:30 +05303508/*******************/
3509/* HW Capabilities */
3510/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003511
Sujitheef7a572009-03-30 15:28:28 +05303512void ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003513{
Sujith2660b812009-02-09 13:27:26 +05303514 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003515 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05303516 struct ath_btcoex_info *btcoex_info = &ah->ah_sc->btcoex_info;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003517
Sujithf1dc5602008-10-29 10:16:30 +05303518 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003519
Sujithf74df6f2009-02-09 13:27:24 +05303520 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003521 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303522
Sujithf74df6f2009-02-09 13:27:24 +05303523 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05303524 if (AR_SREV_9285_10_OR_LATER(ah))
3525 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003526 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303527
Sujithf74df6f2009-02-09 13:27:24 +05303528 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05303529
Sujith2660b812009-02-09 13:27:26 +05303530 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05303531 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003532 if (regulatory->current_rd == 0x64 ||
3533 regulatory->current_rd == 0x65)
3534 regulatory->current_rd += 5;
3535 else if (regulatory->current_rd == 0x41)
3536 regulatory->current_rd = 0x43;
Sujithf1dc5602008-10-29 10:16:30 +05303537 DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003538 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003539 }
Sujithdc2222a2008-08-14 13:26:55 +05303540
Sujithf74df6f2009-02-09 13:27:24 +05303541 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Sujithf1dc5602008-10-29 10:16:30 +05303542 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003543
Sujithf1dc5602008-10-29 10:16:30 +05303544 if (eeval & AR5416_OPFLAGS_11A) {
3545 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303546 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303547 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
3548 set_bit(ATH9K_MODE_11NA_HT20,
3549 pCap->wireless_modes);
3550 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
3551 set_bit(ATH9K_MODE_11NA_HT40PLUS,
3552 pCap->wireless_modes);
3553 set_bit(ATH9K_MODE_11NA_HT40MINUS,
3554 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003555 }
3556 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003557 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003558
Sujithf1dc5602008-10-29 10:16:30 +05303559 if (eeval & AR5416_OPFLAGS_11G) {
Sujithf1dc5602008-10-29 10:16:30 +05303560 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303561 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303562 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
3563 set_bit(ATH9K_MODE_11NG_HT20,
3564 pCap->wireless_modes);
3565 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
3566 set_bit(ATH9K_MODE_11NG_HT40PLUS,
3567 pCap->wireless_modes);
3568 set_bit(ATH9K_MODE_11NG_HT40MINUS,
3569 pCap->wireless_modes);
3570 }
3571 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003572 }
Sujithf1dc5602008-10-29 10:16:30 +05303573
Sujithf74df6f2009-02-09 13:27:24 +05303574 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003575 /*
3576 * For AR9271 we will temporarilly uses the rx chainmax as read from
3577 * the EEPROM.
3578 */
Sujith8147f5d2009-02-20 15:13:23 +05303579 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003580 !(eeval & AR5416_OPFLAGS_11A) &&
3581 !(AR_SREV_9271(ah)))
3582 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05303583 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
3584 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04003585 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05303586 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05303587
Sujithd535a422009-02-09 13:27:06 +05303588 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05303589 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05303590
3591 pCap->low_2ghz_chan = 2312;
3592 pCap->high_2ghz_chan = 2732;
3593
3594 pCap->low_5ghz_chan = 4920;
3595 pCap->high_5ghz_chan = 6100;
3596
3597 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
3598 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
3599 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3600
3601 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
3602 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
3603 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3604
Sujith2660b812009-02-09 13:27:26 +05303605 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05303606 pCap->hw_caps |= ATH9K_HW_CAP_HT;
3607 else
3608 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3609
3610 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
3611 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
3612 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
3613 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3614
3615 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
3616 pCap->total_queues =
3617 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
3618 else
3619 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3620
3621 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
3622 pCap->keycache_size =
3623 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
3624 else
3625 pCap->keycache_size = AR_KEYTABLE_SIZE;
3626
3627 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
Sujithf1dc5602008-10-29 10:16:30 +05303628 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3629
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303630 if (AR_SREV_9285_10_OR_LATER(ah))
3631 pCap->num_gpio_pins = AR9285_NUM_GPIO;
3632 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303633 pCap->num_gpio_pins = AR928X_NUM_GPIO;
3634 else
3635 pCap->num_gpio_pins = AR_NUM_GPIO;
3636
Sujithf1dc5602008-10-29 10:16:30 +05303637 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
3638 pCap->hw_caps |= ATH9K_HW_CAP_CST;
3639 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
3640 } else {
3641 pCap->rts_aggr_limit = (8 * 1024);
3642 }
3643
3644 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
3645
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303646#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05303647 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
3648 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
3649 ah->rfkill_gpio =
3650 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
3651 ah->rfkill_polarity =
3652 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05303653
3654 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3655 }
3656#endif
3657
Sujithd535a422009-02-09 13:27:06 +05303658 if ((ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) ||
3659 (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) ||
3660 (ah->hw_version.macVersion == AR_SREV_VERSION_9160) ||
3661 (ah->hw_version.macVersion == AR_SREV_VERSION_9100) ||
Vivek Natarajan882b7092009-04-14 16:21:01 +05303662 (ah->hw_version.macVersion == AR_SREV_VERSION_9280) ||
3663 (ah->hw_version.macVersion == AR_SREV_VERSION_9285))
Sujithf1dc5602008-10-29 10:16:30 +05303664 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3665 else
3666 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
3667
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303668 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303669 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
3670 else
3671 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3672
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003673 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05303674 pCap->reg_cap =
3675 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3676 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
3677 AR_EEPROM_EEREGCAP_EN_KK_U2 |
3678 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3679 } else {
3680 pCap->reg_cap =
3681 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3682 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3683 }
3684
3685 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
3686
3687 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303688 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303689 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303690 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303691
Vasanthakumar Thiagarajan138ab2e2009-01-10 17:07:09 +05303692 if (AR_SREV_9280_10_OR_LATER(ah) && btcoex_enable) {
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05303693 btcoex_info->btactive_gpio = ATH_BTACTIVE_GPIO;
3694 btcoex_info->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
3695
3696 if (AR_SREV_9285(ah))
3697 btcoex_info->btcoex_scheme = ATH_BTCOEX_CFG_3WIRE;
3698 else
3699 btcoex_info->btcoex_scheme = ATH_BTCOEX_CFG_2WIRE;
3700 } else {
3701 btcoex_info->btcoex_scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303702 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003703}
3704
Sujithcbe61d82009-02-09 13:27:12 +05303705bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303706 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003707{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003708 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05303709 switch (type) {
3710 case ATH9K_CAP_CIPHER:
3711 switch (capability) {
3712 case ATH9K_CIPHER_AES_CCM:
3713 case ATH9K_CIPHER_AES_OCB:
3714 case ATH9K_CIPHER_TKIP:
3715 case ATH9K_CIPHER_WEP:
3716 case ATH9K_CIPHER_MIC:
3717 case ATH9K_CIPHER_CLR:
3718 return true;
3719 default:
3720 return false;
3721 }
3722 case ATH9K_CAP_TKIP_MIC:
3723 switch (capability) {
3724 case 0:
3725 return true;
3726 case 1:
Sujith2660b812009-02-09 13:27:26 +05303727 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303728 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
3729 false;
3730 }
3731 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05303732 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05303733 false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303734 case ATH9K_CAP_DIVERSITY:
3735 return (REG_READ(ah, AR_PHY_CCK_DETECT) &
3736 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
3737 true : false;
Sujithf1dc5602008-10-29 10:16:30 +05303738 case ATH9K_CAP_MCAST_KEYSRCH:
3739 switch (capability) {
3740 case 0:
3741 return true;
3742 case 1:
3743 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
3744 return false;
3745 } else {
Sujith2660b812009-02-09 13:27:26 +05303746 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303747 AR_STA_ID1_MCAST_KSRCH) ? true :
3748 false;
3749 }
3750 }
3751 return false;
Sujithf1dc5602008-10-29 10:16:30 +05303752 case ATH9K_CAP_TXPOW:
3753 switch (capability) {
3754 case 0:
3755 return 0;
3756 case 1:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003757 *result = regulatory->power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05303758 return 0;
3759 case 2:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003760 *result = regulatory->max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05303761 return 0;
3762 case 3:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07003763 *result = regulatory->tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05303764 return 0;
3765 }
3766 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05303767 case ATH9K_CAP_DS:
3768 return (AR_SREV_9280_20_OR_LATER(ah) &&
3769 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
3770 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303771 default:
3772 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003773 }
Sujithf1dc5602008-10-29 10:16:30 +05303774}
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003775
Sujithcbe61d82009-02-09 13:27:12 +05303776bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303777 u32 capability, u32 setting, int *status)
3778{
Sujithf1dc5602008-10-29 10:16:30 +05303779 u32 v;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003780
Sujithf1dc5602008-10-29 10:16:30 +05303781 switch (type) {
3782 case ATH9K_CAP_TKIP_MIC:
3783 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303784 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05303785 AR_STA_ID1_CRPT_MIC_ENABLE;
3786 else
Sujith2660b812009-02-09 13:27:26 +05303787 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05303788 ~AR_STA_ID1_CRPT_MIC_ENABLE;
3789 return true;
3790 case ATH9K_CAP_DIVERSITY:
3791 v = REG_READ(ah, AR_PHY_CCK_DETECT);
3792 if (setting)
3793 v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3794 else
3795 v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3796 REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
3797 return true;
3798 case ATH9K_CAP_MCAST_KEYSRCH:
3799 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303800 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303801 else
Sujith2660b812009-02-09 13:27:26 +05303802 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303803 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303804 default:
3805 return false;
3806 }
3807}
3808
3809/****************************/
3810/* GPIO / RFKILL / Antennae */
3811/****************************/
3812
Sujithcbe61d82009-02-09 13:27:12 +05303813static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303814 u32 gpio, u32 type)
3815{
3816 int addr;
3817 u32 gpio_shift, tmp;
3818
3819 if (gpio > 11)
3820 addr = AR_GPIO_OUTPUT_MUX3;
3821 else if (gpio > 5)
3822 addr = AR_GPIO_OUTPUT_MUX2;
3823 else
3824 addr = AR_GPIO_OUTPUT_MUX1;
3825
3826 gpio_shift = (gpio % 6) * 5;
3827
3828 if (AR_SREV_9280_20_OR_LATER(ah)
3829 || (addr != AR_GPIO_OUTPUT_MUX1)) {
3830 REG_RMW(ah, addr, (type << gpio_shift),
3831 (0x1f << gpio_shift));
3832 } else {
3833 tmp = REG_READ(ah, addr);
3834 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
3835 tmp &= ~(0x1f << gpio_shift);
3836 tmp |= (type << gpio_shift);
3837 REG_WRITE(ah, addr, tmp);
3838 }
3839}
3840
Sujithcbe61d82009-02-09 13:27:12 +05303841void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303842{
3843 u32 gpio_shift;
3844
Sujith2660b812009-02-09 13:27:26 +05303845 ASSERT(gpio < ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05303846
3847 gpio_shift = gpio << 1;
3848
3849 REG_RMW(ah,
3850 AR_GPIO_OE_OUT,
3851 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
3852 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3853}
3854
Sujithcbe61d82009-02-09 13:27:12 +05303855u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303856{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303857#define MS_REG_READ(x, y) \
3858 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
3859
Sujith2660b812009-02-09 13:27:26 +05303860 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05303861 return 0xffffffff;
3862
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05303863 if (AR_SREV_9287_10_OR_LATER(ah))
3864 return MS_REG_READ(AR9287, gpio) != 0;
3865 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303866 return MS_REG_READ(AR9285, gpio) != 0;
3867 else if (AR_SREV_9280_10_OR_LATER(ah))
3868 return MS_REG_READ(AR928X, gpio) != 0;
3869 else
3870 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05303871}
3872
Sujithcbe61d82009-02-09 13:27:12 +05303873void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05303874 u32 ah_signal_type)
3875{
3876 u32 gpio_shift;
3877
3878 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3879
3880 gpio_shift = 2 * gpio;
3881
3882 REG_RMW(ah,
3883 AR_GPIO_OE_OUT,
3884 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
3885 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3886}
3887
Sujithcbe61d82009-02-09 13:27:12 +05303888void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05303889{
3890 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
3891 AR_GPIO_BIT(gpio));
3892}
3893
Sujithcbe61d82009-02-09 13:27:12 +05303894u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303895{
3896 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3897}
3898
Sujithcbe61d82009-02-09 13:27:12 +05303899void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05303900{
3901 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3902}
3903
Sujithcbe61d82009-02-09 13:27:12 +05303904bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303905 enum ath9k_ant_setting settings,
3906 struct ath9k_channel *chan,
3907 u8 *tx_chainmask,
3908 u8 *rx_chainmask,
3909 u8 *antenna_cfgd)
3910{
Sujithf1dc5602008-10-29 10:16:30 +05303911 static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3912
3913 if (AR_SREV_9280(ah)) {
3914 if (!tx_chainmask_cfg) {
3915
3916 tx_chainmask_cfg = *tx_chainmask;
3917 rx_chainmask_cfg = *rx_chainmask;
3918 }
3919
3920 switch (settings) {
3921 case ATH9K_ANT_FIXED_A:
3922 *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3923 *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3924 *antenna_cfgd = true;
3925 break;
3926 case ATH9K_ANT_FIXED_B:
Sujith2660b812009-02-09 13:27:26 +05303927 if (ah->caps.tx_chainmask >
Sujithf1dc5602008-10-29 10:16:30 +05303928 ATH9K_ANTENNA1_CHAINMASK) {
3929 *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3930 }
3931 *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3932 *antenna_cfgd = true;
3933 break;
3934 case ATH9K_ANT_VARIABLE:
3935 *tx_chainmask = tx_chainmask_cfg;
3936 *rx_chainmask = rx_chainmask_cfg;
3937 *antenna_cfgd = true;
3938 break;
3939 default:
3940 break;
3941 }
3942 } else {
Sujith1cf68732009-08-13 09:34:32 +05303943 ah->config.diversity_control = settings;
Sujithf1dc5602008-10-29 10:16:30 +05303944 }
3945
3946 return true;
3947}
3948
3949/*********************/
3950/* General Operation */
3951/*********************/
3952
Sujithcbe61d82009-02-09 13:27:12 +05303953u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303954{
3955 u32 bits = REG_READ(ah, AR_RX_FILTER);
3956 u32 phybits = REG_READ(ah, AR_PHY_ERR);
3957
3958 if (phybits & AR_PHY_ERR_RADAR)
3959 bits |= ATH9K_RX_FILTER_PHYRADAR;
3960 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
3961 bits |= ATH9K_RX_FILTER_PHYERR;
3962
3963 return bits;
3964}
3965
Sujithcbe61d82009-02-09 13:27:12 +05303966void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05303967{
3968 u32 phybits;
3969
Sujith7ea310b2009-09-03 12:08:43 +05303970 REG_WRITE(ah, AR_RX_FILTER, bits);
3971
Sujithf1dc5602008-10-29 10:16:30 +05303972 phybits = 0;
3973 if (bits & ATH9K_RX_FILTER_PHYRADAR)
3974 phybits |= AR_PHY_ERR_RADAR;
3975 if (bits & ATH9K_RX_FILTER_PHYERR)
3976 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
3977 REG_WRITE(ah, AR_PHY_ERR, phybits);
3978
3979 if (phybits)
3980 REG_WRITE(ah, AR_RXCFG,
3981 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
3982 else
3983 REG_WRITE(ah, AR_RXCFG,
3984 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
3985}
3986
Sujithcbe61d82009-02-09 13:27:12 +05303987bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303988{
3989 return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
3990}
3991
Sujithcbe61d82009-02-09 13:27:12 +05303992bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303993{
3994 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
3995 return false;
3996
3997 return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
3998}
3999
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07004000void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05304001{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004002 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05304003 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08004004 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05304005
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004006 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05304007
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07004008 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004009 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07004010 channel->max_antenna_gain * 2,
4011 channel->max_power * 2,
4012 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07004013 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05304014}
4015
Sujithcbe61d82009-02-09 13:27:12 +05304016void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05304017{
Sujithba52da52009-02-09 13:27:10 +05304018 memcpy(ah->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05304019}
4020
Sujithcbe61d82009-02-09 13:27:12 +05304021void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304022{
Sujith2660b812009-02-09 13:27:26 +05304023 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05304024}
4025
Sujithcbe61d82009-02-09 13:27:12 +05304026void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05304027{
4028 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
4029 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
4030}
4031
Sujithba52da52009-02-09 13:27:10 +05304032void ath9k_hw_setbssidmask(struct ath_softc *sc)
Sujithf1dc5602008-10-29 10:16:30 +05304033{
Sujithba52da52009-02-09 13:27:10 +05304034 REG_WRITE(sc->sc_ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
4035 REG_WRITE(sc->sc_ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
Sujithf1dc5602008-10-29 10:16:30 +05304036}
4037
Sujithba52da52009-02-09 13:27:10 +05304038void ath9k_hw_write_associd(struct ath_softc *sc)
Sujithf1dc5602008-10-29 10:16:30 +05304039{
Sujithba52da52009-02-09 13:27:10 +05304040 REG_WRITE(sc->sc_ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
4041 REG_WRITE(sc->sc_ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
4042 ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05304043}
4044
Sujithcbe61d82009-02-09 13:27:12 +05304045u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304046{
4047 u64 tsf;
4048
4049 tsf = REG_READ(ah, AR_TSF_U32);
4050 tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
4051
4052 return tsf;
4053}
4054
Sujithcbe61d82009-02-09 13:27:12 +05304055void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004056{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004057 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01004058 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01004059}
4060
Sujithcbe61d82009-02-09 13:27:12 +05304061void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05304062{
Gabor Juhos1b7e5282009-06-21 00:02:14 +02004063 ath9k_ps_wakeup(ah->ah_sc);
Gabor Juhosf9b604f2009-06-21 00:02:15 +02004064 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
4065 AH_TSF_WRITE_TIMEOUT))
4066 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
4067 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
4068
Sujithf1dc5602008-10-29 10:16:30 +05304069 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Gabor Juhos1b7e5282009-06-21 00:02:14 +02004070 ath9k_ps_restore(ah->ah_sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004071}
4072
Sujith54e4cec2009-08-07 09:45:09 +05304073void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004074{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004075 if (setting)
Sujith2660b812009-02-09 13:27:26 +05304076 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004077 else
Sujith2660b812009-02-09 13:27:26 +05304078 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004079}
4080
Sujithcbe61d82009-02-09 13:27:12 +05304081bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004082{
Sujithf1dc5602008-10-29 10:16:30 +05304083 if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
Sujith04bd4632008-11-28 22:18:05 +05304084 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05304085 ah->slottime = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05304086 return false;
4087 } else {
4088 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05304089 ah->slottime = us;
Sujithf1dc5602008-10-29 10:16:30 +05304090 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004091 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004092}
4093
Sujithcbe61d82009-02-09 13:27:12 +05304094void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004095{
Sujithf1dc5602008-10-29 10:16:30 +05304096 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004097
Sujithf1dc5602008-10-29 10:16:30 +05304098 if (mode == ATH9K_HT_MACMODE_2040 &&
Sujith2660b812009-02-09 13:27:26 +05304099 !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05304100 macmode = AR_2040_JOINED_RX_CLEAR;
4101 else
4102 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004103
Sujithf1dc5602008-10-29 10:16:30 +05304104 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07004105}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304106
4107/* HW Generic timers configuration */
4108
4109static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
4110{
4111 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4112 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4113 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4114 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4115 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4116 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4117 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4118 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
4119 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
4120 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
4121 AR_NDP2_TIMER_MODE, 0x0002},
4122 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
4123 AR_NDP2_TIMER_MODE, 0x0004},
4124 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
4125 AR_NDP2_TIMER_MODE, 0x0008},
4126 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
4127 AR_NDP2_TIMER_MODE, 0x0010},
4128 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
4129 AR_NDP2_TIMER_MODE, 0x0020},
4130 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
4131 AR_NDP2_TIMER_MODE, 0x0040},
4132 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
4133 AR_NDP2_TIMER_MODE, 0x0080}
4134};
4135
4136/* HW generic timer primitives */
4137
4138/* compute and clear index of rightmost 1 */
4139static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
4140{
4141 u32 b;
4142
4143 b = *mask;
4144 b &= (0-b);
4145 *mask &= ~b;
4146 b *= debruijn32;
4147 b >>= 27;
4148
4149 return timer_table->gen_timer_index[b];
4150}
4151
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05304152u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05304153{
4154 return REG_READ(ah, AR_TSF_L32);
4155}
4156
4157struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
4158 void (*trigger)(void *),
4159 void (*overflow)(void *),
4160 void *arg,
4161 u8 timer_index)
4162{
4163 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4164 struct ath_gen_timer *timer;
4165
4166 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
4167
4168 if (timer == NULL) {
4169 printk(KERN_DEBUG "Failed to allocate memory"
4170 "for hw timer[%d]\n", timer_index);
4171 return NULL;
4172 }
4173
4174 /* allocate a hardware generic timer slot */
4175 timer_table->timers[timer_index] = timer;
4176 timer->index = timer_index;
4177 timer->trigger = trigger;
4178 timer->overflow = overflow;
4179 timer->arg = arg;
4180
4181 return timer;
4182}
4183
4184void ath_gen_timer_start(struct ath_hw *ah,
4185 struct ath_gen_timer *timer,
4186 u32 timer_next, u32 timer_period)
4187{
4188 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4189 u32 tsf;
4190
4191 BUG_ON(!timer_period);
4192
4193 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
4194
4195 tsf = ath9k_hw_gettsf32(ah);
4196
4197 DPRINTF(ah->ah_sc, ATH_DBG_HWTIMER, "curent tsf %x period %x"
4198 "timer_next %x\n", tsf, timer_period, timer_next);
4199
4200 /*
4201 * Pull timer_next forward if the current TSF already passed it
4202 * because of software latency
4203 */
4204 if (timer_next < tsf)
4205 timer_next = tsf + timer_period;
4206
4207 /*
4208 * Program generic timer registers
4209 */
4210 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
4211 timer_next);
4212 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
4213 timer_period);
4214 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
4215 gen_tmr_configuration[timer->index].mode_mask);
4216
4217 /* Enable both trigger and thresh interrupt masks */
4218 REG_SET_BIT(ah, AR_IMR_S5,
4219 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
4220 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
4221
4222 if ((ah->ah_sc->imask & ATH9K_INT_GENTIMER) == 0) {
4223 ath9k_hw_set_interrupts(ah, 0);
4224 ah->ah_sc->imask |= ATH9K_INT_GENTIMER;
4225 ath9k_hw_set_interrupts(ah, ah->ah_sc->imask);
4226 }
4227}
4228
4229void ath_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
4230{
4231 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4232
4233 if ((timer->index < AR_FIRST_NDP_TIMER) ||
4234 (timer->index >= ATH_MAX_GEN_TIMER)) {
4235 return;
4236 }
4237
4238 /* Clear generic timer enable bits. */
4239 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
4240 gen_tmr_configuration[timer->index].mode_mask);
4241
4242 /* Disable both trigger and thresh interrupt masks */
4243 REG_CLR_BIT(ah, AR_IMR_S5,
4244 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
4245 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
4246
4247 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
4248
4249 /* if no timer is enabled, turn off interrupt mask */
4250 if (timer_table->timer_mask.val == 0) {
4251 ath9k_hw_set_interrupts(ah, 0);
4252 ah->ah_sc->imask &= ~ATH9K_INT_GENTIMER;
4253 ath9k_hw_set_interrupts(ah, ah->ah_sc->imask);
4254 }
4255}
4256
4257void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
4258{
4259 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4260
4261 /* free the hardware generic timer slot */
4262 timer_table->timers[timer->index] = NULL;
4263 kfree(timer);
4264}
4265
4266/*
4267 * Generic Timer Interrupts handling
4268 */
4269void ath_gen_timer_isr(struct ath_hw *ah)
4270{
4271 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
4272 struct ath_gen_timer *timer;
4273 u32 trigger_mask, thresh_mask, index;
4274
4275 /* get hardware generic timer interrupt status */
4276 trigger_mask = ah->intr_gen_timer_trigger;
4277 thresh_mask = ah->intr_gen_timer_thresh;
4278 trigger_mask &= timer_table->timer_mask.val;
4279 thresh_mask &= timer_table->timer_mask.val;
4280
4281 trigger_mask &= ~thresh_mask;
4282
4283 while (thresh_mask) {
4284 index = rightmost_index(timer_table, &thresh_mask);
4285 timer = timer_table->timers[index];
4286 BUG_ON(!timer);
4287 DPRINTF(ah->ah_sc, ATH_DBG_HWTIMER,
4288 "TSF overflow for Gen timer %d\n", index);
4289 timer->overflow(timer->arg);
4290 }
4291
4292 while (trigger_mask) {
4293 index = rightmost_index(timer_table, &trigger_mask);
4294 timer = timer_table->timers[index];
4295 BUG_ON(!timer);
4296 DPRINTF(ah->ah_sc, ATH_DBG_HWTIMER,
4297 "Gen timer[%d] trigger\n", index);
4298 timer->trigger(timer->arg);
4299 }
4300}