blob: b07d25a52f024f77ab376416c24f075a6fd101e4 [file] [log] [blame]
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * @file op_model_ppro.h
Andi Kleenb9917022008-08-18 14:50:31 +02003 * Family 6 perfmon and architectural perfmon MSR operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * @remark Copyright 2002 OProfile authors
Andi Kleenb9917022008-08-18 14:50:31 +02006 * @remark Copyright 2008 Intel Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * @remark Read the file COPYING
8 *
9 * @author John Levon
10 * @author Philippe Elie
11 * @author Graydon Hoare
Andi Kleenb9917022008-08-18 14:50:31 +020012 * @author Andi Kleen
Robert Richter3370d352009-05-25 15:10:32 +020013 * @author Robert Richter <robert.richter@amd.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
15
16#include <linux/oprofile.h>
Andi Kleenb9917022008-08-18 14:50:31 +020017#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/ptrace.h>
19#include <asm/msr.h>
20#include <asm/apic.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020021#include <asm/nmi.h>
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +010022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include "op_x86_model.h"
24#include "op_counter.h"
25
Andi Kleenb9917022008-08-18 14:50:31 +020026static int num_counters = 2;
27static int counter_width = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Robert Richter3370d352009-05-25 15:10:32 +020029#define MSR_PPRO_EVENTSEL_RESERVED ((0xFFFFFFFFULL<<32)|(1ULL<<21))
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Andi Kleenb9917022008-08-18 14:50:31 +020031static u64 *reset_value;
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +010032
Robert Richter83300ce2010-03-23 20:01:54 +010033static void ppro_shutdown(struct op_msrs const * const msrs)
34{
35 int i;
36
37 for (i = 0; i < num_counters; ++i) {
38 if (!msrs->counters[i].addr)
39 continue;
40 release_perfctr_nmi(MSR_P6_PERFCTR0 + i);
41 release_evntsel_nmi(MSR_P6_EVNTSEL0 + i);
42 }
43 if (reset_value) {
44 kfree(reset_value);
45 reset_value = NULL;
46 }
47}
48
Linus Torvalds1da177e2005-04-16 15:20:36 -070049static void ppro_fill_in_addresses(struct op_msrs * const msrs)
50{
Don Zickuscb9c4482006-09-26 10:52:26 +020051 int i;
52
Andi Kleenb9917022008-08-18 14:50:31 +020053 for (i = 0; i < num_counters; i++) {
Robert Richterd0e41202010-03-23 19:33:21 +010054 if (!reserve_perfctr_nmi(MSR_P6_PERFCTR0 + i))
55 continue;
56 if (!reserve_evntsel_nmi(MSR_P6_EVNTSEL0 + i)) {
57 release_perfctr_nmi(MSR_P6_PERFCTR0 + i);
58 continue;
59 }
60 /* both registers must be reserved */
61 msrs->counters[i].addr = MSR_P6_PERFCTR0 + i;
62 msrs->controls[i].addr = MSR_P6_EVNTSEL0 + i;
Don Zickuscb9c4482006-09-26 10:52:26 +020063 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070064}
65
66
Robert Richteref8828d2009-05-25 19:31:44 +020067static void ppro_setup_ctrs(struct op_x86_model_spec const *model,
68 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069{
Robert Richter3370d352009-05-25 15:10:32 +020070 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 int i;
72
Andi Kleenb9917022008-08-18 14:50:31 +020073 if (!reset_value) {
Robert Richterc17c8fb2010-02-25 20:20:25 +010074 reset_value = kzalloc(sizeof(reset_value[0]) * num_counters,
Andi Kleenb9917022008-08-18 14:50:31 +020075 GFP_ATOMIC);
76 if (!reset_value)
77 return;
78 }
79
80 if (cpu_has_arch_perfmon) {
81 union cpuid10_eax eax;
82 eax.full = cpuid_eax(0xa);
Tim Blechmann780eef92009-02-19 17:34:03 +010083
84 /*
85 * For Core2 (family 6, model 15), don't reset the
86 * counter width:
87 */
88 if (!(eax.split.version_id == 0 &&
89 current_cpu_data.x86 == 6 &&
90 current_cpu_data.x86_model == 15)) {
91
92 if (counter_width < eax.split.bit_width)
93 counter_width = eax.split.bit_width;
94 }
Andi Kleenb9917022008-08-18 14:50:31 +020095 }
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 /* clear all counters */
Robert Richter6e63ea42009-07-07 19:25:39 +020098 for (i = 0; i < num_counters; ++i) {
Robert Richter98a2e732010-02-23 18:14:58 +010099 if (unlikely(!msrs->controls[i].addr)) {
100 if (counter_config[i].enabled && !smp_processor_id())
101 /*
102 * counter is reserved, this is on all
103 * cpus, so report only for cpu #0
104 */
105 op_x86_warn_reserved(i);
Don Zickuscb9c4482006-09-26 10:52:26 +0200106 continue;
Robert Richter98a2e732010-02-23 18:14:58 +0100107 }
Robert Richter3370d352009-05-25 15:10:32 +0200108 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100109 if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
Robert Richter98a2e732010-02-23 18:14:58 +0100110 op_x86_warn_in_use(i);
Robert Richter3370d352009-05-25 15:10:32 +0200111 val &= model->reserved;
112 wrmsrl(msrs->controls[i].addr, val);
Robert Richterd0e41202010-03-23 19:33:21 +0100113 /*
114 * avoid a false detection of ctr overflows in NMI *
115 * handler
116 */
Andi Kleenb9917022008-08-18 14:50:31 +0200117 wrmsrl(msrs->counters[i].addr, -1LL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 }
119
120 /* enable active counters */
Andi Kleenb9917022008-08-18 14:50:31 +0200121 for (i = 0; i < num_counters; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200122 if (counter_config[i].enabled && msrs->counters[i].addr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 reset_value[i] = counter_config[i].count;
Andi Kleenb9917022008-08-18 14:50:31 +0200124 wrmsrl(msrs->counters[i].addr, -reset_value[i]);
Robert Richter3370d352009-05-25 15:10:32 +0200125 rdmsrl(msrs->controls[i].addr, val);
126 val &= model->reserved;
127 val |= op_x86_get_ctrl(model, &counter_config[i]);
128 wrmsrl(msrs->controls[i].addr, val);
Don Zickuscb9c4482006-09-26 10:52:26 +0200129 } else {
130 reset_value[i] = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 }
132 }
133}
134
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +0100135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136static int ppro_check_ctrs(struct pt_regs * const regs,
137 struct op_msrs const * const msrs)
138{
Andi Kleen7c64ade2008-11-07 14:02:49 +0100139 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 int i;
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +0100141
Ingo Molnar82aa9a12009-02-05 15:23:08 +0100142 /*
143 * This can happen if perf counters are in use when
144 * we steal the die notifier NMI.
145 */
146 if (unlikely(!reset_value))
147 goto out;
148
Robert Richter6e63ea42009-07-07 19:25:39 +0200149 for (i = 0; i < num_counters; ++i) {
Don Zickuscb9c4482006-09-26 10:52:26 +0200150 if (!reset_value[i])
151 continue;
Andi Kleen7c64ade2008-11-07 14:02:49 +0100152 rdmsrl(msrs->counters[i].addr, val);
Robert Richter42399ad2009-05-25 17:59:06 +0200153 if (val & (1ULL << (counter_width - 1)))
154 continue;
155 oprofile_add_sample(regs, i);
156 wrmsrl(msrs->counters[i].addr, -reset_value[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 }
158
Ingo Molnar82aa9a12009-02-05 15:23:08 +0100159out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 /* Only P6 based Pentium M need to re-unmask the apic vector but it
161 * doesn't hurt other P6 variant */
162 apic_write(APIC_LVTPC, apic_read(APIC_LVTPC) & ~APIC_LVT_MASKED);
163
164 /* We can't work out if we really handled an interrupt. We
165 * might have caught a *second* counter just after overflowing
166 * the interrupt for this counter then arrives
167 * and we don't find a counter that's overflowed, so we
168 * would return 0 and get dazed + confused. Instead we always
169 * assume we found an overflow. This sucks.
170 */
171 return 1;
172}
173
Paolo Ciarrocchi8b45b722008-02-19 23:43:25 +0100174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175static void ppro_start(struct op_msrs const * const msrs)
176{
Robert Richterdea37662009-05-25 18:11:52 +0200177 u64 val;
Arun Sharma6b77df02006-09-29 02:00:01 -0700178 int i;
Don Zickuscb9c4482006-09-26 10:52:26 +0200179
Eric Dumazet9ea84ad2008-12-02 07:21:21 +0100180 if (!reset_value)
181 return;
Andi Kleenb9917022008-08-18 14:50:31 +0200182 for (i = 0; i < num_counters; ++i) {
Arun Sharma6b77df02006-09-29 02:00:01 -0700183 if (reset_value[i]) {
Robert Richterdea37662009-05-25 18:11:52 +0200184 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100185 val |= ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterdea37662009-05-25 18:11:52 +0200186 wrmsrl(msrs->controls[i].addr, val);
Arun Sharma6b77df02006-09-29 02:00:01 -0700187 }
Don Zickuscb9c4482006-09-26 10:52:26 +0200188 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189}
190
191
192static void ppro_stop(struct op_msrs const * const msrs)
193{
Robert Richterdea37662009-05-25 18:11:52 +0200194 u64 val;
Arun Sharma6b77df02006-09-29 02:00:01 -0700195 int i;
Don Zickuscb9c4482006-09-26 10:52:26 +0200196
Eric Dumazet9ea84ad2008-12-02 07:21:21 +0100197 if (!reset_value)
198 return;
Andi Kleenb9917022008-08-18 14:50:31 +0200199 for (i = 0; i < num_counters; ++i) {
Arun Sharma6b77df02006-09-29 02:00:01 -0700200 if (!reset_value[i])
201 continue;
Robert Richterdea37662009-05-25 18:11:52 +0200202 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100203 val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterdea37662009-05-25 18:11:52 +0200204 wrmsrl(msrs->controls[i].addr, val);
Don Zickuscb9c4482006-09-26 10:52:26 +0200205 }
206}
207
Robert Richter259a83a2009-07-09 15:12:35 +0200208struct op_x86_model_spec op_ppro_spec = {
Robert Richter849620f2009-05-14 17:10:52 +0200209 .num_counters = 2,
210 .num_controls = 2,
Robert Richter3370d352009-05-25 15:10:32 +0200211 .reserved = MSR_PPRO_EVENTSEL_RESERVED,
Robert Richterc92960f2008-09-05 17:12:36 +0200212 .fill_in_addresses = &ppro_fill_in_addresses,
213 .setup_ctrs = &ppro_setup_ctrs,
214 .check_ctrs = &ppro_check_ctrs,
215 .start = &ppro_start,
216 .stop = &ppro_stop,
217 .shutdown = &ppro_shutdown
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218};
Andi Kleenb9917022008-08-18 14:50:31 +0200219
220/*
221 * Architectural performance monitoring.
222 *
223 * Newer Intel CPUs (Core1+) have support for architectural
224 * events described in CPUID 0xA. See the IA32 SDM Vol3b.18 for details.
225 * The advantage of this is that it can be done without knowing about
226 * the specific CPU.
227 */
228
Robert Richtere4192942008-10-12 15:12:34 -0400229static void arch_perfmon_setup_counters(void)
Andi Kleenb9917022008-08-18 14:50:31 +0200230{
231 union cpuid10_eax eax;
232
233 eax.full = cpuid_eax(0xa);
234
235 /* Workaround for BIOS bugs in 6/15. Taken from perfmon2 */
236 if (eax.split.version_id == 0 && current_cpu_data.x86 == 6 &&
237 current_cpu_data.x86_model == 15) {
238 eax.split.version_id = 2;
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200239 eax.split.num_events = 2;
Andi Kleenb9917022008-08-18 14:50:31 +0200240 eax.split.bit_width = 40;
241 }
242
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200243 num_counters = eax.split.num_events;
Andi Kleenb9917022008-08-18 14:50:31 +0200244
245 op_arch_perfmon_spec.num_counters = num_counters;
246 op_arch_perfmon_spec.num_controls = num_counters;
247}
248
Robert Richtere4192942008-10-12 15:12:34 -0400249static int arch_perfmon_init(struct oprofile_operations *ignore)
250{
251 arch_perfmon_setup_counters();
252 return 0;
253}
254
Andi Kleenb9917022008-08-18 14:50:31 +0200255struct op_x86_model_spec op_arch_perfmon_spec = {
Robert Richter3370d352009-05-25 15:10:32 +0200256 .reserved = MSR_PPRO_EVENTSEL_RESERVED,
Robert Richtere4192942008-10-12 15:12:34 -0400257 .init = &arch_perfmon_init,
Andi Kleenb9917022008-08-18 14:50:31 +0200258 /* num_counters/num_controls filled in at runtime */
Robert Richter5a289392008-10-15 22:19:41 +0200259 .fill_in_addresses = &ppro_fill_in_addresses,
Andi Kleenb9917022008-08-18 14:50:31 +0200260 /* user space does the cpuid check for available events */
Robert Richter5a289392008-10-15 22:19:41 +0200261 .setup_ctrs = &ppro_setup_ctrs,
262 .check_ctrs = &ppro_check_ctrs,
263 .start = &ppro_start,
264 .stop = &ppro_stop,
265 .shutdown = &ppro_shutdown
Andi Kleenb9917022008-08-18 14:50:31 +0200266};