Paolo Ciarrocchi | 8b45b72 | 2008-02-19 23:43:25 +0100 | [diff] [blame] | 1 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | * @file op_model_ppro.h |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 3 | * Family 6 perfmon and architectural perfmon MSR operations |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * |
| 5 | * @remark Copyright 2002 OProfile authors |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 6 | * @remark Copyright 2008 Intel Corporation |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * @remark Read the file COPYING |
| 8 | * |
| 9 | * @author John Levon |
| 10 | * @author Philippe Elie |
| 11 | * @author Graydon Hoare |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 12 | * @author Andi Kleen |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 13 | * @author Robert Richter <robert.richter@amd.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | #include <linux/oprofile.h> |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 17 | #include <linux/slab.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <asm/ptrace.h> |
| 19 | #include <asm/msr.h> |
| 20 | #include <asm/apic.h> |
Don Zickus | 3e4ff11 | 2006-06-26 13:57:01 +0200 | [diff] [blame] | 21 | #include <asm/nmi.h> |
Paolo Ciarrocchi | 8b45b72 | 2008-02-19 23:43:25 +0100 | [diff] [blame] | 22 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include "op_x86_model.h" |
| 24 | #include "op_counter.h" |
| 25 | |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 26 | static int num_counters = 2; |
| 27 | static int counter_width = 32; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 29 | #define MSR_PPRO_EVENTSEL_RESERVED ((0xFFFFFFFFULL<<32)|(1ULL<<21)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 31 | static u64 *reset_value; |
Paolo Ciarrocchi | 8b45b72 | 2008-02-19 23:43:25 +0100 | [diff] [blame] | 32 | |
Robert Richter | 83300ce | 2010-03-23 20:01:54 +0100 | [diff] [blame^] | 33 | static void ppro_shutdown(struct op_msrs const * const msrs) |
| 34 | { |
| 35 | int i; |
| 36 | |
| 37 | for (i = 0; i < num_counters; ++i) { |
| 38 | if (!msrs->counters[i].addr) |
| 39 | continue; |
| 40 | release_perfctr_nmi(MSR_P6_PERFCTR0 + i); |
| 41 | release_evntsel_nmi(MSR_P6_EVNTSEL0 + i); |
| 42 | } |
| 43 | if (reset_value) { |
| 44 | kfree(reset_value); |
| 45 | reset_value = NULL; |
| 46 | } |
| 47 | } |
| 48 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | static void ppro_fill_in_addresses(struct op_msrs * const msrs) |
| 50 | { |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 51 | int i; |
| 52 | |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 53 | for (i = 0; i < num_counters; i++) { |
Robert Richter | d0e4120 | 2010-03-23 19:33:21 +0100 | [diff] [blame] | 54 | if (!reserve_perfctr_nmi(MSR_P6_PERFCTR0 + i)) |
| 55 | continue; |
| 56 | if (!reserve_evntsel_nmi(MSR_P6_EVNTSEL0 + i)) { |
| 57 | release_perfctr_nmi(MSR_P6_PERFCTR0 + i); |
| 58 | continue; |
| 59 | } |
| 60 | /* both registers must be reserved */ |
| 61 | msrs->counters[i].addr = MSR_P6_PERFCTR0 + i; |
| 62 | msrs->controls[i].addr = MSR_P6_EVNTSEL0 + i; |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 63 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | } |
| 65 | |
| 66 | |
Robert Richter | ef8828d | 2009-05-25 19:31:44 +0200 | [diff] [blame] | 67 | static void ppro_setup_ctrs(struct op_x86_model_spec const *model, |
| 68 | struct op_msrs const * const msrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | { |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 70 | u64 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | int i; |
| 72 | |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 73 | if (!reset_value) { |
Robert Richter | c17c8fb | 2010-02-25 20:20:25 +0100 | [diff] [blame] | 74 | reset_value = kzalloc(sizeof(reset_value[0]) * num_counters, |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 75 | GFP_ATOMIC); |
| 76 | if (!reset_value) |
| 77 | return; |
| 78 | } |
| 79 | |
| 80 | if (cpu_has_arch_perfmon) { |
| 81 | union cpuid10_eax eax; |
| 82 | eax.full = cpuid_eax(0xa); |
Tim Blechmann | 780eef9 | 2009-02-19 17:34:03 +0100 | [diff] [blame] | 83 | |
| 84 | /* |
| 85 | * For Core2 (family 6, model 15), don't reset the |
| 86 | * counter width: |
| 87 | */ |
| 88 | if (!(eax.split.version_id == 0 && |
| 89 | current_cpu_data.x86 == 6 && |
| 90 | current_cpu_data.x86_model == 15)) { |
| 91 | |
| 92 | if (counter_width < eax.split.bit_width) |
| 93 | counter_width = eax.split.bit_width; |
| 94 | } |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 95 | } |
| 96 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | /* clear all counters */ |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 98 | for (i = 0; i < num_counters; ++i) { |
Robert Richter | 98a2e73 | 2010-02-23 18:14:58 +0100 | [diff] [blame] | 99 | if (unlikely(!msrs->controls[i].addr)) { |
| 100 | if (counter_config[i].enabled && !smp_processor_id()) |
| 101 | /* |
| 102 | * counter is reserved, this is on all |
| 103 | * cpus, so report only for cpu #0 |
| 104 | */ |
| 105 | op_x86_warn_reserved(i); |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 106 | continue; |
Robert Richter | 98a2e73 | 2010-02-23 18:14:58 +0100 | [diff] [blame] | 107 | } |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 108 | rdmsrl(msrs->controls[i].addr, val); |
Robert Richter | bb1165d | 2010-03-01 14:21:23 +0100 | [diff] [blame] | 109 | if (val & ARCH_PERFMON_EVENTSEL_ENABLE) |
Robert Richter | 98a2e73 | 2010-02-23 18:14:58 +0100 | [diff] [blame] | 110 | op_x86_warn_in_use(i); |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 111 | val &= model->reserved; |
| 112 | wrmsrl(msrs->controls[i].addr, val); |
Robert Richter | d0e4120 | 2010-03-23 19:33:21 +0100 | [diff] [blame] | 113 | /* |
| 114 | * avoid a false detection of ctr overflows in NMI * |
| 115 | * handler |
| 116 | */ |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 117 | wrmsrl(msrs->counters[i].addr, -1LL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | } |
| 119 | |
| 120 | /* enable active counters */ |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 121 | for (i = 0; i < num_counters; ++i) { |
Robert Richter | 217d3cf | 2009-06-04 02:36:44 +0200 | [diff] [blame] | 122 | if (counter_config[i].enabled && msrs->counters[i].addr) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | reset_value[i] = counter_config[i].count; |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 124 | wrmsrl(msrs->counters[i].addr, -reset_value[i]); |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 125 | rdmsrl(msrs->controls[i].addr, val); |
| 126 | val &= model->reserved; |
| 127 | val |= op_x86_get_ctrl(model, &counter_config[i]); |
| 128 | wrmsrl(msrs->controls[i].addr, val); |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 129 | } else { |
| 130 | reset_value[i] = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 | } |
| 132 | } |
| 133 | } |
| 134 | |
Paolo Ciarrocchi | 8b45b72 | 2008-02-19 23:43:25 +0100 | [diff] [blame] | 135 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | static int ppro_check_ctrs(struct pt_regs * const regs, |
| 137 | struct op_msrs const * const msrs) |
| 138 | { |
Andi Kleen | 7c64ade | 2008-11-07 14:02:49 +0100 | [diff] [blame] | 139 | u64 val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | int i; |
Paolo Ciarrocchi | 8b45b72 | 2008-02-19 23:43:25 +0100 | [diff] [blame] | 141 | |
Ingo Molnar | 82aa9a1 | 2009-02-05 15:23:08 +0100 | [diff] [blame] | 142 | /* |
| 143 | * This can happen if perf counters are in use when |
| 144 | * we steal the die notifier NMI. |
| 145 | */ |
| 146 | if (unlikely(!reset_value)) |
| 147 | goto out; |
| 148 | |
Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 149 | for (i = 0; i < num_counters; ++i) { |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 150 | if (!reset_value[i]) |
| 151 | continue; |
Andi Kleen | 7c64ade | 2008-11-07 14:02:49 +0100 | [diff] [blame] | 152 | rdmsrl(msrs->counters[i].addr, val); |
Robert Richter | 42399ad | 2009-05-25 17:59:06 +0200 | [diff] [blame] | 153 | if (val & (1ULL << (counter_width - 1))) |
| 154 | continue; |
| 155 | oprofile_add_sample(regs, i); |
| 156 | wrmsrl(msrs->counters[i].addr, -reset_value[i]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 157 | } |
| 158 | |
Ingo Molnar | 82aa9a1 | 2009-02-05 15:23:08 +0100 | [diff] [blame] | 159 | out: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 | /* Only P6 based Pentium M need to re-unmask the apic vector but it |
| 161 | * doesn't hurt other P6 variant */ |
| 162 | apic_write(APIC_LVTPC, apic_read(APIC_LVTPC) & ~APIC_LVT_MASKED); |
| 163 | |
| 164 | /* We can't work out if we really handled an interrupt. We |
| 165 | * might have caught a *second* counter just after overflowing |
| 166 | * the interrupt for this counter then arrives |
| 167 | * and we don't find a counter that's overflowed, so we |
| 168 | * would return 0 and get dazed + confused. Instead we always |
| 169 | * assume we found an overflow. This sucks. |
| 170 | */ |
| 171 | return 1; |
| 172 | } |
| 173 | |
Paolo Ciarrocchi | 8b45b72 | 2008-02-19 23:43:25 +0100 | [diff] [blame] | 174 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 175 | static void ppro_start(struct op_msrs const * const msrs) |
| 176 | { |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 177 | u64 val; |
Arun Sharma | 6b77df0 | 2006-09-29 02:00:01 -0700 | [diff] [blame] | 178 | int i; |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 179 | |
Eric Dumazet | 9ea84ad | 2008-12-02 07:21:21 +0100 | [diff] [blame] | 180 | if (!reset_value) |
| 181 | return; |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 182 | for (i = 0; i < num_counters; ++i) { |
Arun Sharma | 6b77df0 | 2006-09-29 02:00:01 -0700 | [diff] [blame] | 183 | if (reset_value[i]) { |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 184 | rdmsrl(msrs->controls[i].addr, val); |
Robert Richter | bb1165d | 2010-03-01 14:21:23 +0100 | [diff] [blame] | 185 | val |= ARCH_PERFMON_EVENTSEL_ENABLE; |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 186 | wrmsrl(msrs->controls[i].addr, val); |
Arun Sharma | 6b77df0 | 2006-09-29 02:00:01 -0700 | [diff] [blame] | 187 | } |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 188 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 189 | } |
| 190 | |
| 191 | |
| 192 | static void ppro_stop(struct op_msrs const * const msrs) |
| 193 | { |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 194 | u64 val; |
Arun Sharma | 6b77df0 | 2006-09-29 02:00:01 -0700 | [diff] [blame] | 195 | int i; |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 196 | |
Eric Dumazet | 9ea84ad | 2008-12-02 07:21:21 +0100 | [diff] [blame] | 197 | if (!reset_value) |
| 198 | return; |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 199 | for (i = 0; i < num_counters; ++i) { |
Arun Sharma | 6b77df0 | 2006-09-29 02:00:01 -0700 | [diff] [blame] | 200 | if (!reset_value[i]) |
| 201 | continue; |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 202 | rdmsrl(msrs->controls[i].addr, val); |
Robert Richter | bb1165d | 2010-03-01 14:21:23 +0100 | [diff] [blame] | 203 | val &= ~ARCH_PERFMON_EVENTSEL_ENABLE; |
Robert Richter | dea3766 | 2009-05-25 18:11:52 +0200 | [diff] [blame] | 204 | wrmsrl(msrs->controls[i].addr, val); |
Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 205 | } |
| 206 | } |
| 207 | |
Robert Richter | 259a83a | 2009-07-09 15:12:35 +0200 | [diff] [blame] | 208 | struct op_x86_model_spec op_ppro_spec = { |
Robert Richter | 849620f | 2009-05-14 17:10:52 +0200 | [diff] [blame] | 209 | .num_counters = 2, |
| 210 | .num_controls = 2, |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 211 | .reserved = MSR_PPRO_EVENTSEL_RESERVED, |
Robert Richter | c92960f | 2008-09-05 17:12:36 +0200 | [diff] [blame] | 212 | .fill_in_addresses = &ppro_fill_in_addresses, |
| 213 | .setup_ctrs = &ppro_setup_ctrs, |
| 214 | .check_ctrs = &ppro_check_ctrs, |
| 215 | .start = &ppro_start, |
| 216 | .stop = &ppro_stop, |
| 217 | .shutdown = &ppro_shutdown |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 218 | }; |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 219 | |
| 220 | /* |
| 221 | * Architectural performance monitoring. |
| 222 | * |
| 223 | * Newer Intel CPUs (Core1+) have support for architectural |
| 224 | * events described in CPUID 0xA. See the IA32 SDM Vol3b.18 for details. |
| 225 | * The advantage of this is that it can be done without knowing about |
| 226 | * the specific CPU. |
| 227 | */ |
| 228 | |
Robert Richter | e419294 | 2008-10-12 15:12:34 -0400 | [diff] [blame] | 229 | static void arch_perfmon_setup_counters(void) |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 230 | { |
| 231 | union cpuid10_eax eax; |
| 232 | |
| 233 | eax.full = cpuid_eax(0xa); |
| 234 | |
| 235 | /* Workaround for BIOS bugs in 6/15. Taken from perfmon2 */ |
| 236 | if (eax.split.version_id == 0 && current_cpu_data.x86 == 6 && |
| 237 | current_cpu_data.x86_model == 15) { |
| 238 | eax.split.version_id = 2; |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 239 | eax.split.num_events = 2; |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 240 | eax.split.bit_width = 40; |
| 241 | } |
| 242 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 243 | num_counters = eax.split.num_events; |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 244 | |
| 245 | op_arch_perfmon_spec.num_counters = num_counters; |
| 246 | op_arch_perfmon_spec.num_controls = num_counters; |
| 247 | } |
| 248 | |
Robert Richter | e419294 | 2008-10-12 15:12:34 -0400 | [diff] [blame] | 249 | static int arch_perfmon_init(struct oprofile_operations *ignore) |
| 250 | { |
| 251 | arch_perfmon_setup_counters(); |
| 252 | return 0; |
| 253 | } |
| 254 | |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 255 | struct op_x86_model_spec op_arch_perfmon_spec = { |
Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 256 | .reserved = MSR_PPRO_EVENTSEL_RESERVED, |
Robert Richter | e419294 | 2008-10-12 15:12:34 -0400 | [diff] [blame] | 257 | .init = &arch_perfmon_init, |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 258 | /* num_counters/num_controls filled in at runtime */ |
Robert Richter | 5a28939 | 2008-10-15 22:19:41 +0200 | [diff] [blame] | 259 | .fill_in_addresses = &ppro_fill_in_addresses, |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 260 | /* user space does the cpuid check for available events */ |
Robert Richter | 5a28939 | 2008-10-15 22:19:41 +0200 | [diff] [blame] | 261 | .setup_ctrs = &ppro_setup_ctrs, |
| 262 | .check_ctrs = &ppro_check_ctrs, |
| 263 | .start = &ppro_start, |
| 264 | .stop = &ppro_stop, |
| 265 | .shutdown = &ppro_shutdown |
Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 266 | }; |