blob: a0c3e03a1d1e735386b060935e3e44f6c2bbf337 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002 * Support functions for OMAP GPIO
3 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01004 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010015#include <linux/init.h>
16#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020018#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010019#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000020#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080022#include <linux/slab.h>
23#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053024#include <linux/pm.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010025
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010027#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/irqs.h>
Russell King1bc857f2011-07-26 10:54:55 +010029#include <asm/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010030#include <asm/mach/irq.h>
31
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053032#define OFF_MODE 1
33
Charulatha V03e128c2011-05-05 19:58:01 +053034static LIST_HEAD(omap_gpio_list);
35
Charulatha V6d62e212011-04-18 15:06:51 +000036struct gpio_regs {
37 u32 irqenable1;
38 u32 irqenable2;
39 u32 wake_en;
40 u32 ctrl;
41 u32 oe;
42 u32 leveldetect0;
43 u32 leveldetect1;
44 u32 risingdetect;
45 u32 fallingdetect;
46 u32 dataout;
Nishanth Menonae547352011-09-09 19:08:58 +053047 u32 debounce;
48 u32 debounce_en;
Charulatha V6d62e212011-04-18 15:06:51 +000049};
50
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010051struct gpio_bank {
Charulatha V03e128c2011-05-05 19:58:01 +053052 struct list_head node;
Tony Lindgren92105bb2005-09-07 17:20:26 +010053 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010054 u16 irq;
55 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +010056 u32 suspend_wakeup;
57 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080058 u32 non_wakeup_gpios;
59 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000060 struct gpio_regs context;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080061 u32 saved_datain;
62 u32 saved_fallingdetect;
63 u32 saved_risingdetect;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080064 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080065 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010066 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -080067 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080068 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -080069 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080070 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af2011-11-24 03:03:28 +053071 bool dbck_enabled;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080072 struct device *dev;
Charulatha Vd0d665a2011-08-31 00:02:21 +053073 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080074 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053075 bool loses_context;
Tony Lindgren5de62b82010-12-07 16:26:58 -080076 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070077 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053078 int context_loss_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053079 int power_mode;
80 bool workaround_enabled;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070081
82 void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053083 int (*get_context_loss_count)(struct device *dev);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070084
85 struct omap_gpio_reg_offs *regs;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010086};
87
Kevin Hilman129fd222011-04-22 07:59:07 -070088#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
89#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
Charulatha Vc8eef652011-05-02 15:21:42 +053090#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010091
92static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
93{
Tony Lindgren92105bb2005-09-07 17:20:26 +010094 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010095 u32 l;
96
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070097 reg += bank->regs->direction;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010098 l = __raw_readl(reg);
99 if (is_input)
100 l |= 1 << gpio;
101 else
102 l &= ~(1 << gpio);
103 __raw_writel(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530104 bank->context.oe = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100105}
106
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700107
108/* set data out value using dedicate set/clear register */
109static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100110{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100111 void __iomem *reg = bank->base;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700112 u32 l = GPIO_BIT(bank, gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100113
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700114 if (enable)
115 reg += bank->regs->set_dataout;
116 else
117 reg += bank->regs->clr_dataout;
118
119 __raw_writel(l, reg);
120}
121
122/* set data out value using mask register */
123static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
124{
125 void __iomem *reg = bank->base + bank->regs->dataout;
126 u32 gpio_bit = GPIO_BIT(bank, gpio);
127 u32 l;
128
129 l = __raw_readl(reg);
130 if (enable)
131 l |= gpio_bit;
132 else
133 l &= ~gpio_bit;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100134 __raw_writel(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530135 bank->context.dataout = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100136}
137
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300138static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100139{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700140 void __iomem *reg = bank->base + bank->regs->datain;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100141
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700142 return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100143}
144
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300145static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
146{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700147 void __iomem *reg = bank->base + bank->regs->dataout;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300148
Kevin Hilman129fd222011-04-22 07:59:07 -0700149 return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300150}
151
Kevin Hilmanece95282011-07-12 08:18:15 -0700152static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
153{
154 int l = __raw_readl(base + reg);
155
Benoit Cousson862ff642012-02-01 15:58:56 +0100156 if (set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700157 l |= mask;
158 else
159 l &= ~mask;
160
161 __raw_writel(l, base + reg);
162}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100163
Tarun Kanti DebBarma72f83af2011-11-24 03:03:28 +0530164static inline void _gpio_dbck_enable(struct gpio_bank *bank)
165{
166 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
167 clk_enable(bank->dbck);
168 bank->dbck_enabled = true;
169 }
170}
171
172static inline void _gpio_dbck_disable(struct gpio_bank *bank)
173{
174 if (bank->dbck_enable_mask && bank->dbck_enabled) {
175 clk_disable(bank->dbck);
176 bank->dbck_enabled = false;
177 }
178}
179
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700180/**
181 * _set_gpio_debounce - low level gpio debounce time
182 * @bank: the gpio bank we're acting upon
183 * @gpio: the gpio number on this @gpio
184 * @debounce: debounce time to use
185 *
186 * OMAP's debounce time is in 31us steps so we need
187 * to convert and round up to the closest unit.
188 */
189static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
190 unsigned debounce)
191{
Kevin Hilman9942da02011-04-22 12:02:05 -0700192 void __iomem *reg;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700193 u32 val;
194 u32 l;
195
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800196 if (!bank->dbck_flag)
197 return;
198
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700199 if (debounce < 32)
200 debounce = 0x01;
201 else if (debounce > 7936)
202 debounce = 0xff;
203 else
204 debounce = (debounce / 0x1f) - 1;
205
Kevin Hilman129fd222011-04-22 07:59:07 -0700206 l = GPIO_BIT(bank, gpio);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700207
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530208 clk_enable(bank->dbck);
Kevin Hilman9942da02011-04-22 12:02:05 -0700209 reg = bank->base + bank->regs->debounce;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700210 __raw_writel(debounce, reg);
211
Kevin Hilman9942da02011-04-22 12:02:05 -0700212 reg = bank->base + bank->regs->debounce_en;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700213 val = __raw_readl(reg);
214
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530215 if (debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700216 val |= l;
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530217 else
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700218 val &= ~l;
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300219 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700220
221 __raw_writel(val, reg);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530222 clk_disable(bank->dbck);
223 /*
224 * Enable debounce clock per module.
225 * This call is mandatory because in omap_gpio_request() when
226 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
227 * runtime callbck fails to turn on dbck because dbck_enable_mask
228 * used within _gpio_dbck_enable() is still not initialized at
229 * that point. Therefore we have to enable dbck here.
230 */
231 _gpio_dbck_enable(bank);
Nishanth Menonae547352011-09-09 19:08:58 +0530232 if (bank->dbck_enable_mask) {
233 bank->context.debounce = debounce;
234 bank->context.debounce_en = val;
235 }
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700236}
237
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530238static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700239 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100240{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800241 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100242 u32 gpio_bit = 1 << gpio;
243
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530244 _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
245 trigger & IRQ_TYPE_LEVEL_LOW);
246 _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
247 trigger & IRQ_TYPE_LEVEL_HIGH);
248 _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
249 trigger & IRQ_TYPE_EDGE_RISING);
250 _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
251 trigger & IRQ_TYPE_EDGE_FALLING);
252
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530253 bank->context.leveldetect0 =
254 __raw_readl(bank->base + bank->regs->leveldetect0);
255 bank->context.leveldetect1 =
256 __raw_readl(bank->base + bank->regs->leveldetect1);
257 bank->context.risingdetect =
258 __raw_readl(bank->base + bank->regs->risingdetect);
259 bank->context.fallingdetect =
260 __raw_readl(bank->base + bank->regs->fallingdetect);
261
262 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530263 _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530264 bank->context.wake_en =
265 __raw_readl(bank->base + bank->regs->wkup_en);
266 }
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530267
Ambresh K55b220c2011-06-15 13:40:45 -0700268 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530269 if (!bank->regs->irqctrl) {
270 /* On omap24xx proceed only when valid GPIO bit is set */
271 if (bank->non_wakeup_gpios) {
272 if (!(bank->non_wakeup_gpios & gpio_bit))
273 goto exit;
274 }
275
Chunqiu Wang699117a2009-06-24 17:13:39 +0000276 /*
277 * Log the edge gpio and manually trigger the IRQ
278 * after resume if the input level changes
279 * to avoid irq lost during PER RET/OFF mode
280 * Applies for omap2 non-wakeup gpio and all omap3 gpios
281 */
282 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800283 bank->enabled_non_wakeup_gpios |= gpio_bit;
284 else
285 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
286 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700287
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530288exit:
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530289 bank->level_mask =
290 __raw_readl(bank->base + bank->regs->leveldetect0) |
291 __raw_readl(bank->base + bank->regs->leveldetect1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100292}
293
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800294#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800295/*
296 * This only applies to chips that can't do both rising and falling edge
297 * detection at once. For all other chips, this function is a noop.
298 */
299static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
300{
301 void __iomem *reg = bank->base;
302 u32 l = 0;
303
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530304 if (!bank->regs->irqctrl)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800305 return;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530306
307 reg += bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800308
309 l = __raw_readl(reg);
310 if ((l >> gpio) & 1)
311 l &= ~(1 << gpio);
312 else
313 l |= 1 << gpio;
314
315 __raw_writel(l, reg);
316}
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530317#else
318static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800319#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800320
Tony Lindgren92105bb2005-09-07 17:20:26 +0100321static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
322{
323 void __iomem *reg = bank->base;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530324 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100325 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100326
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530327 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
328 set_gpio_trigger(bank, gpio, trigger);
329 } else if (bank->regs->irqctrl) {
330 reg += bank->regs->irqctrl;
331
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100332 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000333 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800334 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100335 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100336 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100337 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100338 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100339 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530340 return -EINVAL;
341
342 __raw_writel(l, reg);
343 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100344 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530345 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100346 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530347 reg += bank->regs->edgectrl1;
348
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100349 gpio &= 0x07;
350 l = __raw_readl(reg);
351 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100352 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100353 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100354 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100355 l |= 1 << (gpio << 1);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530356
357 /* Enable wake-up during idle for dynamic tick */
358 _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530359 bank->context.wake_en =
360 __raw_readl(bank->base + bank->regs->wkup_en);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530361 __raw_writel(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100362 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100363 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100364}
365
Lennert Buytenheke9191022010-11-29 11:17:17 +0100366static int gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100367{
368 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100369 unsigned gpio;
370 int retval;
David Brownella6472532008-03-03 04:33:30 -0800371 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100372
Lennert Buytenheke9191022010-11-29 11:17:17 +0100373 if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
374 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100375 else
Lennert Buytenheke9191022010-11-29 11:17:17 +0100376 gpio = d->irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100377
David Brownelle5c56ed2006-12-06 17:13:59 -0800378 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100379 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800380
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530381 bank = irq_data_get_irq_chip_data(d);
382
383 if (!bank->regs->leveldetect0 &&
384 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100385 return -EINVAL;
386
David Brownella6472532008-03-03 04:33:30 -0800387 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman129fd222011-04-22 07:59:07 -0700388 retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
David Brownella6472532008-03-03 04:33:30 -0800389 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800390
391 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100392 __irq_set_handler_locked(d->irq, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800393 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100394 __irq_set_handler_locked(d->irq, handle_edge_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800395
Tony Lindgren92105bb2005-09-07 17:20:26 +0100396 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100397}
398
399static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
400{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100401 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100402
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700403 reg += bank->regs->irqstatus;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100404 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300405
406 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700407 if (bank->regs->irqstatus2) {
408 reg = bank->base + bank->regs->irqstatus2;
Roger Quadrosbedfd152009-04-23 11:10:50 -0700409 __raw_writel(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700410 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700411
412 /* Flush posted write for the irq status to avoid spurious interrupts */
413 __raw_readl(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100414}
415
416static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
417{
Kevin Hilman129fd222011-04-22 07:59:07 -0700418 _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100419}
420
Imre Deakea6dedd2006-06-26 16:16:00 -0700421static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
422{
423 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700424 u32 l;
Kevin Hilmanc390aad2011-04-21 09:33:36 -0700425 u32 mask = (1 << bank->width) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700426
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700427 reg += bank->regs->irqenable;
Imre Deak99c47702006-06-26 16:16:07 -0700428 l = __raw_readl(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700429 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700430 l = ~l;
431 l &= mask;
432 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700433}
434
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700435static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100436{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100437 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100438 u32 l;
439
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700440 if (bank->regs->set_irqenable) {
441 reg += bank->regs->set_irqenable;
442 l = gpio_mask;
443 } else {
444 reg += bank->regs->irqenable;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100445 l = __raw_readl(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700446 if (bank->regs->irqenable_inv)
447 l &= ~gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100448 else
449 l |= gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100450 }
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700451
452 __raw_writel(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530453 bank->context.irqenable1 = l;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700454}
455
456static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
457{
458 void __iomem *reg = bank->base;
459 u32 l;
460
461 if (bank->regs->clr_irqenable) {
462 reg += bank->regs->clr_irqenable;
463 l = gpio_mask;
464 } else {
465 reg += bank->regs->irqenable;
466 l = __raw_readl(reg);
467 if (bank->regs->irqenable_inv)
468 l |= gpio_mask;
469 else
470 l &= ~gpio_mask;
471 }
472
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100473 __raw_writel(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530474 bank->context.irqenable1 = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100475}
476
477static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
478{
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700479 _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100480}
481
Tony Lindgren92105bb2005-09-07 17:20:26 +0100482/*
483 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
484 * 1510 does not seem to have a wake-up register. If JTAG is connected
485 * to the target, system will wake up always on GPIO events. While
486 * system is running all registered GPIO interrupts need to have wake-up
487 * enabled. When system is suspended, only selected GPIO interrupts need
488 * to have wake-up enabled.
489 */
490static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
491{
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700492 u32 gpio_bit = GPIO_BIT(bank, gpio);
493 unsigned long flags;
David Brownella6472532008-03-03 04:33:30 -0800494
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700495 if (bank->non_wakeup_gpios & gpio_bit) {
Benoit Cousson862ff642012-02-01 15:58:56 +0100496 dev_err(bank->dev,
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700497 "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100498 return -EINVAL;
499 }
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700500
501 spin_lock_irqsave(&bank->lock, flags);
502 if (enable)
503 bank->suspend_wakeup |= gpio_bit;
504 else
505 bank->suspend_wakeup &= ~gpio_bit;
506
507 spin_unlock_irqrestore(&bank->lock, flags);
508
509 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100510}
511
Tony Lindgren4196dd62006-09-25 12:41:38 +0300512static void _reset_gpio(struct gpio_bank *bank, int gpio)
513{
Kevin Hilman129fd222011-04-22 07:59:07 -0700514 _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300515 _set_gpio_irqenable(bank, gpio, 0);
516 _clear_gpio_irqstatus(bank, gpio);
Kevin Hilman129fd222011-04-22 07:59:07 -0700517 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300518}
519
Tony Lindgren92105bb2005-09-07 17:20:26 +0100520/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Lennert Buytenheke9191022010-11-29 11:17:17 +0100521static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100522{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100523 unsigned int gpio = d->irq - IH_GPIO_BASE;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100524 struct gpio_bank *bank;
525 int retval;
526
Lennert Buytenheke9191022010-11-29 11:17:17 +0100527 bank = irq_data_get_irq_chip_data(d);
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700528 retval = _set_gpio_wakeup(bank, gpio, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100529
530 return retval;
531}
532
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800533static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100534{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800535 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -0800536 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530538 /*
539 * If this is the first gpio_request for the bank,
540 * enable the bank module.
541 */
542 if (!bank->mod_usage)
543 pm_runtime_get_sync(bank->dev);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100544
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530545 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300546 /* Set trigger to none. You need to enable the desired trigger with
547 * request_irq() or set_irq_type().
548 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800549 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100550
Charulatha Vfad96ea2011-05-25 11:23:50 +0530551 if (bank->regs->pinctrl) {
552 void __iomem *reg = bank->base + bank->regs->pinctrl;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100553
Tony Lindgren92105bb2005-09-07 17:20:26 +0100554 /* Claim the pin for MPU */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800555 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100556 }
Charulatha Vfad96ea2011-05-25 11:23:50 +0530557
Charulatha Vc8eef652011-05-02 15:21:42 +0530558 if (bank->regs->ctrl && !bank->mod_usage) {
559 void __iomem *reg = bank->base + bank->regs->ctrl;
560 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -0700561
Charulatha Vc8eef652011-05-02 15:21:42 +0530562 ctrl = __raw_readl(reg);
563 /* Module is enabled, clocks are not gated */
564 ctrl &= ~GPIO_MOD_CTRL_BIT;
565 __raw_writel(ctrl, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530566 bank->context.ctrl = ctrl;
Charulatha V058af1e2009-11-22 10:11:25 -0800567 }
Charulatha Vc8eef652011-05-02 15:21:42 +0530568
569 bank->mod_usage |= 1 << offset;
570
David Brownella6472532008-03-03 04:33:30 -0800571 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100572
573 return 0;
574}
575
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800576static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100577{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800578 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530579 void __iomem *base = bank->base;
David Brownella6472532008-03-03 04:33:30 -0800580 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100581
David Brownella6472532008-03-03 04:33:30 -0800582 spin_lock_irqsave(&bank->lock, flags);
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530583
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530584 if (bank->regs->wkup_en) {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100585 /* Disable wake-up during idle for dynamic tick */
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530586 _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530587 bank->context.wake_en =
588 __raw_readl(bank->base + bank->regs->wkup_en);
589 }
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530590
Charulatha Vc8eef652011-05-02 15:21:42 +0530591 bank->mod_usage &= ~(1 << offset);
Charulatha V9f096862010-05-14 12:05:27 -0700592
Charulatha Vc8eef652011-05-02 15:21:42 +0530593 if (bank->regs->ctrl && !bank->mod_usage) {
594 void __iomem *reg = bank->base + bank->regs->ctrl;
595 u32 ctrl;
596
597 ctrl = __raw_readl(reg);
598 /* Module is disabled, clocks are gated */
599 ctrl |= GPIO_MOD_CTRL_BIT;
600 __raw_writel(ctrl, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530601 bank->context.ctrl = ctrl;
Charulatha V058af1e2009-11-22 10:11:25 -0800602 }
Charulatha Vc8eef652011-05-02 15:21:42 +0530603
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800604 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -0800605 spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530606
607 /*
608 * If this is the last gpio to be freed in the bank,
609 * disable the bank module.
610 */
611 if (!bank->mod_usage)
612 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100613}
614
615/*
616 * We need to unmask the GPIO bank interrupt as soon as possible to
617 * avoid missing GPIO interrupts for other lines in the bank.
618 * Then we need to mask-read-clear-unmask the triggered GPIO lines
619 * in the bank to avoid missing nested interrupts for a GPIO line.
620 * If we wait to unmask individual GPIO lines in the bank after the
621 * line's interrupt handler has been run, we may miss some nested
622 * interrupts.
623 */
Russell King10dd5ce2006-11-23 11:41:32 +0000624static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100625{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100626 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100627 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800628 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100629 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -0700630 u32 retrigger = 0;
631 int unmasked = 0;
Will Deaconee144182011-02-21 13:46:08 +0000632 struct irq_chip *chip = irq_desc_get_chip(desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100633
Will Deaconee144182011-02-21 13:46:08 +0000634 chained_irq_enter(chip, desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100635
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100636 bank = irq_get_handler_data(irq);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700637 isr_reg = bank->base + bank->regs->irqstatus;
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530638 pm_runtime_get_sync(bank->dev);
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800639
640 if (WARN_ON(!isr_reg))
641 goto exit;
642
Tony Lindgren92105bb2005-09-07 17:20:26 +0100643 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +0100644 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -0700645 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100646
Imre Deakea6dedd2006-06-26 16:16:00 -0700647 enabled = _get_gpio_irqbank_mask(bank);
648 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100649
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530650 if (bank->level_mask)
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800651 level_mask = bank->level_mask & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100652
653 /* clear edge sensitive interrupts before handler(s) are
654 called so that we don't miss any interrupt occurred while
655 executing them */
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700656 _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100657 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700658 _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100659
660 /* if there is only edge sensitive GPIO pin interrupts
661 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -0700662 if (!level_mask && !unmasked) {
663 unmasked = 1;
Will Deaconee144182011-02-21 13:46:08 +0000664 chained_irq_exit(chip, desc);
Imre Deakea6dedd2006-06-26 16:16:00 -0700665 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100666
Imre Deakea6dedd2006-06-26 16:16:00 -0700667 isr |= retrigger;
668 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100669 if (!isr)
670 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100671
Tony Lindgren92105bb2005-09-07 17:20:26 +0100672 gpio_irq = bank->virtual_irq_start;
673 for (; isr != 0; isr >>= 1, gpio_irq++) {
Kevin Hilman129fd222011-04-22 07:59:07 -0700674 gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
Cory Maccarrone4318f362010-01-08 10:29:04 -0800675
Tony Lindgren92105bb2005-09-07 17:20:26 +0100676 if (!(isr & 1))
677 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +0200678
Cory Maccarrone4318f362010-01-08 10:29:04 -0800679 /*
680 * Some chips can't respond to both rising and falling
681 * at the same time. If this irq was requested with
682 * both flags, we need to flip the ICR data for the IRQ
683 * to respond to the IRQ for the opposite direction.
684 * This will be indicated in the bank toggle_mask.
685 */
686 if (bank->toggle_mask & (1 << gpio_index))
687 _toggle_gpio_edge_triggering(bank, gpio_index);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800688
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100689 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100690 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000691 }
Imre Deakea6dedd2006-06-26 16:16:00 -0700692 /* if bank has any level sensitive GPIO pin interrupt
693 configured, we must unmask the bank interrupt only after
694 handler(s) are executed in order to avoid spurious bank
695 interrupt */
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800696exit:
Imre Deakea6dedd2006-06-26 16:16:00 -0700697 if (!unmasked)
Will Deaconee144182011-02-21 13:46:08 +0000698 chained_irq_exit(chip, desc);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530699 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100700}
701
Lennert Buytenheke9191022010-11-29 11:17:17 +0100702static void gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300703{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100704 unsigned int gpio = d->irq - IH_GPIO_BASE;
705 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700706 unsigned long flags;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300707
Colin Cross85ec7b92011-06-06 13:38:18 -0700708 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300709 _reset_gpio(bank, gpio);
Colin Cross85ec7b92011-06-06 13:38:18 -0700710 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300711}
712
Lennert Buytenheke9191022010-11-29 11:17:17 +0100713static void gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100714{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100715 unsigned int gpio = d->irq - IH_GPIO_BASE;
716 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100717
718 _clear_gpio_irqstatus(bank, gpio);
719}
720
Lennert Buytenheke9191022010-11-29 11:17:17 +0100721static void gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100722{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100723 unsigned int gpio = d->irq - IH_GPIO_BASE;
724 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700725 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100726
Colin Cross85ec7b92011-06-06 13:38:18 -0700727 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100728 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman129fd222011-04-22 07:59:07 -0700729 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
Colin Cross85ec7b92011-06-06 13:38:18 -0700730 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100731}
732
Lennert Buytenheke9191022010-11-29 11:17:17 +0100733static void gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100734{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100735 unsigned int gpio = d->irq - IH_GPIO_BASE;
736 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Kevin Hilman129fd222011-04-22 07:59:07 -0700737 unsigned int irq_mask = GPIO_BIT(bank, gpio);
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100738 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700739 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700740
Colin Cross85ec7b92011-06-06 13:38:18 -0700741 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman55b60192009-06-04 15:57:10 -0700742 if (trigger)
Kevin Hilman129fd222011-04-22 07:59:07 -0700743 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800744
745 /* For level-triggered GPIOs, the clearing must be done after
746 * the HW source is cleared, thus after the handler has run */
747 if (bank->level_mask & irq_mask) {
748 _set_gpio_irqenable(bank, gpio, 0);
749 _clear_gpio_irqstatus(bank, gpio);
750 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100751
Kevin Hilman4de8c752008-01-16 21:56:14 -0800752 _set_gpio_irqenable(bank, gpio, 1);
Colin Cross85ec7b92011-06-06 13:38:18 -0700753 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100754}
755
David Brownelle5c56ed2006-12-06 17:13:59 -0800756static struct irq_chip gpio_irq_chip = {
757 .name = "GPIO",
Lennert Buytenheke9191022010-11-29 11:17:17 +0100758 .irq_shutdown = gpio_irq_shutdown,
759 .irq_ack = gpio_ack_irq,
760 .irq_mask = gpio_mask_irq,
761 .irq_unmask = gpio_unmask_irq,
762 .irq_set_type = gpio_irq_type,
763 .irq_set_wake = gpio_wake_enable,
David Brownelle5c56ed2006-12-06 17:13:59 -0800764};
765
766/*---------------------------------------------------------------------*/
767
Magnus Damm79ee0312009-07-08 13:22:04 +0200768static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800769{
Magnus Damm79ee0312009-07-08 13:22:04 +0200770 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800771 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800772 void __iomem *mask_reg = bank->base +
773 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800774 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800775
David Brownella6472532008-03-03 04:33:30 -0800776 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800777 bank->saved_wakeup = __raw_readl(mask_reg);
778 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800779 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800780
781 return 0;
782}
783
Magnus Damm79ee0312009-07-08 13:22:04 +0200784static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800785{
Magnus Damm79ee0312009-07-08 13:22:04 +0200786 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800787 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800788 void __iomem *mask_reg = bank->base +
789 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800790 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800791
David Brownella6472532008-03-03 04:33:30 -0800792 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800793 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800794 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800795
796 return 0;
797}
798
Alexey Dobriyan47145212009-12-14 18:00:08 -0800799static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +0200800 .suspend_noirq = omap_mpuio_suspend_noirq,
801 .resume_noirq = omap_mpuio_resume_noirq,
802};
803
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +0200804/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -0800805static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -0800806 .driver = {
807 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +0200808 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -0800809 },
810};
811
812static struct platform_device omap_mpuio_device = {
813 .name = "mpuio",
814 .id = -1,
815 .dev = {
816 .driver = &omap_mpuio_driver.driver,
817 }
818 /* could list the /proc/iomem resources */
819};
820
Charulatha V03e128c2011-05-05 19:58:01 +0530821static inline void mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -0800822{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800823 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -0700824
David Brownell11a78b72006-12-06 17:14:11 -0800825 if (platform_driver_register(&omap_mpuio_driver) == 0)
826 (void) platform_device_register(&omap_mpuio_device);
827}
828
David Brownelle5c56ed2006-12-06 17:13:59 -0800829/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100830
David Brownell52e31342008-03-03 12:43:23 -0800831static int gpio_input(struct gpio_chip *chip, unsigned offset)
832{
833 struct gpio_bank *bank;
834 unsigned long flags;
835
836 bank = container_of(chip, struct gpio_bank, chip);
837 spin_lock_irqsave(&bank->lock, flags);
838 _set_gpio_direction(bank, offset, 1);
839 spin_unlock_irqrestore(&bank->lock, flags);
840 return 0;
841}
842
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300843static int gpio_is_input(struct gpio_bank *bank, int mask)
844{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700845 void __iomem *reg = bank->base + bank->regs->direction;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300846
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300847 return __raw_readl(reg) & mask;
848}
849
David Brownell52e31342008-03-03 12:43:23 -0800850static int gpio_get(struct gpio_chip *chip, unsigned offset)
851{
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300852 struct gpio_bank *bank;
853 void __iomem *reg;
854 int gpio;
855 u32 mask;
856
857 gpio = chip->base + offset;
Charulatha Va8be8da2011-04-22 16:38:16 +0530858 bank = container_of(chip, struct gpio_bank, chip);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300859 reg = bank->base;
Kevin Hilman129fd222011-04-22 07:59:07 -0700860 mask = GPIO_BIT(bank, gpio);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300861
862 if (gpio_is_input(bank, mask))
863 return _get_gpio_datain(bank, gpio);
864 else
865 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -0800866}
867
868static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
869{
870 struct gpio_bank *bank;
871 unsigned long flags;
872
873 bank = container_of(chip, struct gpio_bank, chip);
874 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700875 bank->set_dataout(bank, offset, value);
David Brownell52e31342008-03-03 12:43:23 -0800876 _set_gpio_direction(bank, offset, 0);
877 spin_unlock_irqrestore(&bank->lock, flags);
878 return 0;
879}
880
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700881static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
882 unsigned debounce)
883{
884 struct gpio_bank *bank;
885 unsigned long flags;
886
887 bank = container_of(chip, struct gpio_bank, chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800888
889 if (!bank->dbck) {
890 bank->dbck = clk_get(bank->dev, "dbclk");
891 if (IS_ERR(bank->dbck))
892 dev_err(bank->dev, "Could not get gpio dbck\n");
893 }
894
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700895 spin_lock_irqsave(&bank->lock, flags);
896 _set_gpio_debounce(bank, offset, debounce);
897 spin_unlock_irqrestore(&bank->lock, flags);
898
899 return 0;
900}
901
David Brownell52e31342008-03-03 12:43:23 -0800902static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
903{
904 struct gpio_bank *bank;
905 unsigned long flags;
906
907 bank = container_of(chip, struct gpio_bank, chip);
908 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700909 bank->set_dataout(bank, offset, value);
David Brownell52e31342008-03-03 12:43:23 -0800910 spin_unlock_irqrestore(&bank->lock, flags);
911}
912
David Brownella007b702008-12-10 17:35:25 -0800913static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
914{
915 struct gpio_bank *bank;
916
917 bank = container_of(chip, struct gpio_bank, chip);
918 return bank->virtual_irq_start + offset;
919}
920
David Brownell52e31342008-03-03 12:43:23 -0800921/*---------------------------------------------------------------------*/
922
Tony Lindgren9a748052010-12-07 16:26:56 -0800923static void __init omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700924{
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700925 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700926 u32 rev;
927
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700928 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700929 return;
930
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700931 rev = __raw_readw(bank->base + bank->regs->revision);
932 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700933 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700934
935 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700936}
937
David Brownell8ba55c52008-02-26 11:10:50 -0800938/* This lock class tells lockdep that GPIO irqs are in a different
939 * category than their parents, so it won't report false recursion.
940 */
941static struct lock_class_key gpio_lock_class;
942
Charulatha V03e128c2011-05-05 19:58:01 +0530943static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800944{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530945 void __iomem *base = bank->base;
946 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800947
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530948 if (bank->width == 16)
949 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800950
Charulatha Vd0d665a2011-08-31 00:02:21 +0530951 if (bank->is_mpuio) {
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530952 __raw_writel(l, bank->base + bank->regs->irqenable);
953 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800954 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530955
956 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
957 _gpio_rmw(base, bank->regs->irqstatus, l,
958 bank->regs->irqenable_inv == false);
959 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
960 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
961 if (bank->regs->debounce_en)
962 _gpio_rmw(base, bank->regs->debounce_en, 0, 1);
963
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +0530964 /* Save OE default value (0xffffffff) in the context */
965 bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530966 /* Initialize interface clk ungated, module enabled */
967 if (bank->regs->ctrl)
968 _gpio_rmw(base, bank->regs->ctrl, 0, 1);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800969}
970
Kevin Hilmanf8b46b52011-04-21 13:23:34 -0700971static __init void
972omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
973 unsigned int num)
974{
975 struct irq_chip_generic *gc;
976 struct irq_chip_type *ct;
977
978 gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
979 handle_simple_irq);
Todd Poynor83233742011-07-18 07:43:14 -0700980 if (!gc) {
981 dev_err(bank->dev, "Memory alloc failed for gc\n");
982 return;
983 }
984
Kevin Hilmanf8b46b52011-04-21 13:23:34 -0700985 ct = gc->chip_types;
986
987 /* NOTE: No ack required, reading IRQ status clears it. */
988 ct->chip.irq_mask = irq_gc_mask_set_bit;
989 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
990 ct->chip.irq_set_type = gpio_irq_type;
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530991
992 if (bank->regs->wkup_en)
Kevin Hilmanf8b46b52011-04-21 13:23:34 -0700993 ct->chip.irq_set_wake = gpio_wake_enable,
994
995 ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
996 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
997 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
998}
999
Russell Kingd52b31d2011-05-27 13:56:12 -07001000static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001001{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001002 int j;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001003 static int gpio;
1004
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001005 /*
1006 * REVISIT eventually switch from OMAP-specific gpio structs
1007 * over to the generic ones
1008 */
1009 bank->chip.request = omap_gpio_request;
1010 bank->chip.free = omap_gpio_free;
1011 bank->chip.direction_input = gpio_input;
1012 bank->chip.get = gpio_get;
1013 bank->chip.direction_output = gpio_output;
1014 bank->chip.set_debounce = gpio_debounce;
1015 bank->chip.set = gpio_set;
1016 bank->chip.to_irq = gpio_2irq;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301017 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001018 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301019 if (bank->regs->wkup_en)
1020 bank->chip.dev = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001021 bank->chip.base = OMAP_MPUIO(0);
1022 } else {
1023 bank->chip.label = "gpio";
1024 bank->chip.base = gpio;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001025 gpio += bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001026 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001027 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001028
1029 gpiochip_add(&bank->chip);
1030
1031 for (j = bank->virtual_irq_start;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001032 j < bank->virtual_irq_start + bank->width; j++) {
Thomas Gleixner1475b852011-03-22 17:11:09 +01001033 irq_set_lockdep_class(j, &gpio_lock_class);
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001034 irq_set_chip_data(j, bank);
Charulatha Vd0d665a2011-08-31 00:02:21 +05301035 if (bank->is_mpuio) {
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001036 omap_mpuio_alloc_gc(bank, j, bank->width);
1037 } else {
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001038 irq_set_chip(j, &gpio_irq_chip);
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001039 irq_set_handler(j, handle_simple_irq);
1040 set_irq_flags(j, IRQF_VALID);
1041 }
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001042 }
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001043 irq_set_chained_handler(bank->irq, gpio_irq_handler);
1044 irq_set_handler_data(bank->irq, bank);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001045}
1046
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001047static int __devinit omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001048{
Benoit Cousson862ff642012-02-01 15:58:56 +01001049 struct device *dev = &pdev->dev;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001050 struct omap_gpio_platform_data *pdata;
1051 struct resource *res;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001052 struct gpio_bank *bank;
Charulatha V03e128c2011-05-05 19:58:01 +05301053 int ret = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001054
Benoit Cousson862ff642012-02-01 15:58:56 +01001055 if (!dev->platform_data) {
Charulatha V03e128c2011-05-05 19:58:01 +05301056 ret = -EINVAL;
1057 goto err_exit;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001058 }
1059
Charulatha V03e128c2011-05-05 19:58:01 +05301060 bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
1061 if (!bank) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001062 dev_err(dev, "Memory alloc failed\n");
Charulatha V03e128c2011-05-05 19:58:01 +05301063 ret = -ENOMEM;
1064 goto err_exit;
1065 }
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001066
1067 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1068 if (unlikely(!res)) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001069 dev_err(dev, "Invalid IRQ resource\n");
Charulatha V03e128c2011-05-05 19:58:01 +05301070 ret = -ENODEV;
1071 goto err_free;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001072 }
1073
1074 bank->irq = res->start;
Charulatha V03e128c2011-05-05 19:58:01 +05301075
1076 pdata = pdev->dev.platform_data;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001077 bank->virtual_irq_start = pdata->virtual_irq_start;
Benoit Cousson862ff642012-02-01 15:58:56 +01001078 bank->dev = dev;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001079 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001080 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001081 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301082 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301083 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Charulatha V0cde8d02011-05-05 20:15:16 +05301084 bank->loses_context = pdata->loses_context;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301085 bank->get_context_loss_count = pdata->get_context_loss_count;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001086 bank->regs = pdata->regs;
1087
1088 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1089 bank->set_dataout = _set_gpio_dataout_reg;
1090 else
1091 bank->set_dataout = _set_gpio_dataout_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001092
1093 spin_lock_init(&bank->lock);
1094
1095 /* Static mapping, never released */
1096 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1097 if (unlikely(!res)) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001098 dev_err(dev, "Invalid mem resource\n");
Charulatha V03e128c2011-05-05 19:58:01 +05301099 ret = -ENODEV;
1100 goto err_free;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001101 }
1102
1103 bank->base = ioremap(res->start, resource_size(res));
1104 if (!bank->base) {
Benoit Cousson862ff642012-02-01 15:58:56 +01001105 dev_err(dev, "Could not ioremap\n");
Charulatha V03e128c2011-05-05 19:58:01 +05301106 ret = -ENOMEM;
1107 goto err_free;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001108 }
1109
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301110 platform_set_drvdata(pdev, bank);
1111
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001112 pm_runtime_enable(bank->dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301113 pm_runtime_irq_safe(bank->dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001114 pm_runtime_get_sync(bank->dev);
1115
Charulatha Vd0d665a2011-08-31 00:02:21 +05301116 if (bank->is_mpuio)
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301117 mpuio_init(bank);
1118
Charulatha V03e128c2011-05-05 19:58:01 +05301119 omap_gpio_mod_init(bank);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001120 omap_gpio_chip_init(bank);
Tony Lindgren9a748052010-12-07 16:26:56 -08001121 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001122
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301123 pm_runtime_put(bank->dev);
1124
Charulatha V03e128c2011-05-05 19:58:01 +05301125 list_add_tail(&bank->node, &omap_gpio_list);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001126
Charulatha V03e128c2011-05-05 19:58:01 +05301127 return ret;
1128
1129err_free:
1130 kfree(bank);
1131err_exit:
1132 return ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001133}
1134
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301135#ifdef CONFIG_ARCH_OMAP2PLUS
1136
1137#if defined(CONFIG_PM_SLEEP)
1138static int omap_gpio_suspend(struct device *dev)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001139{
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301140 struct platform_device *pdev = to_platform_device(dev);
1141 struct gpio_bank *bank = platform_get_drvdata(pdev);
1142 void __iomem *base = bank->base;
1143 void __iomem *wakeup_enable;
1144 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001145
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301146 if (!bank->mod_usage || !bank->loses_context)
1147 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001148
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301149 if (!bank->regs->wkup_en || !bank->suspend_wakeup)
1150 return 0;
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301151
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301152 wakeup_enable = bank->base + bank->regs->wkup_en;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001153
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301154 spin_lock_irqsave(&bank->lock, flags);
1155 bank->saved_wakeup = __raw_readl(wakeup_enable);
1156 _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
1157 _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
1158 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001159
1160 return 0;
1161}
1162
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301163static int omap_gpio_resume(struct device *dev)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001164{
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301165 struct platform_device *pdev = to_platform_device(dev);
1166 struct gpio_bank *bank = platform_get_drvdata(pdev);
1167 void __iomem *base = bank->base;
1168 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001169
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301170 if (!bank->mod_usage || !bank->loses_context)
1171 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001172
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301173 if (!bank->regs->wkup_en || !bank->saved_wakeup)
1174 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001175
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301176 spin_lock_irqsave(&bank->lock, flags);
1177 _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
1178 _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
1179 spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301180
1181 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001182}
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301183#endif /* CONFIG_PM_SLEEP */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001184
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301185#if defined(CONFIG_PM_RUNTIME)
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301186static void omap_gpio_restore_context(struct gpio_bank *bank);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001187
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301188static int omap_gpio_runtime_suspend(struct device *dev)
1189{
1190 struct platform_device *pdev = to_platform_device(dev);
1191 struct gpio_bank *bank = platform_get_drvdata(pdev);
1192 u32 l1 = 0, l2 = 0;
1193 unsigned long flags;
1194
1195 spin_lock_irqsave(&bank->lock, flags);
1196 if (bank->power_mode != OFF_MODE) {
1197 bank->power_mode = 0;
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301198 goto update_gpio_context_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301199 }
1200 /*
1201 * If going to OFF, remove triggering for all
1202 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1203 * generated. See OMAP2420 Errata item 1.101.
1204 */
1205 if (!(bank->enabled_non_wakeup_gpios))
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301206 goto update_gpio_context_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301207
1208 bank->saved_datain = __raw_readl(bank->base +
1209 bank->regs->datain);
1210 l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
1211 l2 = __raw_readl(bank->base + bank->regs->risingdetect);
1212
1213 bank->saved_fallingdetect = l1;
1214 bank->saved_risingdetect = l2;
1215 l1 &= ~bank->enabled_non_wakeup_gpios;
1216 l2 &= ~bank->enabled_non_wakeup_gpios;
1217
1218 __raw_writel(l1, bank->base + bank->regs->fallingdetect);
1219 __raw_writel(l2, bank->base + bank->regs->risingdetect);
1220
1221 bank->workaround_enabled = true;
1222
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301223update_gpio_context_count:
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301224 if (bank->get_context_loss_count)
1225 bank->context_loss_count =
1226 bank->get_context_loss_count(bank->dev);
1227
Tarun Kanti DebBarma72f83af2011-11-24 03:03:28 +05301228 _gpio_dbck_disable(bank);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301229 spin_unlock_irqrestore(&bank->lock, flags);
1230
1231 return 0;
1232}
1233
1234static int omap_gpio_runtime_resume(struct device *dev)
1235{
1236 struct platform_device *pdev = to_platform_device(dev);
1237 struct gpio_bank *bank = platform_get_drvdata(pdev);
1238 int context_lost_cnt_after;
1239 u32 l = 0, gen, gen0, gen1;
1240 unsigned long flags;
1241
1242 spin_lock_irqsave(&bank->lock, flags);
Tarun Kanti DebBarma72f83af2011-11-24 03:03:28 +05301243 _gpio_dbck_enable(bank);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301244 if (!bank->enabled_non_wakeup_gpios || !bank->workaround_enabled) {
1245 spin_unlock_irqrestore(&bank->lock, flags);
1246 return 0;
1247 }
1248
1249 if (bank->get_context_loss_count) {
1250 context_lost_cnt_after =
1251 bank->get_context_loss_count(bank->dev);
1252 if (context_lost_cnt_after != bank->context_loss_count ||
1253 !context_lost_cnt_after) {
1254 omap_gpio_restore_context(bank);
1255 } else {
1256 spin_unlock_irqrestore(&bank->lock, flags);
1257 return 0;
1258 }
1259 }
1260
1261 __raw_writel(bank->saved_fallingdetect,
1262 bank->base + bank->regs->fallingdetect);
1263 __raw_writel(bank->saved_risingdetect,
1264 bank->base + bank->regs->risingdetect);
1265 l = __raw_readl(bank->base + bank->regs->datain);
1266
1267 /*
1268 * Check if any of the non-wakeup interrupt GPIOs have changed
1269 * state. If so, generate an IRQ by software. This is
1270 * horribly racy, but it's the best we can do to work around
1271 * this silicon bug.
1272 */
1273 l ^= bank->saved_datain;
1274 l &= bank->enabled_non_wakeup_gpios;
1275
1276 /*
1277 * No need to generate IRQs for the rising edge for gpio IRQs
1278 * configured with falling edge only; and vice versa.
1279 */
1280 gen0 = l & bank->saved_fallingdetect;
1281 gen0 &= bank->saved_datain;
1282
1283 gen1 = l & bank->saved_risingdetect;
1284 gen1 &= ~(bank->saved_datain);
1285
1286 /* FIXME: Consider GPIO IRQs with level detections properly! */
1287 gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
1288 /* Consider all GPIO IRQs needed to be updated */
1289 gen |= gen0 | gen1;
1290
1291 if (gen) {
1292 u32 old0, old1;
1293
1294 old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
1295 old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
1296
1297 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1298 __raw_writel(old0 | gen, bank->base +
1299 bank->regs->leveldetect0);
1300 __raw_writel(old1 | gen, bank->base +
1301 bank->regs->leveldetect1);
1302 }
1303
1304 if (cpu_is_omap44xx()) {
1305 __raw_writel(old0 | l, bank->base +
1306 bank->regs->leveldetect0);
1307 __raw_writel(old1 | l, bank->base +
1308 bank->regs->leveldetect1);
1309 }
1310 __raw_writel(old0, bank->base + bank->regs->leveldetect0);
1311 __raw_writel(old1, bank->base + bank->regs->leveldetect1);
1312 }
1313
1314 bank->workaround_enabled = false;
1315 spin_unlock_irqrestore(&bank->lock, flags);
1316
1317 return 0;
1318}
1319#endif /* CONFIG_PM_RUNTIME */
1320
1321void omap2_gpio_prepare_for_idle(int pwr_mode)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001322{
Charulatha V03e128c2011-05-05 19:58:01 +05301323 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001324
Charulatha V03e128c2011-05-05 19:58:01 +05301325 list_for_each_entry(bank, &omap_gpio_list, node) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301326 if (!bank->mod_usage || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301327 continue;
1328
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301329 bank->power_mode = pwr_mode;
1330
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301331 pm_runtime_put_sync_suspend(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001332 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001333}
1334
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001335void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001336{
Charulatha V03e128c2011-05-05 19:58:01 +05301337 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001338
Charulatha V03e128c2011-05-05 19:58:01 +05301339 list_for_each_entry(bank, &omap_gpio_list, node) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301340 if (!bank->mod_usage || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301341 continue;
1342
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301343 pm_runtime_get_sync(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001344 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001345}
1346
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301347#if defined(CONFIG_PM_RUNTIME)
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301348static void omap_gpio_restore_context(struct gpio_bank *bank)
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301349{
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301350 __raw_writel(bank->context.wake_en,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301351 bank->base + bank->regs->wkup_en);
1352 __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301353 __raw_writel(bank->context.leveldetect0,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301354 bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301355 __raw_writel(bank->context.leveldetect1,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301356 bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301357 __raw_writel(bank->context.risingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301358 bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301359 __raw_writel(bank->context.fallingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301360 bank->base + bank->regs->fallingdetect);
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301361 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1362 __raw_writel(bank->context.dataout,
1363 bank->base + bank->regs->set_dataout);
1364 else
1365 __raw_writel(bank->context.dataout,
1366 bank->base + bank->regs->dataout);
Nishanth Menon6d13eaa2011-08-29 18:54:50 +05301367 __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
1368
Nishanth Menonae547352011-09-09 19:08:58 +05301369 if (bank->dbck_enable_mask) {
1370 __raw_writel(bank->context.debounce, bank->base +
1371 bank->regs->debounce);
1372 __raw_writel(bank->context.debounce_en,
1373 bank->base + bank->regs->debounce_en);
1374 }
Nishanth Menonba805be2011-08-29 18:41:08 +05301375
1376 __raw_writel(bank->context.irqenable1,
1377 bank->base + bank->regs->irqenable);
1378 __raw_writel(bank->context.irqenable2,
1379 bank->base + bank->regs->irqenable2);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301380}
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301381#endif /* CONFIG_PM_RUNTIME */
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301382#else
1383#define omap_gpio_suspend NULL
1384#define omap_gpio_resume NULL
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301385#define omap_gpio_runtime_suspend NULL
1386#define omap_gpio_runtime_resume NULL
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301387#endif
1388
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301389static const struct dev_pm_ops gpio_pm_ops = {
1390 SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301391 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1392 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301393};
1394
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001395static struct platform_driver omap_gpio_driver = {
1396 .probe = omap_gpio_probe,
1397 .driver = {
1398 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301399 .pm = &gpio_pm_ops,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001400 },
1401};
1402
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001403/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001404 * gpio driver register needs to be done before
1405 * machine_init functions access gpio APIs.
1406 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001407 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001408static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001409{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001410 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001411}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001412postcore_initcall(omap_gpio_drv_reg);