blob: 8d8502373db6e9e1ec5f8aab4c8a6ea21c169019 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#include <linux/kernel.h>
40#include <linux/delay.h>
41#include <linux/slab.h>
42#include <linux/spinlock.h>
43#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/interrupt.h>
46#include <linux/io.h>
47#include <linux/list.h>
48#include <linux/dma-mapping.h>
49
50#include <linux/usb/ch9.h>
51#include <linux/usb/gadget.h>
52
53#include "core.h"
54#include "gadget.h"
55#include "io.h"
56
57#define DMA_ADDR_INVALID (~(dma_addr_t)0)
58
59void dwc3_map_buffer_to_dma(struct dwc3_request *req)
60{
61 struct dwc3 *dwc = req->dep->dwc;
62
Sebastian Andrzej Siewior78c58a52011-08-31 17:12:02 +020063 if (req->request.length == 0) {
64 /* req->request.dma = dwc->setup_buf_addr; */
65 return;
66 }
67
Felipe Balbi72246da2011-08-19 18:10:58 +030068 if (req->request.dma == DMA_ADDR_INVALID) {
69 req->request.dma = dma_map_single(dwc->dev, req->request.buf,
70 req->request.length, req->direction
71 ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
72 req->mapped = true;
Felipe Balbi72246da2011-08-19 18:10:58 +030073 }
74}
75
76void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
77{
78 struct dwc3 *dwc = req->dep->dwc;
79
Sebastian Andrzej Siewior78c58a52011-08-31 17:12:02 +020080 if (req->request.length == 0) {
81 req->request.dma = DMA_ADDR_INVALID;
82 return;
83 }
84
Felipe Balbi72246da2011-08-19 18:10:58 +030085 if (req->mapped) {
86 dma_unmap_single(dwc->dev, req->request.dma,
87 req->request.length, req->direction
88 ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
89 req->mapped = 0;
Felipe Balbif198ead2011-08-27 15:10:09 +030090 req->request.dma = DMA_ADDR_INVALID;
Felipe Balbi72246da2011-08-19 18:10:58 +030091 }
92}
93
94void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
95 int status)
96{
97 struct dwc3 *dwc = dep->dwc;
98
99 if (req->queued) {
100 dep->busy_slot++;
101 /*
102 * Skip LINK TRB. We can't use req->trb and check for
103 * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
104 * completed (not the LINK TRB).
105 */
106 if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
107 usb_endpoint_xfer_isoc(dep->desc))
108 dep->busy_slot++;
109 }
110 list_del(&req->list);
111
112 if (req->request.status == -EINPROGRESS)
113 req->request.status = status;
114
115 dwc3_unmap_buffer_from_dma(req);
116
117 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
118 req, dep->name, req->request.actual,
119 req->request.length, status);
120
121 spin_unlock(&dwc->lock);
122 req->request.complete(&req->dep->endpoint, &req->request);
123 spin_lock(&dwc->lock);
124}
125
126static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
127{
128 switch (cmd) {
129 case DWC3_DEPCMD_DEPSTARTCFG:
130 return "Start New Configuration";
131 case DWC3_DEPCMD_ENDTRANSFER:
132 return "End Transfer";
133 case DWC3_DEPCMD_UPDATETRANSFER:
134 return "Update Transfer";
135 case DWC3_DEPCMD_STARTTRANSFER:
136 return "Start Transfer";
137 case DWC3_DEPCMD_CLEARSTALL:
138 return "Clear Stall";
139 case DWC3_DEPCMD_SETSTALL:
140 return "Set Stall";
141 case DWC3_DEPCMD_GETSEQNUMBER:
142 return "Get Data Sequence Number";
143 case DWC3_DEPCMD_SETTRANSFRESOURCE:
144 return "Set Endpoint Transfer Resource";
145 case DWC3_DEPCMD_SETEPCONFIG:
146 return "Set Endpoint Configuration";
147 default:
148 return "UNKNOWN command";
149 }
150}
151
152int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
153 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
154{
155 struct dwc3_ep *dep = dwc->eps[ep];
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200156 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300157 u32 reg;
158
159 dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
160 dep->name,
161 dwc3_gadget_ep_cmd_string(cmd), params->param0.raw,
162 params->param1.raw, params->param2.raw);
163
164 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0.raw);
165 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1.raw);
166 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2.raw);
167
168 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
169 do {
170 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
171 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi164f6e12011-08-27 20:29:58 +0300172 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
173 DWC3_DEPCMD_STATUS(reg));
Felipe Balbi72246da2011-08-19 18:10:58 +0300174 return 0;
175 }
176
177 /*
Felipe Balbi72246da2011-08-19 18:10:58 +0300178 * We can't sleep here, because it is also called from
179 * interrupt context.
180 */
181 timeout--;
182 if (!timeout)
183 return -ETIMEDOUT;
184
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200185 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300186 } while (1);
187}
188
189static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
190 struct dwc3_trb_hw *trb)
191{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300192 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300193
194 return dep->trb_pool_dma + offset;
195}
196
197static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
198{
199 struct dwc3 *dwc = dep->dwc;
200
201 if (dep->trb_pool)
202 return 0;
203
204 if (dep->number == 0 || dep->number == 1)
205 return 0;
206
207 dep->trb_pool = dma_alloc_coherent(dwc->dev,
208 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
209 &dep->trb_pool_dma, GFP_KERNEL);
210 if (!dep->trb_pool) {
211 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
212 dep->name);
213 return -ENOMEM;
214 }
215
216 return 0;
217}
218
219static void dwc3_free_trb_pool(struct dwc3_ep *dep)
220{
221 struct dwc3 *dwc = dep->dwc;
222
223 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
224 dep->trb_pool, dep->trb_pool_dma);
225
226 dep->trb_pool = NULL;
227 dep->trb_pool_dma = 0;
228}
229
230static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
231{
232 struct dwc3_gadget_ep_cmd_params params;
233 u32 cmd;
234
235 memset(&params, 0x00, sizeof(params));
236
237 if (dep->number != 1) {
238 cmd = DWC3_DEPCMD_DEPSTARTCFG;
239 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300240 if (dep->number > 1) {
241 if (dwc->start_config_issued)
242 return 0;
243 dwc->start_config_issued = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300244 cmd |= DWC3_DEPCMD_PARAM(2);
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300245 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300246
247 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
248 }
249
250 return 0;
251}
252
253static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
254 const struct usb_endpoint_descriptor *desc)
255{
256 struct dwc3_gadget_ep_cmd_params params;
257
258 memset(&params, 0x00, sizeof(params));
259
260 params.param0.depcfg.ep_type = usb_endpoint_type(desc);
Kuninori Morimoto29cc8892011-08-23 03:12:03 -0700261 params.param0.depcfg.max_packet_size = usb_endpoint_maxp(desc);
Felipe Balbia4af9002011-09-30 10:58:46 +0300262 params.param0.depcfg.burst_size = dep->endpoint.maxburst;
Felipe Balbi72246da2011-08-19 18:10:58 +0300263
264 params.param1.depcfg.xfer_complete_enable = true;
265 params.param1.depcfg.xfer_not_ready_enable = true;
266
Felipe Balbi879631a2011-09-30 10:58:47 +0300267 if (usb_endpoint_xfer_bulk(desc) && dep->endpoint.max_streams) {
268 params.param1.depcfg.stream_capable = true;
269 params.param1.depcfg.stream_event_enable = true;
270 dep->stream_capable = true;
271 }
272
Felipe Balbi72246da2011-08-19 18:10:58 +0300273 if (usb_endpoint_xfer_isoc(desc))
274 params.param1.depcfg.xfer_in_progress_enable = true;
275
276 /*
277 * We are doing 1:1 mapping for endpoints, meaning
278 * Physical Endpoints 2 maps to Logical Endpoint 2 and
279 * so on. We consider the direction bit as part of the physical
280 * endpoint number. So USB endpoint 0x81 is 0x03.
281 */
282 params.param1.depcfg.ep_number = dep->number;
283
284 /*
285 * We must use the lower 16 TX FIFOs even though
286 * HW might have more
287 */
288 if (dep->direction)
289 params.param0.depcfg.fifo_number = dep->number >> 1;
290
291 if (desc->bInterval) {
292 params.param1.depcfg.binterval_m1 = desc->bInterval - 1;
293 dep->interval = 1 << (desc->bInterval - 1);
294 }
295
296 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
297 DWC3_DEPCMD_SETEPCONFIG, &params);
298}
299
300static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
301{
302 struct dwc3_gadget_ep_cmd_params params;
303
304 memset(&params, 0x00, sizeof(params));
305
306 params.param0.depxfercfg.number_xfer_resources = 1;
307
308 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
309 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
310}
311
312/**
313 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
314 * @dep: endpoint to be initialized
315 * @desc: USB Endpoint Descriptor
316 *
317 * Caller should take care of locking
318 */
319static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
320 const struct usb_endpoint_descriptor *desc)
321{
322 struct dwc3 *dwc = dep->dwc;
323 u32 reg;
324 int ret = -ENOMEM;
325
326 if (!(dep->flags & DWC3_EP_ENABLED)) {
327 ret = dwc3_gadget_start_config(dwc, dep);
328 if (ret)
329 return ret;
330 }
331
332 ret = dwc3_gadget_set_ep_config(dwc, dep, desc);
333 if (ret)
334 return ret;
335
336 if (!(dep->flags & DWC3_EP_ENABLED)) {
337 struct dwc3_trb_hw *trb_st_hw;
338 struct dwc3_trb_hw *trb_link_hw;
339 struct dwc3_trb trb_link;
340
341 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
342 if (ret)
343 return ret;
344
345 dep->desc = desc;
346 dep->type = usb_endpoint_type(desc);
347 dep->flags |= DWC3_EP_ENABLED;
348
349 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
350 reg |= DWC3_DALEPENA_EP(dep->number);
351 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
352
353 if (!usb_endpoint_xfer_isoc(desc))
354 return 0;
355
356 memset(&trb_link, 0, sizeof(trb_link));
357
358 /* Link TRB for ISOC. The HWO but is never reset */
359 trb_st_hw = &dep->trb_pool[0];
360
361 trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
362 trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
363 trb_link.hwo = true;
364
365 trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
366 dwc3_trb_to_hw(&trb_link, trb_link_hw);
367 }
368
369 return 0;
370}
371
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200372static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
373static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300374{
375 struct dwc3_request *req;
376
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200377 if (!list_empty(&dep->req_queued))
378 dwc3_stop_active_transfer(dwc, dep->number);
379
Felipe Balbi72246da2011-08-19 18:10:58 +0300380 while (!list_empty(&dep->request_list)) {
381 req = next_request(&dep->request_list);
382
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200383 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300384 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300385}
386
387/**
388 * __dwc3_gadget_ep_disable - Disables a HW endpoint
389 * @dep: the endpoint to disable
390 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200391 * This function also removes requests which are currently processed ny the
392 * hardware and those which are not yet scheduled.
393 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300394 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300395static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
396{
397 struct dwc3 *dwc = dep->dwc;
398 u32 reg;
399
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200400 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300401
402 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
403 reg &= ~DWC3_DALEPENA_EP(dep->number);
404 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
405
Felipe Balbi879631a2011-09-30 10:58:47 +0300406 dep->stream_capable = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300407 dep->desc = NULL;
408 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300409 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300410
411 return 0;
412}
413
414/* -------------------------------------------------------------------------- */
415
416static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
417 const struct usb_endpoint_descriptor *desc)
418{
419 return -EINVAL;
420}
421
422static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
423{
424 return -EINVAL;
425}
426
427/* -------------------------------------------------------------------------- */
428
429static int dwc3_gadget_ep_enable(struct usb_ep *ep,
430 const struct usb_endpoint_descriptor *desc)
431{
432 struct dwc3_ep *dep;
433 struct dwc3 *dwc;
434 unsigned long flags;
435 int ret;
436
437 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
438 pr_debug("dwc3: invalid parameters\n");
439 return -EINVAL;
440 }
441
442 if (!desc->wMaxPacketSize) {
443 pr_debug("dwc3: missing wMaxPacketSize\n");
444 return -EINVAL;
445 }
446
447 dep = to_dwc3_ep(ep);
448 dwc = dep->dwc;
449
450 switch (usb_endpoint_type(desc)) {
451 case USB_ENDPOINT_XFER_CONTROL:
452 strncat(dep->name, "-control", sizeof(dep->name));
453 break;
454 case USB_ENDPOINT_XFER_ISOC:
455 strncat(dep->name, "-isoc", sizeof(dep->name));
456 break;
457 case USB_ENDPOINT_XFER_BULK:
458 strncat(dep->name, "-bulk", sizeof(dep->name));
459 break;
460 case USB_ENDPOINT_XFER_INT:
461 strncat(dep->name, "-int", sizeof(dep->name));
462 break;
463 default:
464 dev_err(dwc->dev, "invalid endpoint transfer type\n");
465 }
466
467 if (dep->flags & DWC3_EP_ENABLED) {
468 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
469 dep->name);
470 return 0;
471 }
472
473 dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
474
475 spin_lock_irqsave(&dwc->lock, flags);
476 ret = __dwc3_gadget_ep_enable(dep, desc);
477 spin_unlock_irqrestore(&dwc->lock, flags);
478
479 return ret;
480}
481
482static int dwc3_gadget_ep_disable(struct usb_ep *ep)
483{
484 struct dwc3_ep *dep;
485 struct dwc3 *dwc;
486 unsigned long flags;
487 int ret;
488
489 if (!ep) {
490 pr_debug("dwc3: invalid parameters\n");
491 return -EINVAL;
492 }
493
494 dep = to_dwc3_ep(ep);
495 dwc = dep->dwc;
496
497 if (!(dep->flags & DWC3_EP_ENABLED)) {
498 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
499 dep->name);
500 return 0;
501 }
502
503 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
504 dep->number >> 1,
505 (dep->number & 1) ? "in" : "out");
506
507 spin_lock_irqsave(&dwc->lock, flags);
508 ret = __dwc3_gadget_ep_disable(dep);
509 spin_unlock_irqrestore(&dwc->lock, flags);
510
511 return ret;
512}
513
514static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
515 gfp_t gfp_flags)
516{
517 struct dwc3_request *req;
518 struct dwc3_ep *dep = to_dwc3_ep(ep);
519 struct dwc3 *dwc = dep->dwc;
520
521 req = kzalloc(sizeof(*req), gfp_flags);
522 if (!req) {
523 dev_err(dwc->dev, "not enough memory\n");
524 return NULL;
525 }
526
527 req->epnum = dep->number;
528 req->dep = dep;
529 req->request.dma = DMA_ADDR_INVALID;
530
531 return &req->request;
532}
533
534static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
535 struct usb_request *request)
536{
537 struct dwc3_request *req = to_dwc3_request(request);
538
539 kfree(req);
540}
541
542/*
543 * dwc3_prepare_trbs - setup TRBs from requests
544 * @dep: endpoint for which requests are being prepared
545 * @starting: true if the endpoint is idle and no requests are queued.
546 *
547 * The functions goes through the requests list and setups TRBs for the
548 * transfers. The functions returns once there are not more TRBs available or
549 * it run out of requests.
550 */
551static struct dwc3_request *dwc3_prepare_trbs(struct dwc3_ep *dep,
552 bool starting)
553{
554 struct dwc3_request *req, *n, *ret = NULL;
555 struct dwc3_trb_hw *trb_hw;
556 struct dwc3_trb trb;
557 u32 trbs_left;
558
559 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
560
561 /* the first request must not be queued */
562 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
563 /*
564 * if busy & slot are equal than it is either full or empty. If we are
565 * starting to proceed requests then we are empty. Otherwise we ar
566 * full and don't do anything
567 */
568 if (!trbs_left) {
569 if (!starting)
570 return NULL;
571 trbs_left = DWC3_TRB_NUM;
572 /*
573 * In case we start from scratch, we queue the ISOC requests
574 * starting from slot 1. This is done because we use ring
575 * buffer and have no LST bit to stop us. Instead, we place
576 * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
577 * after the first request so we start at slot 1 and have
578 * 7 requests proceed before we hit the first IOC.
579 * Other transfer types don't use the ring buffer and are
580 * processed from the first TRB until the last one. Since we
581 * don't wrap around we have to start at the beginning.
582 */
583 if (usb_endpoint_xfer_isoc(dep->desc)) {
584 dep->busy_slot = 1;
585 dep->free_slot = 1;
586 } else {
587 dep->busy_slot = 0;
588 dep->free_slot = 0;
589 }
590 }
591
592 /* The last TRB is a link TRB, not used for xfer */
593 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
594 return NULL;
595
596 list_for_each_entry_safe(req, n, &dep->request_list, list) {
597 unsigned int last_one = 0;
598 unsigned int cur_slot;
599
600 trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
601 cur_slot = dep->free_slot;
602 dep->free_slot++;
603
604 /* Skip the LINK-TRB on ISOC */
605 if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
606 usb_endpoint_xfer_isoc(dep->desc))
607 continue;
608
609 dwc3_gadget_move_request_queued(req);
610 memset(&trb, 0, sizeof(trb));
611 trbs_left--;
612
613 /* Is our TRB pool empty? */
614 if (!trbs_left)
615 last_one = 1;
616 /* Is this the last request? */
617 if (list_empty(&dep->request_list))
618 last_one = 1;
619
620 /*
621 * FIXME we shouldn't need to set LST bit always but we are
622 * facing some weird problem with the Hardware where it doesn't
623 * complete even though it has been previously started.
624 *
625 * While we're debugging the problem, as a workaround to
626 * multiple TRBs handling, use only one TRB at a time.
627 */
628 last_one = 1;
629
630 req->trb = trb_hw;
631 if (!ret)
632 ret = req;
633
634 trb.bplh = req->request.dma;
635
636 if (usb_endpoint_xfer_isoc(dep->desc)) {
637 trb.isp_imi = true;
638 trb.csp = true;
639 } else {
640 trb.lst = last_one;
641 }
642
Felipe Balbi879631a2011-09-30 10:58:47 +0300643 if (usb_endpoint_xfer_bulk(dep->desc) && dep->stream_capable)
644 trb.sid_sofn = req->request.stream_id;
645
Felipe Balbi72246da2011-08-19 18:10:58 +0300646 switch (usb_endpoint_type(dep->desc)) {
647 case USB_ENDPOINT_XFER_CONTROL:
648 trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
649 break;
650
651 case USB_ENDPOINT_XFER_ISOC:
Sebastian Andrzej Siewior5a189992011-08-22 17:42:19 +0200652 trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi72246da2011-08-19 18:10:58 +0300653
654 /* IOC every DWC3_TRB_NUM / 4 so we can refill */
655 if (!(cur_slot % (DWC3_TRB_NUM / 4)))
656 trb.ioc = last_one;
657 break;
658
659 case USB_ENDPOINT_XFER_BULK:
660 case USB_ENDPOINT_XFER_INT:
661 trb.trbctl = DWC3_TRBCTL_NORMAL;
662 break;
663 default:
664 /*
665 * This is only possible with faulty memory because we
666 * checked it already :)
667 */
668 BUG();
669 }
670
671 trb.length = req->request.length;
672 trb.hwo = true;
673
674 dwc3_trb_to_hw(&trb, trb_hw);
675 req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
676
677 if (last_one)
678 break;
679 }
680
681 return ret;
682}
683
684static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
685 int start_new)
686{
687 struct dwc3_gadget_ep_cmd_params params;
688 struct dwc3_request *req;
689 struct dwc3 *dwc = dep->dwc;
690 int ret;
691 u32 cmd;
692
693 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
694 dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
695 return -EBUSY;
696 }
697 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
698
699 /*
700 * If we are getting here after a short-out-packet we don't enqueue any
701 * new requests as we try to set the IOC bit only on the last request.
702 */
703 if (start_new) {
704 if (list_empty(&dep->req_queued))
705 dwc3_prepare_trbs(dep, start_new);
706
707 /* req points to the first request which will be sent */
708 req = next_request(&dep->req_queued);
709 } else {
710 /*
711 * req points to the first request where HWO changed
712 * from 0 to 1
713 */
714 req = dwc3_prepare_trbs(dep, start_new);
715 }
716 if (!req) {
717 dep->flags |= DWC3_EP_PENDING_REQUEST;
718 return 0;
719 }
720
721 memset(&params, 0, sizeof(params));
722 params.param0.depstrtxfer.transfer_desc_addr_high =
723 upper_32_bits(req->trb_dma);
724 params.param1.depstrtxfer.transfer_desc_addr_low =
725 lower_32_bits(req->trb_dma);
726
727 if (start_new)
728 cmd = DWC3_DEPCMD_STARTTRANSFER;
729 else
730 cmd = DWC3_DEPCMD_UPDATETRANSFER;
731
732 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
733 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
734 if (ret < 0) {
735 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
736
737 /*
738 * FIXME we need to iterate over the list of requests
739 * here and stop, unmap, free and del each of the linked
740 * requests instead of we do now.
741 */
742 dwc3_unmap_buffer_from_dma(req);
743 list_del(&req->list);
744 return ret;
745 }
746
747 dep->flags |= DWC3_EP_BUSY;
748 dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
749 dep->number);
750 if (!dep->res_trans_idx)
751 printk_once(KERN_ERR "%s() res_trans_idx is invalid\n", __func__);
752 return 0;
753}
754
755static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
756{
757 req->request.actual = 0;
758 req->request.status = -EINPROGRESS;
759 req->direction = dep->direction;
760 req->epnum = dep->number;
761
762 /*
763 * We only add to our list of requests now and
764 * start consuming the list once we get XferNotReady
765 * IRQ.
766 *
767 * That way, we avoid doing anything that we don't need
768 * to do now and defer it until the point we receive a
769 * particular token from the Host side.
770 *
771 * This will also avoid Host cancelling URBs due to too
772 * many NACKs.
773 */
774 dwc3_map_buffer_to_dma(req);
775 list_add_tail(&req->list, &dep->request_list);
776
777 /*
778 * There is one special case: XferNotReady with
779 * empty list of requests. We need to kick the
780 * transfer here in that situation, otherwise
781 * we will be NAKing forever.
782 *
783 * If we get XferNotReady before gadget driver
784 * has a chance to queue a request, we will ACK
785 * the IRQ but won't be able to receive the data
786 * until the next request is queued. The following
787 * code is handling exactly that.
788 */
789 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
790 int ret;
791 int start_trans;
792
793 start_trans = 1;
794 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
795 dep->flags & DWC3_EP_BUSY)
796 start_trans = 0;
797
798 ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
799 if (ret && ret != -EBUSY) {
800 struct dwc3 *dwc = dep->dwc;
801
802 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
803 dep->name);
804 }
805 };
806
807 return 0;
808}
809
810static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
811 gfp_t gfp_flags)
812{
813 struct dwc3_request *req = to_dwc3_request(request);
814 struct dwc3_ep *dep = to_dwc3_ep(ep);
815 struct dwc3 *dwc = dep->dwc;
816
817 unsigned long flags;
818
819 int ret;
820
821 if (!dep->desc) {
822 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
823 request, ep->name);
824 return -ESHUTDOWN;
825 }
826
827 dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
828 request, ep->name, request->length);
829
830 spin_lock_irqsave(&dwc->lock, flags);
831 ret = __dwc3_gadget_ep_queue(dep, req);
832 spin_unlock_irqrestore(&dwc->lock, flags);
833
834 return ret;
835}
836
837static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
838 struct usb_request *request)
839{
840 struct dwc3_request *req = to_dwc3_request(request);
841 struct dwc3_request *r = NULL;
842
843 struct dwc3_ep *dep = to_dwc3_ep(ep);
844 struct dwc3 *dwc = dep->dwc;
845
846 unsigned long flags;
847 int ret = 0;
848
849 spin_lock_irqsave(&dwc->lock, flags);
850
851 list_for_each_entry(r, &dep->request_list, list) {
852 if (r == req)
853 break;
854 }
855
856 if (r != req) {
857 list_for_each_entry(r, &dep->req_queued, list) {
858 if (r == req)
859 break;
860 }
861 if (r == req) {
862 /* wait until it is processed */
863 dwc3_stop_active_transfer(dwc, dep->number);
864 goto out0;
865 }
866 dev_err(dwc->dev, "request %p was not queued to %s\n",
867 request, ep->name);
868 ret = -EINVAL;
869 goto out0;
870 }
871
872 /* giveback the request */
873 dwc3_gadget_giveback(dep, req, -ECONNRESET);
874
875out0:
876 spin_unlock_irqrestore(&dwc->lock, flags);
877
878 return ret;
879}
880
881int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
882{
883 struct dwc3_gadget_ep_cmd_params params;
884 struct dwc3 *dwc = dep->dwc;
885 int ret;
886
887 memset(&params, 0x00, sizeof(params));
888
889 if (value) {
Felipe Balbi0b7836a2011-08-30 15:48:08 +0300890 if (dep->number == 0 || dep->number == 1) {
891 /*
892 * Whenever EP0 is stalled, we will restart
893 * the state machine, thus moving back to
894 * Setup Phase
895 */
896 dwc->ep0state = EP0_SETUP_PHASE;
897 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300898
899 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
900 DWC3_DEPCMD_SETSTALL, &params);
901 if (ret)
902 dev_err(dwc->dev, "failed to %s STALL on %s\n",
903 value ? "set" : "clear",
904 dep->name);
905 else
906 dep->flags |= DWC3_EP_STALL;
907 } else {
Paul Zimmerman52754552011-09-30 10:58:44 +0300908 if (dep->flags & DWC3_EP_WEDGE)
909 return 0;
910
Felipe Balbi72246da2011-08-19 18:10:58 +0300911 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
912 DWC3_DEPCMD_CLEARSTALL, &params);
913 if (ret)
914 dev_err(dwc->dev, "failed to %s STALL on %s\n",
915 value ? "set" : "clear",
916 dep->name);
917 else
918 dep->flags &= ~DWC3_EP_STALL;
919 }
Paul Zimmerman52754552011-09-30 10:58:44 +0300920
Felipe Balbi72246da2011-08-19 18:10:58 +0300921 return ret;
922}
923
924static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
925{
926 struct dwc3_ep *dep = to_dwc3_ep(ep);
927 struct dwc3 *dwc = dep->dwc;
928
929 unsigned long flags;
930
931 int ret;
932
933 spin_lock_irqsave(&dwc->lock, flags);
934
935 if (usb_endpoint_xfer_isoc(dep->desc)) {
936 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
937 ret = -EINVAL;
938 goto out;
939 }
940
941 ret = __dwc3_gadget_ep_set_halt(dep, value);
942out:
943 spin_unlock_irqrestore(&dwc->lock, flags);
944
945 return ret;
946}
947
948static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
949{
950 struct dwc3_ep *dep = to_dwc3_ep(ep);
951
952 dep->flags |= DWC3_EP_WEDGE;
953
Paul Zimmerman52754552011-09-30 10:58:44 +0300954 return dwc3_gadget_ep_set_halt(ep, 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300955}
956
957/* -------------------------------------------------------------------------- */
958
959static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
960 .bLength = USB_DT_ENDPOINT_SIZE,
961 .bDescriptorType = USB_DT_ENDPOINT,
962 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
963};
964
965static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
966 .enable = dwc3_gadget_ep0_enable,
967 .disable = dwc3_gadget_ep0_disable,
968 .alloc_request = dwc3_gadget_ep_alloc_request,
969 .free_request = dwc3_gadget_ep_free_request,
970 .queue = dwc3_gadget_ep0_queue,
971 .dequeue = dwc3_gadget_ep_dequeue,
972 .set_halt = dwc3_gadget_ep_set_halt,
973 .set_wedge = dwc3_gadget_ep_set_wedge,
974};
975
976static const struct usb_ep_ops dwc3_gadget_ep_ops = {
977 .enable = dwc3_gadget_ep_enable,
978 .disable = dwc3_gadget_ep_disable,
979 .alloc_request = dwc3_gadget_ep_alloc_request,
980 .free_request = dwc3_gadget_ep_free_request,
981 .queue = dwc3_gadget_ep_queue,
982 .dequeue = dwc3_gadget_ep_dequeue,
983 .set_halt = dwc3_gadget_ep_set_halt,
984 .set_wedge = dwc3_gadget_ep_set_wedge,
985};
986
987/* -------------------------------------------------------------------------- */
988
989static int dwc3_gadget_get_frame(struct usb_gadget *g)
990{
991 struct dwc3 *dwc = gadget_to_dwc(g);
992 u32 reg;
993
994 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
995 return DWC3_DSTS_SOFFN(reg);
996}
997
998static int dwc3_gadget_wakeup(struct usb_gadget *g)
999{
1000 struct dwc3 *dwc = gadget_to_dwc(g);
1001
1002 unsigned long timeout;
1003 unsigned long flags;
1004
1005 u32 reg;
1006
1007 int ret = 0;
1008
1009 u8 link_state;
1010 u8 speed;
1011
1012 spin_lock_irqsave(&dwc->lock, flags);
1013
1014 /*
1015 * According to the Databook Remote wakeup request should
1016 * be issued only when the device is in early suspend state.
1017 *
1018 * We can check that via USB Link State bits in DSTS register.
1019 */
1020 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1021
1022 speed = reg & DWC3_DSTS_CONNECTSPD;
1023 if (speed == DWC3_DSTS_SUPERSPEED) {
1024 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1025 ret = -EINVAL;
1026 goto out;
1027 }
1028
1029 link_state = DWC3_DSTS_USBLNKST(reg);
1030
1031 switch (link_state) {
1032 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1033 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1034 break;
1035 default:
1036 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1037 link_state);
1038 ret = -EINVAL;
1039 goto out;
1040 }
1041
1042 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1043
1044 /*
1045 * Switch link state to Recovery. In HS/FS/LS this means
1046 * RemoteWakeup Request
1047 */
1048 reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
1049 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1050
1051 /* wait for at least 2000us */
1052 usleep_range(2000, 2500);
1053
1054 /* write zeroes to Link Change Request */
1055 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1056 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1057
1058 /* pool until Link State change to ON */
1059 timeout = jiffies + msecs_to_jiffies(100);
1060
1061 while (!(time_after(jiffies, timeout))) {
1062 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1063
1064 /* in HS, means ON */
1065 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1066 break;
1067 }
1068
1069 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1070 dev_err(dwc->dev, "failed to send remote wakeup\n");
1071 ret = -EINVAL;
1072 }
1073
1074out:
1075 spin_unlock_irqrestore(&dwc->lock, flags);
1076
1077 return ret;
1078}
1079
1080static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1081 int is_selfpowered)
1082{
1083 struct dwc3 *dwc = gadget_to_dwc(g);
1084
1085 dwc->is_selfpowered = !!is_selfpowered;
1086
1087 return 0;
1088}
1089
1090static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
1091{
1092 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001093 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001094
1095 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1096 if (is_on)
1097 reg |= DWC3_DCTL_RUN_STOP;
1098 else
1099 reg &= ~DWC3_DCTL_RUN_STOP;
1100
1101 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1102
1103 do {
1104 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1105 if (is_on) {
1106 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1107 break;
1108 } else {
1109 if (reg & DWC3_DSTS_DEVCTRLHLT)
1110 break;
1111 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001112 timeout--;
1113 if (!timeout)
1114 break;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001115 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001116 } while (1);
1117
1118 dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
1119 dwc->gadget_driver
1120 ? dwc->gadget_driver->function : "no-function",
1121 is_on ? "connect" : "disconnect");
1122}
1123
1124static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1125{
1126 struct dwc3 *dwc = gadget_to_dwc(g);
1127 unsigned long flags;
1128
1129 is_on = !!is_on;
1130
1131 spin_lock_irqsave(&dwc->lock, flags);
1132 dwc3_gadget_run_stop(dwc, is_on);
1133 spin_unlock_irqrestore(&dwc->lock, flags);
1134
1135 return 0;
1136}
1137
1138static int dwc3_gadget_start(struct usb_gadget *g,
1139 struct usb_gadget_driver *driver)
1140{
1141 struct dwc3 *dwc = gadget_to_dwc(g);
1142 struct dwc3_ep *dep;
1143 unsigned long flags;
1144 int ret = 0;
1145 u32 reg;
1146
1147 spin_lock_irqsave(&dwc->lock, flags);
1148
1149 if (dwc->gadget_driver) {
1150 dev_err(dwc->dev, "%s is already bound to %s\n",
1151 dwc->gadget.name,
1152 dwc->gadget_driver->driver.name);
1153 ret = -EBUSY;
1154 goto err0;
1155 }
1156
1157 dwc->gadget_driver = driver;
1158 dwc->gadget.dev.driver = &driver->driver;
1159
1160 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
1161
Felipe Balbi771f1842011-09-08 17:42:11 +03001162 reg &= ~DWC3_GCTL_SCALEDOWN(3);
1163 reg &= ~DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG);
Felipe Balbi72246da2011-08-19 18:10:58 +03001164 reg &= ~DWC3_GCTL_DISSCRAMBLE;
Felipe Balbi771f1842011-09-08 17:42:11 +03001165 reg |= DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_DEVICE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001166
1167 /*
1168 * WORKAROUND: DWC3 revisions <1.90a have a bug
1169 * when The device fails to connect at SuperSpeed
1170 * and falls back to high-speed mode which causes
1171 * the device to enter in a Connect/Disconnect loop
1172 */
1173 if (dwc->revision < DWC3_REVISION_190A)
1174 reg |= DWC3_GCTL_U2RSTECN;
1175
1176 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
1177
1178 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1179 reg &= ~(DWC3_DCFG_SPEED_MASK);
1180 reg |= DWC3_DCFG_SUPERSPEED;
1181 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1182
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001183 dwc->start_config_issued = false;
1184
Felipe Balbi72246da2011-08-19 18:10:58 +03001185 /* Start with SuperSpeed Default */
1186 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1187
1188 dep = dwc->eps[0];
1189 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1190 if (ret) {
1191 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1192 goto err0;
1193 }
1194
1195 dep = dwc->eps[1];
1196 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1197 if (ret) {
1198 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1199 goto err1;
1200 }
1201
1202 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001203 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001204 dwc3_ep0_out_start(dwc);
1205
1206 spin_unlock_irqrestore(&dwc->lock, flags);
1207
1208 return 0;
1209
1210err1:
1211 __dwc3_gadget_ep_disable(dwc->eps[0]);
1212
1213err0:
1214 spin_unlock_irqrestore(&dwc->lock, flags);
1215
1216 return ret;
1217}
1218
1219static int dwc3_gadget_stop(struct usb_gadget *g,
1220 struct usb_gadget_driver *driver)
1221{
1222 struct dwc3 *dwc = gadget_to_dwc(g);
1223 unsigned long flags;
1224
1225 spin_lock_irqsave(&dwc->lock, flags);
1226
1227 __dwc3_gadget_ep_disable(dwc->eps[0]);
1228 __dwc3_gadget_ep_disable(dwc->eps[1]);
1229
1230 dwc->gadget_driver = NULL;
1231 dwc->gadget.dev.driver = NULL;
1232
1233 spin_unlock_irqrestore(&dwc->lock, flags);
1234
1235 return 0;
1236}
1237static const struct usb_gadget_ops dwc3_gadget_ops = {
1238 .get_frame = dwc3_gadget_get_frame,
1239 .wakeup = dwc3_gadget_wakeup,
1240 .set_selfpowered = dwc3_gadget_set_selfpowered,
1241 .pullup = dwc3_gadget_pullup,
1242 .udc_start = dwc3_gadget_start,
1243 .udc_stop = dwc3_gadget_stop,
1244};
1245
1246/* -------------------------------------------------------------------------- */
1247
1248static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1249{
1250 struct dwc3_ep *dep;
1251 u8 epnum;
1252
1253 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1254
1255 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1256 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1257 if (!dep) {
1258 dev_err(dwc->dev, "can't allocate endpoint %d\n",
1259 epnum);
1260 return -ENOMEM;
1261 }
1262
1263 dep->dwc = dwc;
1264 dep->number = epnum;
1265 dwc->eps[epnum] = dep;
1266
1267 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1268 (epnum & 1) ? "in" : "out");
1269 dep->endpoint.name = dep->name;
1270 dep->direction = (epnum & 1);
1271
1272 if (epnum == 0 || epnum == 1) {
1273 dep->endpoint.maxpacket = 512;
1274 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1275 if (!epnum)
1276 dwc->gadget.ep0 = &dep->endpoint;
1277 } else {
1278 int ret;
1279
1280 dep->endpoint.maxpacket = 1024;
1281 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1282 list_add_tail(&dep->endpoint.ep_list,
1283 &dwc->gadget.ep_list);
1284
1285 ret = dwc3_alloc_trb_pool(dep);
1286 if (ret) {
1287 dev_err(dwc->dev, "%s: failed to allocate TRB pool\n", dep->name);
1288 return ret;
1289 }
1290 }
1291 INIT_LIST_HEAD(&dep->request_list);
1292 INIT_LIST_HEAD(&dep->req_queued);
1293 }
1294
1295 return 0;
1296}
1297
1298static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1299{
1300 struct dwc3_ep *dep;
1301 u8 epnum;
1302
1303 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1304 dep = dwc->eps[epnum];
1305 dwc3_free_trb_pool(dep);
1306
1307 if (epnum != 0 && epnum != 1)
1308 list_del(&dep->endpoint.ep_list);
1309
1310 kfree(dep);
1311 }
1312}
1313
1314static void dwc3_gadget_release(struct device *dev)
1315{
1316 dev_dbg(dev, "%s\n", __func__);
1317}
1318
1319/* -------------------------------------------------------------------------- */
1320static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1321 const struct dwc3_event_depevt *event, int status)
1322{
1323 struct dwc3_request *req;
1324 struct dwc3_trb trb;
1325 unsigned int count;
1326 unsigned int s_pkt = 0;
1327
1328 do {
1329 req = next_request(&dep->req_queued);
1330 if (!req)
1331 break;
1332
1333 dwc3_trb_to_nat(req->trb, &trb);
1334
Sebastian Andrzej Siewior0d2f4752011-08-19 19:59:12 +02001335 if (trb.hwo && status != -ESHUTDOWN)
1336 /*
1337 * We continue despite the error. There is not much we
1338 * can do. If we don't clean in up we loop for ever. If
1339 * we skip the TRB than it gets overwritten reused after
1340 * a while since we use them in a ring buffer. a BUG()
1341 * would help. Lets hope that if this occures, someone
1342 * fixes the root cause instead of looking away :)
1343 */
Felipe Balbi72246da2011-08-19 18:10:58 +03001344 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1345 dep->name, req->trb);
Felipe Balbi72246da2011-08-19 18:10:58 +03001346 count = trb.length;
1347
1348 if (dep->direction) {
1349 if (count) {
1350 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1351 dep->name);
1352 status = -ECONNRESET;
1353 }
1354 } else {
1355 if (count && (event->status & DEPEVT_STATUS_SHORT))
1356 s_pkt = 1;
1357 }
1358
1359 /*
1360 * We assume here we will always receive the entire data block
1361 * which we should receive. Meaning, if we program RX to
1362 * receive 4K but we receive only 2K, we assume that's all we
1363 * should receive and we simply bounce the request back to the
1364 * gadget driver for further processing.
1365 */
1366 req->request.actual += req->request.length - count;
1367 dwc3_gadget_giveback(dep, req, status);
1368 if (s_pkt)
1369 break;
1370 if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
1371 break;
1372 if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
1373 break;
1374 } while (1);
1375
1376 if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
1377 return 0;
1378 return 1;
1379}
1380
1381static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
1382 struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
1383 int start_new)
1384{
1385 unsigned status = 0;
1386 int clean_busy;
1387
1388 if (event->status & DEPEVT_STATUS_BUSERR)
1389 status = -ECONNRESET;
1390
1391 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Sebastian Andrzej Siewiora1ae9be2011-08-22 17:42:18 +02001392 if (clean_busy) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001393 dep->flags &= ~DWC3_EP_BUSY;
Sebastian Andrzej Siewiora1ae9be2011-08-22 17:42:18 +02001394 dep->res_trans_idx = 0;
1395 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001396}
1397
1398static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1399 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1400{
1401 u32 uf;
1402
1403 if (list_empty(&dep->request_list)) {
1404 dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
1405 dep->name);
1406 return;
1407 }
1408
1409 if (event->parameters) {
1410 u32 mask;
1411
1412 mask = ~(dep->interval - 1);
1413 uf = event->parameters & mask;
1414 /* 4 micro frames in the future */
1415 uf += dep->interval * 4;
1416 } else {
1417 uf = 0;
1418 }
1419
1420 __dwc3_gadget_kick_transfer(dep, uf, 1);
1421}
1422
1423static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
1424 const struct dwc3_event_depevt *event)
1425{
1426 struct dwc3 *dwc = dep->dwc;
1427 struct dwc3_event_depevt mod_ev = *event;
1428
1429 /*
1430 * We were asked to remove one requests. It is possible that this
1431 * request and a few other were started together and have the same
1432 * transfer index. Since we stopped the complete endpoint we don't
1433 * know how many requests were already completed (and not yet)
1434 * reported and how could be done (later). We purge them all until
1435 * the end of the list.
1436 */
1437 mod_ev.status = DEPEVT_STATUS_LST;
1438 dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
1439 dep->flags &= ~DWC3_EP_BUSY;
1440 /* pending requets are ignored and are queued on XferNotReady */
Felipe Balbi72246da2011-08-19 18:10:58 +03001441}
1442
1443static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
1444 const struct dwc3_event_depevt *event)
1445{
1446 u32 param = event->parameters;
1447 u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
1448
1449 switch (cmd_type) {
1450 case DWC3_DEPCMD_ENDTRANSFER:
1451 dwc3_process_ep_cmd_complete(dep, event);
1452 break;
1453 case DWC3_DEPCMD_STARTTRANSFER:
1454 dep->res_trans_idx = param & 0x7f;
1455 break;
1456 default:
1457 printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
1458 __func__, cmd_type);
1459 break;
1460 };
1461}
1462
1463static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1464 const struct dwc3_event_depevt *event)
1465{
1466 struct dwc3_ep *dep;
1467 u8 epnum = event->endpoint_number;
1468
1469 dep = dwc->eps[epnum];
1470
1471 dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
1472 dwc3_ep_event_string(event->endpoint_event));
1473
1474 if (epnum == 0 || epnum == 1) {
1475 dwc3_ep0_interrupt(dwc, event);
1476 return;
1477 }
1478
1479 switch (event->endpoint_event) {
1480 case DWC3_DEPEVT_XFERCOMPLETE:
1481 if (usb_endpoint_xfer_isoc(dep->desc)) {
1482 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1483 dep->name);
1484 return;
1485 }
1486
1487 dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
1488 break;
1489 case DWC3_DEPEVT_XFERINPROGRESS:
1490 if (!usb_endpoint_xfer_isoc(dep->desc)) {
1491 dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
1492 dep->name);
1493 return;
1494 }
1495
1496 dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
1497 break;
1498 case DWC3_DEPEVT_XFERNOTREADY:
1499 if (usb_endpoint_xfer_isoc(dep->desc)) {
1500 dwc3_gadget_start_isoc(dwc, dep, event);
1501 } else {
1502 int ret;
1503
1504 dev_vdbg(dwc->dev, "%s: reason %s\n",
1505 dep->name, event->status
1506 ? "Transfer Active"
1507 : "Transfer Not Active");
1508
1509 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
1510 if (!ret || ret == -EBUSY)
1511 return;
1512
1513 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1514 dep->name);
1515 }
1516
1517 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03001518 case DWC3_DEPEVT_STREAMEVT:
1519 if (!usb_endpoint_xfer_bulk(dep->desc)) {
1520 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
1521 dep->name);
1522 return;
1523 }
1524
1525 switch (event->status) {
1526 case DEPEVT_STREAMEVT_FOUND:
1527 dev_vdbg(dwc->dev, "Stream %d found and started\n",
1528 event->parameters);
1529
1530 break;
1531 case DEPEVT_STREAMEVT_NOTFOUND:
1532 /* FALLTHROUGH */
1533 default:
1534 dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
1535 }
1536 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03001537 case DWC3_DEPEVT_RXTXFIFOEVT:
1538 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
1539 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03001540 case DWC3_DEPEVT_EPCMDCMPLT:
1541 dwc3_ep_cmd_compl(dep, event);
1542 break;
1543 }
1544}
1545
1546static void dwc3_disconnect_gadget(struct dwc3 *dwc)
1547{
1548 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
1549 spin_unlock(&dwc->lock);
1550 dwc->gadget_driver->disconnect(&dwc->gadget);
1551 spin_lock(&dwc->lock);
1552 }
1553}
1554
1555static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
1556{
1557 struct dwc3_ep *dep;
1558 struct dwc3_gadget_ep_cmd_params params;
1559 u32 cmd;
1560 int ret;
1561
1562 dep = dwc->eps[epnum];
1563
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02001564 WARN_ON(!dep->res_trans_idx);
Felipe Balbi72246da2011-08-19 18:10:58 +03001565 if (dep->res_trans_idx) {
1566 cmd = DWC3_DEPCMD_ENDTRANSFER;
1567 cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
1568 cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
1569 memset(&params, 0, sizeof(params));
1570 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
1571 WARN_ON_ONCE(ret);
Sebastian Andrzej Siewiora1ae9be2011-08-22 17:42:18 +02001572 dep->res_trans_idx = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001573 }
1574}
1575
1576static void dwc3_stop_active_transfers(struct dwc3 *dwc)
1577{
1578 u32 epnum;
1579
1580 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1581 struct dwc3_ep *dep;
1582
1583 dep = dwc->eps[epnum];
1584 if (!(dep->flags & DWC3_EP_ENABLED))
1585 continue;
1586
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02001587 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001588 }
1589}
1590
1591static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
1592{
1593 u32 epnum;
1594
1595 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1596 struct dwc3_ep *dep;
1597 struct dwc3_gadget_ep_cmd_params params;
1598 int ret;
1599
1600 dep = dwc->eps[epnum];
1601
1602 if (!(dep->flags & DWC3_EP_STALL))
1603 continue;
1604
1605 dep->flags &= ~DWC3_EP_STALL;
1606
1607 memset(&params, 0, sizeof(params));
1608 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1609 DWC3_DEPCMD_CLEARSTALL, &params);
1610 WARN_ON_ONCE(ret);
1611 }
1612}
1613
1614static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
1615{
1616 dev_vdbg(dwc->dev, "%s\n", __func__);
1617#if 0
1618 XXX
1619 U1/U2 is powersave optimization. Skip it for now. Anyway we need to
1620 enable it before we can disable it.
1621
1622 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1623 reg &= ~DWC3_DCTL_INITU1ENA;
1624 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1625
1626 reg &= ~DWC3_DCTL_INITU2ENA;
1627 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1628#endif
1629
1630 dwc3_stop_active_transfers(dwc);
1631 dwc3_disconnect_gadget(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001632 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03001633
1634 dwc->gadget.speed = USB_SPEED_UNKNOWN;
1635}
1636
1637static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
1638{
1639 u32 reg;
1640
1641 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
1642
1643 if (on)
1644 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
1645 else
1646 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
1647
1648 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
1649}
1650
1651static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
1652{
1653 u32 reg;
1654
1655 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
1656
1657 if (on)
1658 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
1659 else
1660 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
1661
1662 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
1663}
1664
1665static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
1666{
1667 u32 reg;
1668
1669 dev_vdbg(dwc->dev, "%s\n", __func__);
1670
1671 /* Enable PHYs */
1672 dwc3_gadget_usb2_phy_power(dwc, true);
1673 dwc3_gadget_usb3_phy_power(dwc, true);
1674
1675 if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
1676 dwc3_disconnect_gadget(dwc);
1677
1678 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1679 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
1680 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1681
1682 dwc3_stop_active_transfers(dwc);
1683 dwc3_clear_stall_all_ep(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001684 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03001685
1686 /* Reset device address to zero */
1687 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1688 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
1689 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03001690}
1691
1692static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
1693{
1694 u32 reg;
1695 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
1696
1697 /*
1698 * We change the clock only at SS but I dunno why I would want to do
1699 * this. Maybe it becomes part of the power saving plan.
1700 */
1701
1702 if (speed != DWC3_DSTS_SUPERSPEED)
1703 return;
1704
1705 /*
1706 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
1707 * each time on Connect Done.
1708 */
1709 if (!usb30_clock)
1710 return;
1711
1712 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
1713 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
1714 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
1715}
1716
1717static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
1718{
1719 switch (speed) {
1720 case USB_SPEED_SUPER:
1721 dwc3_gadget_usb2_phy_power(dwc, false);
1722 break;
1723 case USB_SPEED_HIGH:
1724 case USB_SPEED_FULL:
1725 case USB_SPEED_LOW:
1726 dwc3_gadget_usb3_phy_power(dwc, false);
1727 break;
1728 }
1729}
1730
1731static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
1732{
1733 struct dwc3_gadget_ep_cmd_params params;
1734 struct dwc3_ep *dep;
1735 int ret;
1736 u32 reg;
1737 u8 speed;
1738
1739 dev_vdbg(dwc->dev, "%s\n", __func__);
1740
1741 memset(&params, 0x00, sizeof(params));
1742
Felipe Balbi72246da2011-08-19 18:10:58 +03001743 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1744 speed = reg & DWC3_DSTS_CONNECTSPD;
1745 dwc->speed = speed;
1746
1747 dwc3_update_ram_clk_sel(dwc, speed);
1748
1749 switch (speed) {
1750 case DWC3_DCFG_SUPERSPEED:
1751 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1752 dwc->gadget.ep0->maxpacket = 512;
1753 dwc->gadget.speed = USB_SPEED_SUPER;
1754 break;
1755 case DWC3_DCFG_HIGHSPEED:
1756 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
1757 dwc->gadget.ep0->maxpacket = 64;
1758 dwc->gadget.speed = USB_SPEED_HIGH;
1759 break;
1760 case DWC3_DCFG_FULLSPEED2:
1761 case DWC3_DCFG_FULLSPEED1:
1762 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
1763 dwc->gadget.ep0->maxpacket = 64;
1764 dwc->gadget.speed = USB_SPEED_FULL;
1765 break;
1766 case DWC3_DCFG_LOWSPEED:
1767 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
1768 dwc->gadget.ep0->maxpacket = 8;
1769 dwc->gadget.speed = USB_SPEED_LOW;
1770 break;
1771 }
1772
1773 /* Disable unneded PHY */
1774 dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
1775
1776 dep = dwc->eps[0];
1777 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1778 if (ret) {
1779 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1780 return;
1781 }
1782
1783 dep = dwc->eps[1];
1784 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc);
1785 if (ret) {
1786 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1787 return;
1788 }
1789
1790 /*
1791 * Configure PHY via GUSB3PIPECTLn if required.
1792 *
1793 * Update GTXFIFOSIZn
1794 *
1795 * In both cases reset values should be sufficient.
1796 */
1797}
1798
1799static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
1800{
1801 dev_vdbg(dwc->dev, "%s\n", __func__);
1802
1803 /*
1804 * TODO take core out of low power mode when that's
1805 * implemented.
1806 */
1807
1808 dwc->gadget_driver->resume(&dwc->gadget);
1809}
1810
1811static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
1812 unsigned int evtinfo)
1813{
Felipe Balbi72246da2011-08-19 18:10:58 +03001814 /* The fith bit says SuperSpeed yes or no. */
1815 dwc->link_state = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi019ac832011-09-08 21:18:47 +03001816
1817 dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
Felipe Balbi72246da2011-08-19 18:10:58 +03001818}
1819
1820static void dwc3_gadget_interrupt(struct dwc3 *dwc,
1821 const struct dwc3_event_devt *event)
1822{
1823 switch (event->type) {
1824 case DWC3_DEVICE_EVENT_DISCONNECT:
1825 dwc3_gadget_disconnect_interrupt(dwc);
1826 break;
1827 case DWC3_DEVICE_EVENT_RESET:
1828 dwc3_gadget_reset_interrupt(dwc);
1829 break;
1830 case DWC3_DEVICE_EVENT_CONNECT_DONE:
1831 dwc3_gadget_conndone_interrupt(dwc);
1832 break;
1833 case DWC3_DEVICE_EVENT_WAKEUP:
1834 dwc3_gadget_wakeup_interrupt(dwc);
1835 break;
1836 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
1837 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
1838 break;
1839 case DWC3_DEVICE_EVENT_EOPF:
1840 dev_vdbg(dwc->dev, "End of Periodic Frame\n");
1841 break;
1842 case DWC3_DEVICE_EVENT_SOF:
1843 dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
1844 break;
1845 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
1846 dev_vdbg(dwc->dev, "Erratic Error\n");
1847 break;
1848 case DWC3_DEVICE_EVENT_CMD_CMPL:
1849 dev_vdbg(dwc->dev, "Command Complete\n");
1850 break;
1851 case DWC3_DEVICE_EVENT_OVERFLOW:
1852 dev_vdbg(dwc->dev, "Overflow\n");
1853 break;
1854 default:
1855 dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
1856 }
1857}
1858
1859static void dwc3_process_event_entry(struct dwc3 *dwc,
1860 const union dwc3_event *event)
1861{
1862 /* Endpoint IRQ, handle it and return early */
1863 if (event->type.is_devspec == 0) {
1864 /* depevt */
1865 return dwc3_endpoint_interrupt(dwc, &event->depevt);
1866 }
1867
1868 switch (event->type.type) {
1869 case DWC3_EVENT_TYPE_DEV:
1870 dwc3_gadget_interrupt(dwc, &event->devt);
1871 break;
1872 /* REVISIT what to do with Carkit and I2C events ? */
1873 default:
1874 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
1875 }
1876}
1877
1878static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
1879{
1880 struct dwc3_event_buffer *evt;
1881 int left;
1882 u32 count;
1883
1884 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
1885 count &= DWC3_GEVNTCOUNT_MASK;
1886 if (!count)
1887 return IRQ_NONE;
1888
1889 evt = dwc->ev_buffs[buf];
1890 left = count;
1891
1892 while (left > 0) {
1893 union dwc3_event event;
1894
1895 memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
1896 dwc3_process_event_entry(dwc, &event);
1897 /*
1898 * XXX we wrap around correctly to the next entry as almost all
1899 * entries are 4 bytes in size. There is one entry which has 12
1900 * bytes which is a regular entry followed by 8 bytes data. ATM
1901 * I don't know how things are organized if were get next to the
1902 * a boundary so I worry about that once we try to handle that.
1903 */
1904 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
1905 left -= 4;
1906
1907 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
1908 }
1909
1910 return IRQ_HANDLED;
1911}
1912
1913static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
1914{
1915 struct dwc3 *dwc = _dwc;
1916 int i;
1917 irqreturn_t ret = IRQ_NONE;
1918
1919 spin_lock(&dwc->lock);
1920
1921 for (i = 0; i < DWC3_EVENT_BUFFERS_NUM; i++) {
1922 irqreturn_t status;
1923
1924 status = dwc3_process_event_buf(dwc, i);
1925 if (status == IRQ_HANDLED)
1926 ret = status;
1927 }
1928
1929 spin_unlock(&dwc->lock);
1930
1931 return ret;
1932}
1933
1934/**
1935 * dwc3_gadget_init - Initializes gadget related registers
1936 * @dwc: Pointer to out controller context structure
1937 *
1938 * Returns 0 on success otherwise negative errno.
1939 */
1940int __devinit dwc3_gadget_init(struct dwc3 *dwc)
1941{
1942 u32 reg;
1943 int ret;
1944 int irq;
1945
1946 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
1947 &dwc->ctrl_req_addr, GFP_KERNEL);
1948 if (!dwc->ctrl_req) {
1949 dev_err(dwc->dev, "failed to allocate ctrl request\n");
1950 ret = -ENOMEM;
1951 goto err0;
1952 }
1953
1954 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
1955 &dwc->ep0_trb_addr, GFP_KERNEL);
1956 if (!dwc->ep0_trb) {
1957 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
1958 ret = -ENOMEM;
1959 goto err1;
1960 }
1961
1962 dwc->setup_buf = dma_alloc_coherent(dwc->dev,
1963 sizeof(*dwc->setup_buf) * 2,
1964 &dwc->setup_buf_addr, GFP_KERNEL);
1965 if (!dwc->setup_buf) {
1966 dev_err(dwc->dev, "failed to allocate setup buffer\n");
1967 ret = -ENOMEM;
1968 goto err2;
1969 }
1970
Felipe Balbi5812b1c2011-08-27 22:07:53 +03001971 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
1972 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
1973 if (!dwc->ep0_bounce) {
1974 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
1975 ret = -ENOMEM;
1976 goto err3;
1977 }
1978
Felipe Balbi72246da2011-08-19 18:10:58 +03001979 dev_set_name(&dwc->gadget.dev, "gadget");
1980
1981 dwc->gadget.ops = &dwc3_gadget_ops;
1982 dwc->gadget.is_dualspeed = true;
1983 dwc->gadget.speed = USB_SPEED_UNKNOWN;
1984 dwc->gadget.dev.parent = dwc->dev;
1985
1986 dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
1987
1988 dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
1989 dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
1990 dwc->gadget.dev.release = dwc3_gadget_release;
1991 dwc->gadget.name = "dwc3-gadget";
1992
1993 /*
1994 * REVISIT: Here we should clear all pending IRQs to be
1995 * sure we're starting from a well known location.
1996 */
1997
1998 ret = dwc3_gadget_init_endpoints(dwc);
1999 if (ret)
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002000 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03002001
2002 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
2003
2004 ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
2005 "dwc3", dwc);
2006 if (ret) {
2007 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2008 irq, ret);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002009 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002010 }
2011
2012 /* Enable all but Start and End of Frame IRQs */
2013 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
2014 DWC3_DEVTEN_EVNTOVERFLOWEN |
2015 DWC3_DEVTEN_CMDCMPLTEN |
2016 DWC3_DEVTEN_ERRTICERREN |
2017 DWC3_DEVTEN_WKUPEVTEN |
2018 DWC3_DEVTEN_ULSTCNGEN |
2019 DWC3_DEVTEN_CONNECTDONEEN |
2020 DWC3_DEVTEN_USBRSTEN |
2021 DWC3_DEVTEN_DISCONNEVTEN);
2022 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2023
2024 ret = device_register(&dwc->gadget.dev);
2025 if (ret) {
2026 dev_err(dwc->dev, "failed to register gadget device\n");
2027 put_device(&dwc->gadget.dev);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002028 goto err6;
Felipe Balbi72246da2011-08-19 18:10:58 +03002029 }
2030
2031 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2032 if (ret) {
2033 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002034 goto err7;
Felipe Balbi72246da2011-08-19 18:10:58 +03002035 }
2036
2037 return 0;
2038
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002039err7:
Felipe Balbi72246da2011-08-19 18:10:58 +03002040 device_unregister(&dwc->gadget.dev);
2041
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002042err6:
Felipe Balbi72246da2011-08-19 18:10:58 +03002043 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2044 free_irq(irq, dwc);
2045
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002046err5:
Felipe Balbi72246da2011-08-19 18:10:58 +03002047 dwc3_gadget_free_endpoints(dwc);
2048
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002049err4:
2050 dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
2051 dwc->ep0_bounce_addr);
2052
Felipe Balbi72246da2011-08-19 18:10:58 +03002053err3:
2054 dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
2055 dwc->setup_buf, dwc->setup_buf_addr);
2056
2057err2:
2058 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2059 dwc->ep0_trb, dwc->ep0_trb_addr);
2060
2061err1:
2062 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2063 dwc->ctrl_req, dwc->ctrl_req_addr);
2064
2065err0:
2066 return ret;
2067}
2068
2069void dwc3_gadget_exit(struct dwc3 *dwc)
2070{
2071 int irq;
2072 int i;
2073
2074 usb_del_gadget_udc(&dwc->gadget);
2075 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
2076
2077 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2078 free_irq(irq, dwc);
2079
2080 for (i = 0; i < ARRAY_SIZE(dwc->eps); i++)
2081 __dwc3_gadget_ep_disable(dwc->eps[i]);
2082
2083 dwc3_gadget_free_endpoints(dwc);
2084
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002085 dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
2086 dwc->ep0_bounce_addr);
2087
Felipe Balbi72246da2011-08-19 18:10:58 +03002088 dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
2089 dwc->setup_buf, dwc->setup_buf_addr);
2090
2091 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2092 dwc->ep0_trb, dwc->ep0_trb_addr);
2093
2094 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2095 dwc->ctrl_req, dwc->ctrl_req_addr);
2096
2097 device_unregister(&dwc->gadget.dev);
2098}