blob: 344b3282caf93ed7872d2c75841d279991daa201 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa25x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA21x/25x/26x variants.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Since this file should be linked before any other machine specific file,
15 * the __initcall() here will be executed first. This serves as default
16 * initialization stuff for PXA machines which can be overridden later if
17 * need be.
18 */
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell King34f32312007-05-15 10:39:49 +010022#include <linux/platform_device.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070023#include <linux/suspend.h>
eric miaoc01655042008-01-28 23:00:02 +000024#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/hardware.h>
27#include <mach/irqs.h>
28#include <mach/pxa-regs.h>
29#include <mach/pxa2xx-regs.h>
30#include <mach/mfp-pxa25x.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010031#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/pm.h>
33#include <mach/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010036#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010037#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Eric Miaoda1a3dc2008-09-11 10:43:02 +080039int cpu_is_pxa26x(void)
40{
41 return cpu_is_pxa250() && ((BOOT_DEF & 0x8) == 0);
42}
43EXPORT_SYMBOL_GPL(cpu_is_pxa26x);
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/*
46 * Various clock factors driven by the CCCR register.
47 */
48
49/* Crystal Frequency to Memory Frequency Multiplier (L) */
50static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
51
52/* Memory Frequency to Run Mode Frequency Multiplier (M) */
53static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
54
55/* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
56/* Note: we store the value N * 2 here. */
57static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
58
59/* Crystal clock */
60#define BASE_CLK 3686400
61
62/*
63 * Get the clock frequency as reflected by CCCR and the turbo flag.
64 * We assume these values have been applied via a fcs.
65 * If info is not 0 we also display the current settings.
66 */
Russell King15a40332007-08-20 10:07:44 +010067unsigned int pxa25x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068{
69 unsigned long cccr, turbo;
70 unsigned int l, L, m, M, n2, N;
71
72 cccr = CCCR;
73 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
74
75 l = L_clk_mult[(cccr >> 0) & 0x1f];
76 m = M_clk_mult[(cccr >> 5) & 0x03];
77 n2 = N2_clk_mult[(cccr >> 7) & 0x07];
78
79 L = l * BASE_CLK;
80 M = m * L;
81 N = n2 * M / 2;
82
83 if(info)
84 {
85 L += 5000;
86 printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
87 L / 1000000, (L % 1000000) / 10000, l );
88 M += 5000;
89 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
90 M / 1000000, (M % 1000000) / 10000, m );
91 N += 5000;
92 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
93 N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
94 (turbo & 1) ? "" : "in" );
95 }
96
97 return (turbo & 1) ? (N/1000) : (M/1000);
98}
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100/*
101 * Return the current memory clock frequency in units of 10kHz
102 */
Russell King15a40332007-08-20 10:07:44 +0100103unsigned int pxa25x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104{
105 return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
106}
107
Russell Kinga6dba202007-08-20 10:18:02 +0100108static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
109{
110 return pxa25x_get_memclk_frequency_10khz() * 10000;
111}
112
113static const struct clkops clk_pxa25x_lcd_ops = {
114 .enable = clk_cken_enable,
115 .disable = clk_cken_disable,
116 .getrate = clk_pxa25x_lcd_getrate,
117};
118
Ian Moltoned847782008-07-08 10:32:08 +0100119static unsigned long gpio12_config_32k[] = {
120 GPIO12_32KHz,
121};
122
123static unsigned long gpio12_config_gpio[] = {
124 GPIO12_GPIO,
125};
126
127static void clk_gpio12_enable(struct clk *clk)
128{
129 pxa2xx_mfp_config(gpio12_config_32k, 1);
130}
131
132static void clk_gpio12_disable(struct clk *clk)
133{
134 pxa2xx_mfp_config(gpio12_config_gpio, 1);
135}
136
137static const struct clkops clk_pxa25x_gpio12_ops = {
138 .enable = clk_gpio12_enable,
139 .disable = clk_gpio12_disable,
140};
141
Ian Molton13f75582008-07-08 10:32:50 +0100142static unsigned long gpio11_config_3m6[] = {
143 GPIO11_3_6MHz,
144};
145
146static unsigned long gpio11_config_gpio[] = {
147 GPIO11_GPIO,
148};
149
150static void clk_gpio11_enable(struct clk *clk)
151{
152 pxa2xx_mfp_config(gpio11_config_3m6, 1);
153}
154
155static void clk_gpio11_disable(struct clk *clk)
156{
157 pxa2xx_mfp_config(gpio11_config_gpio, 1);
158}
159
160static const struct clkops clk_pxa25x_gpio11_ops = {
161 .enable = clk_gpio11_enable,
162 .disable = clk_gpio11_disable,
163};
164
Russell Kinga6dba202007-08-20 10:18:02 +0100165/*
166 * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
167 * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
168 * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
169 */
Russell King8c3abc72008-11-08 20:25:21 +0000170static DEFINE_CKEN(pxa25x_hwuart, HWUART, 14745600, 1);
171
172static struct clk_lookup pxa25x_hwuart_clkreg =
173 INIT_CLKREG(&clk_pxa25x_hwuart, "pxa2xx-uart.3", NULL);
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100174
Russell Kingbdb08cb2008-06-30 19:47:59 +0100175/*
Ian Moltonc1ed4062008-07-26 00:52:36 +0100176 * PXA 2xx clock declarations.
Russell Kingbdb08cb2008-06-30 19:47:59 +0100177 */
Russell King8c3abc72008-11-08 20:25:21 +0000178static DEFINE_CK(pxa25x_lcd, LCD, &clk_pxa25x_lcd_ops);
179static DEFINE_CKEN(pxa25x_ffuart, FFUART, 14745600, 1);
180static DEFINE_CKEN(pxa25x_btuart, BTUART, 14745600, 1);
181static DEFINE_CKEN(pxa25x_stuart, STUART, 14745600, 1);
182static DEFINE_CKEN(pxa25x_usb, USB, 47923000, 5);
183static DEFINE_CLK(pxa25x_gpio11, &clk_pxa25x_gpio11_ops, 3686400, 0);
184static DEFINE_CLK(pxa25x_gpio12, &clk_pxa25x_gpio12_ops, 32768, 0);
185static DEFINE_CKEN(pxa25x_mmc, MMC, 19169000, 0);
186static DEFINE_CKEN(pxa25x_i2c, I2C, 31949000, 0);
187static DEFINE_CKEN(pxa25x_ssp, SSP, 3686400, 0);
188static DEFINE_CKEN(pxa25x_nssp, NSSP, 3686400, 0);
189static DEFINE_CKEN(pxa25x_assp, ASSP, 3686400, 0);
190static DEFINE_CKEN(pxa25x_pwm0, PWM0, 3686400, 0);
191static DEFINE_CKEN(pxa25x_pwm1, PWM1, 3686400, 0);
192static DEFINE_CKEN(pxa25x_ac97, AC97, 24576000, 0);
193static DEFINE_CKEN(pxa25x_i2s, I2S, 14745600, 0);
194static DEFINE_CKEN(pxa25x_ficp, FICP, 47923000, 0);
eric miaod8e0db12007-12-10 17:54:36 +0800195
Russell King8c3abc72008-11-08 20:25:21 +0000196static struct clk_lookup pxa25x_clkregs[] = {
197 INIT_CLKREG(&clk_pxa25x_lcd, "pxa2xx-fb", NULL),
198 INIT_CLKREG(&clk_pxa25x_ffuart, "pxa2xx-uart.0", NULL),
199 INIT_CLKREG(&clk_pxa25x_btuart, "pxa2xx-uart.1", NULL),
200 INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-uart.2", NULL),
201 INIT_CLKREG(&clk_pxa25x_usb, "pxa25x-udc", NULL),
202 INIT_CLKREG(&clk_pxa25x_mmc, "pxa2xx-mci.0", NULL),
203 INIT_CLKREG(&clk_pxa25x_i2c, "pxa2xx-i2c.0", NULL),
204 INIT_CLKREG(&clk_pxa25x_ssp, "pxa25x-ssp.0", NULL),
205 INIT_CLKREG(&clk_pxa25x_nssp, "pxa25x-nssp.1", NULL),
206 INIT_CLKREG(&clk_pxa25x_assp, "pxa25x-nssp.2", NULL),
207 INIT_CLKREG(&clk_pxa25x_pwm0, "pxa25x-pwm.0", NULL),
208 INIT_CLKREG(&clk_pxa25x_pwm1, "pxa25x-pwm.1", NULL),
209 INIT_CLKREG(&clk_pxa25x_i2s, "pxa2xx-i2s", NULL),
210 INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-ir", "UARTCLK"),
211 INIT_CLKREG(&clk_pxa25x_ficp, "pxa2xx-ir", "FICPCLK"),
212 INIT_CLKREG(&clk_pxa25x_ac97, NULL, "AC97CLK"),
213 INIT_CLKREG(&clk_pxa25x_gpio11, NULL, "GPIO11_CLK"),
214 INIT_CLKREG(&clk_pxa25x_gpio12, NULL, "GPIO12_CLK"),
Russell Kinga6dba202007-08-20 10:18:02 +0100215};
216
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100217#ifdef CONFIG_PM
Todd Poynor87754202005-06-03 20:52:27 +0100218
Eric Miao711be5c2007-07-18 11:38:45 +0100219#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
220#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
221
Eric Miao711be5c2007-07-18 11:38:45 +0100222/*
223 * List of global PXA peripheral registers to preserve.
224 * More ones like CP and general purpose register values are preserved
225 * with the stack pointer in sleep.S.
226 */
Eric Miao5a3d9652008-09-03 18:06:34 +0800227enum {
Eric Miao711be5c2007-07-18 11:38:45 +0100228 SLEEP_SAVE_PSTR,
Eric Miao711be5c2007-07-18 11:38:45 +0100229 SLEEP_SAVE_CKEN,
Robert Jarzmik649de512008-05-02 21:17:06 +0100230 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100231};
232
233
234static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
235{
Eric Miao711be5c2007-07-18 11:38:45 +0100236 SAVE(CKEN);
237 SAVE(PSTR);
238}
239
240static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
241{
Eric Miao711be5c2007-07-18 11:38:45 +0100242 RESTORE(CKEN);
Eric Miao711be5c2007-07-18 11:38:45 +0100243 RESTORE(PSTR);
244}
245
246static void pxa25x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100247{
Russell Kingdc38e2a2008-05-08 16:50:39 +0100248 /* Clear reset status */
249 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
250
Todd Poynor87754202005-06-03 20:52:27 +0100251 switch (state) {
252 case PM_SUSPEND_MEM:
Eric Miaob750a092007-07-18 11:40:13 +0100253 pxa25x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100254 break;
255 }
256}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100257
Russell King41049802008-08-27 12:55:04 +0100258static int pxa25x_cpu_pm_prepare(void)
259{
260 /* set resume return address */
261 PSPR = virt_to_phys(pxa_cpu_resume);
262 return 0;
263}
264
265static void pxa25x_cpu_pm_finish(void)
266{
267 /* ensure not to come back here if it wasn't intended */
268 PSPR = 0;
269}
270
Eric Miao711be5c2007-07-18 11:38:45 +0100271static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100272 .save_count = SLEEP_SAVE_COUNT,
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700273 .valid = suspend_valid_only_mem,
Eric Miao711be5c2007-07-18 11:38:45 +0100274 .save = pxa25x_cpu_pm_save,
275 .restore = pxa25x_cpu_pm_restore,
276 .enter = pxa25x_cpu_pm_enter,
Russell King41049802008-08-27 12:55:04 +0100277 .prepare = pxa25x_cpu_pm_prepare,
278 .finish = pxa25x_cpu_pm_finish,
Russell Kinge176bb02007-05-15 11:16:10 +0100279};
Eric Miao711be5c2007-07-18 11:38:45 +0100280
281static void __init pxa25x_init_pm(void)
282{
283 pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
284}
eric miaof79299c2008-01-02 08:24:49 +0800285#else
286static inline void pxa25x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100287#endif
Russell Kinge176bb02007-05-15 11:16:10 +0100288
eric miaoc95530c2007-08-29 10:22:17 +0100289/* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
290 */
291
292static int pxa25x_set_wake(unsigned int irq, unsigned int on)
293{
294 int gpio = IRQ_TO_GPIO(irq);
eric miaoc0a596d2008-03-11 09:46:28 +0800295 uint32_t mask = 0;
eric miaoc95530c2007-08-29 10:22:17 +0100296
eric miaoc0a596d2008-03-11 09:46:28 +0800297 if (gpio >= 0 && gpio < 85)
298 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100299
300 if (irq == IRQ_RTCAlrm) {
301 mask = PWER_RTC;
302 goto set_pwer;
303 }
304
305 return -EINVAL;
306
307set_pwer:
308 if (on)
309 PWER |= mask;
310 else
311 PWER &=~mask;
312
313 return 0;
314}
315
Eric Miaocd491042007-06-22 04:14:09 +0100316void __init pxa25x_init_irq(void)
317{
eric miaob9e25ac2008-03-04 14:19:58 +0800318 pxa_init_irq(32, pxa25x_set_wake);
319 pxa_init_gpio(85, pxa25x_set_wake);
Eric Miaocd491042007-06-22 04:14:09 +0100320}
321
Russell King34f32312007-05-15 10:39:49 +0100322static struct platform_device *pxa25x_devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100323 &pxa25x_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100324 &pxa_device_ffuart,
325 &pxa_device_btuart,
326 &pxa_device_stuart,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100327 &pxa_device_i2s,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100328 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800329 &pxa25x_device_ssp,
330 &pxa25x_device_nssp,
331 &pxa25x_device_assp,
eric miao75540c12008-04-13 21:44:04 +0100332 &pxa25x_device_pwm0,
333 &pxa25x_device_pwm1,
Russell King34f32312007-05-15 10:39:49 +0100334};
335
eric miaoc01655042008-01-28 23:00:02 +0000336static struct sys_device pxa25x_sysdev[] = {
337 {
338 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000339 }, {
Eric Miao5a3d9652008-09-03 18:06:34 +0800340 .cls = &pxa2xx_mfp_sysclass,
341 }, {
eric miao16dfdbf2008-01-28 23:00:02 +0000342 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000343 },
344};
345
Russell Kinge176bb02007-05-15 11:16:10 +0100346static int __init pxa25x_init(void)
347{
eric miaoc01655042008-01-28 23:00:02 +0000348 int i, ret = 0;
Eric Miaof53f0662007-06-22 05:40:17 +0100349
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800350 if (cpu_is_pxa25x()) {
Eric Miao04fef222008-07-29 14:26:00 +0800351
352 reset_status = RCSR;
353
Russell King8c3abc72008-11-08 20:25:21 +0000354 clks_register(pxa25x_clkregs, ARRAY_SIZE(pxa25x_clkregs));
Russell Kinga6dba202007-08-20 10:18:02 +0100355
Eric Miaof53f0662007-06-22 05:40:17 +0100356 if ((ret = pxa_init_dma(16)))
357 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800358
Eric Miao711be5c2007-07-18 11:38:45 +0100359 pxa25x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800360
eric miaoc01655042008-01-28 23:00:02 +0000361 for (i = 0; i < ARRAY_SIZE(pxa25x_sysdev); i++) {
362 ret = sysdev_register(&pxa25x_sysdev[i]);
363 if (ret)
364 pr_err("failed to register sysdev[%d]\n", i);
365 }
366
Russell King34f32312007-05-15 10:39:49 +0100367 ret = platform_add_devices(pxa25x_devices,
368 ARRAY_SIZE(pxa25x_devices));
eric miaoc01655042008-01-28 23:00:02 +0000369 if (ret)
370 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100371 }
eric miaoc01655042008-01-28 23:00:02 +0000372
Eric Miao2b127972008-09-11 10:25:59 +0800373 /* Only add HWUART for PXA255/26x; PXA210/250 do not have it. */
Eric Miaoda1a3dc2008-09-11 10:43:02 +0800374 if (cpu_is_pxa255() || cpu_is_pxa26x()) {
Russell King8c3abc72008-11-08 20:25:21 +0000375 clks_register(&pxa25x_hwuart_clkreg, 1);
Eric Miaoe09d02e2007-07-17 10:45:58 +0100376 ret = platform_device_register(&pxa_device_hwuart);
Eric Miao2b127972008-09-11 10:25:59 +0800377 }
Russell King34f32312007-05-15 10:39:49 +0100378
379 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100380}
381
Russell King1c104e02008-04-19 10:59:24 +0100382postcore_initcall(pxa25x_init);