blob: bb3af9fabd7e023be3a21e76250f1a473b85d75e [file] [log] [blame]
dea31012005-04-17 16:05:31 -05001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04003 * Fibre Channel Host Bus Adapters. *
James Smart4fede782010-01-26 23:08:55 -05004 * Copyright (C) 2004-2010 Emulex. All rights reserved. *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04005 * EMULEX and SLI are trademarks of Emulex. *
dea31012005-04-17 16:05:31 -05006 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04009 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
dea31012005-04-17 16:05:31 -050019 *******************************************************************/
20
dea31012005-04-17 16:05:31 -050021#define FDMI_DID 0xfffffaU
22#define NameServer_DID 0xfffffcU
23#define SCR_DID 0xfffffdU
24#define Fabric_DID 0xfffffeU
25#define Bcast_DID 0xffffffU
26#define Mask_DID 0xffffffU
27#define CT_DID_MASK 0xffff00U
28#define Fabric_DID_MASK 0xfff000U
29#define WELL_KNOWN_DID_MASK 0xfffff0U
30
31#define PT2PT_LocalID 1
32#define PT2PT_RemoteID 2
33
34#define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */
35#define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */
36#define FF_DEF_RATOV 2 /* Default RA_TOV (2s) */
37#define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */
38
39#define LPFC_BUF_RING0 64 /* Number of buffers to post to RING
40 0 */
41
42#define FCELSSIZE 1024 /* maximum ELS transfer size */
43
44#define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */
James Smarta4bc3372006-12-02 13:34:16 -050045#define LPFC_EXTRA_RING 1 /* ring 1 for other protocols */
dea31012005-04-17 16:05:31 -050046#define LPFC_ELS_RING 2 /* ring 2 for ELS commands */
47#define LPFC_FCP_NEXT_RING 3
48
49#define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */
50#define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */
James Smarta4bc3372006-12-02 13:34:16 -050051#define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 extra command ring entries */
52#define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 extra response ring entries */
dea31012005-04-17 16:05:31 -050053#define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */
54#define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */
55#define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */
56#define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */
57#define SLI2_IOCB_CMD_R3_ENTRIES 0
58#define SLI2_IOCB_RSP_R3_ENTRIES 0
59#define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
60#define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
61
James Smarted957682007-06-17 19:56:37 -050062#define SLI2_IOCB_CMD_SIZE 32
63#define SLI2_IOCB_RSP_SIZE 32
64#define SLI3_IOCB_CMD_SIZE 128
65#define SLI3_IOCB_RSP_SIZE 64
66
James Smart92d7f7b2007-06-17 19:56:38 -050067
James Smartddcc50f2008-12-04 22:38:46 -050068/* vendor ID used in SCSI netlink calls */
69#define LPFC_NL_VENDOR_ID (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_EMULEX)
70
dea31012005-04-17 16:05:31 -050071/* Common Transport structures and definitions */
72
73union CtRevisionId {
74 /* Structure is in Big Endian format */
75 struct {
76 uint32_t Revision:8;
77 uint32_t InId:24;
78 } bits;
79 uint32_t word;
80};
81
82union CtCommandResponse {
83 /* Structure is in Big Endian format */
84 struct {
85 uint32_t CmdRsp:16;
86 uint32_t Size:16;
87 } bits;
88 uint32_t word;
89};
90
James Smart92d7f7b2007-06-17 19:56:38 -050091#define FC4_FEATURE_INIT 0x2
92#define FC4_FEATURE_TARGET 0x1
93
dea31012005-04-17 16:05:31 -050094struct lpfc_sli_ct_request {
95 /* Structure is in Big Endian format */
96 union CtRevisionId RevisionId;
97 uint8_t FsType;
98 uint8_t FsSubType;
99 uint8_t Options;
100 uint8_t Rsrvd1;
101 union CtCommandResponse CommandResponse;
102 uint8_t Rsrvd2;
103 uint8_t ReasonCode;
104 uint8_t Explanation;
105 uint8_t VendorUnique;
106
107 union {
108 uint32_t PortID;
109 struct gid {
110 uint8_t PortType; /* for GID_PT requests */
111 uint8_t DomainScope;
112 uint8_t AreaScope;
113 uint8_t Fc4Type; /* for GID_FT requests */
114 } gid;
115 struct rft {
116 uint32_t PortId; /* For RFT_ID requests */
117
118#ifdef __BIG_ENDIAN_BITFIELD
119 uint32_t rsvd0:16;
120 uint32_t rsvd1:7;
121 uint32_t fcpReg:1; /* Type 8 */
122 uint32_t rsvd2:2;
123 uint32_t ipReg:1; /* Type 5 */
124 uint32_t rsvd3:5;
125#else /* __LITTLE_ENDIAN_BITFIELD */
126 uint32_t rsvd0:16;
127 uint32_t fcpReg:1; /* Type 8 */
128 uint32_t rsvd1:7;
129 uint32_t rsvd3:5;
130 uint32_t ipReg:1; /* Type 5 */
131 uint32_t rsvd2:2;
132#endif
133
134 uint32_t rsvd[7];
135 } rft;
136 struct rnn {
137 uint32_t PortId; /* For RNN_ID requests */
138 uint8_t wwnn[8];
139 } rnn;
140 struct rsnn { /* For RSNN_ID requests */
141 uint8_t wwnn[8];
142 uint8_t len;
143 uint8_t symbname[255];
144 } rsnn;
James Smart7ee5d432007-10-27 13:37:17 -0400145 struct da_id { /* For DA_ID requests */
146 uint32_t port_id;
147 } da_id;
James Smart92d7f7b2007-06-17 19:56:38 -0500148 struct rspn { /* For RSPN_ID requests */
149 uint32_t PortId;
150 uint8_t len;
151 uint8_t symbname[255];
152 } rspn;
153 struct gff {
154 uint32_t PortId;
155 } gff;
156 struct gff_acc {
157 uint8_t fbits[128];
158 } gff_acc;
James Smart51ef4c22007-08-02 11:10:31 -0400159#define FCP_TYPE_FEATURE_OFFSET 7
James Smart92d7f7b2007-06-17 19:56:38 -0500160 struct rff {
161 uint32_t PortId;
162 uint8_t reserved[2];
163 uint8_t fbits;
164 uint8_t type_code; /* type=8 for FCP */
165 } rff;
dea31012005-04-17 16:05:31 -0500166 } un;
167};
168
169#define SLI_CT_REVISION 1
James Smart92d7f7b2007-06-17 19:56:38 -0500170#define GID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
171 sizeof(struct gid))
172#define GFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
173 sizeof(struct gff))
174#define RFT_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
175 sizeof(struct rft))
176#define RFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
177 sizeof(struct rff))
178#define RNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
179 sizeof(struct rnn))
180#define RSNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
181 sizeof(struct rsnn))
James Smart7ee5d432007-10-27 13:37:17 -0400182#define DA_ID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
183 sizeof(struct da_id))
James Smart92d7f7b2007-06-17 19:56:38 -0500184#define RSPN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
185 sizeof(struct rspn))
dea31012005-04-17 16:05:31 -0500186
187/*
188 * FsType Definitions
189 */
190
191#define SLI_CT_MANAGEMENT_SERVICE 0xFA
192#define SLI_CT_TIME_SERVICE 0xFB
193#define SLI_CT_DIRECTORY_SERVICE 0xFC
194#define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
195
196/*
197 * Directory Service Subtypes
198 */
199
200#define SLI_CT_DIRECTORY_NAME_SERVER 0x02
201
202/*
203 * Response Codes
204 */
205
206#define SLI_CT_RESPONSE_FS_RJT 0x8001
207#define SLI_CT_RESPONSE_FS_ACC 0x8002
208
209/*
210 * Reason Codes
211 */
212
213#define SLI_CT_NO_ADDITIONAL_EXPL 0x0
214#define SLI_CT_INVALID_COMMAND 0x01
215#define SLI_CT_INVALID_VERSION 0x02
216#define SLI_CT_LOGICAL_ERROR 0x03
217#define SLI_CT_INVALID_IU_SIZE 0x04
218#define SLI_CT_LOGICAL_BUSY 0x05
219#define SLI_CT_PROTOCOL_ERROR 0x07
220#define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09
221#define SLI_CT_REQ_NOT_SUPPORTED 0x0b
222#define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10
223#define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11
224#define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12
225#define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13
226#define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20
227#define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
228#define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22
229#define SLI_CT_VENDOR_UNIQUE 0xff
230
231/*
232 * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
233 */
234
235#define SLI_CT_NO_PORT_ID 0x01
236#define SLI_CT_NO_PORT_NAME 0x02
237#define SLI_CT_NO_NODE_NAME 0x03
238#define SLI_CT_NO_CLASS_OF_SERVICE 0x04
239#define SLI_CT_NO_IP_ADDRESS 0x05
240#define SLI_CT_NO_IPA 0x06
241#define SLI_CT_NO_FC4_TYPES 0x07
242#define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08
243#define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09
244#define SLI_CT_NO_PORT_TYPE 0x0A
245#define SLI_CT_ACCESS_DENIED 0x10
246#define SLI_CT_INVALID_PORT_ID 0x11
247#define SLI_CT_DATABASE_EMPTY 0x12
248
249/*
250 * Name Server Command Codes
251 */
252
253#define SLI_CTNS_GA_NXT 0x0100
254#define SLI_CTNS_GPN_ID 0x0112
255#define SLI_CTNS_GNN_ID 0x0113
256#define SLI_CTNS_GCS_ID 0x0114
257#define SLI_CTNS_GFT_ID 0x0117
258#define SLI_CTNS_GSPN_ID 0x0118
259#define SLI_CTNS_GPT_ID 0x011A
James Smart92d7f7b2007-06-17 19:56:38 -0500260#define SLI_CTNS_GFF_ID 0x011F
dea31012005-04-17 16:05:31 -0500261#define SLI_CTNS_GID_PN 0x0121
262#define SLI_CTNS_GID_NN 0x0131
263#define SLI_CTNS_GIP_NN 0x0135
264#define SLI_CTNS_GIPA_NN 0x0136
265#define SLI_CTNS_GSNN_NN 0x0139
266#define SLI_CTNS_GNN_IP 0x0153
267#define SLI_CTNS_GIPA_IP 0x0156
268#define SLI_CTNS_GID_FT 0x0171
269#define SLI_CTNS_GID_PT 0x01A1
270#define SLI_CTNS_RPN_ID 0x0212
271#define SLI_CTNS_RNN_ID 0x0213
272#define SLI_CTNS_RCS_ID 0x0214
273#define SLI_CTNS_RFT_ID 0x0217
274#define SLI_CTNS_RSPN_ID 0x0218
275#define SLI_CTNS_RPT_ID 0x021A
James Smart92d7f7b2007-06-17 19:56:38 -0500276#define SLI_CTNS_RFF_ID 0x021F
dea31012005-04-17 16:05:31 -0500277#define SLI_CTNS_RIP_NN 0x0235
278#define SLI_CTNS_RIPA_NN 0x0236
279#define SLI_CTNS_RSNN_NN 0x0239
280#define SLI_CTNS_DA_ID 0x0300
281
282/*
283 * Port Types
284 */
285
286#define SLI_CTPT_N_PORT 0x01
287#define SLI_CTPT_NL_PORT 0x02
288#define SLI_CTPT_FNL_PORT 0x03
289#define SLI_CTPT_IP 0x04
290#define SLI_CTPT_FCP 0x08
291#define SLI_CTPT_NX_PORT 0x7F
292#define SLI_CTPT_F_PORT 0x81
293#define SLI_CTPT_FL_PORT 0x82
294#define SLI_CTPT_E_PORT 0x84
295
296#define SLI_CT_LAST_ENTRY 0x80000000
297
298/* Fibre Channel Service Parameter definitions */
299
300#define FC_PH_4_0 6 /* FC-PH version 4.0 */
301#define FC_PH_4_1 7 /* FC-PH version 4.1 */
302#define FC_PH_4_2 8 /* FC-PH version 4.2 */
303#define FC_PH_4_3 9 /* FC-PH version 4.3 */
304
305#define FC_PH_LOW 8 /* Lowest supported FC-PH version */
306#define FC_PH_HIGH 9 /* Highest supported FC-PH version */
307#define FC_PH3 0x20 /* FC-PH-3 version */
308
309#define FF_FRAME_SIZE 2048
310
311struct lpfc_name {
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700312 union {
313 struct {
dea31012005-04-17 16:05:31 -0500314#ifdef __BIG_ENDIAN_BITFIELD
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700315 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500316 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
317 8:11 of IEEE ext */
dea31012005-04-17 16:05:31 -0500318#else /* __LITTLE_ENDIAN_BITFIELD */
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500319 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
320 8:11 of IEEE ext */
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700321 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
dea31012005-04-17 16:05:31 -0500322#endif
323
324#define NAME_IEEE 0x1 /* IEEE name - nameType */
325#define NAME_IEEE_EXT 0x2 /* IEEE extended name */
326#define NAME_FC_TYPE 0x3 /* FC native name type */
327#define NAME_IP_TYPE 0x4 /* IP address */
328#define NAME_CCITT_TYPE 0xC
329#define NAME_CCITT_GR_TYPE 0xE
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500330 uint8_t IEEEextLsb; /* FC Word 0, bit 16:23, IEEE
331 extended Lsb */
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700332 uint8_t IEEE[6]; /* FC IEEE address */
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700333 } s;
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700334 uint8_t wwn[8];
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700335 } u;
dea31012005-04-17 16:05:31 -0500336};
337
338struct csp {
339 uint8_t fcphHigh; /* FC Word 0, byte 0 */
340 uint8_t fcphLow;
341 uint8_t bbCreditMsb;
342 uint8_t bbCreditlsb; /* FC Word 0, byte 3 */
343
James Smart92494142011-02-16 12:39:44 -0500344/*
345 * Word 1 Bit 31 in common service parameter is overloaded.
346 * Word 1 Bit 31 in FLOGI request is multiple NPort request
347 * Word 1 Bit 31 in FLOGI response is clean address bit
348 */
349#define clean_address_bit request_multiple_Nport /* Word 1, bit 31 */
dea31012005-04-17 16:05:31 -0500350#ifdef __BIG_ENDIAN_BITFIELD
James Smart92d7f7b2007-06-17 19:56:38 -0500351 uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
352 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
353 uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
dea31012005-04-17 16:05:31 -0500354 uint16_t fPort:1; /* FC Word 1, bit 28 */
355 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
356 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
357 uint16_t multicast:1; /* FC Word 1, bit 25 */
358 uint16_t broadcast:1; /* FC Word 1, bit 24 */
359
360 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
361 uint16_t simplex:1; /* FC Word 1, bit 22 */
362 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
363 uint16_t dhd:1; /* FC Word 1, bit 18 */
364 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
365 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
366#else /* __LITTLE_ENDIAN_BITFIELD */
367 uint16_t broadcast:1; /* FC Word 1, bit 24 */
368 uint16_t multicast:1; /* FC Word 1, bit 25 */
369 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
370 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
371 uint16_t fPort:1; /* FC Word 1, bit 28 */
James Smart92d7f7b2007-06-17 19:56:38 -0500372 uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
dea31012005-04-17 16:05:31 -0500373 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
James Smart92d7f7b2007-06-17 19:56:38 -0500374 uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
dea31012005-04-17 16:05:31 -0500375
376 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
377 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
378 uint16_t dhd:1; /* FC Word 1, bit 18 */
379 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
380 uint16_t simplex:1; /* FC Word 1, bit 22 */
381 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
382#endif
383
384 uint8_t bbRcvSizeMsb; /* Upper nibble is reserved */
385 uint8_t bbRcvSizeLsb; /* FC Word 1, byte 3 */
386 union {
387 struct {
388 uint8_t word2Reserved1; /* FC Word 2 byte 0 */
389
390 uint8_t totalConcurrSeq; /* FC Word 2 byte 1 */
391 uint8_t roByCategoryMsb; /* FC Word 2 byte 2 */
392
393 uint8_t roByCategoryLsb; /* FC Word 2 byte 3 */
394 } nPort;
395 uint32_t r_a_tov; /* R_A_TOV must be in B.E. format */
396 } w2;
397
398 uint32_t e_d_tov; /* E_D_TOV must be in B.E. format */
399};
400
401struct class_parms {
402#ifdef __BIG_ENDIAN_BITFIELD
403 uint8_t classValid:1; /* FC Word 0, bit 31 */
404 uint8_t intermix:1; /* FC Word 0, bit 30 */
405 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
406 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
407 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
408 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
409#else /* __LITTLE_ENDIAN_BITFIELD */
410 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
411 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
412 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
413 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
414 uint8_t intermix:1; /* FC Word 0, bit 30 */
415 uint8_t classValid:1; /* FC Word 0, bit 31 */
416
417#endif
418
419 uint8_t word0Reserved2; /* FC Word 0, bit 16:23 */
420
421#ifdef __BIG_ENDIAN_BITFIELD
422 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
423 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
424 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
425 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
426 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
427#else /* __LITTLE_ENDIAN_BITFIELD */
428 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
429 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
430 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
431 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
432 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
433#endif
434
435 uint8_t word0Reserved4; /* FC Word 0, bit 0: 7 */
436
437#ifdef __BIG_ENDIAN_BITFIELD
438 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
439 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
440 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
441 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
442 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
443 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
444#else /* __LITTLE_ENDIAN_BITFIELD */
445 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
446 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
447 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
448 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
449 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
450 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
451#endif
452
453 uint8_t word1Reserved2; /* FC Word 1, bit 16:23 */
454 uint8_t rcvDataSizeMsb; /* FC Word 1, bit 8:15 */
455 uint8_t rcvDataSizeLsb; /* FC Word 1, bit 0: 7 */
456
457 uint8_t concurrentSeqMsb; /* FC Word 2, bit 24:31 */
458 uint8_t concurrentSeqLsb; /* FC Word 2, bit 16:23 */
459 uint8_t EeCreditSeqMsb; /* FC Word 2, bit 8:15 */
460 uint8_t EeCreditSeqLsb; /* FC Word 2, bit 0: 7 */
461
462 uint8_t openSeqPerXchgMsb; /* FC Word 3, bit 24:31 */
463 uint8_t openSeqPerXchgLsb; /* FC Word 3, bit 16:23 */
464 uint8_t word3Reserved1; /* Fc Word 3, bit 8:15 */
465 uint8_t word3Reserved2; /* Fc Word 3, bit 0: 7 */
466};
467
468struct serv_parm { /* Structure is in Big Endian format */
469 struct csp cmn;
470 struct lpfc_name portName;
471 struct lpfc_name nodeName;
472 struct class_parms cls1;
473 struct class_parms cls2;
474 struct class_parms cls3;
475 struct class_parms cls4;
476 uint8_t vendorVersion[16];
477};
478
479/*
James Smartda0436e2009-05-22 14:51:39 -0400480 * Virtual Fabric Tagging Header
481 */
482struct fc_vft_header {
483 uint32_t word0;
484#define fc_vft_hdr_r_ctl_SHIFT 24
485#define fc_vft_hdr_r_ctl_MASK 0xFF
486#define fc_vft_hdr_r_ctl_WORD word0
487#define fc_vft_hdr_ver_SHIFT 22
488#define fc_vft_hdr_ver_MASK 0x3
489#define fc_vft_hdr_ver_WORD word0
490#define fc_vft_hdr_type_SHIFT 18
491#define fc_vft_hdr_type_MASK 0xF
492#define fc_vft_hdr_type_WORD word0
493#define fc_vft_hdr_e_SHIFT 16
494#define fc_vft_hdr_e_MASK 0x1
495#define fc_vft_hdr_e_WORD word0
496#define fc_vft_hdr_priority_SHIFT 13
497#define fc_vft_hdr_priority_MASK 0x7
498#define fc_vft_hdr_priority_WORD word0
499#define fc_vft_hdr_vf_id_SHIFT 1
500#define fc_vft_hdr_vf_id_MASK 0xFFF
501#define fc_vft_hdr_vf_id_WORD word0
502 uint32_t word1;
503#define fc_vft_hdr_hopct_SHIFT 24
504#define fc_vft_hdr_hopct_MASK 0xFF
505#define fc_vft_hdr_hopct_WORD word1
506};
507
508/*
dea31012005-04-17 16:05:31 -0500509 * Extended Link Service LS_COMMAND codes (Payload Word 0)
510 */
511#ifdef __BIG_ENDIAN_BITFIELD
512#define ELS_CMD_MASK 0xffff0000
513#define ELS_RSP_MASK 0xff000000
514#define ELS_CMD_LS_RJT 0x01000000
515#define ELS_CMD_ACC 0x02000000
516#define ELS_CMD_PLOGI 0x03000000
517#define ELS_CMD_FLOGI 0x04000000
518#define ELS_CMD_LOGO 0x05000000
519#define ELS_CMD_ABTX 0x06000000
520#define ELS_CMD_RCS 0x07000000
521#define ELS_CMD_RES 0x08000000
522#define ELS_CMD_RSS 0x09000000
523#define ELS_CMD_RSI 0x0A000000
524#define ELS_CMD_ESTS 0x0B000000
525#define ELS_CMD_ESTC 0x0C000000
526#define ELS_CMD_ADVC 0x0D000000
527#define ELS_CMD_RTV 0x0E000000
528#define ELS_CMD_RLS 0x0F000000
529#define ELS_CMD_ECHO 0x10000000
530#define ELS_CMD_TEST 0x11000000
531#define ELS_CMD_RRQ 0x12000000
532#define ELS_CMD_PRLI 0x20100014
533#define ELS_CMD_PRLO 0x21100014
James Smart82d9a2a2006-04-15 11:53:05 -0400534#define ELS_CMD_PRLO_ACC 0x02100014
dea31012005-04-17 16:05:31 -0500535#define ELS_CMD_PDISC 0x50000000
536#define ELS_CMD_FDISC 0x51000000
537#define ELS_CMD_ADISC 0x52000000
538#define ELS_CMD_FARP 0x54000000
539#define ELS_CMD_FARPR 0x55000000
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500540#define ELS_CMD_RPS 0x56000000
541#define ELS_CMD_RPL 0x57000000
dea31012005-04-17 16:05:31 -0500542#define ELS_CMD_FAN 0x60000000
543#define ELS_CMD_RSCN 0x61040000
544#define ELS_CMD_SCR 0x62000000
545#define ELS_CMD_RNID 0x78000000
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500546#define ELS_CMD_LIRR 0x7A000000
dea31012005-04-17 16:05:31 -0500547#else /* __LITTLE_ENDIAN_BITFIELD */
548#define ELS_CMD_MASK 0xffff
549#define ELS_RSP_MASK 0xff
550#define ELS_CMD_LS_RJT 0x01
551#define ELS_CMD_ACC 0x02
552#define ELS_CMD_PLOGI 0x03
553#define ELS_CMD_FLOGI 0x04
554#define ELS_CMD_LOGO 0x05
555#define ELS_CMD_ABTX 0x06
556#define ELS_CMD_RCS 0x07
557#define ELS_CMD_RES 0x08
558#define ELS_CMD_RSS 0x09
559#define ELS_CMD_RSI 0x0A
560#define ELS_CMD_ESTS 0x0B
561#define ELS_CMD_ESTC 0x0C
562#define ELS_CMD_ADVC 0x0D
563#define ELS_CMD_RTV 0x0E
564#define ELS_CMD_RLS 0x0F
565#define ELS_CMD_ECHO 0x10
566#define ELS_CMD_TEST 0x11
567#define ELS_CMD_RRQ 0x12
568#define ELS_CMD_PRLI 0x14001020
569#define ELS_CMD_PRLO 0x14001021
James Smart82d9a2a2006-04-15 11:53:05 -0400570#define ELS_CMD_PRLO_ACC 0x14001002
dea31012005-04-17 16:05:31 -0500571#define ELS_CMD_PDISC 0x50
572#define ELS_CMD_FDISC 0x51
573#define ELS_CMD_ADISC 0x52
574#define ELS_CMD_FARP 0x54
575#define ELS_CMD_FARPR 0x55
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500576#define ELS_CMD_RPS 0x56
577#define ELS_CMD_RPL 0x57
dea31012005-04-17 16:05:31 -0500578#define ELS_CMD_FAN 0x60
579#define ELS_CMD_RSCN 0x0461
580#define ELS_CMD_SCR 0x62
581#define ELS_CMD_RNID 0x78
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500582#define ELS_CMD_LIRR 0x7A
dea31012005-04-17 16:05:31 -0500583#endif
584
585/*
586 * LS_RJT Payload Definition
587 */
588
589struct ls_rjt { /* Structure is in Big Endian format */
590 union {
591 uint32_t lsRjtError;
592 struct {
593 uint8_t lsRjtRsvd0; /* FC Word 0, bit 24:31 */
594
595 uint8_t lsRjtRsnCode; /* FC Word 0, bit 16:23 */
596 /* LS_RJT reason codes */
597#define LSRJT_INVALID_CMD 0x01
598#define LSRJT_LOGICAL_ERR 0x03
599#define LSRJT_LOGICAL_BSY 0x05
600#define LSRJT_PROTOCOL_ERR 0x07
601#define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */
602#define LSRJT_CMD_UNSUPPORTED 0x0B
603#define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */
604
605 uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */
606 /* LS_RJT reason explanation */
607#define LSEXP_NOTHING_MORE 0x00
608#define LSEXP_SPARM_OPTIONS 0x01
609#define LSEXP_SPARM_ICTL 0x03
610#define LSEXP_SPARM_RCTL 0x05
611#define LSEXP_SPARM_RCV_SIZE 0x07
612#define LSEXP_SPARM_CONCUR_SEQ 0x09
613#define LSEXP_SPARM_CREDIT 0x0B
614#define LSEXP_INVALID_PNAME 0x0D
615#define LSEXP_INVALID_NNAME 0x0E
616#define LSEXP_INVALID_CSP 0x0F
617#define LSEXP_INVALID_ASSOC_HDR 0x11
618#define LSEXP_ASSOC_HDR_REQ 0x13
619#define LSEXP_INVALID_O_SID 0x15
620#define LSEXP_INVALID_OX_RX 0x17
621#define LSEXP_CMD_IN_PROGRESS 0x19
James Smart7f5f3d02008-02-08 18:50:14 -0500622#define LSEXP_PORT_LOGIN_REQ 0x1E
dea31012005-04-17 16:05:31 -0500623#define LSEXP_INVALID_NPORT_ID 0x1F
624#define LSEXP_INVALID_SEQ_ID 0x21
625#define LSEXP_INVALID_XCHG 0x23
626#define LSEXP_INACTIVE_XCHG 0x25
627#define LSEXP_RQ_REQUIRED 0x27
628#define LSEXP_OUT_OF_RESOURCE 0x29
629#define LSEXP_CANT_GIVE_DATA 0x2A
630#define LSEXP_REQ_UNSUPPORTED 0x2C
631 uint8_t vendorUnique; /* FC Word 0, bit 0: 7 */
632 } b;
633 } un;
634};
635
636/*
637 * N_Port Login (FLOGO/PLOGO Request) Payload Definition
638 */
639
640typedef struct _LOGO { /* Structure is in Big Endian format */
641 union {
642 uint32_t nPortId32; /* Access nPortId as a word */
643 struct {
644 uint8_t word1Reserved1; /* FC Word 1, bit 31:24 */
645 uint8_t nPortIdByte0; /* N_port ID bit 16:23 */
646 uint8_t nPortIdByte1; /* N_port ID bit 8:15 */
647 uint8_t nPortIdByte2; /* N_port ID bit 0: 7 */
648 } b;
649 } un;
650 struct lpfc_name portName; /* N_port name field */
651} LOGO;
652
653/*
654 * FCP Login (PRLI Request / ACC) Payload Definition
655 */
656
657#define PRLX_PAGE_LEN 0x10
658#define TPRLO_PAGE_LEN 0x14
659
660typedef struct _PRLI { /* Structure is in Big Endian format */
661 uint8_t prliType; /* FC Parm Word 0, bit 24:31 */
662
663#define PRLI_FCP_TYPE 0x08
664 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
665
666#ifdef __BIG_ENDIAN_BITFIELD
667 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
668 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
669 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
670
671 /* ACC = imagePairEstablished */
672 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
673 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
674#else /* __LITTLE_ENDIAN_BITFIELD */
675 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
676 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
677 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
678 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
679 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
680 /* ACC = imagePairEstablished */
681#endif
682
683#define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */
684#define PRLI_NO_RESOURCES 0x2
685#define PRLI_INIT_INCOMPLETE 0x3
686#define PRLI_NO_SUCH_PA 0x4
687#define PRLI_PREDEF_CONFIG 0x5
688#define PRLI_PARTIAL_SUCCESS 0x6
689#define PRLI_INVALID_PAGE_CNT 0x7
690 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
691
692 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
693
694 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
695
696 uint8_t word3Reserved1; /* FC Parm Word 3, bit 24:31 */
697 uint8_t word3Reserved2; /* FC Parm Word 3, bit 16:23 */
698
699#ifdef __BIG_ENDIAN_BITFIELD
700 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
701 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
702 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
703 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
704 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
705 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
706 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
707 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
708 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
709 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
710 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
711 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
712 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
713 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
714 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
715 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
716#else /* __LITTLE_ENDIAN_BITFIELD */
717 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
718 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
719 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
720 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
721 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
722 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
723 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
724 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
725 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
726 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
727 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
728 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
729 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
730 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
731 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
732 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
733#endif
734} PRLI;
735
736/*
737 * FCP Logout (PRLO Request / ACC) Payload Definition
738 */
739
740typedef struct _PRLO { /* Structure is in Big Endian format */
741 uint8_t prloType; /* FC Parm Word 0, bit 24:31 */
742
743#define PRLO_FCP_TYPE 0x08
744 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
745
746#ifdef __BIG_ENDIAN_BITFIELD
747 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
748 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
749 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
750 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
751#else /* __LITTLE_ENDIAN_BITFIELD */
752 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
753 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
754 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
755 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
756#endif
757
758#define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */
759#define PRLO_NO_SUCH_IMAGE 0x4
760#define PRLO_INVALID_PAGE_CNT 0x7
761
762 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
763
764 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
765
766 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
767
768 uint32_t word3Reserved1; /* FC Parm Word 3, bit 0:31 */
769} PRLO;
770
771typedef struct _ADISC { /* Structure is in Big Endian format */
772 uint32_t hardAL_PA;
773 struct lpfc_name portName;
774 struct lpfc_name nodeName;
775 uint32_t DID;
776} ADISC;
777
778typedef struct _FARP { /* Structure is in Big Endian format */
779 uint32_t Mflags:8;
780 uint32_t Odid:24;
781#define FARP_NO_ACTION 0 /* FARP information enclosed, no
782 action */
783#define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */
784#define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */
785#define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */
786#define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not
787 supported */
788#define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not
789 supported */
790 uint32_t Rflags:8;
791 uint32_t Rdid:24;
792#define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */
793#define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */
794 struct lpfc_name OportName;
795 struct lpfc_name OnodeName;
796 struct lpfc_name RportName;
797 struct lpfc_name RnodeName;
798 uint8_t Oipaddr[16];
799 uint8_t Ripaddr[16];
800} FARP;
801
802typedef struct _FAN { /* Structure is in Big Endian format */
803 uint32_t Fdid;
804 struct lpfc_name FportName;
805 struct lpfc_name FnodeName;
806} FAN;
807
808typedef struct _SCR { /* Structure is in Big Endian format */
809 uint8_t resvd1;
810 uint8_t resvd2;
811 uint8_t resvd3;
812 uint8_t Function;
813#define SCR_FUNC_FABRIC 0x01
814#define SCR_FUNC_NPORT 0x02
815#define SCR_FUNC_FULL 0x03
816#define SCR_CLEAR 0xff
817} SCR;
818
819typedef struct _RNID_TOP_DISC {
820 struct lpfc_name portName;
821 uint8_t resvd[8];
822 uint32_t unitType;
823#define RNID_HBA 0x7
824#define RNID_HOST 0xa
825#define RNID_DRIVER 0xd
826 uint32_t physPort;
827 uint32_t attachedNodes;
828 uint16_t ipVersion;
829#define RNID_IPV4 0x1
830#define RNID_IPV6 0x2
831 uint16_t UDPport;
832 uint8_t ipAddr[16];
833 uint16_t resvd1;
834 uint16_t flags;
835#define RNID_TD_SUPPORT 0x1
836#define RNID_LP_VALID 0x2
837} RNID_TOP_DISC;
838
839typedef struct _RNID { /* Structure is in Big Endian format */
840 uint8_t Format;
841#define RNID_TOPOLOGY_DISC 0xdf
842 uint8_t CommonLen;
843 uint8_t resvd1;
844 uint8_t SpecificLen;
845 struct lpfc_name portName;
846 struct lpfc_name nodeName;
847 union {
848 RNID_TOP_DISC topologyDisc; /* topology disc (0xdf) */
849 } un;
850} RNID;
851
James Smart311464e2007-08-02 11:10:37 -0400852typedef struct _RPS { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500853 union {
854 uint32_t portNum;
855 struct lpfc_name portName;
856 } un;
857} RPS;
858
859typedef struct _RPS_RSP { /* Structure is in Big Endian format */
860 uint16_t rsvd1;
861 uint16_t portStatus;
862 uint32_t linkFailureCnt;
863 uint32_t lossSyncCnt;
864 uint32_t lossSignalCnt;
865 uint32_t primSeqErrCnt;
866 uint32_t invalidXmitWord;
867 uint32_t crcCnt;
868} RPS_RSP;
869
James Smart12265f62010-10-22 11:05:53 -0400870struct RLS { /* Structure is in Big Endian format */
871 uint32_t rls;
872#define rls_rsvd_SHIFT 24
873#define rls_rsvd_MASK 0x000000ff
874#define rls_rsvd_WORD rls
875#define rls_did_SHIFT 0
876#define rls_did_MASK 0x00ffffff
877#define rls_did_WORD rls
878};
879
880struct RLS_RSP { /* Structure is in Big Endian format */
881 uint32_t linkFailureCnt;
882 uint32_t lossSyncCnt;
883 uint32_t lossSignalCnt;
884 uint32_t primSeqErrCnt;
885 uint32_t invalidXmitWord;
886 uint32_t crcCnt;
887};
888
James Smart19ca7602010-11-20 23:11:55 -0500889struct RRQ { /* Structure is in Big Endian format */
890 uint32_t rrq;
891#define rrq_rsvd_SHIFT 24
892#define rrq_rsvd_MASK 0x000000ff
893#define rrq_rsvd_WORD rrq
894#define rrq_did_SHIFT 0
895#define rrq_did_MASK 0x00ffffff
896#define rrq_did_WORD rrq
897 uint32_t rrq_exchg;
898#define rrq_oxid_SHIFT 16
899#define rrq_oxid_MASK 0xffff
900#define rrq_oxid_WORD rrq_exchg
901#define rrq_rxid_SHIFT 0
902#define rrq_rxid_MASK 0xffff
903#define rrq_rxid_WORD rrq_exchg
904};
905
James Smart912e3ac2011-05-24 11:42:11 -0400906#define LPFC_MAX_VFN_PER_PFN 255 /* Maximum VFs allowed per ARI */
907#define LPFC_DEF_VFN_PER_PFN 0 /* Default VFs due to platform limitation*/
James Smart19ca7602010-11-20 23:11:55 -0500908
James Smart12265f62010-10-22 11:05:53 -0400909struct RTV_RSP { /* Structure is in Big Endian format */
910 uint32_t ratov;
911 uint32_t edtov;
912 uint32_t qtov;
913#define qtov_rsvd0_SHIFT 28
914#define qtov_rsvd0_MASK 0x0000000f
915#define qtov_rsvd0_WORD qtov /* reserved */
916#define qtov_edtovres_SHIFT 27
917#define qtov_edtovres_MASK 0x00000001
918#define qtov_edtovres_WORD qtov /* E_D_TOV Resolution */
919#define qtov__rsvd1_SHIFT 19
920#define qtov_rsvd1_MASK 0x0000003f
921#define qtov_rsvd1_WORD qtov /* reserved */
922#define qtov_rttov_SHIFT 18
923#define qtov_rttov_MASK 0x00000001
924#define qtov_rttov_WORD qtov /* R_T_TOV value */
925#define qtov_rsvd2_SHIFT 0
926#define qtov_rsvd2_MASK 0x0003ffff
927#define qtov_rsvd2_WORD qtov /* reserved */
928};
929
930
James Smart311464e2007-08-02 11:10:37 -0400931typedef struct _RPL { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500932 uint32_t maxsize;
933 uint32_t index;
934} RPL;
935
936typedef struct _PORT_NUM_BLK {
937 uint32_t portNum;
938 uint32_t portID;
939 struct lpfc_name portName;
940} PORT_NUM_BLK;
941
James Smart311464e2007-08-02 11:10:37 -0400942typedef struct _RPL_RSP { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500943 uint32_t listLen;
944 uint32_t index;
945 PORT_NUM_BLK port_num_blk;
946} RPL_RSP;
dea31012005-04-17 16:05:31 -0500947
948/* This is used for RSCN command */
949typedef struct _D_ID { /* Structure is in Big Endian format */
950 union {
951 uint32_t word;
952 struct {
953#ifdef __BIG_ENDIAN_BITFIELD
954 uint8_t resv;
955 uint8_t domain;
956 uint8_t area;
957 uint8_t id;
958#else /* __LITTLE_ENDIAN_BITFIELD */
959 uint8_t id;
960 uint8_t area;
961 uint8_t domain;
962 uint8_t resv;
963#endif
964 } b;
965 } un;
966} D_ID;
967
James Smarteaf15d52008-12-04 22:39:29 -0500968#define RSCN_ADDRESS_FORMAT_PORT 0x0
969#define RSCN_ADDRESS_FORMAT_AREA 0x1
970#define RSCN_ADDRESS_FORMAT_DOMAIN 0x2
971#define RSCN_ADDRESS_FORMAT_FABRIC 0x3
972#define RSCN_ADDRESS_FORMAT_MASK 0x3
973
dea31012005-04-17 16:05:31 -0500974/*
975 * Structure to define all ELS Payload types
976 */
977
978typedef struct _ELS_PKT { /* Structure is in Big Endian format */
979 uint8_t elsCode; /* FC Word 0, bit 24:31 */
980 uint8_t elsByte1;
981 uint8_t elsByte2;
982 uint8_t elsByte3;
983 union {
984 struct ls_rjt lsRjt; /* Payload for LS_RJT ELS response */
985 struct serv_parm logi; /* Payload for PLOGI/FLOGI/PDISC/ACC */
986 LOGO logo; /* Payload for PLOGO/FLOGO/ACC */
987 PRLI prli; /* Payload for PRLI/ACC */
988 PRLO prlo; /* Payload for PRLO/ACC */
989 ADISC adisc; /* Payload for ADISC/ACC */
990 FARP farp; /* Payload for FARP/ACC */
991 FAN fan; /* Payload for FAN */
992 SCR scr; /* Payload for SCR/ACC */
dea31012005-04-17 16:05:31 -0500993 RNID rnid; /* Payload for RNID */
994 uint8_t pad[128 - 4]; /* Pad out to payload of 128 bytes */
995 } un;
996} ELS_PKT;
997
998/*
999 * FDMI
1000 * HBA MAnagement Operations Command Codes
1001 */
1002#define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */
1003#define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */
1004#define SLI_MGMT_GRPL 0x102 /* Get registered Port list */
1005#define SLI_MGMT_GPAT 0x110 /* Get Port attributes */
1006#define SLI_MGMT_RHBA 0x200 /* Register HBA */
Justin P. Mattock70f23fd2011-05-10 10:16:21 +02001007#define SLI_MGMT_RHAT 0x201 /* Register HBA attributes */
dea31012005-04-17 16:05:31 -05001008#define SLI_MGMT_RPRT 0x210 /* Register Port */
1009#define SLI_MGMT_RPA 0x211 /* Register Port attributes */
1010#define SLI_MGMT_DHBA 0x300 /* De-register HBA */
1011#define SLI_MGMT_DPRT 0x310 /* De-register Port */
1012
1013/*
1014 * Management Service Subtypes
1015 */
1016#define SLI_CT_FDMI_Subtypes 0x10
1017
1018/*
1019 * HBA Management Service Reject Code
1020 */
1021#define REJECT_CODE 0x9 /* Unable to perform command request */
1022
1023/*
1024 * HBA Management Service Reject Reason Code
1025 * Please refer to the Reason Codes above
1026 */
1027
1028/*
1029 * HBA Attribute Types
1030 */
1031#define NODE_NAME 0x1
1032#define MANUFACTURER 0x2
1033#define SERIAL_NUMBER 0x3
1034#define MODEL 0x4
1035#define MODEL_DESCRIPTION 0x5
1036#define HARDWARE_VERSION 0x6
1037#define DRIVER_VERSION 0x7
1038#define OPTION_ROM_VERSION 0x8
1039#define FIRMWARE_VERSION 0x9
1040#define OS_NAME_VERSION 0xa
1041#define MAX_CT_PAYLOAD_LEN 0xb
1042
1043/*
1044 * Port Attrubute Types
1045 */
1046#define SUPPORTED_FC4_TYPES 0x1
1047#define SUPPORTED_SPEED 0x2
1048#define PORT_SPEED 0x3
1049#define MAX_FRAME_SIZE 0x4
1050#define OS_DEVICE_NAME 0x5
1051#define HOST_NAME 0x6
1052
1053union AttributesDef {
1054 /* Structure is in Big Endian format */
1055 struct {
1056 uint32_t AttrType:16;
1057 uint32_t AttrLen:16;
1058 } bits;
1059 uint32_t word;
1060};
1061
1062
1063/*
1064 * HBA Attribute Entry (8 - 260 bytes)
1065 */
1066typedef struct {
1067 union AttributesDef ad;
1068 union {
1069 uint32_t VendorSpecific;
1070 uint8_t Manufacturer[64];
1071 uint8_t SerialNumber[64];
1072 uint8_t Model[256];
1073 uint8_t ModelDescription[256];
1074 uint8_t HardwareVersion[256];
1075 uint8_t DriverVersion[256];
1076 uint8_t OptionROMVersion[256];
1077 uint8_t FirmwareVersion[256];
1078 struct lpfc_name NodeName;
1079 uint8_t SupportFC4Types[32];
1080 uint32_t SupportSpeed;
1081 uint32_t PortSpeed;
1082 uint32_t MaxFrameSize;
1083 uint8_t OsDeviceName[256];
1084 uint8_t OsNameVersion[256];
1085 uint32_t MaxCTPayloadLen;
1086 uint8_t HostName[256];
1087 } un;
1088} ATTRIBUTE_ENTRY;
1089
1090/*
1091 * HBA Attribute Block
1092 */
1093typedef struct {
1094 uint32_t EntryCnt; /* Number of HBA attribute entries */
1095 ATTRIBUTE_ENTRY Entry; /* Variable-length array */
1096} ATTRIBUTE_BLOCK;
1097
1098/*
1099 * Port Entry
1100 */
1101typedef struct {
1102 struct lpfc_name PortName;
1103} PORT_ENTRY;
1104
1105/*
1106 * HBA Identifier
1107 */
1108typedef struct {
1109 struct lpfc_name PortName;
1110} HBA_IDENTIFIER;
1111
1112/*
1113 * Registered Port List Format
1114 */
1115typedef struct {
1116 uint32_t EntryCnt;
1117 PORT_ENTRY pe; /* Variable-length array */
1118} REG_PORT_LIST;
1119
1120/*
1121 * Register HBA(RHBA)
1122 */
1123typedef struct {
1124 HBA_IDENTIFIER hi;
1125 REG_PORT_LIST rpl; /* variable-length array */
1126/* ATTRIBUTE_BLOCK ab; */
1127} REG_HBA;
1128
1129/*
1130 * Register HBA Attributes (RHAT)
1131 */
1132typedef struct {
1133 struct lpfc_name HBA_PortName;
1134 ATTRIBUTE_BLOCK ab;
1135} REG_HBA_ATTRIBUTE;
1136
1137/*
1138 * Register Port Attributes (RPA)
1139 */
1140typedef struct {
1141 struct lpfc_name PortName;
1142 ATTRIBUTE_BLOCK ab;
1143} REG_PORT_ATTRIBUTE;
1144
1145/*
1146 * Get Registered HBA List (GRHL) Accept Payload Format
1147 */
1148typedef struct {
1149 uint32_t HBA__Entry_Cnt; /* Number of Registered HBA Identifiers */
1150 struct lpfc_name HBA_PortName; /* Variable-length array */
1151} GRHL_ACC_PAYLOAD;
1152
1153/*
1154 * Get Registered Port List (GRPL) Accept Payload Format
1155 */
1156typedef struct {
1157 uint32_t RPL_Entry_Cnt; /* Number of Registered Port Entries */
1158 PORT_ENTRY Reg_Port_Entry[1]; /* Variable-length array */
1159} GRPL_ACC_PAYLOAD;
1160
1161/*
1162 * Get Port Attributes (GPAT) Accept Payload Format
1163 */
1164
1165typedef struct {
1166 ATTRIBUTE_BLOCK pab;
1167} GPAT_ACC_PAYLOAD;
1168
1169
1170/*
1171 * Begin HBA configuration parameters.
1172 * The PCI configuration register BAR assignments are:
1173 * BAR0, offset 0x10 - SLIM base memory address
1174 * BAR1, offset 0x14 - SLIM base memory high address
1175 * BAR2, offset 0x18 - REGISTER base memory address
1176 * BAR3, offset 0x1c - REGISTER base memory high address
1177 * BAR4, offset 0x20 - BIU I/O registers
1178 * BAR5, offset 0x24 - REGISTER base io high address
1179 */
1180
1181/* Number of rings currently used and available. */
1182#define MAX_CONFIGURED_RINGS 3
1183#define MAX_RINGS 4
1184
1185/* IOCB / Mailbox is owned by FireFly */
1186#define OWN_CHIP 1
1187
1188/* IOCB / Mailbox is owned by Host */
1189#define OWN_HOST 0
1190
1191/* Number of 4-byte words in an IOCB. */
1192#define IOCB_WORD_SZ 8
1193
dea31012005-04-17 16:05:31 -05001194/* network headers for Dfctl field */
1195#define FC_NET_HDR 0x20
1196
1197/* Start FireFly Register definitions */
1198#define PCI_VENDOR_ID_EMULEX 0x10df
1199#define PCI_DEVICE_ID_FIREFLY 0x1ae5
James Smart84774a42008-08-24 21:50:06 -04001200#define PCI_DEVICE_ID_PROTEUS_VF 0xe100
James Smart085c6472010-11-20 23:11:37 -05001201#define PCI_DEVICE_ID_BALIUS 0xe131
James Smart84774a42008-08-24 21:50:06 -04001202#define PCI_DEVICE_ID_PROTEUS_PF 0xe180
James Smart085c6472010-11-20 23:11:37 -05001203#define PCI_DEVICE_ID_LANCER_FC 0xe200
James Smartc0c11512011-05-24 11:41:34 -04001204#define PCI_DEVICE_ID_LANCER_FC_VF 0xe208
James Smart085c6472010-11-20 23:11:37 -05001205#define PCI_DEVICE_ID_LANCER_FCOE 0xe260
James Smartc0c11512011-05-24 11:41:34 -04001206#define PCI_DEVICE_ID_LANCER_FCOE_VF 0xe268
James Smartb87eab32007-04-25 09:53:28 -04001207#define PCI_DEVICE_ID_SAT_SMB 0xf011
1208#define PCI_DEVICE_ID_SAT_MID 0xf015
dea31012005-04-17 16:05:31 -05001209#define PCI_DEVICE_ID_RFLY 0xf095
1210#define PCI_DEVICE_ID_PFLY 0xf098
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001211#define PCI_DEVICE_ID_LP101 0xf0a1
dea31012005-04-17 16:05:31 -05001212#define PCI_DEVICE_ID_TFLY 0xf0a5
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001213#define PCI_DEVICE_ID_BSMB 0xf0d1
1214#define PCI_DEVICE_ID_BMID 0xf0d5
1215#define PCI_DEVICE_ID_ZSMB 0xf0e1
1216#define PCI_DEVICE_ID_ZMID 0xf0e5
1217#define PCI_DEVICE_ID_NEPTUNE 0xf0f5
1218#define PCI_DEVICE_ID_NEPTUNE_SCSP 0xf0f6
1219#define PCI_DEVICE_ID_NEPTUNE_DCSP 0xf0f7
James Smartb87eab32007-04-25 09:53:28 -04001220#define PCI_DEVICE_ID_SAT 0xf100
1221#define PCI_DEVICE_ID_SAT_SCSP 0xf111
1222#define PCI_DEVICE_ID_SAT_DCSP 0xf112
James Smart085c6472010-11-20 23:11:37 -05001223#define PCI_DEVICE_ID_FALCON 0xf180
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001224#define PCI_DEVICE_ID_SUPERFLY 0xf700
1225#define PCI_DEVICE_ID_DRAGONFLY 0xf800
dea31012005-04-17 16:05:31 -05001226#define PCI_DEVICE_ID_CENTAUR 0xf900
1227#define PCI_DEVICE_ID_PEGASUS 0xf980
1228#define PCI_DEVICE_ID_THOR 0xfa00
1229#define PCI_DEVICE_ID_VIPER 0xfb00
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001230#define PCI_DEVICE_ID_LP10000S 0xfc00
1231#define PCI_DEVICE_ID_LP11000S 0xfc10
1232#define PCI_DEVICE_ID_LPE11000S 0xfc20
James Smartb87eab32007-04-25 09:53:28 -04001233#define PCI_DEVICE_ID_SAT_S 0xfc40
James Smart84774a42008-08-24 21:50:06 -04001234#define PCI_DEVICE_ID_PROTEUS_S 0xfc50
dea31012005-04-17 16:05:31 -05001235#define PCI_DEVICE_ID_HELIOS 0xfd00
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001236#define PCI_DEVICE_ID_HELIOS_SCSP 0xfd11
1237#define PCI_DEVICE_ID_HELIOS_DCSP 0xfd12
dea31012005-04-17 16:05:31 -05001238#define PCI_DEVICE_ID_ZEPHYR 0xfe00
James Smart84774a42008-08-24 21:50:06 -04001239#define PCI_DEVICE_ID_HORNET 0xfe05
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001240#define PCI_DEVICE_ID_ZEPHYR_SCSP 0xfe11
1241#define PCI_DEVICE_ID_ZEPHYR_DCSP 0xfe12
James Smartda0436e2009-05-22 14:51:39 -04001242#define PCI_VENDOR_ID_SERVERENGINE 0x19a2
1243#define PCI_DEVICE_ID_TIGERSHARK 0x0704
James Smarta747c9c2009-11-18 15:41:10 -05001244#define PCI_DEVICE_ID_TOMCAT 0x0714
dea31012005-04-17 16:05:31 -05001245
1246#define JEDEC_ID_ADDRESS 0x0080001c
1247#define FIREFLY_JEDEC_ID 0x1ACC
1248#define SUPERFLY_JEDEC_ID 0x0020
1249#define DRAGONFLY_JEDEC_ID 0x0021
1250#define DRAGONFLY_V2_JEDEC_ID 0x0025
1251#define CENTAUR_2G_JEDEC_ID 0x0026
1252#define CENTAUR_1G_JEDEC_ID 0x0028
1253#define PEGASUS_ORION_JEDEC_ID 0x0036
1254#define PEGASUS_JEDEC_ID 0x0038
1255#define THOR_JEDEC_ID 0x0012
1256#define HELIOS_JEDEC_ID 0x0364
1257#define ZEPHYR_JEDEC_ID 0x0577
1258#define VIPER_JEDEC_ID 0x4838
James Smartb87eab32007-04-25 09:53:28 -04001259#define SATURN_JEDEC_ID 0x1004
James Smart84774a42008-08-24 21:50:06 -04001260#define HORNET_JDEC_ID 0x2057706D
dea31012005-04-17 16:05:31 -05001261
1262#define JEDEC_ID_MASK 0x0FFFF000
1263#define JEDEC_ID_SHIFT 12
1264#define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
1265
1266typedef struct { /* FireFly BIU registers */
1267 uint32_t hostAtt; /* See definitions for Host Attention
1268 register */
1269 uint32_t chipAtt; /* See definitions for Chip Attention
1270 register */
1271 uint32_t hostStatus; /* See definitions for Host Status register */
1272 uint32_t hostControl; /* See definitions for Host Control register */
1273 uint32_t buiConfig; /* See definitions for BIU configuration
1274 register */
1275} FF_REGS;
1276
1277/* IO Register size in bytes */
1278#define FF_REG_AREA_SIZE 256
1279
1280/* Host Attention Register */
1281
1282#define HA_REG_OFFSET 0 /* Byte offset from register base address */
1283
1284#define HA_R0RE_REQ 0x00000001 /* Bit 0 */
1285#define HA_R0CE_RSP 0x00000002 /* Bit 1 */
1286#define HA_R0ATT 0x00000008 /* Bit 3 */
1287#define HA_R1RE_REQ 0x00000010 /* Bit 4 */
1288#define HA_R1CE_RSP 0x00000020 /* Bit 5 */
1289#define HA_R1ATT 0x00000080 /* Bit 7 */
1290#define HA_R2RE_REQ 0x00000100 /* Bit 8 */
1291#define HA_R2CE_RSP 0x00000200 /* Bit 9 */
1292#define HA_R2ATT 0x00000800 /* Bit 11 */
1293#define HA_R3RE_REQ 0x00001000 /* Bit 12 */
1294#define HA_R3CE_RSP 0x00002000 /* Bit 13 */
1295#define HA_R3ATT 0x00008000 /* Bit 15 */
1296#define HA_LATT 0x20000000 /* Bit 29 */
1297#define HA_MBATT 0x40000000 /* Bit 30 */
1298#define HA_ERATT 0x80000000 /* Bit 31 */
1299
1300#define HA_RXRE_REQ 0x00000001 /* Bit 0 */
1301#define HA_RXCE_RSP 0x00000002 /* Bit 1 */
1302#define HA_RXATT 0x00000008 /* Bit 3 */
1303#define HA_RXMASK 0x0000000f
1304
James Smart93996272008-08-24 21:50:30 -04001305#define HA_R0_CLR_MSK (HA_R0RE_REQ | HA_R0CE_RSP | HA_R0ATT)
1306#define HA_R1_CLR_MSK (HA_R1RE_REQ | HA_R1CE_RSP | HA_R1ATT)
1307#define HA_R2_CLR_MSK (HA_R2RE_REQ | HA_R2CE_RSP | HA_R2ATT)
1308#define HA_R3_CLR_MSK (HA_R3RE_REQ | HA_R3CE_RSP | HA_R3ATT)
1309
1310#define HA_R0_POS 3
1311#define HA_R1_POS 7
1312#define HA_R2_POS 11
1313#define HA_R3_POS 15
1314#define HA_LE_POS 29
1315#define HA_MB_POS 30
1316#define HA_ER_POS 31
dea31012005-04-17 16:05:31 -05001317/* Chip Attention Register */
1318
1319#define CA_REG_OFFSET 4 /* Byte offset from register base address */
1320
1321#define CA_R0CE_REQ 0x00000001 /* Bit 0 */
1322#define CA_R0RE_RSP 0x00000002 /* Bit 1 */
1323#define CA_R0ATT 0x00000008 /* Bit 3 */
1324#define CA_R1CE_REQ 0x00000010 /* Bit 4 */
1325#define CA_R1RE_RSP 0x00000020 /* Bit 5 */
1326#define CA_R1ATT 0x00000080 /* Bit 7 */
1327#define CA_R2CE_REQ 0x00000100 /* Bit 8 */
1328#define CA_R2RE_RSP 0x00000200 /* Bit 9 */
1329#define CA_R2ATT 0x00000800 /* Bit 11 */
1330#define CA_R3CE_REQ 0x00001000 /* Bit 12 */
1331#define CA_R3RE_RSP 0x00002000 /* Bit 13 */
1332#define CA_R3ATT 0x00008000 /* Bit 15 */
1333#define CA_MBATT 0x40000000 /* Bit 30 */
1334
1335/* Host Status Register */
1336
1337#define HS_REG_OFFSET 8 /* Byte offset from register base address */
1338
1339#define HS_MBRDY 0x00400000 /* Bit 22 */
1340#define HS_FFRDY 0x00800000 /* Bit 23 */
1341#define HS_FFER8 0x01000000 /* Bit 24 */
1342#define HS_FFER7 0x02000000 /* Bit 25 */
1343#define HS_FFER6 0x04000000 /* Bit 26 */
1344#define HS_FFER5 0x08000000 /* Bit 27 */
1345#define HS_FFER4 0x10000000 /* Bit 28 */
1346#define HS_FFER3 0x20000000 /* Bit 29 */
1347#define HS_FFER2 0x40000000 /* Bit 30 */
1348#define HS_FFER1 0x80000000 /* Bit 31 */
James Smart57127f12007-10-27 13:37:05 -04001349#define HS_CRIT_TEMP 0x00000100 /* Bit 8 */
1350#define HS_FFERM 0xFF000100 /* Mask for error bits 31:24 and 8 */
James Smart9940b972011-03-11 16:06:12 -05001351#define UNPLUG_ERR 0x00000001 /* Indicate pci hot unplug */
dea31012005-04-17 16:05:31 -05001352/* Host Control Register */
1353
James Smart93996272008-08-24 21:50:30 -04001354#define HC_REG_OFFSET 12 /* Byte offset from register base address */
dea31012005-04-17 16:05:31 -05001355
1356#define HC_MBINT_ENA 0x00000001 /* Bit 0 */
1357#define HC_R0INT_ENA 0x00000002 /* Bit 1 */
1358#define HC_R1INT_ENA 0x00000004 /* Bit 2 */
1359#define HC_R2INT_ENA 0x00000008 /* Bit 3 */
1360#define HC_R3INT_ENA 0x00000010 /* Bit 4 */
1361#define HC_INITHBI 0x02000000 /* Bit 25 */
1362#define HC_INITMB 0x04000000 /* Bit 26 */
1363#define HC_INITFF 0x08000000 /* Bit 27 */
1364#define HC_LAINT_ENA 0x20000000 /* Bit 29 */
1365#define HC_ERINT_ENA 0x80000000 /* Bit 31 */
1366
James Smart93996272008-08-24 21:50:30 -04001367/* Message Signaled Interrupt eXtension (MSI-X) message identifiers */
1368#define MSIX_DFLT_ID 0
1369#define MSIX_RNG0_ID 0
1370#define MSIX_RNG1_ID 1
1371#define MSIX_RNG2_ID 2
1372#define MSIX_RNG3_ID 3
1373
1374#define MSIX_LINK_ID 4
1375#define MSIX_MBOX_ID 5
1376
1377#define MSIX_SPARE0_ID 6
1378#define MSIX_SPARE1_ID 7
1379
dea31012005-04-17 16:05:31 -05001380/* Mailbox Commands */
1381#define MBX_SHUTDOWN 0x00 /* terminate testing */
1382#define MBX_LOAD_SM 0x01
1383#define MBX_READ_NV 0x02
1384#define MBX_WRITE_NV 0x03
1385#define MBX_RUN_BIU_DIAG 0x04
1386#define MBX_INIT_LINK 0x05
1387#define MBX_DOWN_LINK 0x06
1388#define MBX_CONFIG_LINK 0x07
1389#define MBX_CONFIG_RING 0x09
1390#define MBX_RESET_RING 0x0A
1391#define MBX_READ_CONFIG 0x0B
1392#define MBX_READ_RCONFIG 0x0C
1393#define MBX_READ_SPARM 0x0D
1394#define MBX_READ_STATUS 0x0E
1395#define MBX_READ_RPI 0x0F
1396#define MBX_READ_XRI 0x10
1397#define MBX_READ_REV 0x11
1398#define MBX_READ_LNK_STAT 0x12
1399#define MBX_REG_LOGIN 0x13
1400#define MBX_UNREG_LOGIN 0x14
dea31012005-04-17 16:05:31 -05001401#define MBX_CLEAR_LA 0x16
1402#define MBX_DUMP_MEMORY 0x17
1403#define MBX_DUMP_CONTEXT 0x18
1404#define MBX_RUN_DIAGS 0x19
1405#define MBX_RESTART 0x1A
1406#define MBX_UPDATE_CFG 0x1B
1407#define MBX_DOWN_LOAD 0x1C
1408#define MBX_DEL_LD_ENTRY 0x1D
1409#define MBX_RUN_PROGRAM 0x1E
1410#define MBX_SET_MASK 0x20
James Smart09372822008-01-11 01:52:54 -05001411#define MBX_SET_VARIABLE 0x21
dea31012005-04-17 16:05:31 -05001412#define MBX_UNREG_D_ID 0x23
Jamie Wellnitz41415862006-02-28 19:25:27 -05001413#define MBX_KILL_BOARD 0x24
dea31012005-04-17 16:05:31 -05001414#define MBX_CONFIG_FARP 0x25
Jamie Wellnitz41415862006-02-28 19:25:27 -05001415#define MBX_BEACON 0x2A
James Smart93996272008-08-24 21:50:30 -04001416#define MBX_CONFIG_MSI 0x30
James Smart858c9f62007-06-17 19:56:39 -05001417#define MBX_HEARTBEAT 0x31
James Smarta8adb832007-10-27 13:37:53 -04001418#define MBX_WRITE_VPARMS 0x32
1419#define MBX_ASYNCEVT_ENABLE 0x33
James Smart4fede782010-01-26 23:08:55 -05001420#define MBX_READ_EVENT_LOG_STATUS 0x37
1421#define MBX_READ_EVENT_LOG 0x38
1422#define MBX_WRITE_EVENT_LOG 0x39
dea31012005-04-17 16:05:31 -05001423
James Smart84774a42008-08-24 21:50:06 -04001424#define MBX_PORT_CAPABILITIES 0x3B
1425#define MBX_PORT_IOV_CONTROL 0x3C
1426
James Smarted957682007-06-17 19:56:37 -05001427#define MBX_CONFIG_HBQ 0x7C
dea31012005-04-17 16:05:31 -05001428#define MBX_LOAD_AREA 0x81
1429#define MBX_RUN_BIU_DIAG64 0x84
1430#define MBX_CONFIG_PORT 0x88
1431#define MBX_READ_SPARM64 0x8D
1432#define MBX_READ_RPI64 0x8F
1433#define MBX_REG_LOGIN64 0x93
James Smart76a95d72010-11-20 23:11:48 -05001434#define MBX_READ_TOPOLOGY 0x95
James Smart92d7f7b2007-06-17 19:56:38 -05001435#define MBX_REG_VPI 0x96
1436#define MBX_UNREG_VPI 0x97
dea31012005-04-17 16:05:31 -05001437
James Smart09372822008-01-11 01:52:54 -05001438#define MBX_WRITE_WWN 0x98
dea31012005-04-17 16:05:31 -05001439#define MBX_SET_DEBUG 0x99
1440#define MBX_LOAD_EXP_ROM 0x9C
James Smartda0436e2009-05-22 14:51:39 -04001441#define MBX_SLI4_CONFIG 0x9B
1442#define MBX_SLI4_REQ_FTRS 0x9D
1443#define MBX_MAX_CMDS 0x9E
1444#define MBX_RESUME_RPI 0x9E
dea31012005-04-17 16:05:31 -05001445#define MBX_SLI2_CMD_MASK 0x80
James Smartda0436e2009-05-22 14:51:39 -04001446#define MBX_REG_VFI 0x9F
1447#define MBX_REG_FCFI 0xA0
1448#define MBX_UNREG_VFI 0xA1
1449#define MBX_UNREG_FCFI 0xA2
1450#define MBX_INIT_VFI 0xA3
1451#define MBX_INIT_VPI 0xA4
dea31012005-04-17 16:05:31 -05001452
James Smartdcf2a4e2010-09-29 11:18:53 -04001453#define MBX_AUTH_PORT 0xF8
1454#define MBX_SECURITY_MGMT 0xF9
1455
dea31012005-04-17 16:05:31 -05001456/* IOCB Commands */
1457
1458#define CMD_RCV_SEQUENCE_CX 0x01
1459#define CMD_XMIT_SEQUENCE_CR 0x02
1460#define CMD_XMIT_SEQUENCE_CX 0x03
1461#define CMD_XMIT_BCAST_CN 0x04
1462#define CMD_XMIT_BCAST_CX 0x05
1463#define CMD_QUE_RING_BUF_CN 0x06
1464#define CMD_QUE_XRI_BUF_CX 0x07
1465#define CMD_IOCB_CONTINUE_CN 0x08
1466#define CMD_RET_XRI_BUF_CX 0x09
1467#define CMD_ELS_REQUEST_CR 0x0A
1468#define CMD_ELS_REQUEST_CX 0x0B
1469#define CMD_RCV_ELS_REQ_CX 0x0D
1470#define CMD_ABORT_XRI_CN 0x0E
1471#define CMD_ABORT_XRI_CX 0x0F
1472#define CMD_CLOSE_XRI_CN 0x10
1473#define CMD_CLOSE_XRI_CX 0x11
1474#define CMD_CREATE_XRI_CR 0x12
1475#define CMD_CREATE_XRI_CX 0x13
1476#define CMD_GET_RPI_CN 0x14
1477#define CMD_XMIT_ELS_RSP_CX 0x15
1478#define CMD_GET_RPI_CR 0x16
1479#define CMD_XRI_ABORTED_CX 0x17
1480#define CMD_FCP_IWRITE_CR 0x18
1481#define CMD_FCP_IWRITE_CX 0x19
1482#define CMD_FCP_IREAD_CR 0x1A
1483#define CMD_FCP_IREAD_CX 0x1B
1484#define CMD_FCP_ICMND_CR 0x1C
1485#define CMD_FCP_ICMND_CX 0x1D
James Smartf5603512006-12-02 13:35:43 -05001486#define CMD_FCP_TSEND_CX 0x1F
1487#define CMD_FCP_TRECEIVE_CX 0x21
1488#define CMD_FCP_TRSP_CX 0x23
1489#define CMD_FCP_AUTO_TRSP_CX 0x29
dea31012005-04-17 16:05:31 -05001490
1491#define CMD_ADAPTER_MSG 0x20
1492#define CMD_ADAPTER_DUMP 0x22
1493
1494/* SLI_2 IOCB Command Set */
1495
James Smart57127f12007-10-27 13:37:05 -04001496#define CMD_ASYNC_STATUS 0x7C
dea31012005-04-17 16:05:31 -05001497#define CMD_RCV_SEQUENCE64_CX 0x81
1498#define CMD_XMIT_SEQUENCE64_CR 0x82
1499#define CMD_XMIT_SEQUENCE64_CX 0x83
1500#define CMD_XMIT_BCAST64_CN 0x84
1501#define CMD_XMIT_BCAST64_CX 0x85
1502#define CMD_QUE_RING_BUF64_CN 0x86
1503#define CMD_QUE_XRI_BUF64_CX 0x87
1504#define CMD_IOCB_CONTINUE64_CN 0x88
1505#define CMD_RET_XRI_BUF64_CX 0x89
1506#define CMD_ELS_REQUEST64_CR 0x8A
1507#define CMD_ELS_REQUEST64_CX 0x8B
1508#define CMD_ABORT_MXRI64_CN 0x8C
1509#define CMD_RCV_ELS_REQ64_CX 0x8D
1510#define CMD_XMIT_ELS_RSP64_CX 0x95
James Smart6669f9b2009-10-02 15:16:45 -04001511#define CMD_XMIT_BLS_RSP64_CX 0x97
dea31012005-04-17 16:05:31 -05001512#define CMD_FCP_IWRITE64_CR 0x98
1513#define CMD_FCP_IWRITE64_CX 0x99
1514#define CMD_FCP_IREAD64_CR 0x9A
1515#define CMD_FCP_IREAD64_CX 0x9B
1516#define CMD_FCP_ICMND64_CR 0x9C
1517#define CMD_FCP_ICMND64_CX 0x9D
James Smartf5603512006-12-02 13:35:43 -05001518#define CMD_FCP_TSEND64_CX 0x9F
1519#define CMD_FCP_TRECEIVE64_CX 0xA1
1520#define CMD_FCP_TRSP64_CX 0xA3
dea31012005-04-17 16:05:31 -05001521
James Smart76bb24e2007-10-27 13:38:00 -04001522#define CMD_QUE_XRI64_CX 0xB3
James Smarted957682007-06-17 19:56:37 -05001523#define CMD_IOCB_RCV_SEQ64_CX 0xB5
1524#define CMD_IOCB_RCV_ELS64_CX 0xB7
James Smart3163f722008-02-08 18:50:25 -05001525#define CMD_IOCB_RET_XRI64_CX 0xB9
James Smarted957682007-06-17 19:56:37 -05001526#define CMD_IOCB_RCV_CONT64_CX 0xBB
1527
dea31012005-04-17 16:05:31 -05001528#define CMD_GEN_REQUEST64_CR 0xC2
1529#define CMD_GEN_REQUEST64_CX 0xC3
1530
James Smart3163f722008-02-08 18:50:25 -05001531/* Unhandled SLI-3 Commands */
1532#define CMD_IOCB_XMIT_MSEQ64_CR 0xB0
1533#define CMD_IOCB_XMIT_MSEQ64_CX 0xB1
1534#define CMD_IOCB_RCV_SEQ_LIST64_CX 0xC1
1535#define CMD_IOCB_RCV_ELS_LIST64_CX 0xCD
1536#define CMD_IOCB_CLOSE_EXTENDED_CN 0xB6
1537#define CMD_IOCB_ABORT_EXTENDED_CN 0xBA
1538#define CMD_IOCB_RET_HBQE64_CN 0xCA
1539#define CMD_IOCB_FCP_IBIDIR64_CR 0xAC
1540#define CMD_IOCB_FCP_IBIDIR64_CX 0xAD
1541#define CMD_IOCB_FCP_ITASKMGT64_CX 0xAF
1542#define CMD_IOCB_LOGENTRY_CN 0x94
1543#define CMD_IOCB_LOGENTRY_ASYNC_CN 0x96
1544
James Smart341af102010-01-26 23:07:37 -05001545/* Data Security SLI Commands */
1546#define DSSCMD_IWRITE64_CR 0xF8
1547#define DSSCMD_IWRITE64_CX 0xF9
1548#define DSSCMD_IREAD64_CR 0xFA
1549#define DSSCMD_IREAD64_CX 0xFB
James Smartda0436e2009-05-22 14:51:39 -04001550
James Smart341af102010-01-26 23:07:37 -05001551#define CMD_MAX_IOCB_CMD 0xFB
dea31012005-04-17 16:05:31 -05001552#define CMD_IOCB_MASK 0xff
1553
1554#define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG
1555 iocb */
1556#define LPFC_MAX_ADPTMSG 32 /* max msg data */
1557/*
1558 * Define Status
1559 */
1560#define MBX_SUCCESS 0
1561#define MBXERR_NUM_RINGS 1
1562#define MBXERR_NUM_IOCBS 2
1563#define MBXERR_IOCBS_EXCEEDED 3
1564#define MBXERR_BAD_RING_NUMBER 4
1565#define MBXERR_MASK_ENTRIES_RANGE 5
1566#define MBXERR_MASKS_EXCEEDED 6
1567#define MBXERR_BAD_PROFILE 7
1568#define MBXERR_BAD_DEF_CLASS 8
1569#define MBXERR_BAD_MAX_RESPONDER 9
1570#define MBXERR_BAD_MAX_ORIGINATOR 10
1571#define MBXERR_RPI_REGISTERED 11
1572#define MBXERR_RPI_FULL 12
1573#define MBXERR_NO_RESOURCES 13
1574#define MBXERR_BAD_RCV_LENGTH 14
1575#define MBXERR_DMA_ERROR 15
1576#define MBXERR_ERROR 16
James Smartda0436e2009-05-22 14:51:39 -04001577#define MBXERR_LINK_DOWN 0x33
James Smartdcf2a4e2010-09-29 11:18:53 -04001578#define MBXERR_SEC_NO_PERMISSION 0xF02
1579#define MBX_NOT_FINISHED 255
dea31012005-04-17 16:05:31 -05001580
1581#define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */
1582#define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */
1583
James Smart57127f12007-10-27 13:37:05 -04001584#define TEMPERATURE_OFFSET 0xB0 /* Slim offset for critical temperature event */
1585
dea31012005-04-17 16:05:31 -05001586/*
1587 * Begin Structure Definitions for Mailbox Commands
1588 */
1589
1590typedef struct {
1591#ifdef __BIG_ENDIAN_BITFIELD
1592 uint8_t tval;
1593 uint8_t tmask;
1594 uint8_t rval;
1595 uint8_t rmask;
1596#else /* __LITTLE_ENDIAN_BITFIELD */
1597 uint8_t rmask;
1598 uint8_t rval;
1599 uint8_t tmask;
1600 uint8_t tval;
1601#endif
1602} RR_REG;
1603
1604struct ulp_bde {
1605 uint32_t bdeAddress;
1606#ifdef __BIG_ENDIAN_BITFIELD
1607 uint32_t bdeReserved:4;
1608 uint32_t bdeAddrHigh:4;
1609 uint32_t bdeSize:24;
1610#else /* __LITTLE_ENDIAN_BITFIELD */
1611 uint32_t bdeSize:24;
1612 uint32_t bdeAddrHigh:4;
1613 uint32_t bdeReserved:4;
1614#endif
1615};
1616
dea31012005-04-17 16:05:31 -05001617typedef struct ULP_BDL { /* SLI-2 */
1618#ifdef __BIG_ENDIAN_BITFIELD
1619 uint32_t bdeFlags:8; /* BDL Flags */
1620 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1621#else /* __LITTLE_ENDIAN_BITFIELD */
1622 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1623 uint32_t bdeFlags:8; /* BDL Flags */
1624#endif
1625
1626 uint32_t addrLow; /* Address 0:31 */
1627 uint32_t addrHigh; /* Address 32:63 */
1628 uint32_t ulpIoTag32; /* Can be used for 32 bit I/O Tag */
1629} ULP_BDL;
1630
James Smart81301a92008-12-04 22:39:46 -05001631/*
1632 * BlockGuard Definitions
1633 */
1634
1635enum lpfc_protgrp_type {
1636 LPFC_PG_TYPE_INVALID = 0, /* used to indicate errors */
1637 LPFC_PG_TYPE_NO_DIF, /* no DIF data pointed to by prot grp */
1638 LPFC_PG_TYPE_EMBD_DIF, /* DIF is embedded (inline) with data */
1639 LPFC_PG_TYPE_DIF_BUF /* DIF has its own scatter/gather list */
1640};
1641
1642/* PDE Descriptors */
James Smart6c8eea52010-04-06 14:49:53 -04001643#define LPFC_PDE5_DESCRIPTOR 0x85
1644#define LPFC_PDE6_DESCRIPTOR 0x86
1645#define LPFC_PDE7_DESCRIPTOR 0x87
James Smart81301a92008-12-04 22:39:46 -05001646
James Smart6c8eea52010-04-06 14:49:53 -04001647/* BlockGuard Opcodes */
1648#define BG_OP_IN_NODIF_OUT_CRC 0x0
1649#define BG_OP_IN_CRC_OUT_NODIF 0x1
1650#define BG_OP_IN_NODIF_OUT_CSUM 0x2
1651#define BG_OP_IN_CSUM_OUT_NODIF 0x3
1652#define BG_OP_IN_CRC_OUT_CRC 0x4
1653#define BG_OP_IN_CSUM_OUT_CSUM 0x5
1654#define BG_OP_IN_CRC_OUT_CSUM 0x6
1655#define BG_OP_IN_CSUM_OUT_CRC 0x7
1656
1657struct lpfc_pde5 {
1658 uint32_t word0;
1659#define pde5_type_SHIFT 24
1660#define pde5_type_MASK 0x000000ff
1661#define pde5_type_WORD word0
1662#define pde5_rsvd0_SHIFT 0
1663#define pde5_rsvd0_MASK 0x00ffffff
1664#define pde5_rsvd0_WORD word0
1665 uint32_t reftag; /* Reference Tag Value */
1666 uint32_t reftagtr; /* Reference Tag Translation Value */
James Smart81301a92008-12-04 22:39:46 -05001667};
1668
James Smart6c8eea52010-04-06 14:49:53 -04001669struct lpfc_pde6 {
1670 uint32_t word0;
1671#define pde6_type_SHIFT 24
1672#define pde6_type_MASK 0x000000ff
1673#define pde6_type_WORD word0
1674#define pde6_rsvd0_SHIFT 0
1675#define pde6_rsvd0_MASK 0x00ffffff
1676#define pde6_rsvd0_WORD word0
1677 uint32_t word1;
1678#define pde6_rsvd1_SHIFT 26
1679#define pde6_rsvd1_MASK 0x0000003f
1680#define pde6_rsvd1_WORD word1
1681#define pde6_na_SHIFT 25
1682#define pde6_na_MASK 0x00000001
1683#define pde6_na_WORD word1
1684#define pde6_rsvd2_SHIFT 16
1685#define pde6_rsvd2_MASK 0x000001FF
1686#define pde6_rsvd2_WORD word1
1687#define pde6_apptagtr_SHIFT 0
1688#define pde6_apptagtr_MASK 0x0000ffff
1689#define pde6_apptagtr_WORD word1
1690 uint32_t word2;
1691#define pde6_optx_SHIFT 28
1692#define pde6_optx_MASK 0x0000000f
1693#define pde6_optx_WORD word2
1694#define pde6_oprx_SHIFT 24
1695#define pde6_oprx_MASK 0x0000000f
1696#define pde6_oprx_WORD word2
1697#define pde6_nr_SHIFT 23
1698#define pde6_nr_MASK 0x00000001
1699#define pde6_nr_WORD word2
1700#define pde6_ce_SHIFT 22
1701#define pde6_ce_MASK 0x00000001
1702#define pde6_ce_WORD word2
1703#define pde6_re_SHIFT 21
1704#define pde6_re_MASK 0x00000001
1705#define pde6_re_WORD word2
1706#define pde6_ae_SHIFT 20
1707#define pde6_ae_MASK 0x00000001
1708#define pde6_ae_WORD word2
1709#define pde6_ai_SHIFT 19
1710#define pde6_ai_MASK 0x00000001
1711#define pde6_ai_WORD word2
1712#define pde6_bs_SHIFT 16
1713#define pde6_bs_MASK 0x00000007
1714#define pde6_bs_WORD word2
1715#define pde6_apptagval_SHIFT 0
1716#define pde6_apptagval_MASK 0x0000ffff
1717#define pde6_apptagval_WORD word2
James Smart81301a92008-12-04 22:39:46 -05001718};
1719
James Smart7f860592011-03-11 16:05:52 -05001720struct lpfc_pde7 {
1721 uint32_t word0;
1722#define pde7_type_SHIFT 24
1723#define pde7_type_MASK 0x000000ff
1724#define pde7_type_WORD word0
1725#define pde7_rsvd0_SHIFT 0
1726#define pde7_rsvd0_MASK 0x00ffffff
1727#define pde7_rsvd0_WORD word0
1728 uint32_t addrHigh;
1729 uint32_t addrLow;
1730};
James Smart81301a92008-12-04 22:39:46 -05001731
dea31012005-04-17 16:05:31 -05001732/* Structure for MB Command LOAD_SM and DOWN_LOAD */
1733
1734typedef struct {
1735#ifdef __BIG_ENDIAN_BITFIELD
1736 uint32_t rsvd2:25;
1737 uint32_t acknowledgment:1;
1738 uint32_t version:1;
1739 uint32_t erase_or_prog:1;
1740 uint32_t update_flash:1;
1741 uint32_t update_ram:1;
1742 uint32_t method:1;
1743 uint32_t load_cmplt:1;
1744#else /* __LITTLE_ENDIAN_BITFIELD */
1745 uint32_t load_cmplt:1;
1746 uint32_t method:1;
1747 uint32_t update_ram:1;
1748 uint32_t update_flash:1;
1749 uint32_t erase_or_prog:1;
1750 uint32_t version:1;
1751 uint32_t acknowledgment:1;
1752 uint32_t rsvd2:25;
1753#endif
1754
1755 uint32_t dl_to_adr_low;
1756 uint32_t dl_to_adr_high;
1757 uint32_t dl_len;
1758 union {
1759 uint32_t dl_from_mbx_offset;
1760 struct ulp_bde dl_from_bde;
1761 struct ulp_bde64 dl_from_bde64;
1762 } un;
1763
1764} LOAD_SM_VAR;
1765
1766/* Structure for MB Command READ_NVPARM (02) */
1767
1768typedef struct {
1769 uint32_t rsvd1[3]; /* Read as all one's */
1770 uint32_t rsvd2; /* Read as all zero's */
1771 uint32_t portname[2]; /* N_PORT name */
1772 uint32_t nodename[2]; /* NODE name */
1773
1774#ifdef __BIG_ENDIAN_BITFIELD
1775 uint32_t pref_DID:24;
1776 uint32_t hardAL_PA:8;
1777#else /* __LITTLE_ENDIAN_BITFIELD */
1778 uint32_t hardAL_PA:8;
1779 uint32_t pref_DID:24;
1780#endif
1781
1782 uint32_t rsvd3[21]; /* Read as all one's */
1783} READ_NV_VAR;
1784
1785/* Structure for MB Command WRITE_NVPARMS (03) */
1786
1787typedef struct {
1788 uint32_t rsvd1[3]; /* Must be all one's */
1789 uint32_t rsvd2; /* Must be all zero's */
1790 uint32_t portname[2]; /* N_PORT name */
1791 uint32_t nodename[2]; /* NODE name */
1792
1793#ifdef __BIG_ENDIAN_BITFIELD
1794 uint32_t pref_DID:24;
1795 uint32_t hardAL_PA:8;
1796#else /* __LITTLE_ENDIAN_BITFIELD */
1797 uint32_t hardAL_PA:8;
1798 uint32_t pref_DID:24;
1799#endif
1800
1801 uint32_t rsvd3[21]; /* Must be all one's */
1802} WRITE_NV_VAR;
1803
1804/* Structure for MB Command RUN_BIU_DIAG (04) */
1805/* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
1806
1807typedef struct {
1808 uint32_t rsvd1;
1809 union {
1810 struct {
1811 struct ulp_bde xmit_bde;
1812 struct ulp_bde rcv_bde;
1813 } s1;
1814 struct {
1815 struct ulp_bde64 xmit_bde64;
1816 struct ulp_bde64 rcv_bde64;
1817 } s2;
1818 } un;
1819} BIU_DIAG_VAR;
1820
James Smartc7495932010-04-06 15:05:28 -04001821/* Structure for MB command READ_EVENT_LOG (0x38) */
1822struct READ_EVENT_LOG_VAR {
1823 uint32_t word1;
1824#define lpfc_event_log_SHIFT 29
1825#define lpfc_event_log_MASK 0x00000001
1826#define lpfc_event_log_WORD word1
1827#define USE_MAILBOX_RESPONSE 1
1828 uint32_t offset;
1829 struct ulp_bde64 rcv_bde64;
1830};
1831
dea31012005-04-17 16:05:31 -05001832/* Structure for MB Command INIT_LINK (05) */
1833
1834typedef struct {
1835#ifdef __BIG_ENDIAN_BITFIELD
1836 uint32_t rsvd1:24;
1837 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1838#else /* __LITTLE_ENDIAN_BITFIELD */
1839 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1840 uint32_t rsvd1:24;
1841#endif
1842
1843#ifdef __BIG_ENDIAN_BITFIELD
1844 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1845 uint8_t rsvd2;
1846 uint16_t link_flags;
1847#else /* __LITTLE_ENDIAN_BITFIELD */
1848 uint16_t link_flags;
1849 uint8_t rsvd2;
1850 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1851#endif
1852
1853#define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */
1854#define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */
1855#define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */
1856#define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */
1857#define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */
James Smart92d7f7b2007-06-17 19:56:38 -05001858#define FLAGS_UNREG_LOGIN_ALL 0x08 /* UNREG_LOGIN all on link down */
dea31012005-04-17 16:05:31 -05001859#define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */
1860
1861#define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */
1862#define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */
James Smart4b0b91d2006-04-15 11:53:00 -04001863#define FLAGS_IMED_ABORT 0x04000 /* Bit 14 */
dea31012005-04-17 16:05:31 -05001864
1865 uint32_t link_speed;
James Smart76a95d72010-11-20 23:11:48 -05001866#define LINK_SPEED_AUTO 0x0 /* Auto selection */
1867#define LINK_SPEED_1G 0x1 /* 1 Gigabaud */
1868#define LINK_SPEED_2G 0x2 /* 2 Gigabaud */
1869#define LINK_SPEED_4G 0x4 /* 4 Gigabaud */
1870#define LINK_SPEED_8G 0x8 /* 8 Gigabaud */
1871#define LINK_SPEED_10G 0x10 /* 10 Gigabaud */
1872#define LINK_SPEED_16G 0x11 /* 16 Gigabaud */
dea31012005-04-17 16:05:31 -05001873
1874} INIT_LINK_VAR;
1875
1876/* Structure for MB Command DOWN_LINK (06) */
1877
1878typedef struct {
1879 uint32_t rsvd1;
1880} DOWN_LINK_VAR;
1881
1882/* Structure for MB Command CONFIG_LINK (07) */
1883
1884typedef struct {
1885#ifdef __BIG_ENDIAN_BITFIELD
1886 uint32_t cr:1;
1887 uint32_t ci:1;
1888 uint32_t cr_delay:6;
1889 uint32_t cr_count:8;
1890 uint32_t rsvd1:8;
1891 uint32_t MaxBBC:8;
1892#else /* __LITTLE_ENDIAN_BITFIELD */
1893 uint32_t MaxBBC:8;
1894 uint32_t rsvd1:8;
1895 uint32_t cr_count:8;
1896 uint32_t cr_delay:6;
1897 uint32_t ci:1;
1898 uint32_t cr:1;
1899#endif
1900
1901 uint32_t myId;
1902 uint32_t rsvd2;
1903 uint32_t edtov;
1904 uint32_t arbtov;
1905 uint32_t ratov;
1906 uint32_t rttov;
1907 uint32_t altov;
1908 uint32_t crtov;
1909 uint32_t citov;
1910#ifdef __BIG_ENDIAN_BITFIELD
1911 uint32_t rrq_enable:1;
1912 uint32_t rrq_immed:1;
1913 uint32_t rsvd4:29;
1914 uint32_t ack0_enable:1;
1915#else /* __LITTLE_ENDIAN_BITFIELD */
1916 uint32_t ack0_enable:1;
1917 uint32_t rsvd4:29;
1918 uint32_t rrq_immed:1;
1919 uint32_t rrq_enable:1;
1920#endif
1921} CONFIG_LINK;
1922
1923/* Structure for MB Command PART_SLIM (08)
1924 * will be removed since SLI1 is no longer supported!
1925 */
1926typedef struct {
1927#ifdef __BIG_ENDIAN_BITFIELD
1928 uint16_t offCiocb;
1929 uint16_t numCiocb;
1930 uint16_t offRiocb;
1931 uint16_t numRiocb;
1932#else /* __LITTLE_ENDIAN_BITFIELD */
1933 uint16_t numCiocb;
1934 uint16_t offCiocb;
1935 uint16_t numRiocb;
1936 uint16_t offRiocb;
1937#endif
1938} RING_DEF;
1939
1940typedef struct {
1941#ifdef __BIG_ENDIAN_BITFIELD
1942 uint32_t unused1:24;
1943 uint32_t numRing:8;
1944#else /* __LITTLE_ENDIAN_BITFIELD */
1945 uint32_t numRing:8;
1946 uint32_t unused1:24;
1947#endif
1948
1949 RING_DEF ringdef[4];
1950 uint32_t hbainit;
1951} PART_SLIM_VAR;
1952
1953/* Structure for MB Command CONFIG_RING (09) */
1954
1955typedef struct {
1956#ifdef __BIG_ENDIAN_BITFIELD
1957 uint32_t unused2:6;
1958 uint32_t recvSeq:1;
1959 uint32_t recvNotify:1;
1960 uint32_t numMask:8;
1961 uint32_t profile:8;
1962 uint32_t unused1:4;
1963 uint32_t ring:4;
1964#else /* __LITTLE_ENDIAN_BITFIELD */
1965 uint32_t ring:4;
1966 uint32_t unused1:4;
1967 uint32_t profile:8;
1968 uint32_t numMask:8;
1969 uint32_t recvNotify:1;
1970 uint32_t recvSeq:1;
1971 uint32_t unused2:6;
1972#endif
1973
1974#ifdef __BIG_ENDIAN_BITFIELD
1975 uint16_t maxRespXchg;
1976 uint16_t maxOrigXchg;
1977#else /* __LITTLE_ENDIAN_BITFIELD */
1978 uint16_t maxOrigXchg;
1979 uint16_t maxRespXchg;
1980#endif
1981
1982 RR_REG rrRegs[6];
1983} CONFIG_RING_VAR;
1984
1985/* Structure for MB Command RESET_RING (10) */
1986
1987typedef struct {
1988 uint32_t ring_no;
1989} RESET_RING_VAR;
1990
1991/* Structure for MB Command READ_CONFIG (11) */
1992
1993typedef struct {
1994#ifdef __BIG_ENDIAN_BITFIELD
1995 uint32_t cr:1;
1996 uint32_t ci:1;
1997 uint32_t cr_delay:6;
1998 uint32_t cr_count:8;
1999 uint32_t InitBBC:8;
2000 uint32_t MaxBBC:8;
2001#else /* __LITTLE_ENDIAN_BITFIELD */
2002 uint32_t MaxBBC:8;
2003 uint32_t InitBBC:8;
2004 uint32_t cr_count:8;
2005 uint32_t cr_delay:6;
2006 uint32_t ci:1;
2007 uint32_t cr:1;
2008#endif
2009
2010#ifdef __BIG_ENDIAN_BITFIELD
2011 uint32_t topology:8;
2012 uint32_t myDid:24;
2013#else /* __LITTLE_ENDIAN_BITFIELD */
2014 uint32_t myDid:24;
2015 uint32_t topology:8;
2016#endif
2017
2018 /* Defines for topology (defined previously) */
2019#ifdef __BIG_ENDIAN_BITFIELD
2020 uint32_t AR:1;
2021 uint32_t IR:1;
2022 uint32_t rsvd1:29;
2023 uint32_t ack0:1;
2024#else /* __LITTLE_ENDIAN_BITFIELD */
2025 uint32_t ack0:1;
2026 uint32_t rsvd1:29;
2027 uint32_t IR:1;
2028 uint32_t AR:1;
2029#endif
2030
2031 uint32_t edtov;
2032 uint32_t arbtov;
2033 uint32_t ratov;
2034 uint32_t rttov;
2035 uint32_t altov;
2036 uint32_t lmt;
Jamie Wellnitz74b72a52006-02-28 22:33:04 -05002037#define LMT_RESERVED 0x000 /* Not used */
2038#define LMT_1Gb 0x004
2039#define LMT_2Gb 0x008
2040#define LMT_4Gb 0x040
2041#define LMT_8Gb 0x080
2042#define LMT_10Gb 0x100
James Smart76a95d72010-11-20 23:11:48 -05002043#define LMT_16Gb 0x200
dea31012005-04-17 16:05:31 -05002044 uint32_t rsvd2;
2045 uint32_t rsvd3;
2046 uint32_t max_xri;
2047 uint32_t max_iocb;
2048 uint32_t max_rpi;
2049 uint32_t avail_xri;
2050 uint32_t avail_iocb;
2051 uint32_t avail_rpi;
James Smart858c9f62007-06-17 19:56:39 -05002052 uint32_t max_vpi;
2053 uint32_t rsvd4;
2054 uint32_t rsvd5;
2055 uint32_t avail_vpi;
dea31012005-04-17 16:05:31 -05002056} READ_CONFIG_VAR;
2057
2058/* Structure for MB Command READ_RCONFIG (12) */
2059
2060typedef struct {
2061#ifdef __BIG_ENDIAN_BITFIELD
2062 uint32_t rsvd2:7;
2063 uint32_t recvNotify:1;
2064 uint32_t numMask:8;
2065 uint32_t profile:8;
2066 uint32_t rsvd1:4;
2067 uint32_t ring:4;
2068#else /* __LITTLE_ENDIAN_BITFIELD */
2069 uint32_t ring:4;
2070 uint32_t rsvd1:4;
2071 uint32_t profile:8;
2072 uint32_t numMask:8;
2073 uint32_t recvNotify:1;
2074 uint32_t rsvd2:7;
2075#endif
2076
2077#ifdef __BIG_ENDIAN_BITFIELD
2078 uint16_t maxResp;
2079 uint16_t maxOrig;
2080#else /* __LITTLE_ENDIAN_BITFIELD */
2081 uint16_t maxOrig;
2082 uint16_t maxResp;
2083#endif
2084
2085 RR_REG rrRegs[6];
2086
2087#ifdef __BIG_ENDIAN_BITFIELD
2088 uint16_t cmdRingOffset;
2089 uint16_t cmdEntryCnt;
2090 uint16_t rspRingOffset;
2091 uint16_t rspEntryCnt;
2092 uint16_t nextCmdOffset;
2093 uint16_t rsvd3;
2094 uint16_t nextRspOffset;
2095 uint16_t rsvd4;
2096#else /* __LITTLE_ENDIAN_BITFIELD */
2097 uint16_t cmdEntryCnt;
2098 uint16_t cmdRingOffset;
2099 uint16_t rspEntryCnt;
2100 uint16_t rspRingOffset;
2101 uint16_t rsvd3;
2102 uint16_t nextCmdOffset;
2103 uint16_t rsvd4;
2104 uint16_t nextRspOffset;
2105#endif
2106} READ_RCONF_VAR;
2107
2108/* Structure for MB Command READ_SPARM (13) */
2109/* Structure for MB Command READ_SPARM64 (0x8D) */
2110
2111typedef struct {
2112 uint32_t rsvd1;
2113 uint32_t rsvd2;
2114 union {
2115 struct ulp_bde sp; /* This BDE points to struct serv_parm
2116 structure */
2117 struct ulp_bde64 sp64;
2118 } un;
James Smarted957682007-06-17 19:56:37 -05002119#ifdef __BIG_ENDIAN_BITFIELD
2120 uint16_t rsvd3;
2121 uint16_t vpi;
2122#else /* __LITTLE_ENDIAN_BITFIELD */
2123 uint16_t vpi;
2124 uint16_t rsvd3;
2125#endif
dea31012005-04-17 16:05:31 -05002126} READ_SPARM_VAR;
2127
2128/* Structure for MB Command READ_STATUS (14) */
2129
2130typedef struct {
2131#ifdef __BIG_ENDIAN_BITFIELD
2132 uint32_t rsvd1:31;
2133 uint32_t clrCounters:1;
2134 uint16_t activeXriCnt;
2135 uint16_t activeRpiCnt;
2136#else /* __LITTLE_ENDIAN_BITFIELD */
2137 uint32_t clrCounters:1;
2138 uint32_t rsvd1:31;
2139 uint16_t activeRpiCnt;
2140 uint16_t activeXriCnt;
2141#endif
2142
2143 uint32_t xmitByteCnt;
2144 uint32_t rcvByteCnt;
2145 uint32_t xmitFrameCnt;
2146 uint32_t rcvFrameCnt;
2147 uint32_t xmitSeqCnt;
2148 uint32_t rcvSeqCnt;
2149 uint32_t totalOrigExchanges;
2150 uint32_t totalRespExchanges;
2151 uint32_t rcvPbsyCnt;
2152 uint32_t rcvFbsyCnt;
2153} READ_STATUS_VAR;
2154
2155/* Structure for MB Command READ_RPI (15) */
2156/* Structure for MB Command READ_RPI64 (0x8F) */
2157
2158typedef struct {
2159#ifdef __BIG_ENDIAN_BITFIELD
2160 uint16_t nextRpi;
2161 uint16_t reqRpi;
2162 uint32_t rsvd2:8;
2163 uint32_t DID:24;
2164#else /* __LITTLE_ENDIAN_BITFIELD */
2165 uint16_t reqRpi;
2166 uint16_t nextRpi;
2167 uint32_t DID:24;
2168 uint32_t rsvd2:8;
2169#endif
2170
2171 union {
2172 struct ulp_bde sp;
2173 struct ulp_bde64 sp64;
2174 } un;
2175
2176} READ_RPI_VAR;
2177
2178/* Structure for MB Command READ_XRI (16) */
2179
2180typedef struct {
2181#ifdef __BIG_ENDIAN_BITFIELD
2182 uint16_t nextXri;
2183 uint16_t reqXri;
2184 uint16_t rsvd1;
2185 uint16_t rpi;
2186 uint32_t rsvd2:8;
2187 uint32_t DID:24;
2188 uint32_t rsvd3:8;
2189 uint32_t SID:24;
2190 uint32_t rsvd4;
2191 uint8_t seqId;
2192 uint8_t rsvd5;
2193 uint16_t seqCount;
2194 uint16_t oxId;
2195 uint16_t rxId;
2196 uint32_t rsvd6:30;
2197 uint32_t si:1;
2198 uint32_t exchOrig:1;
2199#else /* __LITTLE_ENDIAN_BITFIELD */
2200 uint16_t reqXri;
2201 uint16_t nextXri;
2202 uint16_t rpi;
2203 uint16_t rsvd1;
2204 uint32_t DID:24;
2205 uint32_t rsvd2:8;
2206 uint32_t SID:24;
2207 uint32_t rsvd3:8;
2208 uint32_t rsvd4;
2209 uint16_t seqCount;
2210 uint8_t rsvd5;
2211 uint8_t seqId;
2212 uint16_t rxId;
2213 uint16_t oxId;
2214 uint32_t exchOrig:1;
2215 uint32_t si:1;
2216 uint32_t rsvd6:30;
2217#endif
2218} READ_XRI_VAR;
2219
2220/* Structure for MB Command READ_REV (17) */
2221
2222typedef struct {
2223#ifdef __BIG_ENDIAN_BITFIELD
2224 uint32_t cv:1;
2225 uint32_t rr:1;
James Smarted957682007-06-17 19:56:37 -05002226 uint32_t rsvd2:2;
2227 uint32_t v3req:1;
2228 uint32_t v3rsp:1;
2229 uint32_t rsvd1:25;
dea31012005-04-17 16:05:31 -05002230 uint32_t rv:1;
2231#else /* __LITTLE_ENDIAN_BITFIELD */
2232 uint32_t rv:1;
James Smarted957682007-06-17 19:56:37 -05002233 uint32_t rsvd1:25;
2234 uint32_t v3rsp:1;
2235 uint32_t v3req:1;
2236 uint32_t rsvd2:2;
dea31012005-04-17 16:05:31 -05002237 uint32_t rr:1;
2238 uint32_t cv:1;
2239#endif
2240
2241 uint32_t biuRev;
2242 uint32_t smRev;
2243 union {
2244 uint32_t smFwRev;
2245 struct {
2246#ifdef __BIG_ENDIAN_BITFIELD
2247 uint8_t ProgType;
2248 uint8_t ProgId;
2249 uint16_t ProgVer:4;
2250 uint16_t ProgRev:4;
2251 uint16_t ProgFixLvl:2;
2252 uint16_t ProgDistType:2;
2253 uint16_t DistCnt:4;
2254#else /* __LITTLE_ENDIAN_BITFIELD */
2255 uint16_t DistCnt:4;
2256 uint16_t ProgDistType:2;
2257 uint16_t ProgFixLvl:2;
2258 uint16_t ProgRev:4;
2259 uint16_t ProgVer:4;
2260 uint8_t ProgId;
2261 uint8_t ProgType;
2262#endif
2263
2264 } b;
2265 } un;
2266 uint32_t endecRev;
2267#ifdef __BIG_ENDIAN_BITFIELD
2268 uint8_t feaLevelHigh;
2269 uint8_t feaLevelLow;
2270 uint8_t fcphHigh;
2271 uint8_t fcphLow;
2272#else /* __LITTLE_ENDIAN_BITFIELD */
2273 uint8_t fcphLow;
2274 uint8_t fcphHigh;
2275 uint8_t feaLevelLow;
2276 uint8_t feaLevelHigh;
2277#endif
2278
2279 uint32_t postKernRev;
2280 uint32_t opFwRev;
2281 uint8_t opFwName[16];
2282 uint32_t sli1FwRev;
2283 uint8_t sli1FwName[16];
2284 uint32_t sli2FwRev;
2285 uint8_t sli2FwName[16];
James Smarted957682007-06-17 19:56:37 -05002286 uint32_t sli3Feat;
2287 uint32_t RandomData[6];
dea31012005-04-17 16:05:31 -05002288} READ_REV_VAR;
2289
2290/* Structure for MB Command READ_LINK_STAT (18) */
2291
2292typedef struct {
2293 uint32_t rsvd1;
2294 uint32_t linkFailureCnt;
2295 uint32_t lossSyncCnt;
2296
2297 uint32_t lossSignalCnt;
2298 uint32_t primSeqErrCnt;
2299 uint32_t invalidXmitWord;
2300 uint32_t crcCnt;
2301 uint32_t primSeqTimeout;
2302 uint32_t elasticOverrun;
2303 uint32_t arbTimeout;
2304} READ_LNK_VAR;
2305
2306/* Structure for MB Command REG_LOGIN (19) */
2307/* Structure for MB Command REG_LOGIN64 (0x93) */
2308
2309typedef struct {
2310#ifdef __BIG_ENDIAN_BITFIELD
2311 uint16_t rsvd1;
2312 uint16_t rpi;
2313 uint32_t rsvd2:8;
2314 uint32_t did:24;
2315#else /* __LITTLE_ENDIAN_BITFIELD */
2316 uint16_t rpi;
2317 uint16_t rsvd1;
2318 uint32_t did:24;
2319 uint32_t rsvd2:8;
2320#endif
2321
2322 union {
2323 struct ulp_bde sp;
2324 struct ulp_bde64 sp64;
2325 } un;
2326
James Smarted957682007-06-17 19:56:37 -05002327#ifdef __BIG_ENDIAN_BITFIELD
2328 uint16_t rsvd6;
2329 uint16_t vpi;
2330#else /* __LITTLE_ENDIAN_BITFIELD */
2331 uint16_t vpi;
2332 uint16_t rsvd6;
2333#endif
2334
dea31012005-04-17 16:05:31 -05002335} REG_LOGIN_VAR;
2336
2337/* Word 30 contents for REG_LOGIN */
2338typedef union {
2339 struct {
2340#ifdef __BIG_ENDIAN_BITFIELD
2341 uint16_t rsvd1:12;
2342 uint16_t wd30_class:4;
2343 uint16_t xri;
2344#else /* __LITTLE_ENDIAN_BITFIELD */
2345 uint16_t xri;
2346 uint16_t wd30_class:4;
2347 uint16_t rsvd1:12;
2348#endif
2349 } f;
2350 uint32_t word;
2351} REG_WD30;
2352
2353/* Structure for MB Command UNREG_LOGIN (20) */
2354
2355typedef struct {
2356#ifdef __BIG_ENDIAN_BITFIELD
2357 uint16_t rsvd1;
2358 uint16_t rpi;
James Smarted957682007-06-17 19:56:37 -05002359 uint32_t rsvd2;
2360 uint32_t rsvd3;
2361 uint32_t rsvd4;
2362 uint32_t rsvd5;
2363 uint16_t rsvd6;
2364 uint16_t vpi;
dea31012005-04-17 16:05:31 -05002365#else /* __LITTLE_ENDIAN_BITFIELD */
2366 uint16_t rpi;
2367 uint16_t rsvd1;
James Smarted957682007-06-17 19:56:37 -05002368 uint32_t rsvd2;
2369 uint32_t rsvd3;
2370 uint32_t rsvd4;
2371 uint32_t rsvd5;
2372 uint16_t vpi;
2373 uint16_t rsvd6;
dea31012005-04-17 16:05:31 -05002374#endif
2375} UNREG_LOGIN_VAR;
2376
James Smart92d7f7b2007-06-17 19:56:38 -05002377/* Structure for MB Command REG_VPI (0x96) */
2378typedef struct {
2379#ifdef __BIG_ENDIAN_BITFIELD
2380 uint32_t rsvd1;
James Smart38b92ef2010-08-04 16:11:39 -04002381 uint32_t rsvd2:7;
2382 uint32_t upd:1;
James Smart92d7f7b2007-06-17 19:56:38 -05002383 uint32_t sid:24;
James Smartc8685952009-11-18 15:39:16 -05002384 uint32_t wwn[2];
James Smart92d7f7b2007-06-17 19:56:38 -05002385 uint32_t rsvd5;
James Smartda0436e2009-05-22 14:51:39 -04002386 uint16_t vfi;
James Smart92d7f7b2007-06-17 19:56:38 -05002387 uint16_t vpi;
2388#else /* __LITTLE_ENDIAN */
2389 uint32_t rsvd1;
2390 uint32_t sid:24;
James Smart38b92ef2010-08-04 16:11:39 -04002391 uint32_t upd:1;
2392 uint32_t rsvd2:7;
James Smartc8685952009-11-18 15:39:16 -05002393 uint32_t wwn[2];
James Smart92d7f7b2007-06-17 19:56:38 -05002394 uint32_t rsvd5;
2395 uint16_t vpi;
James Smartda0436e2009-05-22 14:51:39 -04002396 uint16_t vfi;
James Smart92d7f7b2007-06-17 19:56:38 -05002397#endif
2398} REG_VPI_VAR;
2399
2400/* Structure for MB Command UNREG_VPI (0x97) */
2401typedef struct {
2402 uint32_t rsvd1;
James Smart6669f9b2009-10-02 15:16:45 -04002403#ifdef __BIG_ENDIAN_BITFIELD
2404 uint16_t rsvd2;
2405 uint16_t sli4_vpi;
2406#else /* __LITTLE_ENDIAN */
2407 uint16_t sli4_vpi;
2408 uint16_t rsvd2;
2409#endif
James Smart92d7f7b2007-06-17 19:56:38 -05002410 uint32_t rsvd3;
2411 uint32_t rsvd4;
2412 uint32_t rsvd5;
2413#ifdef __BIG_ENDIAN_BITFIELD
2414 uint16_t rsvd6;
2415 uint16_t vpi;
2416#else /* __LITTLE_ENDIAN */
2417 uint16_t vpi;
2418 uint16_t rsvd6;
2419#endif
2420} UNREG_VPI_VAR;
2421
dea31012005-04-17 16:05:31 -05002422/* Structure for MB Command UNREG_D_ID (0x23) */
2423
2424typedef struct {
2425 uint32_t did;
James Smarted957682007-06-17 19:56:37 -05002426 uint32_t rsvd2;
2427 uint32_t rsvd3;
2428 uint32_t rsvd4;
2429 uint32_t rsvd5;
2430#ifdef __BIG_ENDIAN_BITFIELD
2431 uint16_t rsvd6;
2432 uint16_t vpi;
2433#else
2434 uint16_t vpi;
2435 uint16_t rsvd6;
2436#endif
dea31012005-04-17 16:05:31 -05002437} UNREG_D_ID_VAR;
2438
James Smart76a95d72010-11-20 23:11:48 -05002439/* Structure for MB Command READ_TOPOLOGY (0x95) */
2440struct lpfc_mbx_read_top {
dea31012005-04-17 16:05:31 -05002441 uint32_t eventTag; /* Event tag */
James Smart76a95d72010-11-20 23:11:48 -05002442 uint32_t word2;
2443#define lpfc_mbx_read_top_fa_SHIFT 12
2444#define lpfc_mbx_read_top_fa_MASK 0x00000001
2445#define lpfc_mbx_read_top_fa_WORD word2
2446#define lpfc_mbx_read_top_mm_SHIFT 11
2447#define lpfc_mbx_read_top_mm_MASK 0x00000001
2448#define lpfc_mbx_read_top_mm_WORD word2
2449#define lpfc_mbx_read_top_pb_SHIFT 9
2450#define lpfc_mbx_read_top_pb_MASK 0X00000001
2451#define lpfc_mbx_read_top_pb_WORD word2
2452#define lpfc_mbx_read_top_il_SHIFT 8
2453#define lpfc_mbx_read_top_il_MASK 0x00000001
2454#define lpfc_mbx_read_top_il_WORD word2
2455#define lpfc_mbx_read_top_att_type_SHIFT 0
2456#define lpfc_mbx_read_top_att_type_MASK 0x000000FF
2457#define lpfc_mbx_read_top_att_type_WORD word2
2458#define LPFC_ATT_RESERVED 0x00 /* Reserved - attType */
2459#define LPFC_ATT_LINK_UP 0x01 /* Link is up */
2460#define LPFC_ATT_LINK_DOWN 0x02 /* Link is down */
2461 uint32_t word3;
2462#define lpfc_mbx_read_top_alpa_granted_SHIFT 24
2463#define lpfc_mbx_read_top_alpa_granted_MASK 0x000000FF
2464#define lpfc_mbx_read_top_alpa_granted_WORD word3
2465#define lpfc_mbx_read_top_lip_alps_SHIFT 16
2466#define lpfc_mbx_read_top_lip_alps_MASK 0x000000FF
2467#define lpfc_mbx_read_top_lip_alps_WORD word3
2468#define lpfc_mbx_read_top_lip_type_SHIFT 8
2469#define lpfc_mbx_read_top_lip_type_MASK 0x000000FF
2470#define lpfc_mbx_read_top_lip_type_WORD word3
2471#define lpfc_mbx_read_top_topology_SHIFT 0
2472#define lpfc_mbx_read_top_topology_MASK 0x000000FF
2473#define lpfc_mbx_read_top_topology_WORD word3
2474#define LPFC_TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */
2475#define LPFC_TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */
2476#define LPFC_TOPOLOGY_MM 0x05 /* maint mode zephtr to menlo */
2477 /* store the LILP AL_PA position map into */
2478 struct ulp_bde64 lilpBde64;
2479#define LPFC_ALPA_MAP_SIZE 128
2480 uint32_t word7;
2481#define lpfc_mbx_read_top_ld_lu_SHIFT 31
2482#define lpfc_mbx_read_top_ld_lu_MASK 0x00000001
2483#define lpfc_mbx_read_top_ld_lu_WORD word7
2484#define lpfc_mbx_read_top_ld_tf_SHIFT 30
2485#define lpfc_mbx_read_top_ld_tf_MASK 0x00000001
2486#define lpfc_mbx_read_top_ld_tf_WORD word7
2487#define lpfc_mbx_read_top_ld_link_spd_SHIFT 8
2488#define lpfc_mbx_read_top_ld_link_spd_MASK 0x000000FF
2489#define lpfc_mbx_read_top_ld_link_spd_WORD word7
2490#define lpfc_mbx_read_top_ld_nl_port_SHIFT 4
2491#define lpfc_mbx_read_top_ld_nl_port_MASK 0x0000000F
2492#define lpfc_mbx_read_top_ld_nl_port_WORD word7
2493#define lpfc_mbx_read_top_ld_tx_SHIFT 2
2494#define lpfc_mbx_read_top_ld_tx_MASK 0x00000003
2495#define lpfc_mbx_read_top_ld_tx_WORD word7
2496#define lpfc_mbx_read_top_ld_rx_SHIFT 0
2497#define lpfc_mbx_read_top_ld_rx_MASK 0x00000003
2498#define lpfc_mbx_read_top_ld_rx_WORD word7
2499 uint32_t word8;
2500#define lpfc_mbx_read_top_lu_SHIFT 31
2501#define lpfc_mbx_read_top_lu_MASK 0x00000001
2502#define lpfc_mbx_read_top_lu_WORD word8
2503#define lpfc_mbx_read_top_tf_SHIFT 30
2504#define lpfc_mbx_read_top_tf_MASK 0x00000001
2505#define lpfc_mbx_read_top_tf_WORD word8
2506#define lpfc_mbx_read_top_link_spd_SHIFT 8
2507#define lpfc_mbx_read_top_link_spd_MASK 0x000000FF
2508#define lpfc_mbx_read_top_link_spd_WORD word8
2509#define lpfc_mbx_read_top_nl_port_SHIFT 4
2510#define lpfc_mbx_read_top_nl_port_MASK 0x0000000F
2511#define lpfc_mbx_read_top_nl_port_WORD word8
2512#define lpfc_mbx_read_top_tx_SHIFT 2
2513#define lpfc_mbx_read_top_tx_MASK 0x00000003
2514#define lpfc_mbx_read_top_tx_WORD word8
2515#define lpfc_mbx_read_top_rx_SHIFT 0
2516#define lpfc_mbx_read_top_rx_MASK 0x00000003
2517#define lpfc_mbx_read_top_rx_WORD word8
2518#define LPFC_LINK_SPEED_UNKNOWN 0x0
2519#define LPFC_LINK_SPEED_1GHZ 0x04
2520#define LPFC_LINK_SPEED_2GHZ 0x08
2521#define LPFC_LINK_SPEED_4GHZ 0x10
2522#define LPFC_LINK_SPEED_8GHZ 0x20
2523#define LPFC_LINK_SPEED_10GHZ 0x40
2524#define LPFC_LINK_SPEED_16GHZ 0x80
2525};
dea31012005-04-17 16:05:31 -05002526
2527/* Structure for MB Command CLEAR_LA (22) */
2528
2529typedef struct {
2530 uint32_t eventTag; /* Event tag */
2531 uint32_t rsvd1;
2532} CLEAR_LA_VAR;
2533
2534/* Structure for MB Command DUMP */
2535
2536typedef struct {
2537#ifdef __BIG_ENDIAN_BITFIELD
2538 uint32_t rsvd:25;
2539 uint32_t ra:1;
2540 uint32_t co:1;
2541 uint32_t cv:1;
2542 uint32_t type:4;
2543 uint32_t entry_index:16;
2544 uint32_t region_id:16;
2545#else /* __LITTLE_ENDIAN_BITFIELD */
2546 uint32_t type:4;
2547 uint32_t cv:1;
2548 uint32_t co:1;
2549 uint32_t ra:1;
2550 uint32_t rsvd:25;
2551 uint32_t region_id:16;
2552 uint32_t entry_index:16;
2553#endif
2554
James Smartda0436e2009-05-22 14:51:39 -04002555 uint32_t sli4_length;
dea31012005-04-17 16:05:31 -05002556 uint32_t word_cnt;
2557 uint32_t resp_offset;
2558} DUMP_VAR;
2559
2560#define DMP_MEM_REG 0x1
2561#define DMP_NV_PARAMS 0x2
2562
2563#define DMP_REGION_VPD 0xe
2564#define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */
2565#define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */
2566#define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */
2567
James Smartda0436e2009-05-22 14:51:39 -04002568#define DMP_REGION_VPORT 0x16 /* VPort info region */
2569#define DMP_VPORT_REGION_SIZE 0x200
2570#define DMP_MBOX_OFFSET_WORD 0x5
2571
James Smart6c8eea52010-04-06 14:49:53 -04002572#define DMP_REGION_23 0x17 /* fcoe param and port state region */
2573#define DMP_RGN23_SIZE 0x400
James Smartda0436e2009-05-22 14:51:39 -04002574
James Smart97207482008-12-04 22:39:19 -05002575#define WAKE_UP_PARMS_REGION_ID 4
2576#define WAKE_UP_PARMS_WORD_SIZE 15
2577
James Smartda0436e2009-05-22 14:51:39 -04002578struct vport_rec {
2579 uint8_t wwpn[8];
2580 uint8_t wwnn[8];
2581};
2582
2583#define VPORT_INFO_SIG 0x32324752
2584#define VPORT_INFO_REV_MASK 0xff
2585#define VPORT_INFO_REV 0x1
2586#define MAX_STATIC_VPORT_COUNT 16
2587struct static_vport_info {
James Smart6c8eea52010-04-06 14:49:53 -04002588 uint32_t signature;
James Smartda0436e2009-05-22 14:51:39 -04002589 uint32_t rev;
James Smart6c8eea52010-04-06 14:49:53 -04002590 struct vport_rec vport_list[MAX_STATIC_VPORT_COUNT];
James Smartda0436e2009-05-22 14:51:39 -04002591 uint32_t resvd[66];
2592};
2593
James Smart97207482008-12-04 22:39:19 -05002594/* Option rom version structure */
2595struct prog_id {
2596#ifdef __BIG_ENDIAN_BITFIELD
2597 uint8_t type;
2598 uint8_t id;
2599 uint32_t ver:4; /* Major Version */
2600 uint32_t rev:4; /* Revision */
2601 uint32_t lev:2; /* Level */
2602 uint32_t dist:2; /* Dist Type */
2603 uint32_t num:4; /* number after dist type */
2604#else /* __LITTLE_ENDIAN_BITFIELD */
2605 uint32_t num:4; /* number after dist type */
2606 uint32_t dist:2; /* Dist Type */
2607 uint32_t lev:2; /* Level */
2608 uint32_t rev:4; /* Revision */
2609 uint32_t ver:4; /* Major Version */
2610 uint8_t id;
2611 uint8_t type;
2612#endif
2613};
2614
James Smartd7c255b2008-08-24 21:50:00 -04002615/* Structure for MB Command UPDATE_CFG (0x1B) */
2616
2617struct update_cfg_var {
2618#ifdef __BIG_ENDIAN_BITFIELD
2619 uint32_t rsvd2:16;
2620 uint32_t type:8;
2621 uint32_t rsvd:1;
2622 uint32_t ra:1;
2623 uint32_t co:1;
2624 uint32_t cv:1;
2625 uint32_t req:4;
2626 uint32_t entry_length:16;
2627 uint32_t region_id:16;
2628#else /* __LITTLE_ENDIAN_BITFIELD */
2629 uint32_t req:4;
2630 uint32_t cv:1;
2631 uint32_t co:1;
2632 uint32_t ra:1;
2633 uint32_t rsvd:1;
2634 uint32_t type:8;
2635 uint32_t rsvd2:16;
2636 uint32_t region_id:16;
2637 uint32_t entry_length:16;
2638#endif
2639
2640 uint32_t resp_info;
2641 uint32_t byte_cnt;
2642 uint32_t data_offset;
2643};
2644
James Smarted957682007-06-17 19:56:37 -05002645struct hbq_mask {
2646#ifdef __BIG_ENDIAN_BITFIELD
2647 uint8_t tmatch;
2648 uint8_t tmask;
2649 uint8_t rctlmatch;
2650 uint8_t rctlmask;
2651#else /* __LITTLE_ENDIAN */
2652 uint8_t rctlmask;
2653 uint8_t rctlmatch;
2654 uint8_t tmask;
2655 uint8_t tmatch;
2656#endif
2657};
2658
2659
2660/* Structure for MB Command CONFIG_HBQ (7c) */
2661
2662struct config_hbq_var {
2663#ifdef __BIG_ENDIAN_BITFIELD
2664 uint32_t rsvd1 :7;
2665 uint32_t recvNotify :1; /* Receive Notification */
2666 uint32_t numMask :8; /* # Mask Entries */
2667 uint32_t profile :8; /* Selection Profile */
2668 uint32_t rsvd2 :8;
2669#else /* __LITTLE_ENDIAN */
2670 uint32_t rsvd2 :8;
2671 uint32_t profile :8; /* Selection Profile */
2672 uint32_t numMask :8; /* # Mask Entries */
2673 uint32_t recvNotify :1; /* Receive Notification */
2674 uint32_t rsvd1 :7;
2675#endif
2676
2677#ifdef __BIG_ENDIAN_BITFIELD
2678 uint32_t hbqId :16;
2679 uint32_t rsvd3 :12;
2680 uint32_t ringMask :4;
2681#else /* __LITTLE_ENDIAN */
2682 uint32_t ringMask :4;
2683 uint32_t rsvd3 :12;
2684 uint32_t hbqId :16;
2685#endif
2686
2687#ifdef __BIG_ENDIAN_BITFIELD
2688 uint32_t entry_count :16;
2689 uint32_t rsvd4 :8;
2690 uint32_t headerLen :8;
2691#else /* __LITTLE_ENDIAN */
2692 uint32_t headerLen :8;
2693 uint32_t rsvd4 :8;
2694 uint32_t entry_count :16;
2695#endif
2696
2697 uint32_t hbqaddrLow;
2698 uint32_t hbqaddrHigh;
2699
2700#ifdef __BIG_ENDIAN_BITFIELD
2701 uint32_t rsvd5 :31;
2702 uint32_t logEntry :1;
2703#else /* __LITTLE_ENDIAN */
2704 uint32_t logEntry :1;
2705 uint32_t rsvd5 :31;
2706#endif
2707
2708 uint32_t rsvd6; /* w7 */
2709 uint32_t rsvd7; /* w8 */
2710 uint32_t rsvd8; /* w9 */
2711
2712 struct hbq_mask hbqMasks[6];
2713
2714
2715 union {
2716 uint32_t allprofiles[12];
2717
2718 struct {
2719 #ifdef __BIG_ENDIAN_BITFIELD
2720 uint32_t seqlenoff :16;
2721 uint32_t maxlen :16;
2722 #else /* __LITTLE_ENDIAN */
2723 uint32_t maxlen :16;
2724 uint32_t seqlenoff :16;
2725 #endif
2726 #ifdef __BIG_ENDIAN_BITFIELD
2727 uint32_t rsvd1 :28;
2728 uint32_t seqlenbcnt :4;
2729 #else /* __LITTLE_ENDIAN */
2730 uint32_t seqlenbcnt :4;
2731 uint32_t rsvd1 :28;
2732 #endif
2733 uint32_t rsvd[10];
2734 } profile2;
2735
2736 struct {
2737 #ifdef __BIG_ENDIAN_BITFIELD
2738 uint32_t seqlenoff :16;
2739 uint32_t maxlen :16;
2740 #else /* __LITTLE_ENDIAN */
2741 uint32_t maxlen :16;
2742 uint32_t seqlenoff :16;
2743 #endif
2744 #ifdef __BIG_ENDIAN_BITFIELD
2745 uint32_t cmdcodeoff :28;
2746 uint32_t rsvd1 :12;
2747 uint32_t seqlenbcnt :4;
2748 #else /* __LITTLE_ENDIAN */
2749 uint32_t seqlenbcnt :4;
2750 uint32_t rsvd1 :12;
2751 uint32_t cmdcodeoff :28;
2752 #endif
2753 uint32_t cmdmatch[8];
2754
2755 uint32_t rsvd[2];
2756 } profile3;
2757
2758 struct {
2759 #ifdef __BIG_ENDIAN_BITFIELD
2760 uint32_t seqlenoff :16;
2761 uint32_t maxlen :16;
2762 #else /* __LITTLE_ENDIAN */
2763 uint32_t maxlen :16;
2764 uint32_t seqlenoff :16;
2765 #endif
2766 #ifdef __BIG_ENDIAN_BITFIELD
2767 uint32_t cmdcodeoff :28;
2768 uint32_t rsvd1 :12;
2769 uint32_t seqlenbcnt :4;
2770 #else /* __LITTLE_ENDIAN */
2771 uint32_t seqlenbcnt :4;
2772 uint32_t rsvd1 :12;
2773 uint32_t cmdcodeoff :28;
2774 #endif
2775 uint32_t cmdmatch[8];
2776
2777 uint32_t rsvd[2];
2778 } profile5;
2779
2780 } profiles;
2781
2782};
2783
2784
dea31012005-04-17 16:05:31 -05002785
James Smart2e0fef82007-06-17 19:56:36 -05002786/* Structure for MB Command CONFIG_PORT (0x88) */
dea31012005-04-17 16:05:31 -05002787typedef struct {
James Smarted957682007-06-17 19:56:37 -05002788#ifdef __BIG_ENDIAN_BITFIELD
2789 uint32_t cBE : 1;
2790 uint32_t cET : 1;
2791 uint32_t cHpcb : 1;
2792 uint32_t cMA : 1;
2793 uint32_t sli_mode : 4;
2794 uint32_t pcbLen : 24; /* bit 23:0 of memory based port
2795 * config block */
2796#else /* __LITTLE_ENDIAN */
2797 uint32_t pcbLen : 24; /* bit 23:0 of memory based port
2798 * config block */
2799 uint32_t sli_mode : 4;
2800 uint32_t cMA : 1;
2801 uint32_t cHpcb : 1;
2802 uint32_t cET : 1;
2803 uint32_t cBE : 1;
2804#endif
2805
dea31012005-04-17 16:05:31 -05002806 uint32_t pcbLow; /* bit 31:0 of memory based port config block */
2807 uint32_t pcbHigh; /* bit 63:32 of memory based port config block */
James Smart97207482008-12-04 22:39:19 -05002808 uint32_t hbainit[5];
2809#ifdef __BIG_ENDIAN_BITFIELD
2810 uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
2811 uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
2812#else /* __LITTLE_ENDIAN */
2813 uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
2814 uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
2815#endif
James Smarted957682007-06-17 19:56:37 -05002816
2817#ifdef __BIG_ENDIAN_BITFIELD
James Smartda0436e2009-05-22 14:51:39 -04002818 uint32_t rsvd1 : 19; /* Reserved */
2819 uint32_t cdss : 1; /* Configure Data Security SLI */
2820 uint32_t rsvd2 : 3; /* Reserved */
James Smart81301a92008-12-04 22:39:46 -05002821 uint32_t cbg : 1; /* Configure BlockGuard */
2822 uint32_t cmv : 1; /* Configure Max VPIs */
James Smarted957682007-06-17 19:56:37 -05002823 uint32_t ccrp : 1; /* Config Command Ring Polling */
2824 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
2825 uint32_t chbs : 1; /* Cofigure Host Backing store */
2826 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
2827 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
2828 uint32_t cmx : 1; /* Configure Max XRIs */
2829 uint32_t cmr : 1; /* Configure Max RPIs */
2830#else /* __LITTLE_ENDIAN */
2831 uint32_t cmr : 1; /* Configure Max RPIs */
2832 uint32_t cmx : 1; /* Configure Max XRIs */
2833 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
2834 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
2835 uint32_t chbs : 1; /* Cofigure Host Backing store */
2836 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
2837 uint32_t ccrp : 1; /* Config Command Ring Polling */
2838 uint32_t cmv : 1; /* Configure Max VPIs */
James Smart81301a92008-12-04 22:39:46 -05002839 uint32_t cbg : 1; /* Configure BlockGuard */
James Smartda0436e2009-05-22 14:51:39 -04002840 uint32_t rsvd2 : 3; /* Reserved */
2841 uint32_t cdss : 1; /* Configure Data Security SLI */
2842 uint32_t rsvd1 : 19; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002843#endif
2844#ifdef __BIG_ENDIAN_BITFIELD
James Smartda0436e2009-05-22 14:51:39 -04002845 uint32_t rsvd3 : 19; /* Reserved */
2846 uint32_t gdss : 1; /* Configure Data Security SLI */
2847 uint32_t rsvd4 : 3; /* Reserved */
James Smart81301a92008-12-04 22:39:46 -05002848 uint32_t gbg : 1; /* Grant BlockGuard */
James Smarted957682007-06-17 19:56:37 -05002849 uint32_t gmv : 1; /* Grant Max VPIs */
2850 uint32_t gcrp : 1; /* Grant Command Ring Polling */
2851 uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
2852 uint32_t ghbs : 1; /* Grant Host Backing Store */
2853 uint32_t ginb : 1; /* Grant Interrupt Notification Block */
2854 uint32_t gerbm : 1; /* Grant ERBM Request */
2855 uint32_t gmx : 1; /* Grant Max XRIs */
2856 uint32_t gmr : 1; /* Grant Max RPIs */
2857#else /* __LITTLE_ENDIAN */
2858 uint32_t gmr : 1; /* Grant Max RPIs */
2859 uint32_t gmx : 1; /* Grant Max XRIs */
2860 uint32_t gerbm : 1; /* Grant ERBM Request */
2861 uint32_t ginb : 1; /* Grant Interrupt Notification Block */
2862 uint32_t ghbs : 1; /* Grant Host Backing Store */
2863 uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
2864 uint32_t gcrp : 1; /* Grant Command Ring Polling */
2865 uint32_t gmv : 1; /* Grant Max VPIs */
James Smart81301a92008-12-04 22:39:46 -05002866 uint32_t gbg : 1; /* Grant BlockGuard */
James Smartda0436e2009-05-22 14:51:39 -04002867 uint32_t rsvd4 : 3; /* Reserved */
2868 uint32_t gdss : 1; /* Configure Data Security SLI */
2869 uint32_t rsvd3 : 19; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002870#endif
2871
2872#ifdef __BIG_ENDIAN_BITFIELD
2873 uint32_t max_rpi : 16; /* Max RPIs Port should configure */
2874 uint32_t max_xri : 16; /* Max XRIs Port should configure */
2875#else /* __LITTLE_ENDIAN */
2876 uint32_t max_xri : 16; /* Max XRIs Port should configure */
2877 uint32_t max_rpi : 16; /* Max RPIs Port should configure */
2878#endif
2879
2880#ifdef __BIG_ENDIAN_BITFIELD
2881 uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
James Smartda0436e2009-05-22 14:51:39 -04002882 uint32_t rsvd5 : 16; /* Max HBQs Host expect to configure */
James Smarted957682007-06-17 19:56:37 -05002883#else /* __LITTLE_ENDIAN */
James Smartda0436e2009-05-22 14:51:39 -04002884 uint32_t rsvd5 : 16; /* Max HBQs Host expect to configure */
James Smarted957682007-06-17 19:56:37 -05002885 uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
2886#endif
2887
James Smartda0436e2009-05-22 14:51:39 -04002888 uint32_t rsvd6; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002889
2890#ifdef __BIG_ENDIAN_BITFIELD
James Smartbc739052010-08-04 16:11:18 -04002891 uint32_t fips_rev : 3; /* FIPS Spec Revision */
2892 uint32_t fips_level : 4; /* FIPS Level */
2893 uint32_t sec_err : 9; /* security crypto error */
James Smarted957682007-06-17 19:56:37 -05002894 uint32_t max_vpi : 16; /* Max number of virt N-Ports */
2895#else /* __LITTLE_ENDIAN */
2896 uint32_t max_vpi : 16; /* Max number of virt N-Ports */
James Smartbc739052010-08-04 16:11:18 -04002897 uint32_t sec_err : 9; /* security crypto error */
2898 uint32_t fips_level : 4; /* FIPS Level */
2899 uint32_t fips_rev : 3; /* FIPS Spec Revision */
James Smarted957682007-06-17 19:56:37 -05002900#endif
2901
dea31012005-04-17 16:05:31 -05002902} CONFIG_PORT_VAR;
2903
James Smart93996272008-08-24 21:50:30 -04002904/* Structure for MB Command CONFIG_MSI (0x30) */
2905struct config_msi_var {
2906#ifdef __BIG_ENDIAN_BITFIELD
2907 uint32_t dfltMsgNum:8; /* Default message number */
2908 uint32_t rsvd1:11; /* Reserved */
2909 uint32_t NID:5; /* Number of secondary attention IDs */
2910 uint32_t rsvd2:5; /* Reserved */
2911 uint32_t dfltPresent:1; /* Default message number present */
2912 uint32_t addFlag:1; /* Add association flag */
2913 uint32_t reportFlag:1; /* Report association flag */
2914#else /* __LITTLE_ENDIAN_BITFIELD */
2915 uint32_t reportFlag:1; /* Report association flag */
2916 uint32_t addFlag:1; /* Add association flag */
2917 uint32_t dfltPresent:1; /* Default message number present */
2918 uint32_t rsvd2:5; /* Reserved */
2919 uint32_t NID:5; /* Number of secondary attention IDs */
2920 uint32_t rsvd1:11; /* Reserved */
2921 uint32_t dfltMsgNum:8; /* Default message number */
2922#endif
2923 uint32_t attentionConditions[2];
2924 uint8_t attentionId[16];
2925 uint8_t messageNumberByHA[64];
2926 uint8_t messageNumberByID[16];
2927 uint32_t autoClearHA[2];
2928#ifdef __BIG_ENDIAN_BITFIELD
2929 uint32_t rsvd3:16;
2930 uint32_t autoClearID:16;
2931#else /* __LITTLE_ENDIAN_BITFIELD */
2932 uint32_t autoClearID:16;
2933 uint32_t rsvd3:16;
2934#endif
2935 uint32_t rsvd4;
2936};
2937
dea31012005-04-17 16:05:31 -05002938/* SLI-2 Port Control Block */
2939
2940/* SLIM POINTER */
2941#define SLIMOFF 0x30 /* WORD */
2942
2943typedef struct _SLI2_RDSC {
2944 uint32_t cmdEntries;
2945 uint32_t cmdAddrLow;
2946 uint32_t cmdAddrHigh;
2947
2948 uint32_t rspEntries;
2949 uint32_t rspAddrLow;
2950 uint32_t rspAddrHigh;
2951} SLI2_RDSC;
2952
2953typedef struct _PCB {
2954#ifdef __BIG_ENDIAN_BITFIELD
2955 uint32_t type:8;
2956#define TYPE_NATIVE_SLI2 0x01;
2957 uint32_t feature:8;
2958#define FEATURE_INITIAL_SLI2 0x01;
2959 uint32_t rsvd:12;
2960 uint32_t maxRing:4;
2961#else /* __LITTLE_ENDIAN_BITFIELD */
2962 uint32_t maxRing:4;
2963 uint32_t rsvd:12;
2964 uint32_t feature:8;
2965#define FEATURE_INITIAL_SLI2 0x01;
2966 uint32_t type:8;
2967#define TYPE_NATIVE_SLI2 0x01;
2968#endif
2969
2970 uint32_t mailBoxSize;
2971 uint32_t mbAddrLow;
2972 uint32_t mbAddrHigh;
2973
2974 uint32_t hgpAddrLow;
2975 uint32_t hgpAddrHigh;
2976
2977 uint32_t pgpAddrLow;
2978 uint32_t pgpAddrHigh;
2979 SLI2_RDSC rdsc[MAX_RINGS];
2980} PCB_t;
2981
2982/* NEW_FEATURE */
2983typedef struct {
2984#ifdef __BIG_ENDIAN_BITFIELD
2985 uint32_t rsvd0:27;
2986 uint32_t discardFarp:1;
2987 uint32_t IPEnable:1;
2988 uint32_t nodeName:1;
2989 uint32_t portName:1;
2990 uint32_t filterEnable:1;
2991#else /* __LITTLE_ENDIAN_BITFIELD */
2992 uint32_t filterEnable:1;
2993 uint32_t portName:1;
2994 uint32_t nodeName:1;
2995 uint32_t IPEnable:1;
2996 uint32_t discardFarp:1;
2997 uint32_t rsvd:27;
2998#endif
2999
3000 uint8_t portname[8]; /* Used to be struct lpfc_name */
3001 uint8_t nodename[8];
3002 uint32_t rsvd1;
3003 uint32_t rsvd2;
3004 uint32_t rsvd3;
3005 uint32_t IPAddress;
3006} CONFIG_FARP_VAR;
3007
James Smart57127f12007-10-27 13:37:05 -04003008/* Structure for MB Command MBX_ASYNCEVT_ENABLE (0x33) */
3009
3010typedef struct {
3011#ifdef __BIG_ENDIAN_BITFIELD
3012 uint32_t rsvd:30;
3013 uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
3014#else /* __LITTLE_ENDIAN */
3015 uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
3016 uint32_t rsvd:30;
3017#endif
3018} ASYNCEVT_ENABLE_VAR;
3019
dea31012005-04-17 16:05:31 -05003020/* Union of all Mailbox Command types */
3021#define MAILBOX_CMD_WSIZE 32
3022#define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t))
James Smart7a470272010-03-15 11:25:20 -04003023/* ext_wsize times 4 bytes should not be greater than max xmit size */
3024#define MAILBOX_EXT_WSIZE 512
3025#define MAILBOX_EXT_SIZE (MAILBOX_EXT_WSIZE * sizeof(uint32_t))
3026#define MAILBOX_HBA_EXT_OFFSET 0x100
3027/* max mbox xmit size is a page size for sysfs IO operations */
James Smartc0c11512011-05-24 11:41:34 -04003028#define MAILBOX_SYSFS_MAX 4096
dea31012005-04-17 16:05:31 -05003029
3030typedef union {
James Smarted957682007-06-17 19:56:37 -05003031 uint32_t varWords[MAILBOX_CMD_WSIZE - 1]; /* first word is type/
3032 * feature/max ring number
3033 */
3034 LOAD_SM_VAR varLdSM; /* cmd = 1 (LOAD_SM) */
3035 READ_NV_VAR varRDnvp; /* cmd = 2 (READ_NVPARMS) */
3036 WRITE_NV_VAR varWTnvp; /* cmd = 3 (WRITE_NVPARMS) */
James Smart311464e2007-08-02 11:10:37 -04003037 BIU_DIAG_VAR varBIUdiag; /* cmd = 4 (RUN_BIU_DIAG) */
3038 INIT_LINK_VAR varInitLnk; /* cmd = 5 (INIT_LINK) */
dea31012005-04-17 16:05:31 -05003039 DOWN_LINK_VAR varDwnLnk; /* cmd = 6 (DOWN_LINK) */
James Smarted957682007-06-17 19:56:37 -05003040 CONFIG_LINK varCfgLnk; /* cmd = 7 (CONFIG_LINK) */
3041 PART_SLIM_VAR varSlim; /* cmd = 8 (PART_SLIM) */
dea31012005-04-17 16:05:31 -05003042 CONFIG_RING_VAR varCfgRing; /* cmd = 9 (CONFIG_RING) */
3043 RESET_RING_VAR varRstRing; /* cmd = 10 (RESET_RING) */
3044 READ_CONFIG_VAR varRdConfig; /* cmd = 11 (READ_CONFIG) */
3045 READ_RCONF_VAR varRdRConfig; /* cmd = 12 (READ_RCONFIG) */
3046 READ_SPARM_VAR varRdSparm; /* cmd = 13 (READ_SPARM(64)) */
3047 READ_STATUS_VAR varRdStatus; /* cmd = 14 (READ_STATUS) */
James Smarted957682007-06-17 19:56:37 -05003048 READ_RPI_VAR varRdRPI; /* cmd = 15 (READ_RPI(64)) */
3049 READ_XRI_VAR varRdXRI; /* cmd = 16 (READ_XRI) */
3050 READ_REV_VAR varRdRev; /* cmd = 17 (READ_REV) */
3051 READ_LNK_VAR varRdLnk; /* cmd = 18 (READ_LNK_STAT) */
dea31012005-04-17 16:05:31 -05003052 REG_LOGIN_VAR varRegLogin; /* cmd = 19 (REG_LOGIN(64)) */
3053 UNREG_LOGIN_VAR varUnregLogin; /* cmd = 20 (UNREG_LOGIN) */
dea31012005-04-17 16:05:31 -05003054 CLEAR_LA_VAR varClearLA; /* cmd = 22 (CLEAR_LA) */
James Smarted957682007-06-17 19:56:37 -05003055 DUMP_VAR varDmp; /* Warm Start DUMP mbx cmd */
3056 UNREG_D_ID_VAR varUnregDID; /* cmd = 0x23 (UNREG_D_ID) */
3057 CONFIG_FARP_VAR varCfgFarp; /* cmd = 0x25 (CONFIG_FARP)
3058 * NEW_FEATURE
3059 */
3060 struct config_hbq_var varCfgHbq;/* cmd = 0x7c (CONFIG_HBQ) */
James Smartd7c255b2008-08-24 21:50:00 -04003061 struct update_cfg_var varUpdateCfg; /* cmd = 0x1B (UPDATE_CFG)*/
James Smarted957682007-06-17 19:56:37 -05003062 CONFIG_PORT_VAR varCfgPort; /* cmd = 0x88 (CONFIG_PORT) */
James Smart76a95d72010-11-20 23:11:48 -05003063 struct lpfc_mbx_read_top varReadTop; /* cmd = 0x95 (READ_TOPOLOGY) */
James Smart92d7f7b2007-06-17 19:56:38 -05003064 REG_VPI_VAR varRegVpi; /* cmd = 0x96 (REG_VPI) */
3065 UNREG_VPI_VAR varUnregVpi; /* cmd = 0x97 (UNREG_VPI) */
James Smart57127f12007-10-27 13:37:05 -04003066 ASYNCEVT_ENABLE_VAR varCfgAsyncEvent; /*cmd = x33 (CONFIG_ASYNC) */
James Smartc7495932010-04-06 15:05:28 -04003067 struct READ_EVENT_LOG_VAR varRdEventLog; /* cmd = 0x38
3068 * (READ_EVENT_LOG)
3069 */
James Smart93996272008-08-24 21:50:30 -04003070 struct config_msi_var varCfgMSI;/* cmd = x30 (CONFIG_MSI) */
dea31012005-04-17 16:05:31 -05003071} MAILVARIANTS;
3072
3073/*
3074 * SLI-2 specific structures
3075 */
3076
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04003077struct lpfc_hgp {
3078 __le32 cmdPutInx;
3079 __le32 rspGetInx;
3080};
dea31012005-04-17 16:05:31 -05003081
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04003082struct lpfc_pgp {
3083 __le32 cmdGetInx;
3084 __le32 rspPutInx;
3085};
dea31012005-04-17 16:05:31 -05003086
James Smarted957682007-06-17 19:56:37 -05003087struct sli2_desc {
dea31012005-04-17 16:05:31 -05003088 uint32_t unused1[16];
James Smarted957682007-06-17 19:56:37 -05003089 struct lpfc_hgp host[MAX_RINGS];
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04003090 struct lpfc_pgp port[MAX_RINGS];
James Smarted957682007-06-17 19:56:37 -05003091};
3092
3093struct sli3_desc {
3094 struct lpfc_hgp host[MAX_RINGS];
3095 uint32_t reserved[8];
3096 uint32_t hbq_put[16];
3097};
3098
3099struct sli3_pgp {
3100 struct lpfc_pgp port[MAX_RINGS];
3101 uint32_t hbq_get[16];
3102};
dea31012005-04-17 16:05:31 -05003103
James Smart34b02dc2008-08-24 21:49:55 -04003104union sli_var {
3105 struct sli2_desc s2;
3106 struct sli3_desc s3;
3107 struct sli3_pgp s3_pgp;
James Smart34b02dc2008-08-24 21:49:55 -04003108};
dea31012005-04-17 16:05:31 -05003109
3110typedef struct {
3111#ifdef __BIG_ENDIAN_BITFIELD
3112 uint16_t mbxStatus;
3113 uint8_t mbxCommand;
3114 uint8_t mbxReserved:6;
3115 uint8_t mbxHc:1;
3116 uint8_t mbxOwner:1; /* Low order bit first word */
3117#else /* __LITTLE_ENDIAN_BITFIELD */
3118 uint8_t mbxOwner:1; /* Low order bit first word */
3119 uint8_t mbxHc:1;
3120 uint8_t mbxReserved:6;
3121 uint8_t mbxCommand;
3122 uint16_t mbxStatus;
3123#endif
3124
3125 MAILVARIANTS un;
James Smart34b02dc2008-08-24 21:49:55 -04003126 union sli_var us;
dea31012005-04-17 16:05:31 -05003127} MAILBOX_t;
3128
3129/*
3130 * Begin Structure Definitions for IOCB Commands
3131 */
3132
3133typedef struct {
3134#ifdef __BIG_ENDIAN_BITFIELD
3135 uint8_t statAction;
3136 uint8_t statRsn;
3137 uint8_t statBaExp;
3138 uint8_t statLocalError;
3139#else /* __LITTLE_ENDIAN_BITFIELD */
3140 uint8_t statLocalError;
3141 uint8_t statBaExp;
3142 uint8_t statRsn;
3143 uint8_t statAction;
3144#endif
3145 /* statRsn P/F_RJT reason codes */
3146#define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */
3147#define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */
3148#define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */
3149#define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */
3150#define RJT_UNSUP_CLASS 0x05 /* Class not supported */
3151#define RJT_DELIM_ERR 0x06 /* Delimiter usage error */
3152#define RJT_UNSUP_TYPE 0x07 /* Type not supported */
3153#define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */
3154#define RJT_BAD_RCTL 0x09 /* R_CTL invalid */
3155#define RJT_BAD_FCTL 0x0A /* F_CTL invalid */
3156#define RJT_BAD_OXID 0x0B /* OX_ID invalid */
3157#define RJT_BAD_RXID 0x0C /* RX_ID invalid */
3158#define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */
3159#define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */
3160#define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */
3161#define RJT_BAD_PARM 0x10 /* Param. field invalid */
3162#define RJT_XCHG_ERR 0x11 /* Exchange error */
3163#define RJT_PROT_ERR 0x12 /* Protocol error */
3164#define RJT_BAD_LENGTH 0x13 /* Invalid Length */
3165#define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */
3166#define RJT_LOGIN_REQUIRED 0x16 /* Login required */
3167#define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */
3168#define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */
3169#define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */
3170#define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */
3171#define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */
3172
3173#define IOERR_SUCCESS 0x00 /* statLocalError */
3174#define IOERR_MISSING_CONTINUE 0x01
3175#define IOERR_SEQUENCE_TIMEOUT 0x02
3176#define IOERR_INTERNAL_ERROR 0x03
3177#define IOERR_INVALID_RPI 0x04
3178#define IOERR_NO_XRI 0x05
3179#define IOERR_ILLEGAL_COMMAND 0x06
3180#define IOERR_XCHG_DROPPED 0x07
3181#define IOERR_ILLEGAL_FIELD 0x08
3182#define IOERR_BAD_CONTINUE 0x09
3183#define IOERR_TOO_MANY_BUFFERS 0x0A
3184#define IOERR_RCV_BUFFER_WAITING 0x0B
3185#define IOERR_NO_CONNECTION 0x0C
3186#define IOERR_TX_DMA_FAILED 0x0D
3187#define IOERR_RX_DMA_FAILED 0x0E
3188#define IOERR_ILLEGAL_FRAME 0x0F
3189#define IOERR_EXTRA_DATA 0x10
3190#define IOERR_NO_RESOURCES 0x11
3191#define IOERR_RESERVED 0x12
3192#define IOERR_ILLEGAL_LENGTH 0x13
3193#define IOERR_UNSUPPORTED_FEATURE 0x14
3194#define IOERR_ABORT_IN_PROGRESS 0x15
3195#define IOERR_ABORT_REQUESTED 0x16
3196#define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17
3197#define IOERR_LOOP_OPEN_FAILURE 0x18
3198#define IOERR_RING_RESET 0x19
3199#define IOERR_LINK_DOWN 0x1A
3200#define IOERR_CORRUPTED_DATA 0x1B
3201#define IOERR_CORRUPTED_RPI 0x1C
3202#define IOERR_OUT_OF_ORDER_DATA 0x1D
3203#define IOERR_OUT_OF_ORDER_ACK 0x1E
3204#define IOERR_DUP_FRAME 0x1F
3205#define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */
3206#define IOERR_BAD_HOST_ADDRESS 0x21
3207#define IOERR_RCV_HDRBUF_WAITING 0x22
3208#define IOERR_MISSING_HDR_BUFFER 0x23
3209#define IOERR_MSEQ_CHAIN_CORRUPTED 0x24
3210#define IOERR_ABORTMULT_REQUESTED 0x25
3211#define IOERR_BUFFER_SHORTAGE 0x28
3212#define IOERR_DEFAULT 0x29
3213#define IOERR_CNT 0x2A
James Smartb92938b2010-06-07 15:24:12 -04003214#define IOERR_SLER_FAILURE 0x46
3215#define IOERR_SLER_CMD_RCV_FAILURE 0x47
3216#define IOERR_SLER_REC_RJT_ERR 0x48
3217#define IOERR_SLER_REC_SRR_RETRY_ERR 0x49
3218#define IOERR_SLER_SRR_RJT_ERR 0x4A
3219#define IOERR_SLER_RRQ_RJT_ERR 0x4C
3220#define IOERR_SLER_RRQ_RETRY_ERR 0x4D
3221#define IOERR_SLER_ABTS_ERR 0x4E
James Smartab56dc22011-02-16 12:39:57 -05003222#define IOERR_ELXSEC_KEY_UNWRAP_ERROR 0xF0
3223#define IOERR_ELXSEC_KEY_UNWRAP_COMPARE_ERROR 0xF1
3224#define IOERR_ELXSEC_CRYPTO_ERROR 0xF2
3225#define IOERR_ELXSEC_CRYPTO_COMPARE_ERROR 0xF3
dea31012005-04-17 16:05:31 -05003226#define IOERR_DRVR_MASK 0x100
3227#define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */
3228#define IOERR_SLI_BRESET 0x102
3229#define IOERR_SLI_ABORTED 0x103
3230} PARM_ERR;
3231
3232typedef union {
3233 struct {
3234#ifdef __BIG_ENDIAN_BITFIELD
3235 uint8_t Rctl; /* R_CTL field */
3236 uint8_t Type; /* TYPE field */
3237 uint8_t Dfctl; /* DF_CTL field */
3238 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
3239#else /* __LITTLE_ENDIAN_BITFIELD */
3240 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
3241 uint8_t Dfctl; /* DF_CTL field */
3242 uint8_t Type; /* TYPE field */
3243 uint8_t Rctl; /* R_CTL field */
3244#endif
3245
3246#define BC 0x02 /* Broadcast Received - Fctl */
3247#define SI 0x04 /* Sequence Initiative */
3248#define LA 0x08 /* Ignore Link Attention state */
3249#define LS 0x80 /* Last Sequence */
3250 } hcsw;
3251 uint32_t reserved;
3252} WORD5;
3253
3254/* IOCB Command template for a generic response */
3255typedef struct {
3256 uint32_t reserved[4];
3257 PARM_ERR perr;
3258} GENERIC_RSP;
3259
3260/* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
3261typedef struct {
3262 struct ulp_bde xrsqbde[2];
3263 uint32_t xrsqRo; /* Starting Relative Offset */
3264 WORD5 w5; /* Header control/status word */
3265} XR_SEQ_FIELDS;
3266
3267/* IOCB Command template for ELS_REQUEST */
3268typedef struct {
3269 struct ulp_bde elsReq;
3270 struct ulp_bde elsRsp;
3271
3272#ifdef __BIG_ENDIAN_BITFIELD
3273 uint32_t word4Rsvd:7;
3274 uint32_t fl:1;
3275 uint32_t myID:24;
3276 uint32_t word5Rsvd:8;
3277 uint32_t remoteID:24;
3278#else /* __LITTLE_ENDIAN_BITFIELD */
3279 uint32_t myID:24;
3280 uint32_t fl:1;
3281 uint32_t word4Rsvd:7;
3282 uint32_t remoteID:24;
3283 uint32_t word5Rsvd:8;
3284#endif
3285} ELS_REQUEST;
3286
3287/* IOCB Command template for RCV_ELS_REQ */
3288typedef struct {
3289 struct ulp_bde elsReq[2];
3290 uint32_t parmRo;
3291
3292#ifdef __BIG_ENDIAN_BITFIELD
3293 uint32_t word5Rsvd:8;
3294 uint32_t remoteID:24;
3295#else /* __LITTLE_ENDIAN_BITFIELD */
3296 uint32_t remoteID:24;
3297 uint32_t word5Rsvd:8;
3298#endif
3299} RCV_ELS_REQ;
3300
3301/* IOCB Command template for ABORT / CLOSE_XRI */
3302typedef struct {
3303 uint32_t rsvd[3];
3304 uint32_t abortType;
3305#define ABORT_TYPE_ABTX 0x00000000
3306#define ABORT_TYPE_ABTS 0x00000001
3307 uint32_t parm;
3308#ifdef __BIG_ENDIAN_BITFIELD
3309 uint16_t abortContextTag; /* ulpContext from command to abort/close */
3310 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
3311#else /* __LITTLE_ENDIAN_BITFIELD */
3312 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
3313 uint16_t abortContextTag; /* ulpContext from command to abort/close */
3314#endif
3315} AC_XRI;
3316
3317/* IOCB Command template for ABORT_MXRI64 */
3318typedef struct {
3319 uint32_t rsvd[3];
3320 uint32_t abortType;
3321 uint32_t parm;
3322 uint32_t iotag32;
3323} A_MXRI64;
3324
3325/* IOCB Command template for GET_RPI */
3326typedef struct {
3327 uint32_t rsvd[4];
3328 uint32_t parmRo;
3329#ifdef __BIG_ENDIAN_BITFIELD
3330 uint32_t word5Rsvd:8;
3331 uint32_t remoteID:24;
3332#else /* __LITTLE_ENDIAN_BITFIELD */
3333 uint32_t remoteID:24;
3334 uint32_t word5Rsvd:8;
3335#endif
3336} GET_RPI;
3337
3338/* IOCB Command template for all FCP Initiator commands */
3339typedef struct {
3340 struct ulp_bde fcpi_cmnd; /* FCP_CMND payload descriptor */
3341 struct ulp_bde fcpi_rsp; /* Rcv buffer */
3342 uint32_t fcpi_parm;
3343 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
3344} FCPI_FIELDS;
3345
3346/* IOCB Command template for all FCP Target commands */
3347typedef struct {
3348 struct ulp_bde fcpt_Buffer[2]; /* FCP_CMND payload descriptor */
3349 uint32_t fcpt_Offset;
3350 uint32_t fcpt_Length; /* transfer ready for IWRITE */
3351} FCPT_FIELDS;
3352
3353/* SLI-2 IOCB structure definitions */
3354
3355/* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
3356typedef struct {
3357 ULP_BDL bdl;
3358 uint32_t xrsqRo; /* Starting Relative Offset */
3359 WORD5 w5; /* Header control/status word */
3360} XMT_SEQ_FIELDS64;
3361
3362/* IOCB Command template for 64 bit RCV_SEQUENCE64 */
3363typedef struct {
3364 struct ulp_bde64 rcvBde;
3365 uint32_t rsvd1;
3366 uint32_t xrsqRo; /* Starting Relative Offset */
3367 WORD5 w5; /* Header control/status word */
3368} RCV_SEQ_FIELDS64;
3369
3370/* IOCB Command template for ELS_REQUEST64 */
3371typedef struct {
3372 ULP_BDL bdl;
3373#ifdef __BIG_ENDIAN_BITFIELD
3374 uint32_t word4Rsvd:7;
3375 uint32_t fl:1;
3376 uint32_t myID:24;
3377 uint32_t word5Rsvd:8;
3378 uint32_t remoteID:24;
3379#else /* __LITTLE_ENDIAN_BITFIELD */
3380 uint32_t myID:24;
3381 uint32_t fl:1;
3382 uint32_t word4Rsvd:7;
3383 uint32_t remoteID:24;
3384 uint32_t word5Rsvd:8;
3385#endif
3386} ELS_REQUEST64;
3387
3388/* IOCB Command template for GEN_REQUEST64 */
3389typedef struct {
3390 ULP_BDL bdl;
3391 uint32_t xrsqRo; /* Starting Relative Offset */
3392 WORD5 w5; /* Header control/status word */
3393} GEN_REQUEST64;
3394
3395/* IOCB Command template for RCV_ELS_REQ64 */
3396typedef struct {
3397 struct ulp_bde64 elsReq;
3398 uint32_t rcvd1;
3399 uint32_t parmRo;
3400
3401#ifdef __BIG_ENDIAN_BITFIELD
3402 uint32_t word5Rsvd:8;
3403 uint32_t remoteID:24;
3404#else /* __LITTLE_ENDIAN_BITFIELD */
3405 uint32_t remoteID:24;
3406 uint32_t word5Rsvd:8;
3407#endif
3408} RCV_ELS_REQ64;
3409
James Smart9c2face2008-01-11 01:53:18 -05003410/* IOCB Command template for RCV_SEQ64 */
3411struct rcv_seq64 {
3412 struct ulp_bde64 elsReq;
3413 uint32_t hbq_1;
3414 uint32_t parmRo;
3415#ifdef __BIG_ENDIAN_BITFIELD
3416 uint32_t rctl:8;
3417 uint32_t type:8;
3418 uint32_t dfctl:8;
3419 uint32_t ls:1;
3420 uint32_t fs:1;
3421 uint32_t rsvd2:3;
3422 uint32_t si:1;
3423 uint32_t bc:1;
3424 uint32_t rsvd3:1;
3425#else /* __LITTLE_ENDIAN_BITFIELD */
3426 uint32_t rsvd3:1;
3427 uint32_t bc:1;
3428 uint32_t si:1;
3429 uint32_t rsvd2:3;
3430 uint32_t fs:1;
3431 uint32_t ls:1;
3432 uint32_t dfctl:8;
3433 uint32_t type:8;
3434 uint32_t rctl:8;
3435#endif
3436};
3437
dea31012005-04-17 16:05:31 -05003438/* IOCB Command template for all 64 bit FCP Initiator commands */
3439typedef struct {
3440 ULP_BDL bdl;
3441 uint32_t fcpi_parm;
3442 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
3443} FCPI_FIELDS64;
3444
3445/* IOCB Command template for all 64 bit FCP Target commands */
3446typedef struct {
3447 ULP_BDL bdl;
3448 uint32_t fcpt_Offset;
3449 uint32_t fcpt_Length; /* transfer ready for IWRITE */
3450} FCPT_FIELDS64;
3451
James Smart57127f12007-10-27 13:37:05 -04003452/* IOCB Command template for Async Status iocb commands */
3453typedef struct {
3454 uint32_t rsvd[4];
3455 uint32_t param;
3456#ifdef __BIG_ENDIAN_BITFIELD
3457 uint16_t evt_code; /* High order bits word 5 */
3458 uint16_t sub_ctxt_tag; /* Low order bits word 5 */
3459#else /* __LITTLE_ENDIAN_BITFIELD */
3460 uint16_t sub_ctxt_tag; /* High order bits word 5 */
3461 uint16_t evt_code; /* Low order bits word 5 */
3462#endif
3463} ASYNCSTAT_FIELDS;
3464#define ASYNC_TEMP_WARN 0x100
3465#define ASYNC_TEMP_SAFE 0x101
3466
James Smarted957682007-06-17 19:56:37 -05003467/* IOCB Command template for CMD_IOCB_RCV_ELS64_CX (0xB7)
3468 or CMD_IOCB_RCV_SEQ64_CX (0xB5) */
3469
3470struct rcv_sli3 {
3471 uint32_t word8Rsvd;
3472#ifdef __BIG_ENDIAN_BITFIELD
3473 uint16_t vpi;
3474 uint16_t word9Rsvd;
3475#else /* __LITTLE_ENDIAN */
3476 uint16_t word9Rsvd;
3477 uint16_t vpi;
3478#endif
3479 uint32_t word10Rsvd;
3480 uint32_t acc_len; /* accumulated length */
3481 struct ulp_bde64 bde2;
3482};
3483
James Smart76bb24e2007-10-27 13:38:00 -04003484/* Structure used for a single HBQ entry */
3485struct lpfc_hbq_entry {
3486 struct ulp_bde64 bde;
3487 uint32_t buffer_tag;
3488};
James Smart92d7f7b2007-06-17 19:56:38 -05003489
James Smart76bb24e2007-10-27 13:38:00 -04003490/* IOCB Command template for QUE_XRI64_CX (0xB3) command */
3491typedef struct {
3492 struct lpfc_hbq_entry buff;
3493 uint32_t rsvd;
3494 uint32_t rsvd1;
3495} QUE_XRI64_CX_FIELDS;
3496
3497struct que_xri64cx_ext_fields {
3498 uint32_t iotag64_low;
3499 uint32_t iotag64_high;
3500 uint32_t ebde_count;
3501 uint32_t rsvd;
3502 struct lpfc_hbq_entry buff[5];
3503};
James Smart92d7f7b2007-06-17 19:56:38 -05003504
James Smart81301a92008-12-04 22:39:46 -05003505struct sli3_bg_fields {
3506 uint32_t filler[6]; /* word 8-13 in IOCB */
3507 uint32_t bghm; /* word 14 - BlockGuard High Water Mark */
3508/* Bitfields for bgstat (BlockGuard Status - word 15 of IOCB) */
3509#define BGS_BIDIR_BG_PROF_MASK 0xff000000
3510#define BGS_BIDIR_BG_PROF_SHIFT 24
3511#define BGS_BIDIR_ERR_COND_FLAGS_MASK 0x003f0000
3512#define BGS_BIDIR_ERR_COND_SHIFT 16
3513#define BGS_BG_PROFILE_MASK 0x0000ff00
3514#define BGS_BG_PROFILE_SHIFT 8
3515#define BGS_INVALID_PROF_MASK 0x00000020
3516#define BGS_INVALID_PROF_SHIFT 5
3517#define BGS_UNINIT_DIF_BLOCK_MASK 0x00000010
3518#define BGS_UNINIT_DIF_BLOCK_SHIFT 4
3519#define BGS_HI_WATER_MARK_PRESENT_MASK 0x00000008
3520#define BGS_HI_WATER_MARK_PRESENT_SHIFT 3
3521#define BGS_REFTAG_ERR_MASK 0x00000004
3522#define BGS_REFTAG_ERR_SHIFT 2
3523#define BGS_APPTAG_ERR_MASK 0x00000002
3524#define BGS_APPTAG_ERR_SHIFT 1
3525#define BGS_GUARD_ERR_MASK 0x00000001
3526#define BGS_GUARD_ERR_SHIFT 0
3527 uint32_t bgstat; /* word 15 - BlockGuard Status */
3528};
3529
3530static inline uint32_t
3531lpfc_bgs_get_bidir_bg_prof(uint32_t bgstat)
3532{
James Smartbc739052010-08-04 16:11:18 -04003533 return (bgstat & BGS_BIDIR_BG_PROF_MASK) >>
James Smart81301a92008-12-04 22:39:46 -05003534 BGS_BIDIR_BG_PROF_SHIFT;
3535}
3536
3537static inline uint32_t
3538lpfc_bgs_get_bidir_err_cond(uint32_t bgstat)
3539{
James Smartbc739052010-08-04 16:11:18 -04003540 return (bgstat & BGS_BIDIR_ERR_COND_FLAGS_MASK) >>
James Smart81301a92008-12-04 22:39:46 -05003541 BGS_BIDIR_ERR_COND_SHIFT;
3542}
3543
3544static inline uint32_t
3545lpfc_bgs_get_bg_prof(uint32_t bgstat)
3546{
James Smartbc739052010-08-04 16:11:18 -04003547 return (bgstat & BGS_BG_PROFILE_MASK) >>
James Smart81301a92008-12-04 22:39:46 -05003548 BGS_BG_PROFILE_SHIFT;
3549}
3550
3551static inline uint32_t
3552lpfc_bgs_get_invalid_prof(uint32_t bgstat)
3553{
James Smartbc739052010-08-04 16:11:18 -04003554 return (bgstat & BGS_INVALID_PROF_MASK) >>
James Smart81301a92008-12-04 22:39:46 -05003555 BGS_INVALID_PROF_SHIFT;
3556}
3557
3558static inline uint32_t
3559lpfc_bgs_get_uninit_dif_block(uint32_t bgstat)
3560{
James Smartbc739052010-08-04 16:11:18 -04003561 return (bgstat & BGS_UNINIT_DIF_BLOCK_MASK) >>
James Smart81301a92008-12-04 22:39:46 -05003562 BGS_UNINIT_DIF_BLOCK_SHIFT;
3563}
3564
3565static inline uint32_t
3566lpfc_bgs_get_hi_water_mark_present(uint32_t bgstat)
3567{
James Smartbc739052010-08-04 16:11:18 -04003568 return (bgstat & BGS_HI_WATER_MARK_PRESENT_MASK) >>
James Smart81301a92008-12-04 22:39:46 -05003569 BGS_HI_WATER_MARK_PRESENT_SHIFT;
3570}
3571
3572static inline uint32_t
3573lpfc_bgs_get_reftag_err(uint32_t bgstat)
3574{
James Smartbc739052010-08-04 16:11:18 -04003575 return (bgstat & BGS_REFTAG_ERR_MASK) >>
James Smart81301a92008-12-04 22:39:46 -05003576 BGS_REFTAG_ERR_SHIFT;
3577}
3578
3579static inline uint32_t
3580lpfc_bgs_get_apptag_err(uint32_t bgstat)
3581{
James Smartbc739052010-08-04 16:11:18 -04003582 return (bgstat & BGS_APPTAG_ERR_MASK) >>
James Smart81301a92008-12-04 22:39:46 -05003583 BGS_APPTAG_ERR_SHIFT;
3584}
3585
3586static inline uint32_t
3587lpfc_bgs_get_guard_err(uint32_t bgstat)
3588{
James Smartbc739052010-08-04 16:11:18 -04003589 return (bgstat & BGS_GUARD_ERR_MASK) >>
James Smart81301a92008-12-04 22:39:46 -05003590 BGS_GUARD_ERR_SHIFT;
3591}
3592
James Smart34b02dc2008-08-24 21:49:55 -04003593#define LPFC_EXT_DATA_BDE_COUNT 3
3594struct fcp_irw_ext {
3595 uint32_t io_tag64_low;
3596 uint32_t io_tag64_high;
3597#ifdef __BIG_ENDIAN_BITFIELD
3598 uint8_t reserved1;
3599 uint8_t reserved2;
3600 uint8_t reserved3;
3601 uint8_t ebde_count;
3602#else /* __LITTLE_ENDIAN */
3603 uint8_t ebde_count;
3604 uint8_t reserved3;
3605 uint8_t reserved2;
3606 uint8_t reserved1;
3607#endif
3608 uint32_t reserved4;
3609 struct ulp_bde64 rbde; /* response bde */
3610 struct ulp_bde64 dbde[LPFC_EXT_DATA_BDE_COUNT]; /* data BDE or BPL */
3611 uint8_t icd[32]; /* immediate command data (32 bytes) */
3612};
3613
dea31012005-04-17 16:05:31 -05003614typedef struct _IOCB { /* IOCB structure */
3615 union {
3616 GENERIC_RSP grsp; /* Generic response */
3617 XR_SEQ_FIELDS xrseq; /* XMIT / BCAST / RCV_SEQUENCE cmd */
3618 struct ulp_bde cont[3]; /* up to 3 continuation bdes */
3619 RCV_ELS_REQ rcvels; /* RCV_ELS_REQ template */
3620 AC_XRI acxri; /* ABORT / CLOSE_XRI template */
3621 A_MXRI64 amxri; /* abort multiple xri command overlay */
3622 GET_RPI getrpi; /* GET_RPI template */
3623 FCPI_FIELDS fcpi; /* FCP Initiator template */
3624 FCPT_FIELDS fcpt; /* FCP target template */
3625
3626 /* SLI-2 structures */
3627
James Smarted957682007-06-17 19:56:37 -05003628 struct ulp_bde64 cont64[2]; /* up to 2 64 bit continuation
3629 * bde_64s */
dea31012005-04-17 16:05:31 -05003630 ELS_REQUEST64 elsreq64; /* ELS_REQUEST template */
3631 GEN_REQUEST64 genreq64; /* GEN_REQUEST template */
3632 RCV_ELS_REQ64 rcvels64; /* RCV_ELS_REQ template */
3633 XMT_SEQ_FIELDS64 xseq64; /* XMIT / BCAST cmd */
3634 FCPI_FIELDS64 fcpi64; /* FCP 64 bit Initiator template */
3635 FCPT_FIELDS64 fcpt64; /* FCP 64 bit target template */
James Smart57127f12007-10-27 13:37:05 -04003636 ASYNCSTAT_FIELDS asyncstat; /* async_status iocb */
James Smart76bb24e2007-10-27 13:38:00 -04003637 QUE_XRI64_CX_FIELDS quexri64cx; /* que_xri64_cx fields */
James Smart9c2face2008-01-11 01:53:18 -05003638 struct rcv_seq64 rcvseq64; /* RCV_SEQ64 and RCV_CONT64 */
James Smart546fc852011-03-11 16:06:29 -05003639 struct sli4_bls_rsp bls_rsp; /* UNSOL ABTS BLS_RSP params */
dea31012005-04-17 16:05:31 -05003640 uint32_t ulpWord[IOCB_WORD_SZ - 2]; /* generic 6 'words' */
3641 } un;
3642 union {
3643 struct {
3644#ifdef __BIG_ENDIAN_BITFIELD
3645 uint16_t ulpContext; /* High order bits word 6 */
3646 uint16_t ulpIoTag; /* Low order bits word 6 */
3647#else /* __LITTLE_ENDIAN_BITFIELD */
3648 uint16_t ulpIoTag; /* Low order bits word 6 */
3649 uint16_t ulpContext; /* High order bits word 6 */
3650#endif
3651 } t1;
3652 struct {
3653#ifdef __BIG_ENDIAN_BITFIELD
3654 uint16_t ulpContext; /* High order bits word 6 */
3655 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
3656 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
3657#else /* __LITTLE_ENDIAN_BITFIELD */
3658 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
3659 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
3660 uint16_t ulpContext; /* High order bits word 6 */
3661#endif
3662 } t2;
3663 } un1;
3664#define ulpContext un1.t1.ulpContext
3665#define ulpIoTag un1.t1.ulpIoTag
3666#define ulpIoTag0 un1.t2.ulpIoTag0
3667
3668#ifdef __BIG_ENDIAN_BITFIELD
3669 uint32_t ulpTimeout:8;
3670 uint32_t ulpXS:1;
3671 uint32_t ulpFCP2Rcvy:1;
3672 uint32_t ulpPU:2;
3673 uint32_t ulpIr:1;
3674 uint32_t ulpClass:3;
3675 uint32_t ulpCommand:8;
3676 uint32_t ulpStatus:4;
3677 uint32_t ulpBdeCount:2;
3678 uint32_t ulpLe:1;
3679 uint32_t ulpOwner:1; /* Low order bit word 7 */
3680#else /* __LITTLE_ENDIAN_BITFIELD */
3681 uint32_t ulpOwner:1; /* Low order bit word 7 */
3682 uint32_t ulpLe:1;
3683 uint32_t ulpBdeCount:2;
3684 uint32_t ulpStatus:4;
3685 uint32_t ulpCommand:8;
3686 uint32_t ulpClass:3;
3687 uint32_t ulpIr:1;
3688 uint32_t ulpPU:2;
3689 uint32_t ulpFCP2Rcvy:1;
3690 uint32_t ulpXS:1;
3691 uint32_t ulpTimeout:8;
3692#endif
James Smart92d7f7b2007-06-17 19:56:38 -05003693
James Smarted957682007-06-17 19:56:37 -05003694 union {
3695 struct rcv_sli3 rcvsli3; /* words 8 - 15 */
James Smart76bb24e2007-10-27 13:38:00 -04003696
3697 /* words 8-31 used for que_xri_cx iocb */
3698 struct que_xri64cx_ext_fields que_xri64cx_ext_words;
James Smart34b02dc2008-08-24 21:49:55 -04003699 struct fcp_irw_ext fcp_ext;
James Smarted957682007-06-17 19:56:37 -05003700 uint32_t sli3Words[24]; /* 96 extra bytes for SLI-3 */
James Smart81301a92008-12-04 22:39:46 -05003701
3702 /* words 8-15 for BlockGuard */
3703 struct sli3_bg_fields sli3_bg;
James Smarted957682007-06-17 19:56:37 -05003704 } unsli3;
dea31012005-04-17 16:05:31 -05003705
James Smarted957682007-06-17 19:56:37 -05003706#define ulpCt_h ulpXS
3707#define ulpCt_l ulpFCP2Rcvy
3708
3709#define IOCB_FCP 1 /* IOCB is used for FCP ELS cmds-ulpRsvByte */
3710#define IOCB_IP 2 /* IOCB is used for IP ELS cmds */
dea31012005-04-17 16:05:31 -05003711#define PARM_UNUSED 0 /* PU field (Word 4) not used */
3712#define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */
3713#define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */
James Smart92d7f7b2007-06-17 19:56:38 -05003714#define PARM_NPIV_DID 3
dea31012005-04-17 16:05:31 -05003715#define CLASS1 0 /* Class 1 */
3716#define CLASS2 1 /* Class 2 */
3717#define CLASS3 2 /* Class 3 */
3718#define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */
3719
3720#define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */
3721#define IOSTAT_FCP_RSP_ERROR 0x1
3722#define IOSTAT_REMOTE_STOP 0x2
3723#define IOSTAT_LOCAL_REJECT 0x3
3724#define IOSTAT_NPORT_RJT 0x4
3725#define IOSTAT_FABRIC_RJT 0x5
3726#define IOSTAT_NPORT_BSY 0x6
3727#define IOSTAT_FABRIC_BSY 0x7
3728#define IOSTAT_INTERMED_RSP 0x8
3729#define IOSTAT_LS_RJT 0x9
3730#define IOSTAT_BA_RJT 0xA
3731#define IOSTAT_RSVD1 0xB
3732#define IOSTAT_RSVD2 0xC
3733#define IOSTAT_RSVD3 0xD
3734#define IOSTAT_RSVD4 0xE
James Smart92d7f7b2007-06-17 19:56:38 -05003735#define IOSTAT_NEED_BUFFER 0xF
dea31012005-04-17 16:05:31 -05003736#define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */
3737#define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */
3738#define IOSTAT_CNT 0x11
3739
3740} IOCB_t;
3741
3742
3743#define SLI1_SLIM_SIZE (4 * 1024)
3744
3745/* Up to 498 IOCBs will fit into 16k
3746 * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
3747 */
James Smarted957682007-06-17 19:56:37 -05003748#define SLI2_SLIM_SIZE (64 * 1024)
dea31012005-04-17 16:05:31 -05003749
3750/* Maximum IOCBs that will fit in SLI2 slim */
3751#define MAX_SLI2_IOCB 498
James Smarted957682007-06-17 19:56:37 -05003752#define MAX_SLIM_IOCB_SIZE (SLI2_SLIM_SIZE - \
James Smart7a470272010-03-15 11:25:20 -04003753 (sizeof(MAILBOX_t) + sizeof(PCB_t) + \
3754 sizeof(uint32_t) * MAILBOX_EXT_WSIZE))
James Smarted957682007-06-17 19:56:37 -05003755
3756/* HBQ entries are 4 words each = 4k */
3757#define LPFC_TOTAL_HBQ_SIZE (sizeof(struct lpfc_hbq_entry) * \
3758 lpfc_sli_hbq_count())
dea31012005-04-17 16:05:31 -05003759
3760struct lpfc_sli2_slim {
3761 MAILBOX_t mbx;
James Smart7a470272010-03-15 11:25:20 -04003762 uint32_t mbx_ext_words[MAILBOX_EXT_WSIZE];
dea31012005-04-17 16:05:31 -05003763 PCB_t pcb;
James Smarted957682007-06-17 19:56:37 -05003764 IOCB_t IOCBs[MAX_SLIM_IOCB_SIZE];
dea31012005-04-17 16:05:31 -05003765};
3766
James Smart2e0fef82007-06-17 19:56:36 -05003767/*
3768 * This function checks PCI device to allow special handling for LC HBAs.
3769 *
3770 * Parameters:
3771 * device : struct pci_dev 's device field
3772 *
3773 * return 1 => TRUE
3774 * 0 => FALSE
3775 */
dea31012005-04-17 16:05:31 -05003776static inline int
3777lpfc_is_LC_HBA(unsigned short device)
3778{
3779 if ((device == PCI_DEVICE_ID_TFLY) ||
3780 (device == PCI_DEVICE_ID_PFLY) ||
3781 (device == PCI_DEVICE_ID_LP101) ||
3782 (device == PCI_DEVICE_ID_BMID) ||
3783 (device == PCI_DEVICE_ID_BSMB) ||
3784 (device == PCI_DEVICE_ID_ZMID) ||
3785 (device == PCI_DEVICE_ID_ZSMB) ||
James Smart09372822008-01-11 01:52:54 -05003786 (device == PCI_DEVICE_ID_SAT_MID) ||
3787 (device == PCI_DEVICE_ID_SAT_SMB) ||
dea31012005-04-17 16:05:31 -05003788 (device == PCI_DEVICE_ID_RFLY))
3789 return 1;
3790 else
3791 return 0;
3792}
James Smart858c9f62007-06-17 19:56:39 -05003793
3794/*
3795 * Determine if an IOCB failed because of a link event or firmware reset.
3796 */
3797
3798static inline int
3799lpfc_error_lost_link(IOCB_t *iocbp)
3800{
3801 return (iocbp->ulpStatus == IOSTAT_LOCAL_REJECT &&
3802 (iocbp->un.ulpWord[4] == IOERR_SLI_ABORTED ||
3803 iocbp->un.ulpWord[4] == IOERR_LINK_DOWN ||
3804 iocbp->un.ulpWord[4] == IOERR_SLI_DOWN));
3805}
James Smart84774a42008-08-24 21:50:06 -04003806
3807#define MENLO_TRANSPORT_TYPE 0xfe
3808#define MENLO_CONTEXT 0
3809#define MENLO_PU 3
3810#define MENLO_TIMEOUT 30
3811#define SETVAR_MLOMNT 0x103107
3812#define SETVAR_MLORST 0x103007
James Smartda0436e2009-05-22 14:51:39 -04003813
3814#define BPL_ALIGN_SZ 8 /* 8 byte alignment for bpl and mbufs */