blob: 378a8f862e82f405094e430c576962e0d8f0a1df [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * Libata driver for the highpoint 37x and 30x UDMA66 ATA controllers.
3 *
4 * This driver is heavily based upon:
5 *
6 * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
7 *
8 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
9 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
10 * Portions Copyright (C) 2003 Red Hat Inc
Sergei Shtylyov265b7212009-04-14 18:39:14 +040011 * Portions Copyright (C) 2005-2009 MontaVista Software, Inc.
Jeff Garzik669a5db2006-08-29 18:12:40 -040012 *
13 * TODO
Sergei Shtylyovd44a65f2007-08-10 20:58:46 +040014 * Look into engine reset on timeout errors. Should not be required.
Jeff Garzik669a5db2006-08-29 18:12:40 -040015 */
16
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/blkdev.h>
22#include <linux/delay.h>
23#include <scsi/scsi_host.h>
24#include <linux/libata.h>
25
26#define DRV_NAME "pata_hpt37x"
Sergei Shtylyov265b7212009-04-14 18:39:14 +040027#define DRV_VERSION "0.6.12"
Jeff Garzik669a5db2006-08-29 18:12:40 -040028
29struct hpt_clock {
30 u8 xfer_speed;
31 u32 timing;
32};
33
34struct hpt_chip {
35 const char *name;
36 unsigned int base;
37 struct hpt_clock const *clocks[4];
38};
39
40/* key for bus clock timings
41 * bit
42 * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
43 * DMA. cycles = value + 1
44 * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
45 * DMA. cycles = value + 1
46 * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
47 * register access.
48 * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
49 * register access.
50 * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
51 * during task file register access.
52 * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
53 * xfer.
54 * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
55 * register access.
56 * 28 UDMA enable
57 * 29 DMA enable
58 * 30 PIO_MST enable. if set, the chip is in bus master mode during
59 * PIO.
60 * 31 FIFO enable.
61 */
62
Alan Coxfcc2f692007-03-08 23:28:52 +000063static struct hpt_clock hpt37x_timings_33[] = {
64 { XFER_UDMA_6, 0x12446231 }, /* 0x12646231 ?? */
65 { XFER_UDMA_5, 0x12446231 },
66 { XFER_UDMA_4, 0x12446231 },
67 { XFER_UDMA_3, 0x126c6231 },
68 { XFER_UDMA_2, 0x12486231 },
69 { XFER_UDMA_1, 0x124c6233 },
70 { XFER_UDMA_0, 0x12506297 },
Jeff Garzik669a5db2006-08-29 18:12:40 -040071
Alan Coxfcc2f692007-03-08 23:28:52 +000072 { XFER_MW_DMA_2, 0x22406c31 },
73 { XFER_MW_DMA_1, 0x22406c33 },
74 { XFER_MW_DMA_0, 0x22406c97 },
Jeff Garzik669a5db2006-08-29 18:12:40 -040075
Alan Coxfcc2f692007-03-08 23:28:52 +000076 { XFER_PIO_4, 0x06414e31 },
77 { XFER_PIO_3, 0x06414e42 },
78 { XFER_PIO_2, 0x06414e53 },
79 { XFER_PIO_1, 0x06814e93 },
80 { XFER_PIO_0, 0x06814ea7 }
Jeff Garzik669a5db2006-08-29 18:12:40 -040081};
82
Alan Coxfcc2f692007-03-08 23:28:52 +000083static struct hpt_clock hpt37x_timings_50[] = {
84 { XFER_UDMA_6, 0x12848242 },
85 { XFER_UDMA_5, 0x12848242 },
86 { XFER_UDMA_4, 0x12ac8242 },
87 { XFER_UDMA_3, 0x128c8242 },
88 { XFER_UDMA_2, 0x120c8242 },
89 { XFER_UDMA_1, 0x12148254 },
90 { XFER_UDMA_0, 0x121882ea },
Jeff Garzik669a5db2006-08-29 18:12:40 -040091
Alan Coxfcc2f692007-03-08 23:28:52 +000092 { XFER_MW_DMA_2, 0x22808242 },
93 { XFER_MW_DMA_1, 0x22808254 },
94 { XFER_MW_DMA_0, 0x228082ea },
Jeff Garzik669a5db2006-08-29 18:12:40 -040095
Alan Coxfcc2f692007-03-08 23:28:52 +000096 { XFER_PIO_4, 0x0a81f442 },
97 { XFER_PIO_3, 0x0a81f443 },
98 { XFER_PIO_2, 0x0a81f454 },
99 { XFER_PIO_1, 0x0ac1f465 },
100 { XFER_PIO_0, 0x0ac1f48a }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400101};
102
Alan Coxfcc2f692007-03-08 23:28:52 +0000103static struct hpt_clock hpt37x_timings_66[] = {
104 { XFER_UDMA_6, 0x1c869c62 },
105 { XFER_UDMA_5, 0x1cae9c62 }, /* 0x1c8a9c62 */
106 { XFER_UDMA_4, 0x1c8a9c62 },
107 { XFER_UDMA_3, 0x1c8e9c62 },
108 { XFER_UDMA_2, 0x1c929c62 },
109 { XFER_UDMA_1, 0x1c9a9c62 },
110 { XFER_UDMA_0, 0x1c829c62 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400111
Alan Coxfcc2f692007-03-08 23:28:52 +0000112 { XFER_MW_DMA_2, 0x2c829c62 },
113 { XFER_MW_DMA_1, 0x2c829c66 },
114 { XFER_MW_DMA_0, 0x2c829d2e },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400115
Alan Coxfcc2f692007-03-08 23:28:52 +0000116 { XFER_PIO_4, 0x0c829c62 },
117 { XFER_PIO_3, 0x0c829c84 },
118 { XFER_PIO_2, 0x0c829ca6 },
119 { XFER_PIO_1, 0x0d029d26 },
120 { XFER_PIO_0, 0x0d029d5e }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400121};
122
Jeff Garzik669a5db2006-08-29 18:12:40 -0400123
124static const struct hpt_chip hpt370 = {
125 "HPT370",
126 48,
127 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000128 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400129 NULL,
130 NULL,
Alan Coxa4734462007-04-26 00:19:25 -0700131 NULL
Jeff Garzik669a5db2006-08-29 18:12:40 -0400132 }
133};
134
135static const struct hpt_chip hpt370a = {
136 "HPT370A",
137 48,
138 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000139 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400140 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000141 hpt37x_timings_50,
Alan Coxa4734462007-04-26 00:19:25 -0700142 NULL
Jeff Garzik669a5db2006-08-29 18:12:40 -0400143 }
144};
145
146static const struct hpt_chip hpt372 = {
147 "HPT372",
148 55,
149 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000150 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400151 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000152 hpt37x_timings_50,
153 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400154 }
155};
156
157static const struct hpt_chip hpt302 = {
158 "HPT302",
159 66,
160 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000161 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400162 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000163 hpt37x_timings_50,
164 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400165 }
166};
167
168static const struct hpt_chip hpt371 = {
169 "HPT371",
170 66,
171 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000172 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400173 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000174 hpt37x_timings_50,
175 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400176 }
177};
178
179static const struct hpt_chip hpt372a = {
180 "HPT372A",
181 66,
182 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000183 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400184 NULL,
Alan Coxfcc2f692007-03-08 23:28:52 +0000185 hpt37x_timings_50,
186 hpt37x_timings_66
Jeff Garzik669a5db2006-08-29 18:12:40 -0400187 }
188};
189
190static const struct hpt_chip hpt374 = {
191 "HPT374",
192 48,
193 {
Alan Coxfcc2f692007-03-08 23:28:52 +0000194 hpt37x_timings_33,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400195 NULL,
196 NULL,
197 NULL
198 }
199};
200
201/**
202 * hpt37x_find_mode - reset the hpt37x bus
203 * @ap: ATA port
204 * @speed: transfer mode
205 *
206 * Return the 32bit register programming information for this channel
207 * that matches the speed provided.
208 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400209
Jeff Garzik669a5db2006-08-29 18:12:40 -0400210static u32 hpt37x_find_mode(struct ata_port *ap, int speed)
211{
212 struct hpt_clock *clocks = ap->host->private_data;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400213
Jeff Garzik669a5db2006-08-29 18:12:40 -0400214 while(clocks->xfer_speed) {
215 if (clocks->xfer_speed == speed)
216 return clocks->timing;
217 clocks++;
218 }
219 BUG();
220 return 0xffffffffU; /* silence compiler warning */
221}
222
223static int hpt_dma_blacklisted(const struct ata_device *dev, char *modestr, const char *list[])
224{
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900225 unsigned char model_num[ATA_ID_PROD_LEN + 1];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400226 int i = 0;
227
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900228 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400229
Tejun Heo8bfa79f2007-01-02 20:19:40 +0900230 while (list[i] != NULL) {
231 if (!strcmp(list[i], model_num)) {
Jeff Garzik85cd7252006-08-31 00:03:49 -0400232 printk(KERN_WARNING DRV_NAME ": %s is not supported for %s.\n",
Jeff Garzik669a5db2006-08-29 18:12:40 -0400233 modestr, list[i]);
234 return 1;
235 }
236 i++;
237 }
238 return 0;
239}
240
241static const char *bad_ata33[] = {
242 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
243 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
244 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
245 "Maxtor 90510D4",
246 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
247 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
248 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
249 NULL
250};
251
252static const char *bad_ata100_5[] = {
253 "IBM-DTLA-307075",
254 "IBM-DTLA-307060",
255 "IBM-DTLA-307045",
256 "IBM-DTLA-307030",
257 "IBM-DTLA-307020",
258 "IBM-DTLA-307015",
259 "IBM-DTLA-305040",
260 "IBM-DTLA-305030",
261 "IBM-DTLA-305020",
262 "IC35L010AVER07-0",
263 "IC35L020AVER07-0",
264 "IC35L030AVER07-0",
265 "IC35L040AVER07-0",
266 "IC35L060AVER07-0",
267 "WDC AC310200R",
268 NULL
269};
270
271/**
272 * hpt370_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400273 * @adev: ATA device
274 *
275 * Block UDMA on devices that cause trouble with this controller.
276 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400277
Alan Coxa76b62c2007-03-09 09:34:07 -0500278static unsigned long hpt370_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400279{
Alan6929da42007-01-05 16:37:01 -0800280 if (adev->class == ATA_DEV_ATA) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400281 if (hpt_dma_blacklisted(adev, "UDMA", bad_ata33))
282 mask &= ~ATA_MASK_UDMA;
283 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
Alan Cox6ddd6862008-02-26 13:35:54 -0800284 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400285 }
Tejun Heo9363c382008-04-07 22:47:16 +0900286 return ata_bmdma_mode_filter(adev, mask);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400287}
288
289/**
290 * hpt370a_filter - mode selection filter
Jeff Garzik669a5db2006-08-29 18:12:40 -0400291 * @adev: ATA device
292 *
293 * Block UDMA on devices that cause trouble with this controller.
294 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400295
Alan Coxa76b62c2007-03-09 09:34:07 -0500296static unsigned long hpt370a_filter(struct ata_device *adev, unsigned long mask)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400297{
Alan Cox73946f92007-11-05 22:53:38 +0000298 if (adev->class == ATA_DEV_ATA) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400299 if (hpt_dma_blacklisted(adev, "UDMA100", bad_ata100_5))
Alan Cox6ddd6862008-02-26 13:35:54 -0800300 mask &= ~(0xE0 << ATA_SHIFT_UDMA);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400301 }
Tejun Heo9363c382008-04-07 22:47:16 +0900302 return ata_bmdma_mode_filter(adev, mask);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400303}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400304
Jeff Garzik669a5db2006-08-29 18:12:40 -0400305/**
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100306 * hpt37x_cable_detect - Detect the cable type
307 * @ap: ATA port to detect on
Jeff Garzik669a5db2006-08-29 18:12:40 -0400308 *
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100309 * Return the cable type attached to this port
Jeff Garzik669a5db2006-08-29 18:12:40 -0400310 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400311
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100312static int hpt37x_cable_detect(struct ata_port *ap)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400313{
Jeff Garzik669a5db2006-08-29 18:12:40 -0400314 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100315 u8 scr2, ata66;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500316
Jeff Garzik669a5db2006-08-29 18:12:40 -0400317 pci_read_config_byte(pdev, 0x5B, &scr2);
318 pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
319 /* Cable register now active */
320 pci_read_config_byte(pdev, 0x5A, &ata66);
321 /* Restore state */
322 pci_write_config_byte(pdev, 0x5B, scr2);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400323
Alan Cox22d5c762007-11-19 14:39:13 +0000324 if (ata66 & (2 >> ap->port_no))
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100325 return ATA_CBL_PATA40;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400326 else
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100327 return ATA_CBL_PATA80;
328}
329
330/**
331 * hpt374_fn1_cable_detect - Detect the cable type
332 * @ap: ATA port to detect on
333 *
334 * Return the cable type attached to this port
335 */
336
337static int hpt374_fn1_cable_detect(struct ata_port *ap)
338{
339 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
340 unsigned int mcrbase = 0x50 + 4 * ap->port_no;
341 u16 mcr3;
342 u8 ata66;
343
344 /* Do the extra channel work */
345 pci_read_config_word(pdev, mcrbase + 2, &mcr3);
346 /* Set bit 15 of 0x52 to enable TCBLID as input */
347 pci_write_config_word(pdev, mcrbase + 2, mcr3 | 0x8000);
348 pci_read_config_byte(pdev, 0x5A, &ata66);
349 /* Reset TCBLID/FCBLID to output */
350 pci_write_config_word(pdev, mcrbase + 2, mcr3);
351
352 if (ata66 & (2 >> ap->port_no))
353 return ATA_CBL_PATA40;
354 else
355 return ATA_CBL_PATA80;
356}
357
358/**
359 * hpt37x_pre_reset - reset the hpt37x bus
360 * @link: ATA link to reset
361 * @deadline: deadline jiffies for the operation
362 *
363 * Perform the initial reset handling for the 370/372 and 374 func 0
364 */
365
366static int hpt37x_pre_reset(struct ata_link *link, unsigned long deadline)
367{
368 struct ata_port *ap = link->ap;
369 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
370 static const struct pci_bits hpt37x_enable_bits[] = {
371 { 0x50, 1, 0x04, 0x04 },
372 { 0x54, 1, 0x04, 0x04 }
373 };
374 if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
375 return -ENOENT;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400376
377 /* Reset the state machine */
Alan Coxfcc2f692007-03-08 23:28:52 +0000378 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400379 udelay(100);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400380
Tejun Heo9363c382008-04-07 22:47:16 +0900381 return ata_sff_prereset(link, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400382}
383
Tejun Heoa1efdab2008-03-25 12:22:50 +0900384static int hpt374_fn1_pre_reset(struct ata_link *link, unsigned long deadline)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400385{
Alan Coxb5bf24b2006-11-08 16:18:26 +0000386 static const struct pci_bits hpt37x_enable_bits[] = {
387 { 0x50, 1, 0x04, 0x04 },
388 { 0x54, 1, 0x04, 0x04 }
389 };
Tejun Heocc0680a2007-08-06 18:36:23 +0900390 struct ata_port *ap = link->ap;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400391 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxb5bf24b2006-11-08 16:18:26 +0000392
393 if (!pci_test_config_bits(pdev, &hpt37x_enable_bits[ap->port_no]))
394 return -ENOENT;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500395
Jeff Garzik669a5db2006-08-29 18:12:40 -0400396 /* Reset the state machine */
Alan Coxfcc2f692007-03-08 23:28:52 +0000397 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400398 udelay(100);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400399
Tejun Heo9363c382008-04-07 22:47:16 +0900400 return ata_sff_prereset(link, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400401}
402
403/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400404 * hpt370_set_piomode - PIO setup
405 * @ap: ATA interface
406 * @adev: device on the interface
407 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400408 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400409 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400410
Jeff Garzik669a5db2006-08-29 18:12:40 -0400411static void hpt370_set_piomode(struct ata_port *ap, struct ata_device *adev)
412{
413 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
414 u32 addr1, addr2;
415 u32 reg;
416 u32 mode;
417 u8 fast;
418
419 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
420 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400421
Jeff Garzik669a5db2006-08-29 18:12:40 -0400422 /* Fast interrupt prediction disable, hold off interrupt disable */
423 pci_read_config_byte(pdev, addr2, &fast);
424 fast &= ~0x02;
425 fast |= 0x01;
426 pci_write_config_byte(pdev, addr2, fast);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400427
Jeff Garzik669a5db2006-08-29 18:12:40 -0400428 pci_read_config_dword(pdev, addr1, &reg);
429 mode = hpt37x_find_mode(ap, adev->pio_mode);
430 mode &= ~0x8000000; /* No FIFO in PIO */
431 mode &= ~0x30070000; /* Leave config bits alone */
432 reg &= 0x30070000; /* Strip timing bits */
433 pci_write_config_dword(pdev, addr1, reg | mode);
434}
435
436/**
437 * hpt370_set_dmamode - DMA timing setup
438 * @ap: ATA interface
439 * @adev: Device being configured
440 *
441 * Set up the channel for MWDMA or UDMA modes. Much the same as with
442 * PIO, load the mode number and then set MWDMA or UDMA flag.
443 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400444
Jeff Garzik669a5db2006-08-29 18:12:40 -0400445static void hpt370_set_dmamode(struct ata_port *ap, struct ata_device *adev)
446{
447 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
448 u32 addr1, addr2;
449 u32 reg;
450 u32 mode;
451 u8 fast;
452
453 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
454 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400455
Jeff Garzik669a5db2006-08-29 18:12:40 -0400456 /* Fast interrupt prediction disable, hold off interrupt disable */
457 pci_read_config_byte(pdev, addr2, &fast);
458 fast &= ~0x02;
459 fast |= 0x01;
460 pci_write_config_byte(pdev, addr2, fast);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400461
Jeff Garzik669a5db2006-08-29 18:12:40 -0400462 pci_read_config_dword(pdev, addr1, &reg);
463 mode = hpt37x_find_mode(ap, adev->dma_mode);
464 mode |= 0x8000000; /* FIFO in MWDMA or UDMA */
465 mode &= ~0xC0000000; /* Leave config bits alone */
466 reg &= 0xC0000000; /* Strip timing bits */
467 pci_write_config_dword(pdev, addr1, reg | mode);
468}
469
470/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400471 * hpt370_bmdma_end - DMA engine stop
472 * @qc: ATA command
473 *
474 * Work around the HPT370 DMA engine.
475 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400476
Jeff Garzik669a5db2006-08-29 18:12:40 -0400477static void hpt370_bmdma_stop(struct ata_queued_cmd *qc)
478{
479 struct ata_port *ap = qc->ap;
480 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900481 u8 dma_stat = ioread8(ap->ioaddr.bmdma_addr + 2);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400482 u8 dma_cmd;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900483 void __iomem *bmdma = ap->ioaddr.bmdma_addr;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400484
Jeff Garzik669a5db2006-08-29 18:12:40 -0400485 if (dma_stat & 0x01) {
486 udelay(20);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900487 dma_stat = ioread8(bmdma + 2);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400488 }
489 if (dma_stat & 0x01) {
490 /* Clear the engine */
491 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
492 udelay(10);
493 /* Stop DMA */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900494 dma_cmd = ioread8(bmdma );
495 iowrite8(dma_cmd & 0xFE, bmdma);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400496 /* Clear Error */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900497 dma_stat = ioread8(bmdma + 2);
498 iowrite8(dma_stat | 0x06 , bmdma + 2);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400499 /* Clear the engine */
500 pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
501 udelay(10);
502 }
503 ata_bmdma_stop(qc);
504}
505
506/**
507 * hpt372_set_piomode - PIO setup
508 * @ap: ATA interface
509 * @adev: device on the interface
510 *
Jeff Garzik85cd7252006-08-31 00:03:49 -0400511 * Perform PIO mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400512 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400513
Jeff Garzik669a5db2006-08-29 18:12:40 -0400514static void hpt372_set_piomode(struct ata_port *ap, struct ata_device *adev)
515{
516 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
517 u32 addr1, addr2;
518 u32 reg;
519 u32 mode;
520 u8 fast;
521
522 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
523 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400524
Jeff Garzik669a5db2006-08-29 18:12:40 -0400525 /* Fast interrupt prediction disable, hold off interrupt disable */
526 pci_read_config_byte(pdev, addr2, &fast);
527 fast &= ~0x07;
528 pci_write_config_byte(pdev, addr2, fast);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400529
Jeff Garzik669a5db2006-08-29 18:12:40 -0400530 pci_read_config_dword(pdev, addr1, &reg);
531 mode = hpt37x_find_mode(ap, adev->pio_mode);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400532
Jeff Garzik669a5db2006-08-29 18:12:40 -0400533 printk("Find mode for %d reports %X\n", adev->pio_mode, mode);
534 mode &= ~0x80000000; /* No FIFO in PIO */
535 mode &= ~0x30070000; /* Leave config bits alone */
536 reg &= 0x30070000; /* Strip timing bits */
537 pci_write_config_dword(pdev, addr1, reg | mode);
538}
539
540/**
541 * hpt372_set_dmamode - DMA timing setup
542 * @ap: ATA interface
543 * @adev: Device being configured
544 *
545 * Set up the channel for MWDMA or UDMA modes. Much the same as with
546 * PIO, load the mode number and then set MWDMA or UDMA flag.
547 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400548
Jeff Garzik669a5db2006-08-29 18:12:40 -0400549static void hpt372_set_dmamode(struct ata_port *ap, struct ata_device *adev)
550{
551 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
552 u32 addr1, addr2;
553 u32 reg;
554 u32 mode;
555 u8 fast;
556
557 addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
558 addr2 = 0x51 + 4 * ap->port_no;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400559
Jeff Garzik669a5db2006-08-29 18:12:40 -0400560 /* Fast interrupt prediction disable, hold off interrupt disable */
561 pci_read_config_byte(pdev, addr2, &fast);
562 fast &= ~0x07;
563 pci_write_config_byte(pdev, addr2, fast);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400564
Jeff Garzik669a5db2006-08-29 18:12:40 -0400565 pci_read_config_dword(pdev, addr1, &reg);
566 mode = hpt37x_find_mode(ap, adev->dma_mode);
567 printk("Find mode for DMA %d reports %X\n", adev->dma_mode, mode);
568 mode &= ~0xC0000000; /* Leave config bits alone */
569 mode |= 0x80000000; /* FIFO in MWDMA or UDMA */
570 reg &= 0xC0000000; /* Strip timing bits */
571 pci_write_config_dword(pdev, addr1, reg | mode);
572}
573
574/**
575 * hpt37x_bmdma_end - DMA engine stop
576 * @qc: ATA command
577 *
578 * Clean up after the HPT372 and later DMA engine
579 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400580
Jeff Garzik669a5db2006-08-29 18:12:40 -0400581static void hpt37x_bmdma_stop(struct ata_queued_cmd *qc)
582{
583 struct ata_port *ap = qc->ap;
584 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan6929da42007-01-05 16:37:01 -0800585 int mscreg = 0x50 + 4 * ap->port_no;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400586 u8 bwsr_stat, msc_stat;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400587
Jeff Garzik669a5db2006-08-29 18:12:40 -0400588 pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
589 pci_read_config_byte(pdev, mscreg, &msc_stat);
590 if (bwsr_stat & (1 << ap->port_no))
591 pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
592 ata_bmdma_stop(qc);
593}
594
595
596static struct scsi_host_template hpt37x_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900597 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400598};
599
600/*
601 * Configuration for HPT370
602 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400603
Jeff Garzik669a5db2006-08-29 18:12:40 -0400604static struct ata_port_operations hpt370_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900605 .inherits = &ata_bmdma_port_ops,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400606
Jeff Garzik669a5db2006-08-29 18:12:40 -0400607 .bmdma_stop = hpt370_bmdma_stop,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400608
Tejun Heo029cfd62008-03-25 12:22:49 +0900609 .mode_filter = hpt370_filter,
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100610 .cable_detect = hpt37x_cable_detect,
Tejun Heo029cfd62008-03-25 12:22:49 +0900611 .set_piomode = hpt370_set_piomode,
612 .set_dmamode = hpt370_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900613 .prereset = hpt37x_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400614};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400615
616/*
617 * Configuration for HPT370A. Close to 370 but less filters
618 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400619
Jeff Garzik669a5db2006-08-29 18:12:40 -0400620static struct ata_port_operations hpt370a_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900621 .inherits = &hpt370_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400622 .mode_filter = hpt370a_filter,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400623};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400624
625/*
626 * Configuration for HPT372, HPT371, HPT302. Slightly different PIO
627 * and DMA mode setting functionality.
628 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400629
Jeff Garzik669a5db2006-08-29 18:12:40 -0400630static struct ata_port_operations hpt372_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900631 .inherits = &ata_bmdma_port_ops,
632
633 .bmdma_stop = hpt37x_bmdma_stop,
634
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100635 .cable_detect = hpt37x_cable_detect,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400636 .set_piomode = hpt372_set_piomode,
637 .set_dmamode = hpt372_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900638 .prereset = hpt37x_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400639};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400640
641/*
642 * Configuration for HPT374. Mode setting works like 372 and friends
Tejun Heoa1efdab2008-03-25 12:22:50 +0900643 * but we have a different cable detection procedure for function 1.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400644 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400645
Tejun Heoa1efdab2008-03-25 12:22:50 +0900646static struct ata_port_operations hpt374_fn1_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900647 .inherits = &hpt372_port_ops,
Bartlomiej Zolnierkiewicz9e87be92009-11-19 19:10:44 +0100648 .cable_detect = hpt374_fn1_cable_detect,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900649 .prereset = hpt374_fn1_pre_reset,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400650};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400651
652/**
Krzysztof Halasaad452d62009-09-20 16:22:51 +0200653 * hpt37x_clock_slot - Turn timing to PC clock entry
Jeff Garzik669a5db2006-08-29 18:12:40 -0400654 * @freq: Reported frequency timing
655 * @base: Base timing
656 *
657 * Turn the timing data intoa clock slot (0 for 33, 1 for 40, 2 for 50
658 * and 3 for 66Mhz)
659 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400660
Jeff Garzik669a5db2006-08-29 18:12:40 -0400661static int hpt37x_clock_slot(unsigned int freq, unsigned int base)
662{
663 unsigned int f = (base * freq) / 192; /* Mhz */
664 if (f < 40)
665 return 0; /* 33Mhz slot */
666 if (f < 45)
667 return 1; /* 40Mhz slot */
668 if (f < 55)
669 return 2; /* 50Mhz slot */
670 return 3; /* 60Mhz slot */
671}
672
673/**
674 * hpt37x_calibrate_dpll - Calibrate the DPLL loop
Jeff Garzik85cd7252006-08-31 00:03:49 -0400675 * @dev: PCI device
Jeff Garzik669a5db2006-08-29 18:12:40 -0400676 *
677 * Perform a calibration cycle on the HPT37x DPLL. Returns 1 if this
678 * succeeds
679 */
680
681static int hpt37x_calibrate_dpll(struct pci_dev *dev)
682{
683 u8 reg5b;
684 u32 reg5c;
685 int tries;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400686
Jeff Garzik669a5db2006-08-29 18:12:40 -0400687 for(tries = 0; tries < 0x5000; tries++) {
688 udelay(50);
689 pci_read_config_byte(dev, 0x5b, &reg5b);
690 if (reg5b & 0x80) {
691 /* See if it stays set */
692 for(tries = 0; tries < 0x1000; tries ++) {
693 pci_read_config_byte(dev, 0x5b, &reg5b);
694 /* Failed ? */
695 if ((reg5b & 0x80) == 0)
696 return 0;
697 }
698 /* Turn off tuning, we have the DPLL set */
699 pci_read_config_dword(dev, 0x5c, &reg5c);
700 pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
701 return 1;
702 }
703 }
704 /* Never went stable */
705 return 0;
706}
Alan Cox73946f92007-11-05 22:53:38 +0000707
708static u32 hpt374_read_freq(struct pci_dev *pdev)
709{
710 u32 freq;
711 unsigned long io_base = pci_resource_start(pdev, 4);
712 if (PCI_FUNC(pdev->devfn) & 1) {
Andrew Morton40f46f12007-12-13 16:01:38 -0800713 struct pci_dev *pdev_0;
714
715 pdev_0 = pci_get_slot(pdev->bus, pdev->devfn - 1);
Alan Cox73946f92007-11-05 22:53:38 +0000716 /* Someone hot plugged the controller on us ? */
717 if (pdev_0 == NULL)
718 return 0;
719 io_base = pci_resource_start(pdev_0, 4);
720 freq = inl(io_base + 0x90);
721 pci_dev_put(pdev_0);
Andrew Morton40f46f12007-12-13 16:01:38 -0800722 } else
Alan Cox73946f92007-11-05 22:53:38 +0000723 freq = inl(io_base + 0x90);
724 return freq;
725}
726
Jeff Garzik669a5db2006-08-29 18:12:40 -0400727/**
728 * hpt37x_init_one - Initialise an HPT37X/302
729 * @dev: PCI device
730 * @id: Entry in match table
731 *
732 * Initialise an HPT37x device. There are some interesting complications
733 * here. Firstly the chip may report 366 and be one of several variants.
734 * Secondly all the timings depend on the clock for the chip which we must
735 * detect and look up
736 *
737 * This is the known chip mappings. It may be missing a couple of later
738 * releases.
739 *
740 * Chip version PCI Rev Notes
741 * HPT366 4 (HPT366) 0 Other driver
742 * HPT366 4 (HPT366) 1 Other driver
743 * HPT368 4 (HPT366) 2 Other driver
744 * HPT370 4 (HPT366) 3 UDMA100
745 * HPT370A 4 (HPT366) 4 UDMA100
746 * HPT372 4 (HPT366) 5 UDMA133 (1)
747 * HPT372N 4 (HPT366) 6 Other driver
748 * HPT372A 5 (HPT372) 1 UDMA133 (1)
749 * HPT372N 5 (HPT372) 2 Other driver
750 * HPT302 6 (HPT302) 1 UDMA133
751 * HPT302N 6 (HPT302) 2 Other driver
752 * HPT371 7 (HPT371) * UDMA133
753 * HPT374 8 (HPT374) * UDMA133 4 channel
754 * HPT372N 9 (HPT372N) * Other driver
755 *
756 * (1) UDMA133 support depends on the bus clock
757 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400758
Jeff Garzik669a5db2006-08-29 18:12:40 -0400759static int hpt37x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
760{
761 /* HPT370 - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200762 static const struct ata_port_info info_hpt370 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400763 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100764 .pio_mask = ATA_PIO4,
765 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400766 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400767 .port_ops = &hpt370_port_ops
768 };
769 /* HPT370A - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200770 static const struct ata_port_info info_hpt370a = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400771 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100772 .pio_mask = ATA_PIO4,
773 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400774 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400775 .port_ops = &hpt370a_port_ops
776 };
Alan Coxfcc2f692007-03-08 23:28:52 +0000777 /* HPT370 - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200778 static const struct ata_port_info info_hpt370_33 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400779 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100780 .pio_mask = ATA_PIO4,
781 .mwdma_mask = ATA_MWDMA2,
Alan Cox73946f92007-11-05 22:53:38 +0000782 .udma_mask = ATA_UDMA5,
Alan Coxfcc2f692007-03-08 23:28:52 +0000783 .port_ops = &hpt370_port_ops
784 };
785 /* HPT370A - UDMA100 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200786 static const struct ata_port_info info_hpt370a_33 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400787 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100788 .pio_mask = ATA_PIO4,
789 .mwdma_mask = ATA_MWDMA2,
Alan Cox73946f92007-11-05 22:53:38 +0000790 .udma_mask = ATA_UDMA5,
Alan Coxfcc2f692007-03-08 23:28:52 +0000791 .port_ops = &hpt370a_port_ops
792 };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400793 /* HPT371, 372 and friends - UDMA133 */
Tejun Heo1626aeb2007-05-04 12:43:58 +0200794 static const struct ata_port_info info_hpt372 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400795 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100796 .pio_mask = ATA_PIO4,
797 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400798 .udma_mask = ATA_UDMA6,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400799 .port_ops = &hpt372_port_ops
800 };
Tejun Heoa1efdab2008-03-25 12:22:50 +0900801 /* HPT374 - UDMA100, function 1 uses different prereset method */
802 static const struct ata_port_info info_hpt374_fn0 = {
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400803 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100804 .pio_mask = ATA_PIO4,
805 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400806 .udma_mask = ATA_UDMA5,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900807 .port_ops = &hpt372_port_ops
808 };
809 static const struct ata_port_info info_hpt374_fn1 = {
810 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100811 .pio_mask = ATA_PIO4,
812 .mwdma_mask = ATA_MWDMA2,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900813 .udma_mask = ATA_UDMA5,
814 .port_ops = &hpt374_fn1_port_ops
Jeff Garzik669a5db2006-08-29 18:12:40 -0400815 };
816
817 static const int MHz[4] = { 33, 40, 50, 66 };
Tejun Heo1626aeb2007-05-04 12:43:58 +0200818 void *private_data = NULL;
Tejun Heo887125e2008-03-25 12:22:49 +0900819 const struct ata_port_info *ppi[] = { NULL, NULL };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400820
821 u8 irqmask;
822 u32 class_rev;
Alan Coxfcc2f692007-03-08 23:28:52 +0000823 u8 mcr1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400824 u32 freq;
Alan Coxfcc2f692007-03-08 23:28:52 +0000825 int prefer_dpll = 1;
Jeff Garzika617c092007-05-21 20:14:23 -0400826
Alan Coxfcc2f692007-03-08 23:28:52 +0000827 unsigned long iobase = pci_resource_start(dev, 4);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400828
829 const struct hpt_chip *chip_table;
830 int clock_slot;
Tejun Heof08048e2008-03-25 12:22:47 +0900831 int rc;
832
833 rc = pcim_enable_device(dev);
834 if (rc)
835 return rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400836
837 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
838 class_rev &= 0xFF;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400839
Jeff Garzik669a5db2006-08-29 18:12:40 -0400840 if (dev->device == PCI_DEVICE_ID_TTI_HPT366) {
841 /* May be a later chip in disguise. Check */
842 /* Older chips are in the HPT366 driver. Ignore them */
843 if (class_rev < 3)
844 return -ENODEV;
845 /* N series chips have their own driver. Ignore */
846 if (class_rev == 6)
847 return -ENODEV;
848
Jeff Garzik85cd7252006-08-31 00:03:49 -0400849 switch(class_rev) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400850 case 3:
Tejun Heo887125e2008-03-25 12:22:49 +0900851 ppi[0] = &info_hpt370;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400852 chip_table = &hpt370;
Alan Coxfcc2f692007-03-08 23:28:52 +0000853 prefer_dpll = 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400854 break;
855 case 4:
Tejun Heo887125e2008-03-25 12:22:49 +0900856 ppi[0] = &info_hpt370a;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400857 chip_table = &hpt370a;
Alan Coxfcc2f692007-03-08 23:28:52 +0000858 prefer_dpll = 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400859 break;
860 case 5:
Tejun Heo887125e2008-03-25 12:22:49 +0900861 ppi[0] = &info_hpt372;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400862 chip_table = &hpt372;
863 break;
864 default:
865 printk(KERN_ERR "pata_hpt37x: Unknown HPT366 subtype please report (%d).\n", class_rev);
866 return -ENODEV;
867 }
868 } else {
869 switch(dev->device) {
870 case PCI_DEVICE_ID_TTI_HPT372:
871 /* 372N if rev >= 2*/
872 if (class_rev >= 2)
873 return -ENODEV;
Tejun Heo887125e2008-03-25 12:22:49 +0900874 ppi[0] = &info_hpt372;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400875 chip_table = &hpt372a;
876 break;
877 case PCI_DEVICE_ID_TTI_HPT302:
878 /* 302N if rev > 1 */
879 if (class_rev > 1)
880 return -ENODEV;
Tejun Heo887125e2008-03-25 12:22:49 +0900881 ppi[0] = &info_hpt372;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400882 /* Check this */
883 chip_table = &hpt302;
884 break;
885 case PCI_DEVICE_ID_TTI_HPT371:
Alan Coxfcc2f692007-03-08 23:28:52 +0000886 if (class_rev > 1)
887 return -ENODEV;
Tejun Heo887125e2008-03-25 12:22:49 +0900888 ppi[0] = &info_hpt372;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400889 chip_table = &hpt371;
Alan Coxa4734462007-04-26 00:19:25 -0700890 /* Single channel device, master is not present
891 but the BIOS (or us for non x86) must mark it
Alan Coxfcc2f692007-03-08 23:28:52 +0000892 absent */
893 pci_read_config_byte(dev, 0x50, &mcr1);
894 mcr1 &= ~0x04;
895 pci_write_config_byte(dev, 0x50, mcr1);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400896 break;
897 case PCI_DEVICE_ID_TTI_HPT374:
898 chip_table = &hpt374;
Tejun Heoa1efdab2008-03-25 12:22:50 +0900899 if (!(PCI_FUNC(dev->devfn) & 1))
900 *ppi = &info_hpt374_fn0;
901 else
902 *ppi = &info_hpt374_fn1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400903 break;
904 default:
905 printk(KERN_ERR "pata_hpt37x: PCI table is bogus please report (%d).\n", dev->device);
906 return -ENODEV;
907 }
908 }
909 /* Ok so this is a chip we support */
910
911 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
912 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
913 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
914 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
915
916 pci_read_config_byte(dev, 0x5A, &irqmask);
917 irqmask &= ~0x10;
918 pci_write_config_byte(dev, 0x5a, irqmask);
919
920 /*
921 * default to pci clock. make sure MA15/16 are set to output
922 * to prevent drives having problems with 40-pin cables. Needed
923 * for some drives such as IBM-DTLA which will not enter ready
924 * state on reset when PDIAG is a input.
925 */
926
Jeff Garzik85cd7252006-08-31 00:03:49 -0400927 pci_write_config_byte(dev, 0x5b, 0x23);
Jeff Garzika617c092007-05-21 20:14:23 -0400928
Alan Coxfcc2f692007-03-08 23:28:52 +0000929 /*
930 * HighPoint does this for HPT372A.
931 * NOTE: This register is only writeable via I/O space.
932 */
933 if (chip_table == &hpt372a)
934 outb(0x0e, iobase + 0x9c);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400935
Alan Coxfcc2f692007-03-08 23:28:52 +0000936 /* Some devices do not let this value be accessed via PCI space
Alan Cox73946f92007-11-05 22:53:38 +0000937 according to the old driver. In addition we must use the value
938 from FN 0 on the HPT374 */
Alan Coxfcc2f692007-03-08 23:28:52 +0000939
Alan Cox73946f92007-11-05 22:53:38 +0000940 if (chip_table == &hpt374) {
941 freq = hpt374_read_freq(dev);
942 if (freq == 0)
943 return -ENODEV;
944 } else
945 freq = inl(iobase + 0x90);
946
Jeff Garzik669a5db2006-08-29 18:12:40 -0400947 if ((freq >> 12) != 0xABCDE) {
948 int i;
949 u8 sr;
950 u32 total = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400951
Jeff Garzik669a5db2006-08-29 18:12:40 -0400952 printk(KERN_WARNING "pata_hpt37x: BIOS has not set timing clocks.\n");
Jeff Garzik85cd7252006-08-31 00:03:49 -0400953
Jeff Garzik669a5db2006-08-29 18:12:40 -0400954 /* This is the process the HPT371 BIOS is reported to use */
955 for(i = 0; i < 128; i++) {
956 pci_read_config_byte(dev, 0x78, &sr);
Alan Coxfcc2f692007-03-08 23:28:52 +0000957 total += sr & 0x1FF;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400958 udelay(15);
959 }
960 freq = total / 128;
961 }
962 freq &= 0x1FF;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400963
Jeff Garzik669a5db2006-08-29 18:12:40 -0400964 /*
965 * Turn the frequency check into a band and then find a timing
966 * table to match it.
967 */
Jeff Garzika617c092007-05-21 20:14:23 -0400968
Jeff Garzik669a5db2006-08-29 18:12:40 -0400969 clock_slot = hpt37x_clock_slot(freq, chip_table->base);
Alan Coxfcc2f692007-03-08 23:28:52 +0000970 if (chip_table->clocks[clock_slot] == NULL || prefer_dpll) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400971 /*
972 * We need to try PLL mode instead
Alan Coxfcc2f692007-03-08 23:28:52 +0000973 *
974 * For non UDMA133 capable devices we should
975 * use a 50MHz DPLL by choice
Jeff Garzik669a5db2006-08-29 18:12:40 -0400976 */
Alan Coxfcc2f692007-03-08 23:28:52 +0000977 unsigned int f_low, f_high;
Alan Cox960c8a12007-05-25 20:48:55 +0100978 int dpll, adjust;
Jeff Garzika617c092007-05-21 20:14:23 -0400979
Alan Cox960c8a12007-05-25 20:48:55 +0100980 /* Compute DPLL */
Tejun Heo887125e2008-03-25 12:22:49 +0900981 dpll = (ppi[0]->udma_mask & 0xC0) ? 3 : 2;
Jeff Garzika617c092007-05-21 20:14:23 -0400982
Alan Cox960c8a12007-05-25 20:48:55 +0100983 f_low = (MHz[clock_slot] * 48) / MHz[dpll];
Alan Coxfcc2f692007-03-08 23:28:52 +0000984 f_high = f_low + 2;
Alan Cox960c8a12007-05-25 20:48:55 +0100985 if (clock_slot > 1)
986 f_high += 2;
Alan Coxfcc2f692007-03-08 23:28:52 +0000987
988 /* Select the DPLL clock. */
989 pci_write_config_byte(dev, 0x5b, 0x21);
Alan Cox64a81702007-07-24 15:17:48 +0100990 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400991
Jeff Garzik669a5db2006-08-29 18:12:40 -0400992 for(adjust = 0; adjust < 8; adjust++) {
993 if (hpt37x_calibrate_dpll(dev))
994 break;
995 /* See if it'll settle at a fractionally different clock */
Alan Cox64a81702007-07-24 15:17:48 +0100996 if (adjust & 1)
997 f_low -= adjust >> 1;
998 else
999 f_high += adjust >> 1;
1000 pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001001 }
1002 if (adjust == 8) {
Sergei Shtylyov80b89872007-08-10 21:02:15 +04001003 printk(KERN_ERR "pata_hpt37x: DPLL did not stabilize!\n");
Jeff Garzik669a5db2006-08-29 18:12:40 -04001004 return -ENODEV;
1005 }
Alan Cox960c8a12007-05-25 20:48:55 +01001006 if (dpll == 3)
Tejun Heo1626aeb2007-05-04 12:43:58 +02001007 private_data = (void *)hpt37x_timings_66;
Alan Coxfcc2f692007-03-08 23:28:52 +00001008 else
Tejun Heo1626aeb2007-05-04 12:43:58 +02001009 private_data = (void *)hpt37x_timings_50;
Jeff Garzik85cd7252006-08-31 00:03:49 -04001010
Sergei Shtylyov80b89872007-08-10 21:02:15 +04001011 printk(KERN_INFO "pata_hpt37x: bus clock %dMHz, using %dMHz DPLL.\n",
1012 MHz[clock_slot], MHz[dpll]);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001013 } else {
Tejun Heo1626aeb2007-05-04 12:43:58 +02001014 private_data = (void *)chip_table->clocks[clock_slot];
Jeff Garzik669a5db2006-08-29 18:12:40 -04001015 /*
Alan Coxa4734462007-04-26 00:19:25 -07001016 * Perform a final fixup. Note that we will have used the
1017 * DPLL on the HPT372 which means we don't have to worry
1018 * about lack of UDMA133 support on lower clocks
1019 */
Jeff Garzik85cd7252006-08-31 00:03:49 -04001020
Tejun Heo887125e2008-03-25 12:22:49 +09001021 if (clock_slot < 2 && ppi[0] == &info_hpt370)
1022 ppi[0] = &info_hpt370_33;
1023 if (clock_slot < 2 && ppi[0] == &info_hpt370a)
1024 ppi[0] = &info_hpt370a_33;
Sergei Shtylyov80b89872007-08-10 21:02:15 +04001025 printk(KERN_INFO "pata_hpt37x: %s using %dMHz bus clock.\n",
1026 chip_table->name, MHz[clock_slot]);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001027 }
Alan Coxfcc2f692007-03-08 23:28:52 +00001028
Jeff Garzik669a5db2006-08-29 18:12:40 -04001029 /* Now kick off ATA set up */
Tejun Heo9363c382008-04-07 22:47:16 +09001030 return ata_pci_sff_init_one(dev, ppi, &hpt37x_sht, private_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001031}
1032
Jeff Garzik2d2744f2006-09-28 20:21:59 -04001033static const struct pci_device_id hpt37x[] = {
1034 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
1035 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
1036 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
1037 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), },
1038 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
1039
1040 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -04001041};
1042
1043static struct pci_driver hpt37x_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -04001044 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -04001045 .id_table = hpt37x,
1046 .probe = hpt37x_init_one,
1047 .remove = ata_pci_remove_one
1048};
1049
1050static int __init hpt37x_init(void)
1051{
1052 return pci_register_driver(&hpt37x_pci_driver);
1053}
1054
Jeff Garzik669a5db2006-08-29 18:12:40 -04001055static void __exit hpt37x_exit(void)
1056{
1057 pci_unregister_driver(&hpt37x_pci_driver);
1058}
1059
Jeff Garzik669a5db2006-08-29 18:12:40 -04001060MODULE_AUTHOR("Alan Cox");
1061MODULE_DESCRIPTION("low-level driver for the Highpoint HPT37x/30x");
1062MODULE_LICENSE("GPL");
1063MODULE_DEVICE_TABLE(pci, hpt37x);
1064MODULE_VERSION(DRV_VERSION);
1065
1066module_init(hpt37x_init);
1067module_exit(hpt37x_exit);