blob: 3c2bbf9eb8cb6cd27aa6798e537e08d7855ff793 [file] [log] [blame]
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/slab.h>
17#include <linux/platform_device.h>
18#include <linux/dma-mapping.h>
Manu Gautamb5067272012-07-02 09:53:41 +053019#include <linux/pm_runtime.h>
Manu Gautam377821c2012-09-28 16:53:24 +053020#include <linux/ratelimit.h>
Manu Gautamb5067272012-07-02 09:53:41 +053021#include <linux/interrupt.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020022#include <linux/ioport.h>
Manu Gautam1742db22012-06-19 13:33:24 +053023#include <linux/clk.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020024#include <linux/io.h>
25#include <linux/module.h>
26#include <linux/types.h>
Ido Shayevitzef72ddd2012-03-28 18:55:55 +020027#include <linux/delay.h>
28#include <linux/of.h>
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +053029#include <linux/of_platform.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030030#include <linux/list.h>
Manu Gautamb5067272012-07-02 09:53:41 +053031#include <linux/debugfs.h>
32#include <linux/uaccess.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030033#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
David Keitelad4a0282013-03-19 18:04:27 -070035#include <linux/qpnp-misc.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030036#include <linux/usb/msm_hsusb.h>
Manu Gautam60e01352012-05-29 09:00:34 +053037#include <linux/regulator/consumer.h>
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +053038#include <linux/power_supply.h>
Jack Pham0fc12332012-11-19 13:14:22 -080039#include <linux/qpnp/qpnp-adc.h>
Pavankumar Kondeti08693e72013-05-03 11:55:48 +053040#include <linux/cdev.h>
41#include <linux/completion.h>
Manu Gautam60e01352012-05-29 09:00:34 +053042
43#include <mach/rpm-regulator.h>
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +053044#include <mach/rpm-regulator-smd.h>
Manu Gautam2617deb2012-08-31 17:50:06 -070045#include <mach/msm_bus.h>
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +053046#include <mach/clk.h>
Ido Shayevitz9fb83452012-04-01 17:45:58 +030047
Manu Gautam8c642812012-06-07 10:35:10 +053048#include "dwc3_otg.h"
Ido Shayevitz9fb83452012-04-01 17:45:58 +030049#include "core.h"
50#include "gadget.h"
51
Jack Pham0fc12332012-11-19 13:14:22 -080052/* ADC threshold values */
53static int adc_low_threshold = 700;
54module_param(adc_low_threshold, int, S_IRUGO | S_IWUSR);
55MODULE_PARM_DESC(adc_low_threshold, "ADC ID Low voltage threshold");
56
57static int adc_high_threshold = 950;
58module_param(adc_high_threshold, int, S_IRUGO | S_IWUSR);
59MODULE_PARM_DESC(adc_high_threshold, "ADC ID High voltage threshold");
60
61static int adc_meas_interval = ADC_MEAS1_INTERVAL_1S;
62module_param(adc_meas_interval, int, S_IRUGO | S_IWUSR);
63MODULE_PARM_DESC(adc_meas_interval, "ADC ID polling period");
64
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +053065static int override_phy_init;
66module_param(override_phy_init, int, S_IRUGO|S_IWUSR);
67MODULE_PARM_DESC(override_phy_init, "Override HSPHY Init Seq");
68
Jack Pham9b4606b2013-04-02 17:32:25 -070069/* Enable Proprietary charger detection */
70static bool prop_chg_detect;
71module_param(prop_chg_detect, bool, S_IRUGO | S_IWUSR);
72MODULE_PARM_DESC(prop_chg_detect, "Enable Proprietary charger detection");
73
Ido Shayevitz9fb83452012-04-01 17:45:58 +030074/**
75 * USB DBM Hardware registers.
76 *
77 */
Shimrit Malichia00d7322012-08-05 13:56:28 +030078#define DBM_BASE 0x000F8000
79#define DBM_EP_CFG(n) (DBM_BASE + (0x00 + 4 * (n)))
80#define DBM_DATA_FIFO(n) (DBM_BASE + (0x10 + 4 * (n)))
81#define DBM_DATA_FIFO_SIZE(n) (DBM_BASE + (0x20 + 4 * (n)))
82#define DBM_DATA_FIFO_EN (DBM_BASE + (0x30))
83#define DBM_GEVNTADR (DBM_BASE + (0x34))
84#define DBM_GEVNTSIZ (DBM_BASE + (0x38))
85#define DBM_DBG_CNFG (DBM_BASE + (0x3C))
86#define DBM_HW_TRB0_EP(n) (DBM_BASE + (0x40 + 4 * (n)))
87#define DBM_HW_TRB1_EP(n) (DBM_BASE + (0x50 + 4 * (n)))
88#define DBM_HW_TRB2_EP(n) (DBM_BASE + (0x60 + 4 * (n)))
89#define DBM_HW_TRB3_EP(n) (DBM_BASE + (0x70 + 4 * (n)))
90#define DBM_PIPE_CFG (DBM_BASE + (0x80))
91#define DBM_SOFT_RESET (DBM_BASE + (0x84))
92#define DBM_GEN_CFG (DBM_BASE + (0x88))
Ido Shayevitz9fb83452012-04-01 17:45:58 +030093
94/**
95 * USB DBM Hardware registers bitmask.
96 *
97 */
98/* DBM_EP_CFG */
Shimrit Malichia00d7322012-08-05 13:56:28 +030099#define DBM_EN_EP 0x00000001
100#define USB3_EPNUM 0x0000003E
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300101#define DBM_BAM_PIPE_NUM 0x000000C0
102#define DBM_PRODUCER 0x00000100
103#define DBM_DISABLE_WB 0x00000200
104#define DBM_INT_RAM_ACC 0x00000400
105
106/* DBM_DATA_FIFO_SIZE */
107#define DBM_DATA_FIFO_SIZE_MASK 0x0000ffff
108
109/* DBM_GEVNTSIZ */
110#define DBM_GEVNTSIZ_MASK 0x0000ffff
111
112/* DBM_DBG_CNFG */
113#define DBM_ENABLE_IOC_MASK 0x0000000f
114
115/* DBM_SOFT_RESET */
116#define DBM_SFT_RST_EP0 0x00000001
117#define DBM_SFT_RST_EP1 0x00000002
118#define DBM_SFT_RST_EP2 0x00000004
119#define DBM_SFT_RST_EP3 0x00000008
Shimrit Malichia00d7322012-08-05 13:56:28 +0300120#define DBM_SFT_RST_EPS_MASK 0x0000000F
121#define DBM_SFT_RST_MASK 0x80000000
122#define DBM_EN_MASK 0x00000002
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200123
124#define DBM_MAX_EPS 4
125
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300126/* DBM TRB configurations */
127#define DBM_TRB_BIT 0x80000000
128#define DBM_TRB_DATA_SRC 0x40000000
129#define DBM_TRB_DMA 0x20000000
130#define DBM_TRB_EP_NUM(ep) (ep<<24)
Shimrit Malichia00d7322012-08-05 13:56:28 +0300131
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +0530132#define USB3_PORTSC (0x430)
133#define PORT_PE (0x1 << 1)
Manu Gautam8c642812012-06-07 10:35:10 +0530134/**
135 * USB QSCRATCH Hardware registers
136 *
137 */
138#define QSCRATCH_REG_OFFSET (0x000F8800)
Pavankumar Kondeti08693e72013-05-03 11:55:48 +0530139#define QSCRATCH_CTRL_REG (QSCRATCH_REG_OFFSET + 0x04)
Shimrit Malichia00d7322012-08-05 13:56:28 +0300140#define QSCRATCH_GENERAL_CFG (QSCRATCH_REG_OFFSET + 0x08)
Manu Gautambd0e5782012-08-30 10:39:01 -0700141#define HS_PHY_CTRL_REG (QSCRATCH_REG_OFFSET + 0x10)
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +0530142#define PARAMETER_OVERRIDE_X_REG (QSCRATCH_REG_OFFSET + 0x14)
Manu Gautam8c642812012-06-07 10:35:10 +0530143#define CHARGING_DET_CTRL_REG (QSCRATCH_REG_OFFSET + 0x18)
144#define CHARGING_DET_OUTPUT_REG (QSCRATCH_REG_OFFSET + 0x1C)
145#define ALT_INTERRUPT_EN_REG (QSCRATCH_REG_OFFSET + 0x20)
146#define HS_PHY_IRQ_STAT_REG (QSCRATCH_REG_OFFSET + 0x24)
Manu Gautamd4108b72012-12-14 17:35:18 +0530147#define CGCTL_REG (QSCRATCH_REG_OFFSET + 0x28)
Manu Gautambd0e5782012-08-30 10:39:01 -0700148#define SS_PHY_CTRL_REG (QSCRATCH_REG_OFFSET + 0x30)
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +0530149#define SS_PHY_PARAM_CTRL_1 (QSCRATCH_REG_OFFSET + 0x34)
150#define SS_PHY_PARAM_CTRL_2 (QSCRATCH_REG_OFFSET + 0x38)
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530151#define SS_CR_PROTOCOL_DATA_IN_REG (QSCRATCH_REG_OFFSET + 0x3C)
152#define SS_CR_PROTOCOL_DATA_OUT_REG (QSCRATCH_REG_OFFSET + 0x40)
153#define SS_CR_PROTOCOL_CAP_ADDR_REG (QSCRATCH_REG_OFFSET + 0x44)
154#define SS_CR_PROTOCOL_CAP_DATA_REG (QSCRATCH_REG_OFFSET + 0x48)
155#define SS_CR_PROTOCOL_READ_REG (QSCRATCH_REG_OFFSET + 0x4C)
156#define SS_CR_PROTOCOL_WRITE_REG (QSCRATCH_REG_OFFSET + 0x50)
Manu Gautam8c642812012-06-07 10:35:10 +0530157
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300158struct dwc3_msm_req_complete {
159 struct list_head list_item;
160 struct usb_request *req;
161 void (*orig_complete)(struct usb_ep *ep,
162 struct usb_request *req);
163};
164
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200165struct dwc3_msm {
Ido Shayevitzef72ddd2012-03-28 18:55:55 +0200166 struct device *dev;
167 void __iomem *base;
168 u32 resource_size;
169 int dbm_num_eps;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300170 u8 ep_num_mapping[DBM_MAX_EPS];
171 const struct usb_ep_ops *original_ep_ops[DWC3_ENDPOINTS_NUM];
172 struct list_head req_complete_list;
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +0530173 struct clk *xo_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -0700174 struct clk *ref_clk;
Manu Gautam1742db22012-06-19 13:33:24 +0530175 struct clk *core_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -0700176 struct clk *iface_clk;
177 struct clk *sleep_clk;
178 struct clk *hsphy_sleep_clk;
Jack Pham22698b82013-02-13 17:45:06 -0800179 struct clk *utmi_clk;
Manu Gautam60e01352012-05-29 09:00:34 +0530180 struct regulator *hsusb_3p3;
181 struct regulator *hsusb_1p8;
182 struct regulator *hsusb_vddcx;
183 struct regulator *ssusb_1p8;
184 struct regulator *ssusb_vddcx;
Manu Gautambb825d72013-03-12 16:25:42 +0530185
186 /* VBUS regulator if no OTG and running in host only mode */
187 struct regulator *vbus_otg;
Manu Gautamb5067272012-07-02 09:53:41 +0530188 struct dwc3_ext_xceiv ext_xceiv;
189 bool resume_pending;
190 atomic_t pm_suspended;
191 atomic_t in_lpm;
Manu Gautam377821c2012-09-28 16:53:24 +0530192 int hs_phy_irq;
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +0530193 int hsphy_init_seq;
Manu Gautam377821c2012-09-28 16:53:24 +0530194 bool lpm_irq_seen;
Manu Gautamb5067272012-07-02 09:53:41 +0530195 struct delayed_work resume_work;
Manu Gautam6eb13e32013-02-01 15:19:15 +0530196 struct work_struct restart_usb_work;
Manu Gautamb5067272012-07-02 09:53:41 +0530197 struct wake_lock wlock;
Manu Gautam8c642812012-06-07 10:35:10 +0530198 struct dwc3_charger charger;
199 struct usb_phy *otg_xceiv;
200 struct delayed_work chg_work;
201 enum usb_chg_state chg_state;
Jack Pham0cca9412013-03-08 13:22:42 -0800202 int pmic_id_irq;
203 struct work_struct id_work;
Siddartha Mohanadossa3e35512013-02-22 17:06:07 -0800204 struct qpnp_adc_tm_btm_param adc_param;
Jack Pham0fc12332012-11-19 13:14:22 -0800205 struct delayed_work init_adc_work;
206 bool id_adc_detect;
Manu Gautam8c642812012-06-07 10:35:10 +0530207 u8 dcd_retries;
Manu Gautam2617deb2012-08-31 17:50:06 -0700208 u32 bus_perf_client;
209 struct msm_bus_scale_pdata *bus_scale_table;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530210 struct power_supply usb_psy;
Jack Pham9354c6a2012-12-20 19:19:32 -0800211 struct power_supply *ext_vbus_psy;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530212 unsigned int online;
213 unsigned int host_mode;
214 unsigned int current_max;
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +0530215 unsigned int vdd_no_vol_level;
216 unsigned int vdd_low_vol_level;
217 unsigned int vdd_high_vol_level;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +0530218 bool vbus_active;
Jack Phamfadd6432012-12-07 19:03:41 -0800219 bool ext_inuse;
Jack Phamf12b7e12012-12-28 14:27:26 -0800220 enum dwc3_id_state id_state;
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +0530221 unsigned long lpm_flags;
222#define MDWC3_CORECLK_OFF BIT(0)
223#define MDWC3_TCXO_SHUTDOWN BIT(1)
Pavankumar Kondeti08693e72013-05-03 11:55:48 +0530224
225 u32 qscratch_ctl_val;
226 dev_t ext_chg_dev;
227 struct cdev ext_chg_cdev;
228 struct class *ext_chg_class;
229 struct device *ext_chg_device;
230 bool ext_chg_opened;
231 bool ext_chg_active;
232 struct completion ext_chg_wait;
Manu Gautam60e01352012-05-29 09:00:34 +0530233};
234
235#define USB_HSPHY_3P3_VOL_MIN 3050000 /* uV */
236#define USB_HSPHY_3P3_VOL_MAX 3300000 /* uV */
237#define USB_HSPHY_3P3_HPM_LOAD 16000 /* uA */
238
239#define USB_HSPHY_1P8_VOL_MIN 1800000 /* uV */
240#define USB_HSPHY_1P8_VOL_MAX 1800000 /* uV */
241#define USB_HSPHY_1P8_HPM_LOAD 19000 /* uA */
242
243#define USB_SSPHY_1P8_VOL_MIN 1800000 /* uV */
244#define USB_SSPHY_1P8_VOL_MAX 1800000 /* uV */
245#define USB_SSPHY_1P8_HPM_LOAD 23000 /* uA */
246
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300247static struct dwc3_msm *context;
248
Jack Phamfadd6432012-12-07 19:03:41 -0800249static struct usb_ext_notification *usb_ext;
250
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300251/**
252 *
253 * Read register with debug info.
254 *
255 * @base - DWC3 base virtual address.
256 * @offset - register offset.
257 *
258 * @return u32
259 */
260static inline u32 dwc3_msm_read_reg(void *base, u32 offset)
261{
262 u32 val = ioread32(base + offset);
263 return val;
264}
265
266/**
267 * Read register masked field with debug info.
268 *
269 * @base - DWC3 base virtual address.
270 * @offset - register offset.
271 * @mask - register bitmask.
272 *
273 * @return u32
274 */
275static inline u32 dwc3_msm_read_reg_field(void *base,
276 u32 offset,
277 const u32 mask)
278{
279 u32 shift = find_first_bit((void *)&mask, 32);
280 u32 val = ioread32(base + offset);
281 val &= mask; /* clear other bits */
282 val >>= shift;
283 return val;
284}
285
286/**
287 *
288 * Write register with debug info.
289 *
290 * @base - DWC3 base virtual address.
291 * @offset - register offset.
292 * @val - value to write.
293 *
294 */
295static inline void dwc3_msm_write_reg(void *base, u32 offset, u32 val)
296{
297 iowrite32(val, base + offset);
298}
299
300/**
301 * Write register masked field with debug info.
302 *
303 * @base - DWC3 base virtual address.
304 * @offset - register offset.
305 * @mask - register bitmask.
306 * @val - value to write.
307 *
308 */
309static inline void dwc3_msm_write_reg_field(void *base, u32 offset,
310 const u32 mask, u32 val)
311{
312 u32 shift = find_first_bit((void *)&mask, 32);
313 u32 tmp = ioread32(base + offset);
314
315 tmp &= ~mask; /* clear written bits */
316 val = tmp | (val << shift);
317 iowrite32(val, base + offset);
318}
319
320/**
Manu Gautam8c642812012-06-07 10:35:10 +0530321 * Write register and read back masked value to confirm it is written
322 *
323 * @base - DWC3 base virtual address.
324 * @offset - register offset.
325 * @mask - register bitmask specifying what should be updated
326 * @val - value to write.
327 *
328 */
329static inline void dwc3_msm_write_readback(void *base, u32 offset,
330 const u32 mask, u32 val)
331{
332 u32 write_val, tmp = ioread32(base + offset);
333
334 tmp &= ~mask; /* retain other bits */
335 write_val = tmp | val;
336
337 iowrite32(write_val, base + offset);
338
339 /* Read back to see if val was written */
340 tmp = ioread32(base + offset);
341 tmp &= mask; /* clear other bits */
342
343 if (tmp != val)
344 dev_err(context->dev, "%s: write: %x to QSCRATCH: %x FAILED\n",
345 __func__, val, offset);
346}
347
348/**
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +0530349 *
350 * Write SSPHY register with debug info.
351 *
352 * @base - DWC3 base virtual address.
353 * @addr - SSPHY address to write.
354 * @val - value to write.
355 *
356 */
357static void dwc3_msm_ssusb_write_phycreg(void *base, u32 addr, u32 val)
358{
359 iowrite32(addr, base + SS_CR_PROTOCOL_DATA_IN_REG);
360 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_ADDR_REG);
361 while (ioread32(base + SS_CR_PROTOCOL_CAP_ADDR_REG))
362 cpu_relax();
363
364 iowrite32(val, base + SS_CR_PROTOCOL_DATA_IN_REG);
365 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_DATA_REG);
366 while (ioread32(base + SS_CR_PROTOCOL_CAP_DATA_REG))
367 cpu_relax();
368
369 iowrite32(0x1, base + SS_CR_PROTOCOL_WRITE_REG);
370 while (ioread32(base + SS_CR_PROTOCOL_WRITE_REG))
371 cpu_relax();
372}
373
374/**
375 *
376 * Read SSPHY register with debug info.
377 *
378 * @base - DWC3 base virtual address.
379 * @addr - SSPHY address to read.
380 *
381 */
382static u32 dwc3_msm_ssusb_read_phycreg(void *base, u32 addr)
383{
384 iowrite32(addr, base + SS_CR_PROTOCOL_DATA_IN_REG);
385 iowrite32(0x1, base + SS_CR_PROTOCOL_CAP_ADDR_REG);
386 while (ioread32(base + SS_CR_PROTOCOL_CAP_ADDR_REG))
387 cpu_relax();
388
389 iowrite32(0x1, base + SS_CR_PROTOCOL_READ_REG);
390 while (ioread32(base + SS_CR_PROTOCOL_READ_REG))
391 cpu_relax();
392
393 return ioread32(base + SS_CR_PROTOCOL_DATA_OUT_REG);
394}
395
396/**
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300397 * Return DBM EP number according to usb endpoint number.
398 *
399 */
400static int dwc3_msm_find_matching_dbm_ep(u8 usb_ep)
401{
402 int i;
403
404 for (i = 0; i < context->dbm_num_eps; i++)
405 if (context->ep_num_mapping[i] == usb_ep)
406 return i;
407
408 return -ENODEV; /* Not found */
409}
410
411/**
412 * Return number of configured DBM endpoints.
413 *
414 */
415static int dwc3_msm_configured_dbm_ep_num(void)
416{
417 int i;
418 int count = 0;
419
420 for (i = 0; i < context->dbm_num_eps; i++)
421 if (context->ep_num_mapping[i])
422 count++;
423
424 return count;
425}
426
427/**
428 * Configure the DBM with the USB3 core event buffer.
429 * This function is called by the SNPS UDC upon initialization.
430 *
431 * @addr - address of the event buffer.
432 * @size - size of the event buffer.
433 *
434 */
435static int dwc3_msm_event_buffer_config(u32 addr, u16 size)
436{
437 dev_dbg(context->dev, "%s\n", __func__);
438
439 dwc3_msm_write_reg(context->base, DBM_GEVNTADR, addr);
440 dwc3_msm_write_reg_field(context->base, DBM_GEVNTSIZ,
441 DBM_GEVNTSIZ_MASK, size);
442
443 return 0;
444}
445
446/**
447 * Reset the DBM registers upon initialization.
448 *
449 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300450static int dwc3_msm_dbm_soft_reset(int enter_reset)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300451{
452 dev_dbg(context->dev, "%s\n", __func__);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300453 if (enter_reset) {
454 dev_dbg(context->dev, "enter DBM reset\n");
455 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
456 DBM_SFT_RST_MASK, 1);
457 } else {
458 dev_dbg(context->dev, "exit DBM reset\n");
459 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
460 DBM_SFT_RST_MASK, 0);
461 /*enable DBM*/
462 dwc3_msm_write_reg_field(context->base, QSCRATCH_GENERAL_CFG,
463 DBM_EN_MASK, 0x1);
464 }
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300465
466 return 0;
467}
468
469/**
470 * Soft reset specific DBM ep.
471 * This function is called by the function driver upon events
472 * such as transfer aborting, USB re-enumeration and USB
473 * disconnection.
474 *
475 * @dbm_ep - DBM ep number.
476 * @enter_reset - should we enter a reset state or get out of it.
477 *
478 */
479static int dwc3_msm_dbm_ep_soft_reset(u8 dbm_ep, bool enter_reset)
480{
481 dev_dbg(context->dev, "%s\n", __func__);
482
483 if (dbm_ep >= context->dbm_num_eps) {
484 dev_err(context->dev,
485 "%s: Invalid DBM ep index\n", __func__);
486 return -ENODEV;
487 }
488
489 if (enter_reset) {
490 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300491 DBM_SFT_RST_EPS_MASK & 1 << dbm_ep, 1);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300492 } else {
493 dwc3_msm_write_reg_field(context->base, DBM_SOFT_RESET,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300494 DBM_SFT_RST_EPS_MASK & 1 << dbm_ep, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300495 }
496
497 return 0;
498}
499
500/**
501 * Configure a USB DBM ep to work in BAM mode.
502 *
503 *
504 * @usb_ep - USB physical EP number.
505 * @producer - producer/consumer.
506 * @disable_wb - disable write back to system memory.
507 * @internal_mem - use internal USB memory for data fifo.
508 * @ioc - enable interrupt on completion.
509 *
510 * @return int - DBM ep number.
511 */
512static int dwc3_msm_dbm_ep_config(u8 usb_ep, u8 bam_pipe,
513 bool producer, bool disable_wb,
514 bool internal_mem, bool ioc)
515{
516 u8 dbm_ep;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300517 u32 ep_cfg;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300518
519 dev_dbg(context->dev, "%s\n", __func__);
520
Shimrit Malichia00d7322012-08-05 13:56:28 +0300521 dbm_ep = dwc3_msm_find_matching_dbm_ep(usb_ep);
522
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300523 if (dbm_ep < 0) {
Shimrit Malichia00d7322012-08-05 13:56:28 +0300524 dev_err(context->dev,
525 "%s: Invalid usb ep index\n", __func__);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300526 return -ENODEV;
527 }
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300528 /* First, reset the dbm endpoint */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300529 dwc3_msm_dbm_ep_soft_reset(dbm_ep, 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300530
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300531 /* Set ioc bit for dbm_ep if needed */
532 dwc3_msm_write_reg_field(context->base, DBM_DBG_CNFG,
Shimrit Malichia00d7322012-08-05 13:56:28 +0300533 DBM_ENABLE_IOC_MASK & 1 << dbm_ep, ioc ? 1 : 0);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300534
Shimrit Malichia00d7322012-08-05 13:56:28 +0300535 ep_cfg = (producer ? DBM_PRODUCER : 0) |
536 (disable_wb ? DBM_DISABLE_WB : 0) |
537 (internal_mem ? DBM_INT_RAM_ACC : 0);
538
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300539 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep),
Shimrit Malichia00d7322012-08-05 13:56:28 +0300540 DBM_PRODUCER | DBM_DISABLE_WB | DBM_INT_RAM_ACC, ep_cfg >> 8);
541
542 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep), USB3_EPNUM,
543 usb_ep);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300544 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep),
545 DBM_BAM_PIPE_NUM, bam_pipe);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300546 dwc3_msm_write_reg_field(context->base, DBM_PIPE_CFG, 0x000000ff,
547 0xe4);
548 dwc3_msm_write_reg_field(context->base, DBM_EP_CFG(dbm_ep), DBM_EN_EP,
549 1);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300550
551 return dbm_ep;
552}
553
554/**
555 * Configure a USB DBM ep to work in normal mode.
556 *
557 * @usb_ep - USB ep number.
558 *
559 */
560static int dwc3_msm_dbm_ep_unconfig(u8 usb_ep)
561{
562 u8 dbm_ep;
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530563 u32 data;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300564
565 dev_dbg(context->dev, "%s\n", __func__);
566
567 dbm_ep = dwc3_msm_find_matching_dbm_ep(usb_ep);
568
569 if (dbm_ep < 0) {
570 dev_err(context->dev,
571 "%s: Invalid usb ep index\n", __func__);
572 return -ENODEV;
573 }
574
575 context->ep_num_mapping[dbm_ep] = 0;
576
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530577 data = dwc3_msm_read_reg(context->base, DBM_EP_CFG(dbm_ep));
578 data &= (~0x1);
579 dwc3_msm_write_reg(context->base, DBM_EP_CFG(dbm_ep), data);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300580
581 /* Reset the dbm endpoint */
582 dwc3_msm_dbm_ep_soft_reset(dbm_ep, true);
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530583 /*
584 * 10 usec delay is required before deasserting DBM endpoint reset
585 * according to hardware programming guide.
586 */
587 udelay(10);
588 dwc3_msm_dbm_ep_soft_reset(dbm_ep, false);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300589
590 return 0;
591}
592
593/**
594 * Configure the DBM with the BAM's data fifo.
595 * This function is called by the USB BAM Driver
596 * upon initialization.
597 *
598 * @ep - pointer to usb endpoint.
599 * @addr - address of data fifo.
600 * @size - size of data fifo.
601 *
602 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300603int msm_data_fifo_config(struct usb_ep *ep, u32 addr, u32 size, u8 dst_pipe_idx)
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300604{
605 u8 dbm_ep;
606 struct dwc3_ep *dep = to_dwc3_ep(ep);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300607 u8 bam_pipe = dst_pipe_idx;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300608
609 dev_dbg(context->dev, "%s\n", __func__);
610
Shimrit Malichia00d7322012-08-05 13:56:28 +0300611 dbm_ep = bam_pipe;
612 context->ep_num_mapping[dbm_ep] = dep->number;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300613
614 dwc3_msm_write_reg(context->base, DBM_DATA_FIFO(dbm_ep), addr);
615 dwc3_msm_write_reg_field(context->base, DBM_DATA_FIFO_SIZE(dbm_ep),
616 DBM_DATA_FIFO_SIZE_MASK, size);
617
618 return 0;
619}
620
621/**
622* Cleanups for msm endpoint on request complete.
623*
624* Also call original request complete.
625*
626* @usb_ep - pointer to usb_ep instance.
627* @request - pointer to usb_request instance.
628*
629* @return int - 0 on success, negetive on error.
630*/
631static void dwc3_msm_req_complete_func(struct usb_ep *ep,
632 struct usb_request *request)
633{
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300634 struct dwc3_ep *dep = to_dwc3_ep(ep);
635 struct dwc3_msm_req_complete *req_complete = NULL;
636
637 /* Find original request complete function and remove it from list */
638 list_for_each_entry(req_complete,
639 &context->req_complete_list,
640 list_item) {
641 if (req_complete->req == request)
642 break;
643 }
644 if (!req_complete || req_complete->req != request) {
645 dev_err(dep->dwc->dev, "%s: could not find the request\n",
646 __func__);
647 return;
648 }
649 list_del(&req_complete->list_item);
650
651 /*
652 * Release another one TRB to the pool since DBM queue took 2 TRBs
653 * (normal and link), and the dwc3/gadget.c :: dwc3_gadget_giveback
654 * released only one.
655 */
Manu Gautam55d34222012-12-19 16:49:47 +0530656 dep->busy_slot++;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300657
658 /* Unconfigure dbm ep */
659 dwc3_msm_dbm_ep_unconfig(dep->number);
660
661 /*
662 * If this is the last endpoint we unconfigured, than reset also
663 * the event buffers.
664 */
665 if (0 == dwc3_msm_configured_dbm_ep_num())
666 dwc3_msm_event_buffer_config(0, 0);
667
668 /*
669 * Call original complete function, notice that dwc->lock is already
670 * taken by the caller of this function (dwc3_gadget_giveback()).
671 */
672 request->complete = req_complete->orig_complete;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300673 if (request->complete)
674 request->complete(ep, request);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300675
676 kfree(req_complete);
677}
678
679/**
680* Helper function.
681* See the header of the dwc3_msm_ep_queue function.
682*
683* @dwc3_ep - pointer to dwc3_ep instance.
684* @req - pointer to dwc3_request instance.
685*
686* @return int - 0 on success, negetive on error.
687*/
688static int __dwc3_msm_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
689{
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300690 struct dwc3_trb *trb;
691 struct dwc3_trb *trb_link;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300692 struct dwc3_gadget_ep_cmd_params params;
693 u32 cmd;
694 int ret = 0;
695
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300696 /* We push the request to the dep->req_queued list to indicate that
697 * this request is issued with start transfer. The request will be out
698 * from this list in 2 cases. The first is that the transfer will be
699 * completed (not if the transfer is endless using a circular TRBs with
700 * with link TRB). The second case is an option to do stop stransfer,
701 * this can be initiated by the function driver when calling dequeue.
702 */
703 req->queued = true;
704 list_add_tail(&req->list, &dep->req_queued);
705
706 /* First, prepare a normal TRB, point to the fake buffer */
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300707 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300708 dep->free_slot++;
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300709 memset(trb, 0, sizeof(*trb));
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300710
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300711 req->trb = trb;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300712 trb->bph = DBM_TRB_BIT | DBM_TRB_DMA | DBM_TRB_EP_NUM(dep->number);
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300713 trb->size = DWC3_TRB_SIZE_LENGTH(req->request.length);
714 trb->ctrl = DWC3_TRBCTL_NORMAL | DWC3_TRB_CTRL_HWO | DWC3_TRB_CTRL_CHN;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300715 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300716
717 /* Second, prepare a Link TRB that points to the first TRB*/
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300718 trb_link = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300719 dep->free_slot++;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300720 memset(trb_link, 0, sizeof *trb_link);
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300721
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300722 trb_link->bpl = lower_32_bits(req->trb_dma);
Shimrit Malichia00d7322012-08-05 13:56:28 +0300723 trb_link->bph = DBM_TRB_BIT |
Ido Shayevitzfa65a582012-06-06 14:39:54 +0300724 DBM_TRB_DMA | DBM_TRB_EP_NUM(dep->number);
725 trb_link->size = 0;
726 trb_link->ctrl = DWC3_TRBCTL_LINK_TRB | DWC3_TRB_CTRL_HWO;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300727
728 /*
729 * Now start the transfer
730 */
731 memset(&params, 0, sizeof(params));
Shimrit Malichia00d7322012-08-05 13:56:28 +0300732 params.param0 = 0; /* TDAddr High */
733 params.param1 = lower_32_bits(req->trb_dma); /* DAddr Low */
734
Manu Gautam5b2bf9a2012-10-18 10:52:50 +0530735 /* DBM requires IOC to be set */
736 cmd = DWC3_DEPCMD_STARTTRANSFER | DWC3_DEPCMD_CMDIOC;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300737 ret = dwc3_send_gadget_ep_cmd(dep->dwc, dep->number, cmd, &params);
738 if (ret < 0) {
739 dev_dbg(dep->dwc->dev,
740 "%s: failed to send STARTTRANSFER command\n",
741 __func__);
742
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300743 list_del(&req->list);
744 return ret;
745 }
Manu Gautam4a51a062012-12-07 11:24:39 +0530746 dep->flags |= DWC3_EP_BUSY;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300747
748 return ret;
749}
750
751/**
752* Queue a usb request to the DBM endpoint.
753* This function should be called after the endpoint
754* was enabled by the ep_enable.
755*
756* This function prepares special structure of TRBs which
757* is familier with the DBM HW, so it will possible to use
758* this endpoint in DBM mode.
759*
760* The TRBs prepared by this function, is one normal TRB
761* which point to a fake buffer, followed by a link TRB
762* that points to the first TRB.
763*
764* The API of this function follow the regular API of
765* usb_ep_queue (see usb_ep_ops in include/linuk/usb/gadget.h).
766*
767* @usb_ep - pointer to usb_ep instance.
768* @request - pointer to usb_request instance.
769* @gfp_flags - possible flags.
770*
771* @return int - 0 on success, negetive on error.
772*/
773static int dwc3_msm_ep_queue(struct usb_ep *ep,
774 struct usb_request *request, gfp_t gfp_flags)
775{
776 struct dwc3_request *req = to_dwc3_request(request);
777 struct dwc3_ep *dep = to_dwc3_ep(ep);
778 struct dwc3 *dwc = dep->dwc;
779 struct dwc3_msm_req_complete *req_complete;
780 unsigned long flags;
781 int ret = 0;
782 u8 bam_pipe;
783 bool producer;
784 bool disable_wb;
785 bool internal_mem;
786 bool ioc;
Shimrit Malichia00d7322012-08-05 13:56:28 +0300787 u8 speed;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300788
789 if (!(request->udc_priv & MSM_SPS_MODE)) {
790 /* Not SPS mode, call original queue */
791 dev_vdbg(dwc->dev, "%s: not sps mode, use regular queue\n",
792 __func__);
793
794 return (context->original_ep_ops[dep->number])->queue(ep,
795 request,
796 gfp_flags);
797 }
798
799 if (!dep->endpoint.desc) {
800 dev_err(dwc->dev,
801 "%s: trying to queue request %p to disabled ep %s\n",
802 __func__, request, ep->name);
803 return -EPERM;
804 }
805
806 if (dep->number == 0 || dep->number == 1) {
807 dev_err(dwc->dev,
808 "%s: trying to queue dbm request %p to control ep %s\n",
809 __func__, request, ep->name);
810 return -EPERM;
811 }
812
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300813
Manu Gautam4a51a062012-12-07 11:24:39 +0530814 if (dep->busy_slot != dep->free_slot || !list_empty(&dep->request_list)
815 || !list_empty(&dep->req_queued)) {
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300816 dev_err(dwc->dev,
817 "%s: trying to queue dbm request %p tp ep %s\n",
818 __func__, request, ep->name);
819 return -EPERM;
Manu Gautam4a51a062012-12-07 11:24:39 +0530820 } else {
821 dep->busy_slot = 0;
822 dep->free_slot = 0;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300823 }
824
825 /*
826 * Override req->complete function, but before doing that,
827 * store it's original pointer in the req_complete_list.
828 */
829 req_complete = kzalloc(sizeof(*req_complete), GFP_KERNEL);
830 if (!req_complete) {
831 dev_err(dep->dwc->dev, "%s: not enough memory\n", __func__);
832 return -ENOMEM;
833 }
834 req_complete->req = request;
835 req_complete->orig_complete = request->complete;
836 list_add_tail(&req_complete->list_item, &context->req_complete_list);
837 request->complete = dwc3_msm_req_complete_func;
838
839 /*
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300840 * Configure the DBM endpoint
841 */
Shimrit Malichia00d7322012-08-05 13:56:28 +0300842 bam_pipe = request->udc_priv & MSM_PIPE_ID_MASK;
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300843 producer = ((request->udc_priv & MSM_PRODUCER) ? true : false);
844 disable_wb = ((request->udc_priv & MSM_DISABLE_WB) ? true : false);
845 internal_mem = ((request->udc_priv & MSM_INTERNAL_MEM) ? true : false);
846 ioc = ((request->udc_priv & MSM_ETD_IOC) ? true : false);
847
848 ret = dwc3_msm_dbm_ep_config(dep->number,
849 bam_pipe, producer,
850 disable_wb, internal_mem, ioc);
851 if (ret < 0) {
852 dev_err(context->dev,
853 "error %d after calling dwc3_msm_dbm_ep_config\n",
854 ret);
855 return ret;
856 }
857
858 dev_vdbg(dwc->dev, "%s: queing request %p to ep %s length %d\n",
859 __func__, request, ep->name, request->length);
860
861 /*
862 * We must obtain the lock of the dwc3 core driver,
863 * including disabling interrupts, so we will be sure
864 * that we are the only ones that configure the HW device
865 * core and ensure that we queuing the request will finish
866 * as soon as possible so we will release back the lock.
867 */
868 spin_lock_irqsave(&dwc->lock, flags);
869 ret = __dwc3_msm_ep_queue(dep, req);
870 spin_unlock_irqrestore(&dwc->lock, flags);
871 if (ret < 0) {
872 dev_err(context->dev,
873 "error %d after calling __dwc3_msm_ep_queue\n", ret);
874 return ret;
875 }
876
Shimrit Malichia00d7322012-08-05 13:56:28 +0300877 speed = dwc3_readl(dwc->regs, DWC3_DSTS) & DWC3_DSTS_CONNECTSPD;
878 dwc3_msm_write_reg(context->base, DBM_GEN_CFG, speed >> 2);
879
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300880 return 0;
881}
882
883/**
884 * Configure MSM endpoint.
885 * This function do specific configurations
886 * to an endpoint which need specific implementaion
887 * in the MSM architecture.
888 *
889 * This function should be called by usb function/class
890 * layer which need a support from the specific MSM HW
891 * which wrap the USB3 core. (like DBM specific endpoints)
892 *
893 * @ep - a pointer to some usb_ep instance
894 *
895 * @return int - 0 on success, negetive on error.
896 */
897int msm_ep_config(struct usb_ep *ep)
898{
899 struct dwc3_ep *dep = to_dwc3_ep(ep);
900 struct usb_ep_ops *new_ep_ops;
901
Manu Gautama302f612012-12-18 17:33:06 +0530902 dwc3_msm_event_buffer_config(dwc3_msm_read_reg(context->base,
903 DWC3_GEVNTADRLO(0)),
904 dwc3_msm_read_reg(context->base, DWC3_GEVNTSIZ(0)));
905
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300906 /* Save original ep ops for future restore*/
907 if (context->original_ep_ops[dep->number]) {
908 dev_err(context->dev,
909 "ep [%s,%d] already configured as msm endpoint\n",
910 ep->name, dep->number);
911 return -EPERM;
912 }
913 context->original_ep_ops[dep->number] = ep->ops;
914
915 /* Set new usb ops as we like */
916 new_ep_ops = kzalloc(sizeof(struct usb_ep_ops), GFP_KERNEL);
917 if (!new_ep_ops) {
918 dev_err(context->dev,
919 "%s: unable to allocate mem for new usb ep ops\n",
920 __func__);
921 return -ENOMEM;
922 }
923 (*new_ep_ops) = (*ep->ops);
924 new_ep_ops->queue = dwc3_msm_ep_queue;
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +0530925 new_ep_ops->disable = ep->ops->disable;
926
Ido Shayevitz9fb83452012-04-01 17:45:58 +0300927 ep->ops = new_ep_ops;
928
929 /*
930 * Do HERE more usb endpoint configurations
931 * which are specific to MSM.
932 */
933
934 return 0;
935}
936EXPORT_SYMBOL(msm_ep_config);
937
938/**
939 * Un-configure MSM endpoint.
940 * Tear down configurations done in the
941 * dwc3_msm_ep_config function.
942 *
943 * @ep - a pointer to some usb_ep instance
944 *
945 * @return int - 0 on success, negetive on error.
946 */
947int msm_ep_unconfig(struct usb_ep *ep)
948{
949 struct dwc3_ep *dep = to_dwc3_ep(ep);
950 struct usb_ep_ops *old_ep_ops;
951
952 /* Restore original ep ops */
953 if (!context->original_ep_ops[dep->number]) {
954 dev_err(context->dev,
955 "ep [%s,%d] was not configured as msm endpoint\n",
956 ep->name, dep->number);
957 return -EINVAL;
958 }
959 old_ep_ops = (struct usb_ep_ops *)ep->ops;
960 ep->ops = context->original_ep_ops[dep->number];
961 context->original_ep_ops[dep->number] = NULL;
962 kfree(old_ep_ops);
963
964 /*
965 * Do HERE more usb endpoint un-configurations
966 * which are specific to MSM.
967 */
968
969 return 0;
970}
971EXPORT_SYMBOL(msm_ep_unconfig);
972
Manu Gautam6eb13e32013-02-01 15:19:15 +0530973static void dwc3_restart_usb_work(struct work_struct *w)
974{
975 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
976 restart_usb_work);
977
978 dev_dbg(mdwc->dev, "%s\n", __func__);
979
980 if (atomic_read(&mdwc->in_lpm) || !mdwc->otg_xceiv) {
981 dev_err(mdwc->dev, "%s failed!!!\n", __func__);
982 return;
983 }
984
985 if (!mdwc->ext_xceiv.bsv) {
986 dev_dbg(mdwc->dev, "%s bailing out in disconnect\n", __func__);
987 return;
988 }
989
990 /* Reset active USB connection */
991 mdwc->ext_xceiv.bsv = false;
992 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
993 /* Make sure disconnect is processed before sending connect */
994 flush_delayed_work(&mdwc->resume_work);
995
996 mdwc->ext_xceiv.bsv = true;
997 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
998}
999
1000/**
1001 * Reset USB peripheral connection
1002 * Inform OTG for Vbus LOW followed by Vbus HIGH notification.
1003 * This performs full hardware reset and re-initialization which
1004 * might be required by some DBM client driver during uninit/cleanup.
1005 */
1006void msm_dwc3_restart_usb_session(void)
1007{
1008 struct dwc3_msm *mdwc = context;
1009
1010 dev_dbg(mdwc->dev, "%s\n", __func__);
1011 queue_work(system_nrt_wq, &mdwc->restart_usb_work);
1012
1013 return;
1014}
1015EXPORT_SYMBOL(msm_dwc3_restart_usb_session);
1016
Jack Phamfadd6432012-12-07 19:03:41 -08001017/**
1018 * msm_register_usb_ext_notification: register for event notification
1019 * @info: pointer to client usb_ext_notification structure. May be NULL.
1020 *
1021 * @return int - 0 on success, negative on error
1022 */
1023int msm_register_usb_ext_notification(struct usb_ext_notification *info)
1024{
1025 pr_debug("%s usb_ext: %p\n", __func__, info);
1026
1027 if (info) {
1028 if (usb_ext) {
1029 pr_err("%s: already registered\n", __func__);
1030 return -EEXIST;
1031 }
1032
1033 if (!info->notify) {
1034 pr_err("%s: notify is NULL\n", __func__);
1035 return -EINVAL;
1036 }
1037 }
1038
1039 usb_ext = info;
1040 return 0;
1041}
1042EXPORT_SYMBOL(msm_register_usb_ext_notification);
1043
Manu Gautam60e01352012-05-29 09:00:34 +05301044/* HSPHY */
1045static int dwc3_hsusb_config_vddcx(int high)
1046{
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301047 int min_vol, max_vol, ret;
Manu Gautam60e01352012-05-29 09:00:34 +05301048 struct dwc3_msm *dwc = context;
Manu Gautam60e01352012-05-29 09:00:34 +05301049
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301050 max_vol = dwc->vdd_high_vol_level;
1051 min_vol = high ? dwc->vdd_low_vol_level : dwc->vdd_no_vol_level;
Manu Gautam60e01352012-05-29 09:00:34 +05301052 ret = regulator_set_voltage(dwc->hsusb_vddcx, min_vol, max_vol);
1053 if (ret) {
1054 dev_err(dwc->dev, "unable to set voltage for HSUSB_VDDCX\n");
1055 return ret;
1056 }
1057
1058 dev_dbg(dwc->dev, "%s: min_vol:%d max_vol:%d\n", __func__,
1059 min_vol, max_vol);
1060
1061 return ret;
1062}
1063
1064static int dwc3_hsusb_ldo_init(int init)
1065{
1066 int rc = 0;
1067 struct dwc3_msm *dwc = context;
1068
1069 if (!init) {
1070 regulator_set_voltage(dwc->hsusb_1p8, 0, USB_HSPHY_1P8_VOL_MAX);
1071 regulator_set_voltage(dwc->hsusb_3p3, 0, USB_HSPHY_3P3_VOL_MAX);
1072 return 0;
1073 }
1074
1075 dwc->hsusb_3p3 = devm_regulator_get(dwc->dev, "HSUSB_3p3");
1076 if (IS_ERR(dwc->hsusb_3p3)) {
1077 dev_err(dwc->dev, "unable to get hsusb 3p3\n");
1078 return PTR_ERR(dwc->hsusb_3p3);
1079 }
1080
1081 rc = regulator_set_voltage(dwc->hsusb_3p3,
1082 USB_HSPHY_3P3_VOL_MIN, USB_HSPHY_3P3_VOL_MAX);
1083 if (rc) {
1084 dev_err(dwc->dev, "unable to set voltage for hsusb 3p3\n");
1085 return rc;
1086 }
1087 dwc->hsusb_1p8 = devm_regulator_get(dwc->dev, "HSUSB_1p8");
1088 if (IS_ERR(dwc->hsusb_1p8)) {
1089 dev_err(dwc->dev, "unable to get hsusb 1p8\n");
1090 rc = PTR_ERR(dwc->hsusb_1p8);
1091 goto devote_3p3;
1092 }
1093 rc = regulator_set_voltage(dwc->hsusb_1p8,
1094 USB_HSPHY_1P8_VOL_MIN, USB_HSPHY_1P8_VOL_MAX);
1095 if (rc) {
1096 dev_err(dwc->dev, "unable to set voltage for hsusb 1p8\n");
1097 goto devote_3p3;
1098 }
1099
1100 return 0;
1101
1102devote_3p3:
1103 regulator_set_voltage(dwc->hsusb_3p3, 0, USB_HSPHY_3P3_VOL_MAX);
1104
1105 return rc;
1106}
1107
1108static int dwc3_hsusb_ldo_enable(int on)
1109{
1110 int rc = 0;
1111 struct dwc3_msm *dwc = context;
1112
1113 dev_dbg(dwc->dev, "reg (%s)\n", on ? "HPM" : "LPM");
1114
1115 if (!on)
1116 goto disable_regulators;
1117
1118
1119 rc = regulator_set_optimum_mode(dwc->hsusb_1p8, USB_HSPHY_1P8_HPM_LOAD);
1120 if (rc < 0) {
1121 dev_err(dwc->dev, "Unable to set HPM of regulator HSUSB_1p8\n");
1122 return rc;
1123 }
1124
1125 rc = regulator_enable(dwc->hsusb_1p8);
1126 if (rc) {
1127 dev_err(dwc->dev, "Unable to enable HSUSB_1p8\n");
1128 goto put_1p8_lpm;
1129 }
1130
1131 rc = regulator_set_optimum_mode(dwc->hsusb_3p3, USB_HSPHY_3P3_HPM_LOAD);
1132 if (rc < 0) {
1133 dev_err(dwc->dev, "Unable to set HPM of regulator HSUSB_3p3\n");
1134 goto disable_1p8;
1135 }
1136
1137 rc = regulator_enable(dwc->hsusb_3p3);
1138 if (rc) {
1139 dev_err(dwc->dev, "Unable to enable HSUSB_3p3\n");
1140 goto put_3p3_lpm;
1141 }
1142
1143 return 0;
1144
1145disable_regulators:
1146 rc = regulator_disable(dwc->hsusb_3p3);
1147 if (rc)
1148 dev_err(dwc->dev, "Unable to disable HSUSB_3p3\n");
1149
1150put_3p3_lpm:
1151 rc = regulator_set_optimum_mode(dwc->hsusb_3p3, 0);
1152 if (rc < 0)
1153 dev_err(dwc->dev, "Unable to set LPM of regulator HSUSB_3p3\n");
1154
1155disable_1p8:
1156 rc = regulator_disable(dwc->hsusb_1p8);
1157 if (rc)
1158 dev_err(dwc->dev, "Unable to disable HSUSB_1p8\n");
1159
1160put_1p8_lpm:
1161 rc = regulator_set_optimum_mode(dwc->hsusb_1p8, 0);
1162 if (rc < 0)
1163 dev_err(dwc->dev, "Unable to set LPM of regulator HSUSB_1p8\n");
1164
1165 return rc < 0 ? rc : 0;
1166}
1167
1168/* SSPHY */
1169static int dwc3_ssusb_config_vddcx(int high)
1170{
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301171 int min_vol, max_vol, ret;
Manu Gautam60e01352012-05-29 09:00:34 +05301172 struct dwc3_msm *dwc = context;
Manu Gautam60e01352012-05-29 09:00:34 +05301173
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05301174 max_vol = dwc->vdd_high_vol_level;
1175 min_vol = high ? dwc->vdd_low_vol_level : dwc->vdd_no_vol_level;
Manu Gautam60e01352012-05-29 09:00:34 +05301176 ret = regulator_set_voltage(dwc->ssusb_vddcx, min_vol, max_vol);
1177 if (ret) {
1178 dev_err(dwc->dev, "unable to set voltage for SSUSB_VDDCX\n");
1179 return ret;
1180 }
1181
1182 dev_dbg(dwc->dev, "%s: min_vol:%d max_vol:%d\n", __func__,
1183 min_vol, max_vol);
1184 return ret;
1185}
1186
1187/* 3.3v supply not needed for SS PHY */
1188static int dwc3_ssusb_ldo_init(int init)
1189{
1190 int rc = 0;
1191 struct dwc3_msm *dwc = context;
1192
1193 if (!init) {
1194 regulator_set_voltage(dwc->ssusb_1p8, 0, USB_SSPHY_1P8_VOL_MAX);
1195 return 0;
1196 }
1197
1198 dwc->ssusb_1p8 = devm_regulator_get(dwc->dev, "SSUSB_1p8");
1199 if (IS_ERR(dwc->ssusb_1p8)) {
1200 dev_err(dwc->dev, "unable to get ssusb 1p8\n");
1201 return PTR_ERR(dwc->ssusb_1p8);
1202 }
1203 rc = regulator_set_voltage(dwc->ssusb_1p8,
1204 USB_SSPHY_1P8_VOL_MIN, USB_SSPHY_1P8_VOL_MAX);
1205 if (rc)
1206 dev_err(dwc->dev, "unable to set voltage for ssusb 1p8\n");
1207
1208 return rc;
1209}
1210
1211static int dwc3_ssusb_ldo_enable(int on)
1212{
1213 int rc = 0;
1214 struct dwc3_msm *dwc = context;
1215
1216 dev_dbg(context->dev, "reg (%s)\n", on ? "HPM" : "LPM");
1217
1218 if (!on)
1219 goto disable_regulators;
1220
1221
1222 rc = regulator_set_optimum_mode(dwc->ssusb_1p8, USB_SSPHY_1P8_HPM_LOAD);
1223 if (rc < 0) {
1224 dev_err(dwc->dev, "Unable to set HPM of SSUSB_1p8\n");
1225 return rc;
1226 }
1227
1228 rc = regulator_enable(dwc->ssusb_1p8);
1229 if (rc) {
1230 dev_err(dwc->dev, "Unable to enable SSUSB_1p8\n");
1231 goto put_1p8_lpm;
1232 }
1233
1234 return 0;
1235
1236disable_regulators:
1237 rc = regulator_disable(dwc->ssusb_1p8);
1238 if (rc)
1239 dev_err(dwc->dev, "Unable to disable SSUSB_1p8\n");
1240
1241put_1p8_lpm:
1242 rc = regulator_set_optimum_mode(dwc->ssusb_1p8, 0);
1243 if (rc < 0)
1244 dev_err(dwc->dev, "Unable to set LPM of SSUSB_1p8\n");
1245
1246 return rc < 0 ? rc : 0;
1247}
1248
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301249static int dwc3_msm_link_clk_reset(bool assert)
1250{
1251 int ret = 0;
1252 struct dwc3_msm *mdwc = context;
1253
1254 if (assert) {
1255 /* Using asynchronous block reset to the hardware */
1256 dev_dbg(mdwc->dev, "block_reset ASSERT\n");
1257 clk_disable_unprepare(mdwc->ref_clk);
1258 clk_disable_unprepare(mdwc->iface_clk);
1259 clk_disable_unprepare(mdwc->core_clk);
1260 ret = clk_reset(mdwc->core_clk, CLK_RESET_ASSERT);
1261 if (ret)
1262 dev_err(mdwc->dev, "dwc3 core_clk assert failed\n");
1263 } else {
1264 dev_dbg(mdwc->dev, "block_reset DEASSERT\n");
1265 ret = clk_reset(mdwc->core_clk, CLK_RESET_DEASSERT);
1266 ndelay(200);
1267 clk_prepare_enable(mdwc->core_clk);
1268 clk_prepare_enable(mdwc->ref_clk);
1269 clk_prepare_enable(mdwc->iface_clk);
1270 if (ret)
1271 dev_err(mdwc->dev, "dwc3 core_clk deassert failed\n");
1272 }
1273
1274 return ret;
1275}
1276
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301277/* Reinitialize SSPHY parameters by overriding using QSCRATCH CR interface */
1278static void dwc3_msm_ss_phy_reg_init(struct dwc3_msm *msm)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301279{
1280 u32 data = 0;
1281
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301282 /*
1283 * WORKAROUND: There is SSPHY suspend bug due to which USB enumerates
1284 * in HS mode instead of SS mode. Workaround it by asserting
1285 * LANE0.TX_ALT_BLOCK.EN_ALT_BUS to enable TX to use alt bus mode
1286 */
1287 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x102D);
1288 data |= (1 << 7);
1289 dwc3_msm_ssusb_write_phycreg(msm->base, 0x102D, data);
1290
1291 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x1010);
1292 data &= ~0xFF0;
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301293 data |= 0x20;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301294 dwc3_msm_ssusb_write_phycreg(msm->base, 0x1010, data);
Vijayavardhan Vennapusa164b0f42013-01-17 19:33:53 +05301295
1296 /*
1297 * Fix RX Equalization setting as follows
1298 * LANE0.RX_OVRD_IN_HI. RX_EQ_EN set to 0
1299 * LANE0.RX_OVRD_IN_HI.RX_EQ_EN_OVRD set to 1
1300 * LANE0.RX_OVRD_IN_HI.RX_EQ set to 3
1301 * LANE0.RX_OVRD_IN_HI.RX_EQ_OVRD set to 1
1302 */
1303 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x1006);
1304 data &= ~(1 << 6);
1305 data |= (1 << 7);
1306 data &= ~(0x7 << 8);
1307 data |= (0x3 << 8);
1308 data |= (0x1 << 11);
1309 dwc3_msm_ssusb_write_phycreg(msm->base, 0x1006, data);
1310
1311 /*
1312 * Set EQ and TX launch amplitudes as follows
1313 * LANE0.TX_OVRD_DRV_LO.PREEMPH set to 22
1314 * LANE0.TX_OVRD_DRV_LO.AMPLITUDE set to 127
1315 * LANE0.TX_OVRD_DRV_LO.EN set to 1.
1316 */
1317 data = dwc3_msm_ssusb_read_phycreg(msm->base, 0x1002);
1318 data &= ~0x3F80;
1319 data |= (0x16 << 7);
1320 data &= ~0x7F;
1321 data |= (0x7F | (1 << 14));
1322 dwc3_msm_ssusb_write_phycreg(msm->base, 0x1002, data);
1323
Jack Pham63c8c702013-04-24 19:21:33 -07001324 /*
1325 * Set the QSCRATCH SS_PHY_PARAM_CTRL1 parameters as follows
1326 * TX_FULL_SWING [26:20] amplitude to 127
1327 * TX_DEEMPH_3_5DB [13:8] to 22
1328 * LOS_BIAS [2:0] to 0x5
1329 */
1330 dwc3_msm_write_readback(msm->base, SS_PHY_PARAM_CTRL_1,
1331 0x07f03f07, 0x07f01605);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301332}
1333
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301334/* Initialize QSCRATCH registers for HSPHY and SSPHY operation */
1335static void dwc3_msm_qscratch_reg_init(struct dwc3_msm *msm)
1336{
1337 /* SSPHY Initialization: Use ref_clk from pads and set its parameters */
1338 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210002);
1339 msleep(30);
1340 /* Assert SSPHY reset */
1341 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210082);
1342 usleep_range(2000, 2200);
1343 /* De-assert SSPHY reset - power and ref_clock must be ON */
1344 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210002);
1345 usleep_range(2000, 2200);
1346 /* Ref clock must be stable now, enable ref clock for HS mode */
1347 dwc3_msm_write_reg(msm->base, SS_PHY_CTRL_REG, 0x10210102);
1348 usleep_range(2000, 2200);
1349 /*
1350 * HSPHY Initialization: Enable UTMI clock and clamp enable HVINTs,
1351 * and disable RETENTION (power-on default is ENABLED)
1352 */
1353 dwc3_msm_write_reg(msm->base, HS_PHY_CTRL_REG, 0x5220bb2);
1354 usleep_range(2000, 2200);
1355 /* Disable (bypass) VBUS and ID filters */
1356 dwc3_msm_write_reg(msm->base, QSCRATCH_GENERAL_CFG, 0x78);
1357 /*
1358 * write HSPHY init value to QSCRATCH reg to set HSPHY parameters like
1359 * VBUS valid threshold, disconnect valid threshold, DC voltage level,
1360 * preempasis and rise/fall time.
1361 */
1362 if (override_phy_init)
1363 msm->hsphy_init_seq = override_phy_init;
1364 if (msm->hsphy_init_seq)
1365 dwc3_msm_write_readback(msm->base,
1366 PARAMETER_OVERRIDE_X_REG, 0x03FFFFFF,
1367 msm->hsphy_init_seq & 0x03FFFFFF);
1368
1369 /* Enable master clock for RAMs to allow BAM to access RAMs when
1370 * RAM clock gating is enabled via DWC3's GCTL. Otherwise, issues
1371 * are seen where RAM clocks get turned OFF in SS mode
1372 */
1373 dwc3_msm_write_reg(msm->base, CGCTL_REG,
1374 dwc3_msm_read_reg(msm->base, CGCTL_REG) | 0x18);
1375
1376 dwc3_msm_ss_phy_reg_init(msm);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301377 /*
1378 * This is required to restore the POR value after userspace
1379 * is done with charger detection.
1380 */
1381 msm->qscratch_ctl_val = dwc3_msm_read_reg(msm->base, QSCRATCH_CTRL_REG);
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301382}
1383
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301384static void dwc3_msm_block_reset(bool core_reset)
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301385{
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301386
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301387 struct dwc3_msm *mdwc = context;
1388 int ret = 0;
1389
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301390 if (core_reset) {
1391 ret = dwc3_msm_link_clk_reset(1);
1392 if (ret)
1393 return;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301394
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301395 usleep_range(1000, 1200);
1396 ret = dwc3_msm_link_clk_reset(0);
1397 if (ret)
1398 return;
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301399
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301400 usleep_range(10000, 12000);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301401
Vijayavardhan Vennapusaf7c01a42013-03-15 15:29:11 +05301402 /* Reinitialize QSCRATCH registers after block reset */
1403 dwc3_msm_qscratch_reg_init(mdwc);
1404 }
Manu Gautama302f612012-12-18 17:33:06 +05301405
1406 /* Reset the DBM */
1407 dwc3_msm_dbm_soft_reset(1);
1408 usleep_range(1000, 1200);
1409 dwc3_msm_dbm_soft_reset(0);
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05301410}
1411
Manu Gautam8c642812012-06-07 10:35:10 +05301412static void dwc3_chg_enable_secondary_det(struct dwc3_msm *mdwc)
1413{
1414 u32 chg_ctrl;
1415
1416 /* Turn off VDP_SRC */
1417 dwc3_msm_write_reg(mdwc->base, CHARGING_DET_CTRL_REG, 0x0);
1418 msleep(20);
1419
1420 /* Before proceeding make sure VDP_SRC is OFF */
1421 chg_ctrl = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_CTRL_REG);
1422 if (chg_ctrl & 0x3F)
1423 dev_err(mdwc->dev, "%s Unable to reset chg_det block: %x\n",
1424 __func__, chg_ctrl);
1425 /*
1426 * Configure DM as current source, DP as current sink
1427 * and enable battery charging comparators.
1428 */
1429 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x34);
1430}
1431
Manu Gautama1e331d2013-02-07 14:55:05 +05301432static bool dwc3_chg_det_check_linestate(struct dwc3_msm *mdwc)
1433{
1434 u32 chg_det;
Jack Pham9b4606b2013-04-02 17:32:25 -07001435
1436 if (!prop_chg_detect)
1437 return false;
Manu Gautama1e331d2013-02-07 14:55:05 +05301438
1439 chg_det = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
Jack Pham9b4606b2013-04-02 17:32:25 -07001440 return chg_det & (3 << 8);
Manu Gautama1e331d2013-02-07 14:55:05 +05301441}
1442
Manu Gautam8c642812012-06-07 10:35:10 +05301443static bool dwc3_chg_det_check_output(struct dwc3_msm *mdwc)
1444{
1445 u32 chg_det;
1446 bool ret = false;
1447
1448 chg_det = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
1449 ret = chg_det & 1;
1450
1451 return ret;
1452}
1453
1454static void dwc3_chg_enable_primary_det(struct dwc3_msm *mdwc)
1455{
1456 /*
1457 * Configure DP as current source, DM as current sink
1458 * and enable battery charging comparators.
1459 */
1460 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x30);
1461}
1462
1463static inline bool dwc3_chg_check_dcd(struct dwc3_msm *mdwc)
1464{
1465 u32 chg_state;
1466 bool ret = false;
1467
1468 chg_state = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_OUTPUT_REG);
1469 ret = chg_state & 2;
1470
1471 return ret;
1472}
1473
1474static inline void dwc3_chg_disable_dcd(struct dwc3_msm *mdwc)
1475{
1476 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x0);
1477}
1478
1479static inline void dwc3_chg_enable_dcd(struct dwc3_msm *mdwc)
1480{
1481 /* Data contact detection enable, DCDENB */
1482 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG, 0x3F, 0x2);
1483}
1484
1485static void dwc3_chg_block_reset(struct dwc3_msm *mdwc)
1486{
1487 u32 chg_ctrl;
1488
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301489 dwc3_msm_write_reg(mdwc->base, QSCRATCH_CTRL_REG,
1490 mdwc->qscratch_ctl_val);
Manu Gautam8c642812012-06-07 10:35:10 +05301491 /* Clear charger detecting control bits */
1492 dwc3_msm_write_reg(mdwc->base, CHARGING_DET_CTRL_REG, 0x0);
1493
1494 /* Clear alt interrupt latch and enable bits */
1495 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1496 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0x0);
1497
1498 udelay(100);
1499
1500 /* Before proceeding make sure charger block is RESET */
1501 chg_ctrl = dwc3_msm_read_reg(mdwc->base, CHARGING_DET_CTRL_REG);
1502 if (chg_ctrl & 0x3F)
1503 dev_err(mdwc->dev, "%s Unable to reset chg_det block: %x\n",
1504 __func__, chg_ctrl);
1505}
1506
1507static const char *chg_to_string(enum dwc3_chg_type chg_type)
1508{
1509 switch (chg_type) {
Manu Gautama1e331d2013-02-07 14:55:05 +05301510 case DWC3_SDP_CHARGER: return "USB_SDP_CHARGER";
1511 case DWC3_DCP_CHARGER: return "USB_DCP_CHARGER";
1512 case DWC3_CDP_CHARGER: return "USB_CDP_CHARGER";
1513 case DWC3_PROPRIETARY_CHARGER: return "USB_PROPRIETARY_CHARGER";
Vijayavardhan Vennapusaa04e0c92013-06-04 12:37:10 +05301514 case DWC3_UNSUPPORTED_CHARGER: return "INVALID_CHARGER";
1515 default: return "UNKNOWN_CHARGER";
Manu Gautam8c642812012-06-07 10:35:10 +05301516 }
1517}
1518
1519#define DWC3_CHG_DCD_POLL_TIME (100 * HZ/1000) /* 100 msec */
1520#define DWC3_CHG_DCD_MAX_RETRIES 6 /* Tdcd_tmout = 6 * 100 msec */
1521#define DWC3_CHG_PRIMARY_DET_TIME (50 * HZ/1000) /* TVDPSRC_ON */
1522#define DWC3_CHG_SECONDARY_DET_TIME (50 * HZ/1000) /* TVDMSRC_ON */
1523
1524static void dwc3_chg_detect_work(struct work_struct *w)
1525{
1526 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm, chg_work.work);
1527 bool is_dcd = false, tmout, vout;
1528 unsigned long delay;
1529
1530 dev_dbg(mdwc->dev, "chg detection work\n");
1531 switch (mdwc->chg_state) {
1532 case USB_CHG_STATE_UNDEFINED:
1533 dwc3_chg_block_reset(mdwc);
1534 dwc3_chg_enable_dcd(mdwc);
1535 mdwc->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1536 mdwc->dcd_retries = 0;
1537 delay = DWC3_CHG_DCD_POLL_TIME;
1538 break;
1539 case USB_CHG_STATE_WAIT_FOR_DCD:
1540 is_dcd = dwc3_chg_check_dcd(mdwc);
1541 tmout = ++mdwc->dcd_retries == DWC3_CHG_DCD_MAX_RETRIES;
1542 if (is_dcd || tmout) {
1543 dwc3_chg_disable_dcd(mdwc);
Manu Gautama1e331d2013-02-07 14:55:05 +05301544 if (dwc3_chg_det_check_linestate(mdwc)) {
Vijayavardhan Vennapusaa04e0c92013-06-04 12:37:10 +05301545 dwc3_chg_enable_primary_det(mdwc);
1546 usleep_range(1000, 1200);
1547 vout = dwc3_chg_det_check_output(mdwc);
1548 if (!vout)
1549 mdwc->charger.chg_type =
1550 DWC3_UNSUPPORTED_CHARGER;
1551 else
1552 mdwc->charger.chg_type =
Manu Gautama1e331d2013-02-07 14:55:05 +05301553 DWC3_PROPRIETARY_CHARGER;
Vijayavardhan Vennapusaa04e0c92013-06-04 12:37:10 +05301554 dwc3_msm_write_reg(mdwc->base,
1555 CHARGING_DET_CTRL_REG, 0x0);
Manu Gautama1e331d2013-02-07 14:55:05 +05301556 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1557 delay = 0;
1558 break;
1559 }
Manu Gautam8c642812012-06-07 10:35:10 +05301560 dwc3_chg_enable_primary_det(mdwc);
1561 delay = DWC3_CHG_PRIMARY_DET_TIME;
1562 mdwc->chg_state = USB_CHG_STATE_DCD_DONE;
1563 } else {
1564 delay = DWC3_CHG_DCD_POLL_TIME;
1565 }
1566 break;
1567 case USB_CHG_STATE_DCD_DONE:
1568 vout = dwc3_chg_det_check_output(mdwc);
1569 if (vout) {
1570 dwc3_chg_enable_secondary_det(mdwc);
1571 delay = DWC3_CHG_SECONDARY_DET_TIME;
1572 mdwc->chg_state = USB_CHG_STATE_PRIMARY_DONE;
1573 } else {
Manu Gautama1e331d2013-02-07 14:55:05 +05301574 mdwc->charger.chg_type = DWC3_SDP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301575 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1576 delay = 0;
1577 }
1578 break;
1579 case USB_CHG_STATE_PRIMARY_DONE:
1580 vout = dwc3_chg_det_check_output(mdwc);
1581 if (vout)
Manu Gautama1e331d2013-02-07 14:55:05 +05301582 mdwc->charger.chg_type = DWC3_DCP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301583 else
Manu Gautama1e331d2013-02-07 14:55:05 +05301584 mdwc->charger.chg_type = DWC3_CDP_CHARGER;
Manu Gautam8c642812012-06-07 10:35:10 +05301585 mdwc->chg_state = USB_CHG_STATE_SECONDARY_DONE;
1586 /* fall through */
1587 case USB_CHG_STATE_SECONDARY_DONE:
1588 mdwc->chg_state = USB_CHG_STATE_DETECTED;
1589 /* fall through */
1590 case USB_CHG_STATE_DETECTED:
1591 dwc3_chg_block_reset(mdwc);
Manu Gautama48296e2012-12-05 17:37:56 +05301592 /* Enable VDP_SRC */
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301593 if (mdwc->charger.chg_type == DWC3_DCP_CHARGER) {
Manu Gautama48296e2012-12-05 17:37:56 +05301594 dwc3_msm_write_readback(mdwc->base,
1595 CHARGING_DET_CTRL_REG, 0x1F, 0x10);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301596 if (mdwc->ext_chg_opened) {
1597 init_completion(&mdwc->ext_chg_wait);
1598 mdwc->ext_chg_active = true;
1599 }
1600 }
Manu Gautam8c642812012-06-07 10:35:10 +05301601 dev_dbg(mdwc->dev, "chg_type = %s\n",
1602 chg_to_string(mdwc->charger.chg_type));
1603 mdwc->charger.notify_detection_complete(mdwc->otg_xceiv->otg,
1604 &mdwc->charger);
1605 return;
1606 default:
1607 return;
1608 }
1609
1610 queue_delayed_work(system_nrt_wq, &mdwc->chg_work, delay);
1611}
1612
1613static void dwc3_start_chg_det(struct dwc3_charger *charger, bool start)
1614{
1615 struct dwc3_msm *mdwc = context;
1616
1617 if (start == false) {
Jack Pham9354c6a2012-12-20 19:19:32 -08001618 dev_dbg(mdwc->dev, "canceling charging detection work\n");
Manu Gautam8c642812012-06-07 10:35:10 +05301619 cancel_delayed_work_sync(&mdwc->chg_work);
1620 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1621 charger->chg_type = DWC3_INVALID_CHARGER;
1622 return;
1623 }
1624
1625 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1626 charger->chg_type = DWC3_INVALID_CHARGER;
1627 queue_delayed_work(system_nrt_wq, &mdwc->chg_work, 0);
1628}
1629
Manu Gautamb5067272012-07-02 09:53:41 +05301630static int dwc3_msm_suspend(struct dwc3_msm *mdwc)
1631{
Manu Gautam2617deb2012-08-31 17:50:06 -07001632 int ret;
Manu Gautama48296e2012-12-05 17:37:56 +05301633 bool dcp;
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301634 bool host_bus_suspend;
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301635 bool host_ss_active;
Manu Gautam2617deb2012-08-31 17:50:06 -07001636
Manu Gautamb5067272012-07-02 09:53:41 +05301637 dev_dbg(mdwc->dev, "%s: entering lpm\n", __func__);
1638
1639 if (atomic_read(&mdwc->in_lpm)) {
1640 dev_dbg(mdwc->dev, "%s: Already suspended\n", __func__);
1641 return 0;
1642 }
1643
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301644 host_ss_active = dwc3_msm_read_reg(mdwc->base, USB3_PORTSC) & PORT_PE;
Manu Gautama48296e2012-12-05 17:37:56 +05301645 if (mdwc->hs_phy_irq)
1646 disable_irq(mdwc->hs_phy_irq);
1647
Manu Gautam98013c22012-11-20 17:42:42 +05301648 if (cancel_delayed_work_sync(&mdwc->chg_work))
1649 dev_dbg(mdwc->dev, "%s: chg_work was pending\n", __func__);
1650 if (mdwc->chg_state != USB_CHG_STATE_DETECTED) {
1651 /* charger detection wasn't complete; re-init flags */
1652 mdwc->chg_state = USB_CHG_STATE_UNDEFINED;
1653 mdwc->charger.chg_type = DWC3_INVALID_CHARGER;
Manu Gautama48296e2012-12-05 17:37:56 +05301654 dwc3_msm_write_readback(mdwc->base, CHARGING_DET_CTRL_REG,
1655 0x37, 0x0);
Manu Gautam98013c22012-11-20 17:42:42 +05301656 }
1657
Manu Gautam840f4fe2013-04-16 16:50:30 +05301658 dcp = ((mdwc->charger.chg_type == DWC3_DCP_CHARGER) ||
1659 (mdwc->charger.chg_type == DWC3_PROPRIETARY_CHARGER));
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301660 host_bus_suspend = mdwc->host_mode == 1;
Manu Gautam377821c2012-09-28 16:53:24 +05301661
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301662 if (!dcp && !host_bus_suspend)
1663 dwc3_msm_write_reg(mdwc->base, QSCRATCH_CTRL_REG,
1664 mdwc->qscratch_ctl_val);
1665
Vijayavardhan Vennapusa4188de22012-11-06 15:20:18 +05301666 /* Sequence to put SSPHY in low power state:
1667 * 1. Clear REF_SS_PHY_EN in SS_PHY_CTRL_REG
1668 * 2. Clear REF_USE_PAD in SS_PHY_CTRL_REG
1669 * 3. Set TEST_POWERED_DOWN in SS_PHY_CTRL_REG to enable PHY retention
1670 * 4. Disable SSPHY ref clk
1671 */
1672 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 8), 0x0);
1673 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 28), 0x0);
1674 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 26),
1675 (1 << 26));
1676
Manu Gautam377821c2012-09-28 16:53:24 +05301677 usleep_range(1000, 1200);
Manu Gautam3e9ad352012-08-16 14:44:47 -07001678 clk_disable_unprepare(mdwc->ref_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05301679
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301680 if (host_bus_suspend) {
1681 /* Sequence for host bus suspend case:
1682 * 1. Set suspend and sleep bits in GUSB2PHYCONFIG reg
1683 * 2. Clear interrupt latch register and enable BSV, ID HV intr
1684 * 3. Enable DP and DM HV interrupts in ALT_INTERRUPT_EN_REG
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301685 */
1686 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1687 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) |
1688 0x00000140);
1689 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1690 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1691 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1692 0x18000, 0x18000);
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301693 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0xFC0);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301694 udelay(5);
1695 } else {
1696 /* Sequence to put hardware in low power state:
1697 * 1. Set OTGDISABLE to disable OTG block in HSPHY (saves power)
1698 * 2. Clear charger detection control fields (performed above)
1699 * 3. SUSPEND PHY and turn OFF core clock after some delay
1700 * 4. Clear interrupt latch register and enable BSV, ID HV intr
1701 * 5. Enable PHY retention
1702 */
1703 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0x1000,
1704 0x1000);
1705 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1706 0xC00000, 0x800000);
1707 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0xFFF);
1708 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1709 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1710 0x18000, 0x18000);
1711 if (!dcp)
1712 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1713 0x2, 0x0);
1714 }
Manu Gautam377821c2012-09-28 16:53:24 +05301715
1716 /* make sure above writes are completed before turning off clocks */
1717 wmb();
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301718 if (!host_bus_suspend || !host_ss_active) {
1719 clk_disable_unprepare(mdwc->core_clk);
1720 mdwc->lpm_flags |= MDWC3_CORECLK_OFF;
1721 }
Manu Gautam377821c2012-09-28 16:53:24 +05301722 clk_disable_unprepare(mdwc->iface_clk);
1723
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301724 if (!host_bus_suspend)
Jack Pham22698b82013-02-13 17:45:06 -08001725 clk_disable_unprepare(mdwc->utmi_clk);
1726
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301727 if (!host_bus_suspend) {
Jack Pham22698b82013-02-13 17:45:06 -08001728 /* USB PHY no more requires TCXO */
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05301729 clk_disable_unprepare(mdwc->xo_clk);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301730 mdwc->lpm_flags |= MDWC3_TCXO_SHUTDOWN;
Jack Pham22698b82013-02-13 17:45:06 -08001731 }
Manu Gautamb5067272012-07-02 09:53:41 +05301732
Manu Gautam2617deb2012-08-31 17:50:06 -07001733 if (mdwc->bus_perf_client) {
1734 ret = msm_bus_scale_client_update_request(
1735 mdwc->bus_perf_client, 0);
1736 if (ret)
1737 dev_err(mdwc->dev, "Failed to reset bus bw vote\n");
1738 }
1739
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301740 if (mdwc->otg_xceiv && mdwc->ext_xceiv.otg_capability && !dcp &&
1741 !host_bus_suspend)
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301742 dwc3_hsusb_ldo_enable(0);
1743
Vijayavardhan Vennapusa6bc06962012-10-31 13:23:38 +05301744 dwc3_ssusb_ldo_enable(0);
1745 dwc3_ssusb_config_vddcx(0);
Manu Gautam840f4fe2013-04-16 16:50:30 +05301746 if (!host_bus_suspend && !dcp)
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301747 dwc3_hsusb_config_vddcx(0);
Manu Gautam377821c2012-09-28 16:53:24 +05301748 wake_unlock(&mdwc->wlock);
Manu Gautamb5067272012-07-02 09:53:41 +05301749 atomic_set(&mdwc->in_lpm, 1);
Manu Gautam377821c2012-09-28 16:53:24 +05301750
Manu Gautamb5067272012-07-02 09:53:41 +05301751 dev_info(mdwc->dev, "DWC3 in low power mode\n");
1752
Manu Gautam840f4fe2013-04-16 16:50:30 +05301753 if (mdwc->hs_phy_irq) {
Manu Gautama48296e2012-12-05 17:37:56 +05301754 enable_irq(mdwc->hs_phy_irq);
Manu Gautam840f4fe2013-04-16 16:50:30 +05301755 /* with DCP we dont require wakeup using HS_PHY_IRQ */
1756 if (dcp)
1757 disable_irq_wake(mdwc->hs_phy_irq);
1758 }
Manu Gautama48296e2012-12-05 17:37:56 +05301759
Manu Gautamb5067272012-07-02 09:53:41 +05301760 return 0;
1761}
1762
1763static int dwc3_msm_resume(struct dwc3_msm *mdwc)
1764{
Manu Gautam2617deb2012-08-31 17:50:06 -07001765 int ret;
Manu Gautama48296e2012-12-05 17:37:56 +05301766 bool dcp;
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301767 bool host_bus_suspend;
Manu Gautam2617deb2012-08-31 17:50:06 -07001768
Manu Gautamb5067272012-07-02 09:53:41 +05301769 dev_dbg(mdwc->dev, "%s: exiting lpm\n", __func__);
1770
1771 if (!atomic_read(&mdwc->in_lpm)) {
1772 dev_dbg(mdwc->dev, "%s: Already resumed\n", __func__);
1773 return 0;
1774 }
1775
Manu Gautam377821c2012-09-28 16:53:24 +05301776 wake_lock(&mdwc->wlock);
1777
Manu Gautam2617deb2012-08-31 17:50:06 -07001778 if (mdwc->bus_perf_client) {
1779 ret = msm_bus_scale_client_update_request(
1780 mdwc->bus_perf_client, 1);
1781 if (ret)
1782 dev_err(mdwc->dev, "Failed to vote for bus scaling\n");
1783 }
1784
Manu Gautam840f4fe2013-04-16 16:50:30 +05301785 dcp = ((mdwc->charger.chg_type == DWC3_DCP_CHARGER) ||
1786 (mdwc->charger.chg_type == DWC3_PROPRIETARY_CHARGER));
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301787 host_bus_suspend = mdwc->host_mode == 1;
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301788
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301789 if (mdwc->lpm_flags & MDWC3_TCXO_SHUTDOWN) {
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301790 /* Vote for TCXO while waking up USB HSPHY */
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05301791 ret = clk_prepare_enable(mdwc->xo_clk);
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301792 if (ret)
1793 dev_err(mdwc->dev, "%s failed to vote TCXO buffer%d\n",
1794 __func__, ret);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301795 mdwc->lpm_flags &= ~MDWC3_TCXO_SHUTDOWN;
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301796 }
1797
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301798 if (!host_bus_suspend)
1799 clk_prepare_enable(mdwc->utmi_clk);
1800
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301801 if (mdwc->otg_xceiv && mdwc->ext_xceiv.otg_capability && !dcp &&
1802 !host_bus_suspend)
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301803 dwc3_hsusb_ldo_enable(1);
1804
Vijayavardhan Vennapusa6bc06962012-10-31 13:23:38 +05301805 dwc3_ssusb_ldo_enable(1);
1806 dwc3_ssusb_config_vddcx(1);
Jack Pham22698b82013-02-13 17:45:06 -08001807
Manu Gautam840f4fe2013-04-16 16:50:30 +05301808 if (!host_bus_suspend && !dcp)
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301809 dwc3_hsusb_config_vddcx(1);
Jack Pham22698b82013-02-13 17:45:06 -08001810
Manu Gautam3e9ad352012-08-16 14:44:47 -07001811 clk_prepare_enable(mdwc->ref_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05301812 usleep_range(1000, 1200);
1813
Manu Gautam3e9ad352012-08-16 14:44:47 -07001814 clk_prepare_enable(mdwc->iface_clk);
Vijayavardhan Vennapusaa00a5062013-04-19 12:31:07 +05301815 if (mdwc->lpm_flags & MDWC3_CORECLK_OFF) {
1816 clk_prepare_enable(mdwc->core_clk);
1817 mdwc->lpm_flags &= ~MDWC3_CORECLK_OFF;
1818 }
Manu Gautam377821c2012-09-28 16:53:24 +05301819
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301820 if (host_bus_suspend) {
1821 /* Disable HV interrupt */
1822 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1823 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1824 0x18000, 0x0);
1825 /* Clear interrupt latch register */
1826 dwc3_msm_write_reg(mdwc->base, HS_PHY_IRQ_STAT_REG, 0x000);
Manu Gautam377821c2012-09-28 16:53:24 +05301827
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301828 /* Disable DP and DM HV interrupt */
1829 dwc3_msm_write_reg(mdwc->base, ALT_INTERRUPT_EN_REG, 0x000);
Manu Gautam377821c2012-09-28 16:53:24 +05301830
Vijayavardhan Vennapusa98bccc52013-01-24 13:07:34 +05301831 /* Clear suspend bit in GUSB2PHYCONFIG register */
1832 dwc3_msm_write_readback(mdwc->base, DWC3_GUSB2PHYCFG(0),
1833 0x40, 0x0);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05301834 } else {
1835 /* Disable HV interrupt */
1836 if (mdwc->otg_xceiv && (!mdwc->ext_xceiv.otg_capability))
1837 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG,
1838 0x18000, 0x0);
1839 /* Disable Retention */
1840 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0x2, 0x2);
1841
1842 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1843 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) |
1844 0xF0000000);
1845 /* 10usec delay required before de-asserting PHY RESET */
1846 udelay(10);
1847 dwc3_msm_write_reg(mdwc->base, DWC3_GUSB2PHYCFG(0),
1848 dwc3_msm_read_reg(mdwc->base, DWC3_GUSB2PHYCFG(0)) &
1849 0x7FFFFFFF);
1850
1851 /* Bring PHY out of suspend */
1852 dwc3_msm_write_readback(mdwc->base, HS_PHY_CTRL_REG, 0xC00000,
1853 0x0);
1854
1855 }
Manu Gautamb5067272012-07-02 09:53:41 +05301856
Vijayavardhan Vennapusa4188de22012-11-06 15:20:18 +05301857 /* Assert SS PHY RESET */
1858 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 7),
1859 (1 << 7));
1860 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 28),
1861 (1 << 28));
1862 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 8),
1863 (1 << 8));
1864 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 26), 0x0);
1865 /* 10usec delay required before de-asserting SS PHY RESET */
1866 udelay(10);
1867 dwc3_msm_write_readback(mdwc->base, SS_PHY_CTRL_REG, (1 << 7), 0x0);
1868
Vijayavardhan Vennapusa5b286322013-04-12 12:15:00 +05301869 /*
1870 * Reinitilize SSPHY parameters as SS_PHY RESET will reset
1871 * the internal registers to default values.
1872 */
1873 dwc3_msm_ss_phy_reg_init(mdwc);
Manu Gautamb5067272012-07-02 09:53:41 +05301874 atomic_set(&mdwc->in_lpm, 0);
Manu Gautam377821c2012-09-28 16:53:24 +05301875
1876 /* match disable_irq call from isr */
1877 if (mdwc->lpm_irq_seen && mdwc->hs_phy_irq) {
1878 enable_irq(mdwc->hs_phy_irq);
1879 mdwc->lpm_irq_seen = false;
1880 }
Manu Gautam840f4fe2013-04-16 16:50:30 +05301881 /* it must DCP disconnect, re-enable HS_PHY wakeup IRQ */
1882 if (mdwc->hs_phy_irq && dcp)
1883 enable_irq_wake(mdwc->hs_phy_irq);
Manu Gautam377821c2012-09-28 16:53:24 +05301884
Manu Gautamb5067272012-07-02 09:53:41 +05301885 dev_info(mdwc->dev, "DWC3 exited from low power mode\n");
1886
1887 return 0;
1888}
1889
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301890static void dwc3_wait_for_ext_chg_done(struct dwc3_msm *mdwc)
1891{
1892 unsigned long t;
1893
1894 /*
1895 * Defer next cable connect event till external charger
1896 * detection is completed.
1897 */
1898
1899 if (mdwc->ext_chg_active && (mdwc->ext_xceiv.bsv ||
1900 !mdwc->ext_xceiv.id)) {
1901
1902 dev_dbg(mdwc->dev, "before ext chg wait\n");
1903
1904 t = wait_for_completion_timeout(&mdwc->ext_chg_wait,
1905 msecs_to_jiffies(3000));
1906 if (!t)
1907 dev_err(mdwc->dev, "ext chg wait timeout\n");
1908 else
1909 dev_dbg(mdwc->dev, "ext chg wait done\n");
1910 }
1911
1912}
1913
Manu Gautamb5067272012-07-02 09:53:41 +05301914static void dwc3_resume_work(struct work_struct *w)
1915{
1916 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
1917 resume_work.work);
1918
1919 dev_dbg(mdwc->dev, "%s: dwc3 resume work\n", __func__);
1920 /* handle any event that was queued while work was already running */
1921 if (!atomic_read(&mdwc->in_lpm)) {
1922 dev_dbg(mdwc->dev, "%s: notifying xceiv event\n", __func__);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301923 if (mdwc->otg_xceiv) {
1924 dwc3_wait_for_ext_chg_done(mdwc);
Manu Gautamb5067272012-07-02 09:53:41 +05301925 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1926 DWC3_EVENT_XCEIV_STATE);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301927 }
Manu Gautamb5067272012-07-02 09:53:41 +05301928 return;
1929 }
1930
1931 /* bail out if system resume in process, else initiate RESUME */
1932 if (atomic_read(&mdwc->pm_suspended)) {
1933 mdwc->resume_pending = true;
1934 } else {
1935 pm_runtime_get_sync(mdwc->dev);
1936 if (mdwc->otg_xceiv)
1937 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1938 DWC3_EVENT_PHY_RESUME);
Manu Gautambb825d72013-03-12 16:25:42 +05301939 pm_runtime_put_noidle(mdwc->dev);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301940 if (mdwc->otg_xceiv && (mdwc->ext_xceiv.otg_capability)) {
1941 dwc3_wait_for_ext_chg_done(mdwc);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05301942 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1943 DWC3_EVENT_XCEIV_STATE);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05301944 }
Manu Gautamb5067272012-07-02 09:53:41 +05301945 }
1946}
1947
Jack Pham0fc12332012-11-19 13:14:22 -08001948static u32 debug_id = true, debug_bsv, debug_connect;
Manu Gautamb5067272012-07-02 09:53:41 +05301949
1950static int dwc3_connect_show(struct seq_file *s, void *unused)
1951{
1952 if (debug_connect)
1953 seq_printf(s, "true\n");
1954 else
1955 seq_printf(s, "false\n");
1956
1957 return 0;
1958}
1959
1960static int dwc3_connect_open(struct inode *inode, struct file *file)
1961{
1962 return single_open(file, dwc3_connect_show, inode->i_private);
1963}
1964
1965static ssize_t dwc3_connect_write(struct file *file, const char __user *ubuf,
1966 size_t count, loff_t *ppos)
1967{
1968 struct seq_file *s = file->private_data;
1969 struct dwc3_msm *mdwc = s->private;
1970 char buf[8];
1971
1972 memset(buf, 0x00, sizeof(buf));
1973
1974 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
1975 return -EFAULT;
1976
1977 if (!strncmp(buf, "enable", 6) || !strncmp(buf, "true", 4)) {
1978 debug_connect = true;
1979 } else {
1980 debug_connect = debug_bsv = false;
1981 debug_id = true;
1982 }
1983
1984 mdwc->ext_xceiv.bsv = debug_bsv;
1985 mdwc->ext_xceiv.id = debug_id ? DWC3_ID_FLOAT : DWC3_ID_GROUND;
1986
1987 if (atomic_read(&mdwc->in_lpm)) {
1988 dev_dbg(mdwc->dev, "%s: calling resume_work\n", __func__);
1989 dwc3_resume_work(&mdwc->resume_work.work);
1990 } else {
1991 dev_dbg(mdwc->dev, "%s: notifying xceiv event\n", __func__);
1992 if (mdwc->otg_xceiv)
1993 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
1994 DWC3_EVENT_XCEIV_STATE);
1995 }
1996
1997 return count;
1998}
1999
2000const struct file_operations dwc3_connect_fops = {
2001 .open = dwc3_connect_open,
2002 .read = seq_read,
2003 .write = dwc3_connect_write,
2004 .llseek = seq_lseek,
2005 .release = single_release,
2006};
2007
2008static struct dentry *dwc3_debugfs_root;
2009
2010static void dwc3_debugfs_init(struct dwc3_msm *mdwc)
2011{
2012 dwc3_debugfs_root = debugfs_create_dir("msm_dwc3", NULL);
2013
2014 if (!dwc3_debugfs_root || IS_ERR(dwc3_debugfs_root))
2015 return;
2016
2017 if (!debugfs_create_bool("id", S_IRUGO | S_IWUSR, dwc3_debugfs_root,
Vijayavardhan Vennapusa54be1d62012-10-06 18:32:06 +05302018 &debug_id))
Manu Gautamb5067272012-07-02 09:53:41 +05302019 goto error;
2020
2021 if (!debugfs_create_bool("bsv", S_IRUGO | S_IWUSR, dwc3_debugfs_root,
Vijayavardhan Vennapusa54be1d62012-10-06 18:32:06 +05302022 &debug_bsv))
Manu Gautamb5067272012-07-02 09:53:41 +05302023 goto error;
2024
2025 if (!debugfs_create_file("connect", S_IRUGO | S_IWUSR,
2026 dwc3_debugfs_root, mdwc, &dwc3_connect_fops))
2027 goto error;
2028
2029 return;
2030
2031error:
2032 debugfs_remove_recursive(dwc3_debugfs_root);
2033}
Manu Gautam8c642812012-06-07 10:35:10 +05302034
Manu Gautam377821c2012-09-28 16:53:24 +05302035static irqreturn_t msm_dwc3_irq(int irq, void *data)
2036{
2037 struct dwc3_msm *mdwc = data;
2038
2039 if (atomic_read(&mdwc->in_lpm)) {
2040 dev_dbg(mdwc->dev, "%s received in LPM\n", __func__);
2041 mdwc->lpm_irq_seen = true;
2042 disable_irq_nosync(irq);
2043 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
2044 } else {
2045 pr_info_ratelimited("%s: IRQ outside LPM\n", __func__);
2046 }
2047
2048 return IRQ_HANDLED;
2049}
2050
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302051static int dwc3_msm_power_get_property_usb(struct power_supply *psy,
2052 enum power_supply_property psp,
2053 union power_supply_propval *val)
2054{
2055 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm,
2056 usb_psy);
2057 switch (psp) {
2058 case POWER_SUPPLY_PROP_SCOPE:
2059 val->intval = mdwc->host_mode;
2060 break;
2061 case POWER_SUPPLY_PROP_CURRENT_MAX:
2062 val->intval = mdwc->current_max;
2063 break;
2064 case POWER_SUPPLY_PROP_PRESENT:
2065 val->intval = mdwc->vbus_active;
2066 break;
2067 case POWER_SUPPLY_PROP_ONLINE:
2068 val->intval = mdwc->online;
2069 break;
Manu Gautamfa40cae2013-03-01 16:37:12 +05302070 case POWER_SUPPLY_PROP_TYPE:
2071 val->intval = psy->type;
2072 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302073 default:
2074 return -EINVAL;
2075 }
2076 return 0;
2077}
2078
2079static int dwc3_msm_power_set_property_usb(struct power_supply *psy,
2080 enum power_supply_property psp,
2081 const union power_supply_propval *val)
2082{
2083 static bool init;
2084 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm,
2085 usb_psy);
2086
2087 switch (psp) {
2088 case POWER_SUPPLY_PROP_SCOPE:
2089 mdwc->host_mode = val->intval;
2090 break;
2091 /* Process PMIC notification in PRESENT prop */
2092 case POWER_SUPPLY_PROP_PRESENT:
2093 dev_dbg(mdwc->dev, "%s: notify xceiv event\n", __func__);
Jack Pham9354c6a2012-12-20 19:19:32 -08002094 if (mdwc->otg_xceiv && !mdwc->ext_inuse &&
2095 (mdwc->ext_xceiv.otg_capability || !init)) {
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302096 mdwc->ext_xceiv.bsv = val->intval;
Manu Gautamf71d9cb2013-02-07 13:52:12 +05302097 queue_delayed_work(system_nrt_wq,
Jack Pham4d91aab2013-03-08 10:02:16 -08002098 &mdwc->resume_work, 20);
Jack Pham9354c6a2012-12-20 19:19:32 -08002099
2100 if (!init)
2101 init = true;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302102 }
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302103 mdwc->vbus_active = val->intval;
2104 break;
2105 case POWER_SUPPLY_PROP_ONLINE:
2106 mdwc->online = val->intval;
2107 break;
2108 case POWER_SUPPLY_PROP_CURRENT_MAX:
2109 mdwc->current_max = val->intval;
2110 break;
Manu Gautamfa40cae2013-03-01 16:37:12 +05302111 case POWER_SUPPLY_PROP_TYPE:
2112 psy->type = val->intval;
2113 break;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302114 default:
2115 return -EINVAL;
2116 }
2117
2118 power_supply_changed(&mdwc->usb_psy);
2119 return 0;
2120}
2121
Jack Pham9354c6a2012-12-20 19:19:32 -08002122static void dwc3_msm_external_power_changed(struct power_supply *psy)
2123{
2124 struct dwc3_msm *mdwc = container_of(psy, struct dwc3_msm, usb_psy);
2125 union power_supply_propval ret = {0,};
2126
2127 if (!mdwc->ext_vbus_psy)
2128 mdwc->ext_vbus_psy = power_supply_get_by_name("ext-vbus");
2129
2130 if (!mdwc->ext_vbus_psy) {
2131 pr_err("%s: Unable to get ext_vbus power_supply\n", __func__);
2132 return;
2133 }
2134
2135 mdwc->ext_vbus_psy->get_property(mdwc->ext_vbus_psy,
2136 POWER_SUPPLY_PROP_ONLINE, &ret);
2137 if (ret.intval) {
2138 dwc3_start_chg_det(&mdwc->charger, false);
2139 mdwc->ext_vbus_psy->get_property(mdwc->ext_vbus_psy,
2140 POWER_SUPPLY_PROP_CURRENT_MAX, &ret);
2141 power_supply_set_current_limit(&mdwc->usb_psy, ret.intval);
2142 }
2143
2144 power_supply_set_online(&mdwc->usb_psy, ret.intval);
2145 power_supply_changed(&mdwc->usb_psy);
2146}
2147
2148
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302149static char *dwc3_msm_pm_power_supplied_to[] = {
2150 "battery",
2151};
2152
2153static enum power_supply_property dwc3_msm_pm_power_props_usb[] = {
2154 POWER_SUPPLY_PROP_PRESENT,
2155 POWER_SUPPLY_PROP_ONLINE,
2156 POWER_SUPPLY_PROP_CURRENT_MAX,
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302157 POWER_SUPPLY_PROP_TYPE,
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302158 POWER_SUPPLY_PROP_SCOPE,
2159};
2160
Jack Phamfadd6432012-12-07 19:03:41 -08002161static void dwc3_init_adc_work(struct work_struct *w);
2162
2163static void dwc3_ext_notify_online(int on)
2164{
2165 struct dwc3_msm *mdwc = context;
Jack Phamf12b7e12012-12-28 14:27:26 -08002166 bool notify_otg = false;
Jack Phamfadd6432012-12-07 19:03:41 -08002167
2168 if (!mdwc) {
2169 pr_err("%s: DWC3 driver already removed\n", __func__);
2170 return;
2171 }
2172
2173 dev_dbg(mdwc->dev, "notify %s%s\n", on ? "" : "dis", "connected");
2174
Jack Pham9354c6a2012-12-20 19:19:32 -08002175 if (!mdwc->ext_vbus_psy)
2176 mdwc->ext_vbus_psy = power_supply_get_by_name("ext-vbus");
2177
2178 mdwc->ext_inuse = on;
Jack Phamf12b7e12012-12-28 14:27:26 -08002179 if (on) {
2180 /* force OTG to exit B-peripheral state */
2181 mdwc->ext_xceiv.bsv = false;
2182 notify_otg = true;
Jack Pham9354c6a2012-12-20 19:19:32 -08002183 dwc3_start_chg_det(&mdwc->charger, false);
Jack Phamf12b7e12012-12-28 14:27:26 -08002184 } else {
2185 /* external client offline; tell OTG about cached ID/BSV */
2186 if (mdwc->ext_xceiv.id != mdwc->id_state) {
2187 mdwc->ext_xceiv.id = mdwc->id_state;
2188 notify_otg = true;
2189 }
2190
2191 mdwc->ext_xceiv.bsv = mdwc->vbus_active;
2192 notify_otg |= mdwc->vbus_active;
2193 }
Jack Pham9354c6a2012-12-20 19:19:32 -08002194
2195 if (mdwc->ext_vbus_psy)
2196 power_supply_set_present(mdwc->ext_vbus_psy, on);
Jack Phamf12b7e12012-12-28 14:27:26 -08002197
2198 if (notify_otg)
2199 queue_delayed_work(system_nrt_wq, &mdwc->resume_work, 0);
Jack Phamfadd6432012-12-07 19:03:41 -08002200}
2201
Jack Pham0cca9412013-03-08 13:22:42 -08002202static void dwc3_id_work(struct work_struct *w)
Jack Phamfadd6432012-12-07 19:03:41 -08002203{
Jack Pham0cca9412013-03-08 13:22:42 -08002204 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm, id_work);
Jack Pham5c585062013-03-25 18:39:12 -07002205 int ret;
Jack Phamfadd6432012-12-07 19:03:41 -08002206
Jack Pham0cca9412013-03-08 13:22:42 -08002207 /* Give external client a chance to handle */
Jack Pham5c585062013-03-25 18:39:12 -07002208 if (!mdwc->ext_inuse && usb_ext) {
2209 if (mdwc->pmic_id_irq)
2210 disable_irq(mdwc->pmic_id_irq);
2211
2212 ret = usb_ext->notify(usb_ext->ctxt, mdwc->id_state,
2213 dwc3_ext_notify_online);
2214 dev_dbg(mdwc->dev, "%s: external handler returned %d\n",
2215 __func__, ret);
2216
2217 if (mdwc->pmic_id_irq) {
2218 /* ID may have changed while IRQ disabled; update it */
2219 mdwc->id_state = !!irq_read_line(mdwc->pmic_id_irq);
2220 enable_irq(mdwc->pmic_id_irq);
Jack Pham0cca9412013-03-08 13:22:42 -08002221 }
Jack Pham5c585062013-03-25 18:39:12 -07002222
2223 mdwc->ext_inuse = (ret == 0);
Jack Pham0cca9412013-03-08 13:22:42 -08002224 }
Jack Phamfadd6432012-12-07 19:03:41 -08002225
Jack Pham0cca9412013-03-08 13:22:42 -08002226 if (!mdwc->ext_inuse) { /* notify OTG */
2227 mdwc->ext_xceiv.id = mdwc->id_state;
2228 dwc3_resume_work(&mdwc->resume_work.work);
2229 }
2230}
2231
2232static irqreturn_t dwc3_pmic_id_irq(int irq, void *data)
2233{
2234 struct dwc3_msm *mdwc = data;
Jack Pham5c585062013-03-25 18:39:12 -07002235 enum dwc3_id_state id;
Jack Pham0cca9412013-03-08 13:22:42 -08002236
2237 /* If we can't read ID line state for some reason, treat it as float */
Jack Pham5c585062013-03-25 18:39:12 -07002238 id = !!irq_read_line(irq);
2239 if (mdwc->id_state != id) {
2240 mdwc->id_state = id;
2241 queue_work(system_nrt_wq, &mdwc->id_work);
2242 }
Jack Pham0cca9412013-03-08 13:22:42 -08002243
2244 return IRQ_HANDLED;
Jack Phamfadd6432012-12-07 19:03:41 -08002245}
2246
Jack Pham0fc12332012-11-19 13:14:22 -08002247static void dwc3_adc_notification(enum qpnp_tm_state state, void *ctx)
2248{
2249 struct dwc3_msm *mdwc = ctx;
2250
2251 if (state >= ADC_TM_STATE_NUM) {
2252 pr_err("%s: invalid notification %d\n", __func__, state);
2253 return;
2254 }
2255
2256 dev_dbg(mdwc->dev, "%s: state = %s\n", __func__,
2257 state == ADC_TM_HIGH_STATE ? "high" : "low");
2258
Jack Phamf12b7e12012-12-28 14:27:26 -08002259 /* save ID state, but don't necessarily notify OTG */
Jack Pham0fc12332012-11-19 13:14:22 -08002260 if (state == ADC_TM_HIGH_STATE) {
Jack Phamf12b7e12012-12-28 14:27:26 -08002261 mdwc->id_state = DWC3_ID_FLOAT;
Jack Pham0fc12332012-11-19 13:14:22 -08002262 mdwc->adc_param.state_request = ADC_TM_LOW_THR_ENABLE;
2263 } else {
Jack Phamf12b7e12012-12-28 14:27:26 -08002264 mdwc->id_state = DWC3_ID_GROUND;
Jack Pham0fc12332012-11-19 13:14:22 -08002265 mdwc->adc_param.state_request = ADC_TM_HIGH_THR_ENABLE;
2266 }
2267
Jack Pham0cca9412013-03-08 13:22:42 -08002268 dwc3_id_work(&mdwc->id_work);
2269
Jack Phamfadd6432012-12-07 19:03:41 -08002270 /* re-arm ADC interrupt */
Jack Pham0fc12332012-11-19 13:14:22 -08002271 qpnp_adc_tm_usbid_configure(&mdwc->adc_param);
2272}
2273
2274static void dwc3_init_adc_work(struct work_struct *w)
2275{
2276 struct dwc3_msm *mdwc = container_of(w, struct dwc3_msm,
2277 init_adc_work.work);
2278 int ret;
2279
2280 ret = qpnp_adc_tm_is_ready();
2281 if (ret == -EPROBE_DEFER) {
Jack Pham90b4d122012-12-13 11:46:22 -08002282 queue_delayed_work(system_nrt_wq, to_delayed_work(w),
2283 msecs_to_jiffies(100));
Jack Pham0fc12332012-11-19 13:14:22 -08002284 return;
2285 }
2286
2287 mdwc->adc_param.low_thr = adc_low_threshold;
2288 mdwc->adc_param.high_thr = adc_high_threshold;
2289 mdwc->adc_param.timer_interval = adc_meas_interval;
2290 mdwc->adc_param.state_request = ADC_TM_HIGH_LOW_THR_ENABLE;
Siddartha Mohanadossa3e35512013-02-22 17:06:07 -08002291 mdwc->adc_param.btm_ctx = mdwc;
Jack Pham0fc12332012-11-19 13:14:22 -08002292 mdwc->adc_param.threshold_notification = dwc3_adc_notification;
2293
2294 ret = qpnp_adc_tm_usbid_configure(&mdwc->adc_param);
2295 if (ret) {
2296 dev_err(mdwc->dev, "%s: request ADC error %d\n", __func__, ret);
2297 return;
2298 }
2299
2300 mdwc->id_adc_detect = true;
2301}
2302
2303static ssize_t adc_enable_show(struct device *dev,
2304 struct device_attribute *attr, char *buf)
2305{
2306 return snprintf(buf, PAGE_SIZE, "%s\n", context->id_adc_detect ?
2307 "enabled" : "disabled");
2308}
2309
2310static ssize_t adc_enable_store(struct device *dev,
2311 struct device_attribute *attr, const char
2312 *buf, size_t size)
2313{
2314 if (!strnicmp(buf, "enable", 6)) {
2315 if (!context->id_adc_detect)
2316 dwc3_init_adc_work(&context->init_adc_work.work);
2317 return size;
2318 } else if (!strnicmp(buf, "disable", 7)) {
2319 qpnp_adc_tm_usbid_end();
2320 context->id_adc_detect = false;
2321 return size;
2322 }
2323
2324 return -EINVAL;
2325}
2326
2327static DEVICE_ATTR(adc_enable, S_IRUGO | S_IWUSR, adc_enable_show,
2328 adc_enable_store);
2329
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302330static int dwc3_msm_ext_chg_open(struct inode *inode, struct file *file)
2331{
2332 struct dwc3_msm *mdwc = context;
2333
2334 pr_debug("dwc3-msm ext chg open\n");
2335
2336 mdwc->ext_chg_opened = true;
2337 return 0;
2338}
2339
2340static ssize_t
2341dwc3_msm_ext_chg_write(struct file *file, const char __user *ubuf,
2342 size_t size, loff_t *pos)
2343{
2344 struct dwc3_msm *mdwc = context;
2345 char kbuf[16];
2346
2347 memset(kbuf, 0x00, sizeof(kbuf));
2348 if (copy_from_user(&kbuf, ubuf, min_t(size_t, sizeof(kbuf) - 1, size)))
2349 return -EFAULT;
2350
2351 pr_debug("%s: buf = %s\n", __func__, kbuf);
2352
2353 if (!strncmp(kbuf, "enable", 6)) {
2354 pr_info("%s: on\n", __func__);
2355 if (mdwc->charger.chg_type == DWC3_DCP_CHARGER) {
2356 pm_runtime_get_sync(mdwc->dev);
2357 } else {
2358 mdwc->ext_chg_active = false;
2359 complete(&mdwc->ext_chg_wait);
2360 return -ENODEV;
2361 }
2362 } else if (!strncmp(kbuf, "disable", 7)) {
2363 pr_info("%s: off\n", __func__);
2364 mdwc->ext_chg_active = false;
2365 complete(&mdwc->ext_chg_wait);
2366 pm_runtime_put(mdwc->dev);
2367 } else {
2368 return -EINVAL;
2369 }
2370
2371 return size;
2372}
2373
2374static int dwc3_msm_ext_chg_mmap(struct file *file, struct vm_area_struct *vma)
2375{
2376 unsigned long vsize = vma->vm_end - vma->vm_start;
2377 int ret;
2378
2379 pr_debug("%s: size = %lu %x\n", __func__, vsize, (int) vma->vm_pgoff);
2380
2381 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
2382
2383 ret = io_remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
2384 vsize, vma->vm_page_prot);
2385 if (ret < 0)
2386 pr_err("%s: failed with return val %d\n", __func__, ret);
2387
2388 return ret;
2389}
2390
2391static int dwc3_msm_ext_chg_release(struct inode *inode, struct file *file)
2392{
2393 struct dwc3_msm *mdwc = context;
2394
2395 pr_debug("dwc3-msm ext chg release\n");
2396
2397 mdwc->ext_chg_opened = false;
2398
2399 return 0;
2400}
2401
2402static const struct file_operations dwc3_msm_ext_chg_fops = {
2403 .owner = THIS_MODULE,
2404 .open = dwc3_msm_ext_chg_open,
2405 .write = dwc3_msm_ext_chg_write,
2406 .mmap = dwc3_msm_ext_chg_mmap,
2407 .release = dwc3_msm_ext_chg_release,
2408};
2409
2410static int dwc3_msm_setup_cdev(struct dwc3_msm *mdwc)
2411{
2412 int ret;
2413
2414 ret = alloc_chrdev_region(&mdwc->ext_chg_dev, 0, 1, "usb_ext_chg");
2415 if (ret < 0) {
2416 pr_err("Fail to allocate usb ext char dev region\n");
2417 return ret;
2418 }
2419 mdwc->ext_chg_class = class_create(THIS_MODULE, "dwc_ext_chg");
2420 if (ret < 0) {
2421 pr_err("Fail to create usb ext chg class\n");
2422 goto unreg_chrdev;
2423 }
2424 cdev_init(&mdwc->ext_chg_cdev, &dwc3_msm_ext_chg_fops);
2425 mdwc->ext_chg_cdev.owner = THIS_MODULE;
2426
2427 ret = cdev_add(&mdwc->ext_chg_cdev, mdwc->ext_chg_dev, 1);
2428 if (ret < 0) {
2429 pr_err("Fail to add usb ext chg cdev\n");
2430 goto destroy_class;
2431 }
2432 mdwc->ext_chg_device = device_create(mdwc->ext_chg_class,
2433 NULL, mdwc->ext_chg_dev, NULL,
2434 "usb_ext_chg");
2435 if (IS_ERR(mdwc->ext_chg_device)) {
2436 pr_err("Fail to create usb ext chg device\n");
2437 ret = PTR_ERR(mdwc->ext_chg_device);
2438 mdwc->ext_chg_device = NULL;
2439 goto del_cdev;
2440 }
2441
2442 pr_debug("dwc3 msm ext chg cdev setup success\n");
2443 return 0;
2444
2445del_cdev:
2446 cdev_del(&mdwc->ext_chg_cdev);
2447destroy_class:
2448 class_destroy(mdwc->ext_chg_class);
2449unreg_chrdev:
2450 unregister_chrdev_region(mdwc->ext_chg_dev, 1);
2451
2452 return ret;
2453}
2454
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002455static int __devinit dwc3_msm_probe(struct platform_device *pdev)
2456{
2457 struct device_node *node = pdev->dev.of_node;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002458 struct dwc3_msm *msm;
2459 struct resource *res;
Ido Shayevitz7ad8ded2012-08-28 04:30:58 +03002460 void __iomem *tcsr;
Manu Gautamf08f7b62013-04-02 16:09:42 +05302461 unsigned long flags;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002462 int ret = 0;
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302463 int len = 0;
2464 u32 tmp[3];
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002465
2466 msm = devm_kzalloc(&pdev->dev, sizeof(*msm), GFP_KERNEL);
2467 if (!msm) {
2468 dev_err(&pdev->dev, "not enough memory\n");
2469 return -ENOMEM;
2470 }
2471
2472 platform_set_drvdata(pdev, msm);
Ido Shayevitz9fb83452012-04-01 17:45:58 +03002473 context = msm;
Manu Gautam60e01352012-05-29 09:00:34 +05302474 msm->dev = &pdev->dev;
Ido Shayevitz9fb83452012-04-01 17:45:58 +03002475
2476 INIT_LIST_HEAD(&msm->req_complete_list);
Manu Gautam8c642812012-06-07 10:35:10 +05302477 INIT_DELAYED_WORK(&msm->chg_work, dwc3_chg_detect_work);
Manu Gautamb5067272012-07-02 09:53:41 +05302478 INIT_DELAYED_WORK(&msm->resume_work, dwc3_resume_work);
Manu Gautam6eb13e32013-02-01 15:19:15 +05302479 INIT_WORK(&msm->restart_usb_work, dwc3_restart_usb_work);
Jack Pham0cca9412013-03-08 13:22:42 -08002480 INIT_WORK(&msm->id_work, dwc3_id_work);
Jack Pham0fc12332012-11-19 13:14:22 -08002481 INIT_DELAYED_WORK(&msm->init_adc_work, dwc3_init_adc_work);
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302482 init_completion(&msm->ext_chg_wait);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002483
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302484 msm->xo_clk = clk_get(&pdev->dev, "xo");
2485 if (IS_ERR(msm->xo_clk)) {
Manu Gautam377821c2012-09-28 16:53:24 +05302486 dev_err(&pdev->dev, "%s unable to get TCXO buffer handle\n",
2487 __func__);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302488 return PTR_ERR(msm->xo_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05302489 }
2490
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302491 ret = clk_prepare_enable(msm->xo_clk);
Manu Gautam377821c2012-09-28 16:53:24 +05302492 if (ret) {
2493 dev_err(&pdev->dev, "%s failed to vote for TCXO buffer%d\n",
2494 __func__, ret);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302495 goto put_xo;
Manu Gautam377821c2012-09-28 16:53:24 +05302496 }
2497
Manu Gautam1742db22012-06-19 13:33:24 +05302498 /*
2499 * DWC3 Core requires its CORE CLK (aka master / bus clk) to
2500 * run at 125Mhz in SSUSB mode and >60MHZ for HSUSB mode.
2501 */
2502 msm->core_clk = devm_clk_get(&pdev->dev, "core_clk");
2503 if (IS_ERR(msm->core_clk)) {
2504 dev_err(&pdev->dev, "failed to get core_clk\n");
Manu Gautam377821c2012-09-28 16:53:24 +05302505 ret = PTR_ERR(msm->core_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302506 goto disable_xo;
Manu Gautam1742db22012-06-19 13:33:24 +05302507 }
2508 clk_set_rate(msm->core_clk, 125000000);
2509 clk_prepare_enable(msm->core_clk);
2510
Manu Gautam3e9ad352012-08-16 14:44:47 -07002511 msm->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
2512 if (IS_ERR(msm->iface_clk)) {
2513 dev_err(&pdev->dev, "failed to get iface_clk\n");
2514 ret = PTR_ERR(msm->iface_clk);
2515 goto disable_core_clk;
2516 }
2517 clk_prepare_enable(msm->iface_clk);
2518
2519 msm->sleep_clk = devm_clk_get(&pdev->dev, "sleep_clk");
2520 if (IS_ERR(msm->sleep_clk)) {
2521 dev_err(&pdev->dev, "failed to get sleep_clk\n");
2522 ret = PTR_ERR(msm->sleep_clk);
2523 goto disable_iface_clk;
2524 }
2525 clk_prepare_enable(msm->sleep_clk);
2526
2527 msm->hsphy_sleep_clk = devm_clk_get(&pdev->dev, "sleep_a_clk");
2528 if (IS_ERR(msm->hsphy_sleep_clk)) {
2529 dev_err(&pdev->dev, "failed to get sleep_a_clk\n");
2530 ret = PTR_ERR(msm->hsphy_sleep_clk);
2531 goto disable_sleep_clk;
2532 }
2533 clk_prepare_enable(msm->hsphy_sleep_clk);
2534
Jack Pham22698b82013-02-13 17:45:06 -08002535 msm->utmi_clk = devm_clk_get(&pdev->dev, "utmi_clk");
2536 if (IS_ERR(msm->utmi_clk)) {
2537 dev_err(&pdev->dev, "failed to get utmi_clk\n");
2538 ret = PTR_ERR(msm->utmi_clk);
2539 goto disable_sleep_a_clk;
2540 }
2541 clk_prepare_enable(msm->utmi_clk);
2542
Manu Gautam3e9ad352012-08-16 14:44:47 -07002543 msm->ref_clk = devm_clk_get(&pdev->dev, "ref_clk");
2544 if (IS_ERR(msm->ref_clk)) {
2545 dev_err(&pdev->dev, "failed to get ref_clk\n");
2546 ret = PTR_ERR(msm->ref_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002547 goto disable_utmi_clk;
Manu Gautam3e9ad352012-08-16 14:44:47 -07002548 }
2549 clk_prepare_enable(msm->ref_clk);
2550
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302551 of_get_property(node, "qcom,vdd-voltage-level", &len);
2552 if (len == sizeof(tmp)) {
2553 of_property_read_u32_array(node, "qcom,vdd-voltage-level",
2554 tmp, len/sizeof(*tmp));
2555 msm->vdd_no_vol_level = tmp[0];
2556 msm->vdd_low_vol_level = tmp[1];
2557 msm->vdd_high_vol_level = tmp[2];
2558 } else {
2559 dev_err(&pdev->dev, "no qcom,vdd-voltage-level property\n");
2560 ret = -EINVAL;
2561 goto disable_ref_clk;
2562 }
2563
Manu Gautam60e01352012-05-29 09:00:34 +05302564 /* SS PHY */
Manu Gautam60e01352012-05-29 09:00:34 +05302565 msm->ssusb_vddcx = devm_regulator_get(&pdev->dev, "ssusb_vdd_dig");
2566 if (IS_ERR(msm->ssusb_vddcx)) {
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302567 dev_err(&pdev->dev, "unable to get ssusb vddcx\n");
2568 ret = PTR_ERR(msm->ssusb_vddcx);
2569 goto disable_ref_clk;
Manu Gautam60e01352012-05-29 09:00:34 +05302570 }
2571
2572 ret = dwc3_ssusb_config_vddcx(1);
2573 if (ret) {
2574 dev_err(&pdev->dev, "ssusb vddcx configuration failed\n");
Manu Gautam3e9ad352012-08-16 14:44:47 -07002575 goto disable_ref_clk;
Manu Gautam60e01352012-05-29 09:00:34 +05302576 }
2577
2578 ret = regulator_enable(context->ssusb_vddcx);
2579 if (ret) {
2580 dev_err(&pdev->dev, "unable to enable the ssusb vddcx\n");
2581 goto unconfig_ss_vddcx;
2582 }
2583
2584 ret = dwc3_ssusb_ldo_init(1);
2585 if (ret) {
2586 dev_err(&pdev->dev, "ssusb vreg configuration failed\n");
2587 goto disable_ss_vddcx;
2588 }
2589
2590 ret = dwc3_ssusb_ldo_enable(1);
2591 if (ret) {
2592 dev_err(&pdev->dev, "ssusb vreg enable failed\n");
2593 goto free_ss_ldo_init;
2594 }
2595
2596 /* HS PHY */
Manu Gautam60e01352012-05-29 09:00:34 +05302597 msm->hsusb_vddcx = devm_regulator_get(&pdev->dev, "hsusb_vdd_dig");
2598 if (IS_ERR(msm->hsusb_vddcx)) {
Vijayavardhan Vennapusa993798a2012-11-09 15:11:21 +05302599 dev_err(&pdev->dev, "unable to get hsusb vddcx\n");
2600 ret = PTR_ERR(msm->hsusb_vddcx);
2601 goto disable_ss_ldo;
Manu Gautam60e01352012-05-29 09:00:34 +05302602 }
2603
2604 ret = dwc3_hsusb_config_vddcx(1);
2605 if (ret) {
2606 dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
2607 goto disable_ss_ldo;
2608 }
2609
2610 ret = regulator_enable(context->hsusb_vddcx);
2611 if (ret) {
2612 dev_err(&pdev->dev, "unable to enable the hsusb vddcx\n");
2613 goto unconfig_hs_vddcx;
2614 }
2615
2616 ret = dwc3_hsusb_ldo_init(1);
2617 if (ret) {
2618 dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
2619 goto disable_hs_vddcx;
2620 }
2621
2622 ret = dwc3_hsusb_ldo_enable(1);
2623 if (ret) {
2624 dev_err(&pdev->dev, "hsusb vreg enable failed\n");
2625 goto free_hs_ldo_init;
2626 }
2627
Jack Pham5c585062013-03-25 18:39:12 -07002628 msm->id_state = msm->ext_xceiv.id = DWC3_ID_FLOAT;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302629 msm->ext_xceiv.otg_capability = of_property_read_bool(node,
Manu Gautam6c0ff032012-11-02 14:55:35 +05302630 "qcom,otg-capability");
2631 msm->charger.charging_disabled = of_property_read_bool(node,
2632 "qcom,charging-disabled");
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302633
Hemant Kumar6d7b7242013-04-18 16:44:38 -07002634 msm->charger.skip_chg_detect = of_property_read_bool(node,
2635 "qcom,skip-charger-detection");
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302636 /*
2637 * DWC3 has separate IRQ line for OTG events (ID/BSV) and for
2638 * DP and DM linestate transitions during low power mode.
2639 */
2640 msm->hs_phy_irq = platform_get_irq_byname(pdev, "hs_phy_irq");
2641 if (msm->hs_phy_irq < 0) {
2642 dev_dbg(&pdev->dev, "pget_irq for hs_phy_irq failed\n");
2643 msm->hs_phy_irq = 0;
Jack Pham0fc12332012-11-19 13:14:22 -08002644 } else {
Jack Pham56a0a632013-03-08 13:18:42 -08002645 ret = devm_request_irq(&pdev->dev, msm->hs_phy_irq,
2646 msm_dwc3_irq, IRQF_TRIGGER_RISING,
2647 "msm_dwc3", msm);
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302648 if (ret) {
2649 dev_err(&pdev->dev, "irqreq HSPHYINT failed\n");
2650 goto disable_hs_ldo;
2651 }
2652 enable_irq_wake(msm->hs_phy_irq);
2653 }
Jack Pham0cca9412013-03-08 13:22:42 -08002654
Vijayavardhan Vennapusa45145882013-01-03 14:11:58 +05302655 if (msm->ext_xceiv.otg_capability) {
Jack Pham0cca9412013-03-08 13:22:42 -08002656 msm->pmic_id_irq = platform_get_irq_byname(pdev, "pmic_id_irq");
2657 if (msm->pmic_id_irq > 0) {
David Keitelad4a0282013-03-19 18:04:27 -07002658 /* check if PMIC ID IRQ is supported */
2659 ret = qpnp_misc_irqs_available(&pdev->dev);
2660
2661 if (ret == -EPROBE_DEFER) {
2662 /* qpnp hasn't probed yet; defer dwc probe */
Jack Pham0cca9412013-03-08 13:22:42 -08002663 goto disable_hs_ldo;
David Keitelad4a0282013-03-19 18:04:27 -07002664 } else if (ret == 0) {
2665 msm->pmic_id_irq = 0;
2666 } else {
2667 ret = devm_request_irq(&pdev->dev,
2668 msm->pmic_id_irq,
2669 dwc3_pmic_id_irq,
2670 IRQF_TRIGGER_RISING |
2671 IRQF_TRIGGER_FALLING,
2672 "dwc3_msm_pmic_id", msm);
2673 if (ret) {
2674 dev_err(&pdev->dev, "irqreq IDINT failed\n");
2675 goto disable_hs_ldo;
2676 }
Jack Pham9198d9f2013-04-09 17:54:54 -07002677
Manu Gautamf08f7b62013-04-02 16:09:42 +05302678 local_irq_save(flags);
2679 /* Update initial ID state */
Jack Pham9198d9f2013-04-09 17:54:54 -07002680 msm->id_state =
Manu Gautamf08f7b62013-04-02 16:09:42 +05302681 !!irq_read_line(msm->pmic_id_irq);
Jack Pham9198d9f2013-04-09 17:54:54 -07002682 if (msm->id_state == DWC3_ID_GROUND)
2683 queue_work(system_nrt_wq,
2684 &msm->id_work);
Manu Gautamf08f7b62013-04-02 16:09:42 +05302685 local_irq_restore(flags);
David Keitelad4a0282013-03-19 18:04:27 -07002686 enable_irq_wake(msm->pmic_id_irq);
Jack Pham0cca9412013-03-08 13:22:42 -08002687 }
David Keitelad4a0282013-03-19 18:04:27 -07002688 }
2689
2690 if (msm->pmic_id_irq <= 0) {
Jack Pham0cca9412013-03-08 13:22:42 -08002691 /* If no PMIC ID IRQ, use ADC for ID pin detection */
2692 queue_work(system_nrt_wq, &msm->init_adc_work.work);
2693 device_create_file(&pdev->dev, &dev_attr_adc_enable);
2694 msm->pmic_id_irq = 0;
2695 }
Manu Gautam377821c2012-09-28 16:53:24 +05302696 }
2697
Ido Shayevitz7ad8ded2012-08-28 04:30:58 +03002698 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2699 if (!res) {
2700 dev_dbg(&pdev->dev, "missing TCSR memory resource\n");
2701 } else {
2702 tcsr = devm_ioremap_nocache(&pdev->dev, res->start,
2703 resource_size(res));
2704 if (!tcsr) {
2705 dev_dbg(&pdev->dev, "tcsr ioremap failed\n");
2706 } else {
2707 /* Enable USB3 on the primary USB port. */
2708 writel_relaxed(0x1, tcsr);
2709 /*
2710 * Ensure that TCSR write is completed before
2711 * USB registers initialization.
2712 */
2713 mb();
2714 }
2715 }
2716
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002717 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2718 if (!res) {
2719 dev_err(&pdev->dev, "missing memory base resource\n");
Manu Gautam60e01352012-05-29 09:00:34 +05302720 ret = -ENODEV;
Jack Pham56a0a632013-03-08 13:18:42 -08002721 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002722 }
2723
2724 msm->base = devm_ioremap_nocache(&pdev->dev, res->start,
2725 resource_size(res));
2726 if (!msm->base) {
2727 dev_err(&pdev->dev, "ioremap failed\n");
Manu Gautam60e01352012-05-29 09:00:34 +05302728 ret = -ENODEV;
Jack Pham56a0a632013-03-08 13:18:42 -08002729 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002730 }
2731
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002732 msm->resource_size = resource_size(res);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002733
Vijayavardhan Vennapusa26a49602012-12-18 13:51:45 +05302734 if (of_property_read_u32(node, "qcom,dwc-hsphy-init",
2735 &msm->hsphy_init_seq))
2736 dev_dbg(&pdev->dev, "unable to read hsphy init seq\n");
2737 else if (!msm->hsphy_init_seq)
2738 dev_warn(&pdev->dev, "incorrect hsphyinitseq.Using PORvalue\n");
2739
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05302740 dwc3_msm_qscratch_reg_init(msm);
Vijayavardhan Vennapusad81aed32012-12-05 17:30:40 +05302741
Manu Gautamb5067272012-07-02 09:53:41 +05302742 pm_runtime_set_active(msm->dev);
Manu Gautam377821c2012-09-28 16:53:24 +05302743 pm_runtime_enable(msm->dev);
Manu Gautamb5067272012-07-02 09:53:41 +05302744
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002745 if (of_property_read_u32(node, "qcom,dwc-usb3-msm-dbm-eps",
2746 &msm->dbm_num_eps)) {
2747 dev_err(&pdev->dev,
2748 "unable to read platform data num of dbm eps\n");
2749 msm->dbm_num_eps = DBM_MAX_EPS;
2750 }
2751
2752 if (msm->dbm_num_eps > DBM_MAX_EPS) {
2753 dev_err(&pdev->dev,
2754 "Driver doesn't support number of DBM EPs. "
2755 "max: %d, dbm_num_eps: %d\n",
2756 DBM_MAX_EPS, msm->dbm_num_eps);
2757 ret = -ENODEV;
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +05302758 goto disable_hs_ldo;
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002759 }
2760
Manu Gautambb825d72013-03-12 16:25:42 +05302761 /* usb_psy required only for vbus_notifications or charging support */
2762 if (msm->ext_xceiv.otg_capability || !msm->charger.charging_disabled) {
2763 msm->usb_psy.name = "usb";
2764 msm->usb_psy.type = POWER_SUPPLY_TYPE_USB;
2765 msm->usb_psy.supplied_to = dwc3_msm_pm_power_supplied_to;
2766 msm->usb_psy.num_supplicants = ARRAY_SIZE(
2767 dwc3_msm_pm_power_supplied_to);
2768 msm->usb_psy.properties = dwc3_msm_pm_power_props_usb;
2769 msm->usb_psy.num_properties =
2770 ARRAY_SIZE(dwc3_msm_pm_power_props_usb);
2771 msm->usb_psy.get_property = dwc3_msm_power_get_property_usb;
2772 msm->usb_psy.set_property = dwc3_msm_power_set_property_usb;
2773 msm->usb_psy.external_power_changed =
2774 dwc3_msm_external_power_changed;
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302775
Manu Gautambb825d72013-03-12 16:25:42 +05302776 ret = power_supply_register(&pdev->dev, &msm->usb_psy);
2777 if (ret < 0) {
2778 dev_err(&pdev->dev,
2779 "%s:power_supply_register usb failed\n",
2780 __func__);
2781 goto disable_hs_ldo;
2782 }
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302783 }
2784
Vijayavardhan Vennapusa8eb68732013-03-26 13:05:38 +05302785 if (node) {
2786 ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
2787 if (ret) {
2788 dev_err(&pdev->dev,
2789 "failed to add create dwc3 core\n");
2790 goto put_psupply;
2791 }
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002792 }
2793
Manu Gautam2617deb2012-08-31 17:50:06 -07002794 msm->bus_scale_table = msm_bus_cl_get_pdata(pdev);
2795 if (!msm->bus_scale_table) {
2796 dev_err(&pdev->dev, "bus scaling is disabled\n");
2797 } else {
2798 msm->bus_perf_client =
2799 msm_bus_scale_register_client(msm->bus_scale_table);
2800 ret = msm_bus_scale_client_update_request(
2801 msm->bus_perf_client, 1);
2802 if (ret)
2803 dev_err(&pdev->dev, "Failed to vote for bus scaling\n");
2804 }
2805
Manu Gautam8c642812012-06-07 10:35:10 +05302806 msm->otg_xceiv = usb_get_transceiver();
Manu Gautambb825d72013-03-12 16:25:42 +05302807 /* Register with OTG if present, ignore USB2 OTG using other PHY */
2808 if (msm->otg_xceiv && !(msm->otg_xceiv->flags & ENABLE_SECONDARY_PHY)) {
Hemant Kumar6d7b7242013-04-18 16:44:38 -07002809 /* Skip charger detection for simulator targets */
2810 if (!msm->charger.skip_chg_detect) {
2811 msm->charger.start_detection = dwc3_start_chg_det;
2812 ret = dwc3_set_charger(msm->otg_xceiv->otg,
2813 &msm->charger);
2814 if (ret || !msm->charger.notify_detection_complete) {
2815 dev_err(&pdev->dev,
2816 "failed to register charger: %d\n",
2817 ret);
2818 goto put_xcvr;
2819 }
Manu Gautam8c642812012-06-07 10:35:10 +05302820 }
Manu Gautamb5067272012-07-02 09:53:41 +05302821
Vijayavardhan Vennapusab7434562012-12-12 16:48:49 +05302822 if (msm->ext_xceiv.otg_capability)
2823 msm->ext_xceiv.ext_block_reset = dwc3_msm_block_reset;
Manu Gautamb5067272012-07-02 09:53:41 +05302824 ret = dwc3_set_ext_xceiv(msm->otg_xceiv->otg, &msm->ext_xceiv);
2825 if (ret || !msm->ext_xceiv.notify_ext_events) {
2826 dev_err(&pdev->dev, "failed to register xceiver: %d\n",
2827 ret);
2828 goto put_xcvr;
2829 }
Manu Gautam8c642812012-06-07 10:35:10 +05302830 } else {
Manu Gautambb825d72013-03-12 16:25:42 +05302831 dev_dbg(&pdev->dev, "No OTG, DWC3 running in host only mode\n");
2832 msm->host_mode = 1;
2833 msm->vbus_otg = devm_regulator_get(&pdev->dev, "vbus_dwc3");
2834 if (IS_ERR(msm->vbus_otg)) {
2835 dev_dbg(&pdev->dev, "Failed to get vbus regulator\n");
2836 msm->vbus_otg = 0;
2837 } else {
2838 ret = regulator_enable(msm->vbus_otg);
2839 if (ret) {
2840 msm->vbus_otg = 0;
2841 dev_err(&pdev->dev, "Failed to enable vbus_otg\n");
2842 }
2843 }
2844 msm->otg_xceiv = NULL;
Manu Gautam8c642812012-06-07 10:35:10 +05302845 }
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302846 if (msm->ext_xceiv.otg_capability && msm->charger.start_detection) {
2847 ret = dwc3_msm_setup_cdev(msm);
2848 if (ret)
2849 dev_err(&pdev->dev, "Fail to setup dwc3 setup cdev\n");
2850 }
Manu Gautam8c642812012-06-07 10:35:10 +05302851
Manu Gautamb5067272012-07-02 09:53:41 +05302852 wake_lock_init(&msm->wlock, WAKE_LOCK_SUSPEND, "msm_dwc3");
2853 wake_lock(&msm->wlock);
2854 dwc3_debugfs_init(msm);
2855
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002856 return 0;
2857
Manu Gautam8c642812012-06-07 10:35:10 +05302858put_xcvr:
2859 usb_put_transceiver(msm->otg_xceiv);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302860put_psupply:
Manu Gautambb825d72013-03-12 16:25:42 +05302861 if (msm->usb_psy.dev)
2862 power_supply_unregister(&msm->usb_psy);
Manu Gautam60e01352012-05-29 09:00:34 +05302863disable_hs_ldo:
2864 dwc3_hsusb_ldo_enable(0);
2865free_hs_ldo_init:
2866 dwc3_hsusb_ldo_init(0);
2867disable_hs_vddcx:
2868 regulator_disable(context->hsusb_vddcx);
2869unconfig_hs_vddcx:
2870 dwc3_hsusb_config_vddcx(0);
2871disable_ss_ldo:
2872 dwc3_ssusb_ldo_enable(0);
2873free_ss_ldo_init:
2874 dwc3_ssusb_ldo_init(0);
2875disable_ss_vddcx:
2876 regulator_disable(context->ssusb_vddcx);
2877unconfig_ss_vddcx:
2878 dwc3_ssusb_config_vddcx(0);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002879disable_ref_clk:
2880 clk_disable_unprepare(msm->ref_clk);
Jack Pham22698b82013-02-13 17:45:06 -08002881disable_utmi_clk:
2882 clk_disable_unprepare(msm->utmi_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002883disable_sleep_a_clk:
2884 clk_disable_unprepare(msm->hsphy_sleep_clk);
2885disable_sleep_clk:
2886 clk_disable_unprepare(msm->sleep_clk);
2887disable_iface_clk:
2888 clk_disable_unprepare(msm->iface_clk);
Manu Gautam1742db22012-06-19 13:33:24 +05302889disable_core_clk:
2890 clk_disable_unprepare(msm->core_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302891disable_xo:
2892 clk_disable_unprepare(msm->xo_clk);
2893put_xo:
2894 clk_put(msm->xo_clk);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002895
2896 return ret;
2897}
2898
2899static int __devexit dwc3_msm_remove(struct platform_device *pdev)
2900{
2901 struct dwc3_msm *msm = platform_get_drvdata(pdev);
2902
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302903 if (!msm->ext_chg_device) {
2904 device_destroy(msm->ext_chg_class, msm->ext_chg_dev);
2905 cdev_del(&msm->ext_chg_cdev);
2906 class_destroy(msm->ext_chg_class);
2907 unregister_chrdev_region(msm->ext_chg_dev, 1);
2908 }
2909
Jack Pham0fc12332012-11-19 13:14:22 -08002910 if (msm->id_adc_detect)
2911 qpnp_adc_tm_usbid_end();
Manu Gautamb5067272012-07-02 09:53:41 +05302912 if (dwc3_debugfs_root)
2913 debugfs_remove_recursive(dwc3_debugfs_root);
Manu Gautam8c642812012-06-07 10:35:10 +05302914 if (msm->otg_xceiv) {
2915 dwc3_start_chg_det(&msm->charger, false);
2916 usb_put_transceiver(msm->otg_xceiv);
2917 }
Manu Gautambb825d72013-03-12 16:25:42 +05302918 if (msm->usb_psy.dev)
2919 power_supply_unregister(&msm->usb_psy);
2920 if (msm->vbus_otg)
2921 regulator_disable(msm->vbus_otg);
Jack Pham0fc12332012-11-19 13:14:22 -08002922
Manu Gautamb5067272012-07-02 09:53:41 +05302923 pm_runtime_disable(msm->dev);
Manu Gautamb5067272012-07-02 09:53:41 +05302924 wake_lock_destroy(&msm->wlock);
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002925
Manu Gautam60e01352012-05-29 09:00:34 +05302926 dwc3_hsusb_ldo_enable(0);
2927 dwc3_hsusb_ldo_init(0);
2928 regulator_disable(msm->hsusb_vddcx);
2929 dwc3_hsusb_config_vddcx(0);
2930 dwc3_ssusb_ldo_enable(0);
2931 dwc3_ssusb_ldo_init(0);
2932 regulator_disable(msm->ssusb_vddcx);
2933 dwc3_ssusb_config_vddcx(0);
Manu Gautam1742db22012-06-19 13:33:24 +05302934 clk_disable_unprepare(msm->core_clk);
Manu Gautam3e9ad352012-08-16 14:44:47 -07002935 clk_disable_unprepare(msm->iface_clk);
2936 clk_disable_unprepare(msm->sleep_clk);
2937 clk_disable_unprepare(msm->hsphy_sleep_clk);
2938 clk_disable_unprepare(msm->ref_clk);
Vijayavardhan Vennapusadec1fe62013-02-12 16:05:14 +05302939 clk_disable_unprepare(msm->xo_clk);
2940 clk_put(msm->xo_clk);
Manu Gautam60e01352012-05-29 09:00:34 +05302941
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02002942 return 0;
2943}
2944
Manu Gautamb5067272012-07-02 09:53:41 +05302945static int dwc3_msm_pm_suspend(struct device *dev)
2946{
2947 int ret = 0;
2948 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2949
2950 dev_dbg(dev, "dwc3-msm PM suspend\n");
2951
Manu Gautam8d98a572013-01-21 16:34:50 +05302952 flush_delayed_work_sync(&mdwc->resume_work);
2953 if (!atomic_read(&mdwc->in_lpm)) {
2954 dev_err(mdwc->dev, "Abort PM suspend!! (USB is outside LPM)\n");
2955 return -EBUSY;
2956 }
2957
Manu Gautamb5067272012-07-02 09:53:41 +05302958 ret = dwc3_msm_suspend(mdwc);
2959 if (!ret)
2960 atomic_set(&mdwc->pm_suspended, 1);
2961
2962 return ret;
2963}
2964
2965static int dwc3_msm_pm_resume(struct device *dev)
2966{
2967 int ret = 0;
2968 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2969
2970 dev_dbg(dev, "dwc3-msm PM resume\n");
2971
2972 atomic_set(&mdwc->pm_suspended, 0);
2973 if (mdwc->resume_pending) {
2974 mdwc->resume_pending = false;
2975
2976 ret = dwc3_msm_resume(mdwc);
2977 /* Update runtime PM status */
2978 pm_runtime_disable(dev);
2979 pm_runtime_set_active(dev);
2980 pm_runtime_enable(dev);
2981
2982 /* Let OTG know about resume event and update pm_count */
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302983 if (mdwc->otg_xceiv) {
Manu Gautamb5067272012-07-02 09:53:41 +05302984 mdwc->ext_xceiv.notify_ext_events(mdwc->otg_xceiv->otg,
2985 DWC3_EVENT_PHY_RESUME);
Vijayavardhan Vennapusad2993b82012-10-22 13:08:21 +05302986 if (mdwc->ext_xceiv.otg_capability)
2987 mdwc->ext_xceiv.notify_ext_events(
2988 mdwc->otg_xceiv->otg,
2989 DWC3_EVENT_XCEIV_STATE);
2990 }
Manu Gautamb5067272012-07-02 09:53:41 +05302991 }
2992
2993 return ret;
2994}
2995
2996static int dwc3_msm_runtime_idle(struct device *dev)
2997{
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05302998 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
2999
Manu Gautamb5067272012-07-02 09:53:41 +05303000 dev_dbg(dev, "DWC3-msm runtime idle\n");
3001
Pavankumar Kondeti08693e72013-05-03 11:55:48 +05303002 if (mdwc->ext_chg_active) {
3003 dev_dbg(dev, "Deferring LPM\n");
3004 /*
3005 * Charger detection may happen in user space.
3006 * Delay entering LPM by 3 sec. Otherwise we
3007 * have to exit LPM when user space begins
3008 * charger detection.
3009 *
3010 * This timer will be canceled when user space
3011 * votes against LPM by incrementing PM usage
3012 * counter. We enter low power mode when
3013 * PM usage counter is decremented.
3014 */
3015 pm_schedule_suspend(dev, 3000);
3016 return -EAGAIN;
3017 }
3018
Manu Gautamb5067272012-07-02 09:53:41 +05303019 return 0;
3020}
3021
3022static int dwc3_msm_runtime_suspend(struct device *dev)
3023{
3024 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3025
3026 dev_dbg(dev, "DWC3-msm runtime suspend\n");
3027
3028 return dwc3_msm_suspend(mdwc);
3029}
3030
3031static int dwc3_msm_runtime_resume(struct device *dev)
3032{
3033 struct dwc3_msm *mdwc = dev_get_drvdata(dev);
3034
3035 dev_dbg(dev, "DWC3-msm runtime resume\n");
3036
3037 return dwc3_msm_resume(mdwc);
3038}
3039
3040static const struct dev_pm_ops dwc3_msm_dev_pm_ops = {
3041 SET_SYSTEM_SLEEP_PM_OPS(dwc3_msm_pm_suspend, dwc3_msm_pm_resume)
3042 SET_RUNTIME_PM_OPS(dwc3_msm_runtime_suspend, dwc3_msm_runtime_resume,
3043 dwc3_msm_runtime_idle)
3044};
3045
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003046static const struct of_device_id of_dwc3_matach[] = {
3047 {
3048 .compatible = "qcom,dwc-usb3-msm",
3049 },
3050 { },
3051};
3052MODULE_DEVICE_TABLE(of, of_dwc3_matach);
3053
3054static struct platform_driver dwc3_msm_driver = {
3055 .probe = dwc3_msm_probe,
3056 .remove = __devexit_p(dwc3_msm_remove),
3057 .driver = {
3058 .name = "msm-dwc3",
Manu Gautamb5067272012-07-02 09:53:41 +05303059 .pm = &dwc3_msm_dev_pm_ops,
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003060 .of_match_table = of_dwc3_matach,
3061 },
3062};
3063
Manu Gautam377821c2012-09-28 16:53:24 +05303064MODULE_LICENSE("GPL v2");
Ido Shayevitzef72ddd2012-03-28 18:55:55 +02003065MODULE_DESCRIPTION("DesignWare USB3 MSM Glue Layer");
3066
3067static int __devinit dwc3_msm_init(void)
3068{
3069 return platform_driver_register(&dwc3_msm_driver);
3070}
3071module_init(dwc3_msm_init);
3072
3073static void __exit dwc3_msm_exit(void)
3074{
3075 platform_driver_unregister(&dwc3_msm_driver);
3076}
3077module_exit(dwc3_msm_exit);