Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * PCI Express PCI Hot Plug Driver |
| 3 | * |
| 4 | * Copyright (C) 1995,2001 Compaq Computer Corporation |
| 5 | * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com) |
| 6 | * Copyright (C) 2001 IBM Corp. |
| 7 | * Copyright (C) 2003-2004 Intel Corporation |
| 8 | * |
| 9 | * All rights reserved. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License as published by |
| 13 | * the Free Software Foundation; either version 2 of the License, or (at |
| 14 | * your option) any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, but |
| 17 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or |
| 19 | * NON INFRINGEMENT. See the GNU General Public License for more |
| 20 | * details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 25 | * |
Kristen Accardi | 8cf4c19 | 2005-08-16 15:16:10 -0700 | [diff] [blame] | 26 | * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | * |
| 28 | */ |
| 29 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <linux/kernel.h> |
| 31 | #include <linux/module.h> |
| 32 | #include <linux/types.h> |
Tim Schmielau | de25968 | 2006-01-08 01:02:05 -0800 | [diff] [blame] | 33 | #include <linux/signal.h> |
| 34 | #include <linux/jiffies.h> |
| 35 | #include <linux/timer.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <linux/pci.h> |
Andrew Morton | 5d1b8c9 | 2005-11-13 16:06:39 -0800 | [diff] [blame] | 37 | #include <linux/interrupt.h> |
Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 38 | #include <linux/time.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 39 | #include <linux/slab.h> |
Andrew Morton | 5d1b8c9 | 2005-11-13 16:06:39 -0800 | [diff] [blame] | 40 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | #include "../pci.h" |
| 42 | #include "pciehp.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 44 | static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value) |
| 45 | { |
Kenji Kaneshige | 385e249 | 2009-09-15 17:30:14 +0900 | [diff] [blame] | 46 | struct pci_dev *dev = ctrl->pcie->port; |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 47 | return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value); |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 48 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 50 | static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value) |
| 51 | { |
Kenji Kaneshige | 385e249 | 2009-09-15 17:30:14 +0900 | [diff] [blame] | 52 | struct pci_dev *dev = ctrl->pcie->port; |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 53 | return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value); |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 54 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 56 | static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value) |
| 57 | { |
Kenji Kaneshige | 385e249 | 2009-09-15 17:30:14 +0900 | [diff] [blame] | 58 | struct pci_dev *dev = ctrl->pcie->port; |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 59 | return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value); |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 60 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 62 | static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value) |
| 63 | { |
Kenji Kaneshige | 385e249 | 2009-09-15 17:30:14 +0900 | [diff] [blame] | 64 | struct pci_dev *dev = ctrl->pcie->port; |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 65 | return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value); |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 66 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | /* Power Control Command */ |
| 69 | #define POWER_ON 0 |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 70 | #define POWER_OFF PCI_EXP_SLTCTL_PCC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 72 | static irqreturn_t pcie_isr(int irq, void *dev_id); |
| 73 | static void start_int_poll_timer(struct controller *ctrl, int sec); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | |
| 75 | /* This is the interrupt polling timeout function. */ |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 76 | static void int_poll_timeout(unsigned long data) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 78 | struct controller *ctrl = (struct controller *)data; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | /* Poll for interrupt events. regs == NULL => polling */ |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 81 | pcie_isr(0, ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 83 | init_timer(&ctrl->poll_timer); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 84 | if (!pciehp_poll_time) |
Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 85 | pciehp_poll_time = 2; /* default polling interval is 2 sec */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 87 | start_int_poll_timer(ctrl, pciehp_poll_time); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | } |
| 89 | |
| 90 | /* This function starts the interrupt polling timer. */ |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 91 | static void start_int_poll_timer(struct controller *ctrl, int sec) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 93 | /* Clamp to sane value */ |
| 94 | if ((sec <= 0) || (sec > 60)) |
| 95 | sec = 2; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 97 | ctrl->poll_timer.function = &int_poll_timeout; |
| 98 | ctrl->poll_timer.data = (unsigned long)ctrl; |
| 99 | ctrl->poll_timer.expires = jiffies + sec * HZ; |
| 100 | add_timer(&ctrl->poll_timer); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | } |
| 102 | |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 103 | static inline int pciehp_request_irq(struct controller *ctrl) |
| 104 | { |
Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 105 | int retval, irq = ctrl->pcie->irq; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 106 | |
| 107 | /* Install interrupt polling timer. Start with 10 sec delay */ |
| 108 | if (pciehp_poll_mode) { |
| 109 | init_timer(&ctrl->poll_timer); |
| 110 | start_int_poll_timer(ctrl, 10); |
| 111 | return 0; |
| 112 | } |
| 113 | |
| 114 | /* Installs the interrupt handler */ |
| 115 | retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl); |
| 116 | if (retval) |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 117 | ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n", |
| 118 | irq); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 119 | return retval; |
| 120 | } |
| 121 | |
| 122 | static inline void pciehp_free_irq(struct controller *ctrl) |
| 123 | { |
| 124 | if (pciehp_poll_mode) |
| 125 | del_timer_sync(&ctrl->poll_timer); |
| 126 | else |
Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 127 | free_irq(ctrl->pcie->irq, ctrl); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 128 | } |
| 129 | |
Kenji Kaneshige | 563f119 | 2008-06-20 12:05:52 +0900 | [diff] [blame] | 130 | static int pcie_poll_cmd(struct controller *ctrl) |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 131 | { |
| 132 | u16 slot_status; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 133 | int err, timeout = 1000; |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 134 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 135 | err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); |
| 136 | if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) { |
| 137 | pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC); |
| 138 | return 1; |
Kenji Kaneshige | 820943b | 2008-06-20 12:04:33 +0900 | [diff] [blame] | 139 | } |
Adrian Bunk | a5827f4 | 2008-08-28 01:05:26 +0300 | [diff] [blame] | 140 | while (timeout > 0) { |
Kenji Kaneshige | 66618ba | 2008-06-20 12:05:12 +0900 | [diff] [blame] | 141 | msleep(10); |
| 142 | timeout -= 10; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 143 | err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); |
| 144 | if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) { |
| 145 | pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC); |
| 146 | return 1; |
Kenji Kaneshige | 820943b | 2008-06-20 12:04:33 +0900 | [diff] [blame] | 147 | } |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 148 | } |
| 149 | return 0; /* timeout */ |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 150 | } |
| 151 | |
Kenji Kaneshige | 563f119 | 2008-06-20 12:05:52 +0900 | [diff] [blame] | 152 | static void pcie_wait_cmd(struct controller *ctrl, int poll) |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 153 | { |
Kenji Kaneshige | 262303f | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 154 | unsigned int msecs = pciehp_poll_mode ? 2500 : 1000; |
| 155 | unsigned long timeout = msecs_to_jiffies(msecs); |
| 156 | int rc; |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 157 | |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 158 | if (poll) |
| 159 | rc = pcie_poll_cmd(ctrl); |
| 160 | else |
Kenji Kaneshige | d737bdc | 2008-05-28 14:59:44 +0900 | [diff] [blame] | 161 | rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout); |
Kenji Kaneshige | 262303f | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 162 | if (!rc) |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 163 | ctrl_dbg(ctrl, "Command not completed in 1000 msec\n"); |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 164 | } |
| 165 | |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 166 | /** |
| 167 | * pcie_write_cmd - Issue controller command |
Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 168 | * @ctrl: controller to which the command is issued |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 169 | * @cmd: command value written to slot control register |
| 170 | * @mask: bitmask of slot control register to be modified |
| 171 | */ |
Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 172 | static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | int retval = 0; |
| 175 | u16 slot_status; |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 176 | u16 slot_ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 178 | mutex_lock(&ctrl->ctrl_lock); |
| 179 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 180 | retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | if (retval) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 182 | ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n", |
| 183 | __func__); |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 184 | goto out; |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 185 | } |
| 186 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 187 | if (slot_status & PCI_EXP_SLTSTA_CC) { |
Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 188 | if (!ctrl->no_cmd_complete) { |
| 189 | /* |
| 190 | * After 1 sec and CMD_COMPLETED still not set, just |
| 191 | * proceed forward to issue the next command according |
| 192 | * to spec. Just print out the error message. |
| 193 | */ |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 194 | ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n"); |
Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 195 | } else if (!NO_CMD_CMPL(ctrl)) { |
| 196 | /* |
| 197 | * This controller semms to notify of command completed |
| 198 | * event even though it supports none of power |
| 199 | * controller, attention led, power led and EMI. |
| 200 | */ |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 201 | ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to " |
| 202 | "wait for command completed event.\n"); |
Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 203 | ctrl->no_cmd_complete = 0; |
| 204 | } else { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 205 | ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe " |
| 206 | "the controller is broken.\n"); |
Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 207 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 208 | } |
| 209 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 210 | retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 211 | if (retval) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 212 | ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__); |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 213 | goto out; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 215 | |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 216 | slot_ctrl &= ~mask; |
Kenji Kaneshige | b7aa1f1 | 2008-04-25 14:39:14 -0700 | [diff] [blame] | 217 | slot_ctrl |= (cmd & mask); |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 218 | ctrl->cmd_busy = 1; |
Kenji Kaneshige | 2d32a9a | 2008-04-25 14:39:02 -0700 | [diff] [blame] | 219 | smp_mb(); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 220 | retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl); |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 221 | if (retval) |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 222 | ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n"); |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 223 | |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 224 | /* |
| 225 | * Wait for command completion. |
| 226 | */ |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 227 | if (!retval && !ctrl->no_cmd_complete) { |
| 228 | int poll = 0; |
| 229 | /* |
| 230 | * if hotplug interrupt is not enabled or command |
| 231 | * completed interrupt is not enabled, we need to poll |
| 232 | * command completed event. |
| 233 | */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 234 | if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) || |
| 235 | !(slot_ctrl & PCI_EXP_SLTCTL_CCIE)) |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 236 | poll = 1; |
Kenji Kaneshige | d737bdc | 2008-05-28 14:59:44 +0900 | [diff] [blame] | 237 | pcie_wait_cmd(ctrl, poll); |
Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 238 | } |
Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 239 | out: |
| 240 | mutex_unlock(&ctrl->ctrl_lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | return retval; |
| 242 | } |
| 243 | |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 244 | static inline int check_link_active(struct controller *ctrl) |
| 245 | { |
| 246 | u16 link_status; |
| 247 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 248 | if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status)) |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 249 | return 0; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 250 | return !!(link_status & PCI_EXP_LNKSTA_DLLLA); |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 251 | } |
| 252 | |
| 253 | static void pcie_wait_link_active(struct controller *ctrl) |
| 254 | { |
| 255 | int timeout = 1000; |
| 256 | |
| 257 | if (check_link_active(ctrl)) |
| 258 | return; |
| 259 | while (timeout > 0) { |
| 260 | msleep(10); |
| 261 | timeout -= 10; |
| 262 | if (check_link_active(ctrl)) |
| 263 | return; |
| 264 | } |
| 265 | ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n"); |
| 266 | } |
| 267 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 268 | int pciehp_check_link_status(struct controller *ctrl) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 270 | u16 lnk_status; |
| 271 | int retval = 0; |
| 272 | |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 273 | /* |
| 274 | * Data Link Layer Link Active Reporting must be capable for |
| 275 | * hot-plug capable downstream port. But old controller might |
| 276 | * not implement it. In this case, we wait for 1000 ms. |
| 277 | */ |
Kenji Kaneshige | 0cab084 | 2011-07-11 10:15:45 +0900 | [diff] [blame] | 278 | if (ctrl->link_active_reporting) |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 279 | pcie_wait_link_active(ctrl); |
Kenji Kaneshige | 0cab084 | 2011-07-11 10:15:45 +0900 | [diff] [blame] | 280 | else |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 281 | msleep(1000); |
| 282 | |
Kenji Kaneshige | 0027cb3 | 2011-11-10 16:40:37 +0900 | [diff] [blame] | 283 | /* |
| 284 | * Need to wait for 1000 ms after Data Link Layer Link Active |
| 285 | * (DLLLA) bit reads 1b before sending configuration request. |
| 286 | * We need it before checking Link Training (LT) bit becuase |
| 287 | * LT is still set even after DLLLA bit is set on some platform. |
| 288 | */ |
| 289 | msleep(1000); |
| 290 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 291 | retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 292 | if (retval) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 293 | ctrl_err(ctrl, "Cannot read LNKSTATUS register\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | return retval; |
| 295 | } |
| 296 | |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 297 | ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 298 | if ((lnk_status & PCI_EXP_LNKSTA_LT) || |
| 299 | !(lnk_status & PCI_EXP_LNKSTA_NLW)) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 300 | ctrl_err(ctrl, "Link Training Error occurs \n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | retval = -1; |
| 302 | return retval; |
| 303 | } |
| 304 | |
Kenji Kaneshige | b3c0045 | 2011-11-10 16:42:16 +0900 | [diff] [blame] | 305 | /* |
| 306 | * If the port supports Link speeds greater than 5.0 GT/s, we |
| 307 | * must wait for 100 ms after Link training completes before |
| 308 | * sending configuration request. |
| 309 | */ |
| 310 | if (ctrl->pcie->port->subordinate->max_bus_speed > PCIE_SPEED_5_0GT) |
| 311 | msleep(100); |
| 312 | |
Yinghai Lu | fdbd3ce | 2011-11-07 07:53:23 -0800 | [diff] [blame] | 313 | pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status); |
| 314 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | return retval; |
| 316 | } |
| 317 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 318 | int pciehp_get_attention_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 320 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 321 | u16 slot_ctrl; |
| 322 | u8 atten_led_state; |
| 323 | int retval = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 324 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 325 | retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | if (retval) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 327 | ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 328 | return retval; |
| 329 | } |
| 330 | |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 331 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__, |
| 332 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 333 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 334 | atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | |
| 336 | switch (atten_led_state) { |
| 337 | case 0: |
| 338 | *status = 0xFF; /* Reserved */ |
| 339 | break; |
| 340 | case 1: |
| 341 | *status = 1; /* On */ |
| 342 | break; |
| 343 | case 2: |
| 344 | *status = 2; /* Blink */ |
| 345 | break; |
| 346 | case 3: |
| 347 | *status = 0; /* Off */ |
| 348 | break; |
| 349 | default: |
| 350 | *status = 0xFF; |
| 351 | break; |
| 352 | } |
| 353 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 354 | return 0; |
| 355 | } |
| 356 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 357 | int pciehp_get_power_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 358 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 359 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 360 | u16 slot_ctrl; |
| 361 | u8 pwr_state; |
| 362 | int retval = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 364 | retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 365 | if (retval) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 366 | ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 | return retval; |
| 368 | } |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 369 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__, |
| 370 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 371 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 372 | pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | |
| 374 | switch (pwr_state) { |
| 375 | case 0: |
| 376 | *status = 1; |
| 377 | break; |
| 378 | case 1: |
Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 379 | *status = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 380 | break; |
| 381 | default: |
| 382 | *status = 0xFF; |
| 383 | break; |
| 384 | } |
| 385 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 386 | return retval; |
| 387 | } |
| 388 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 389 | int pciehp_get_latch_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 390 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 391 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | u16 slot_status; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 393 | int retval; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 395 | retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 396 | if (retval) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 397 | ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n", |
| 398 | __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | return retval; |
| 400 | } |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 401 | *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | return 0; |
| 403 | } |
| 404 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 405 | int pciehp_get_adapter_status(struct slot *slot, u8 *status) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 407 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 408 | u16 slot_status; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 409 | int retval; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 411 | retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 412 | if (retval) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 413 | ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n", |
| 414 | __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 415 | return retval; |
| 416 | } |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 417 | *status = !!(slot_status & PCI_EXP_SLTSTA_PDS); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | return 0; |
| 419 | } |
| 420 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 421 | int pciehp_query_power_fault(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 422 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 423 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | u16 slot_status; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 425 | int retval; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 427 | retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | if (retval) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 429 | ctrl_err(ctrl, "Cannot check for power fault\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 430 | return retval; |
| 431 | } |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 432 | return !!(slot_status & PCI_EXP_SLTSTA_PFD); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 433 | } |
| 434 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 435 | int pciehp_set_attention_status(struct slot *slot, u8 value) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 437 | struct controller *ctrl = slot->ctrl; |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 438 | u16 slot_cmd; |
| 439 | u16 cmd_mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 440 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 441 | cmd_mask = PCI_EXP_SLTCTL_AIC; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | switch (value) { |
Kenji Kaneshige | 445f798 | 2009-10-05 17:42:59 +0900 | [diff] [blame] | 443 | case 0 : /* turn off */ |
| 444 | slot_cmd = 0x00C0; |
| 445 | break; |
| 446 | case 1: /* turn on */ |
| 447 | slot_cmd = 0x0040; |
| 448 | break; |
| 449 | case 2: /* turn blink */ |
| 450 | slot_cmd = 0x0080; |
| 451 | break; |
| 452 | default: |
| 453 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 | } |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 455 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 456 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd); |
Kenji Kaneshige | 445f798 | 2009-10-05 17:42:59 +0900 | [diff] [blame] | 457 | return pcie_write_cmd(ctrl, slot_cmd, cmd_mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 458 | } |
| 459 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 460 | void pciehp_green_led_on(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 461 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 462 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 463 | u16 slot_cmd; |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 464 | u16 cmd_mask; |
Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 465 | |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 466 | slot_cmd = 0x0100; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 467 | cmd_mask = PCI_EXP_SLTCTL_PIC; |
Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 468 | pcie_write_cmd(ctrl, slot_cmd, cmd_mask); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 469 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 470 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | } |
| 472 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 473 | void pciehp_green_led_off(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 474 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 475 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 476 | u16 slot_cmd; |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 477 | u16 cmd_mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 478 | |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 479 | slot_cmd = 0x0300; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 480 | cmd_mask = PCI_EXP_SLTCTL_PIC; |
Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 481 | pcie_write_cmd(ctrl, slot_cmd, cmd_mask); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 482 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 483 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 484 | } |
| 485 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 486 | void pciehp_green_led_blink(struct slot *slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 487 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 488 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 489 | u16 slot_cmd; |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 490 | u16 cmd_mask; |
Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 491 | |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 492 | slot_cmd = 0x0200; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 493 | cmd_mask = PCI_EXP_SLTCTL_PIC; |
Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 494 | pcie_write_cmd(ctrl, slot_cmd, cmd_mask); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 495 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 496 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 497 | } |
| 498 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 499 | int pciehp_power_on_slot(struct slot * slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 500 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 501 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 502 | u16 slot_cmd; |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 503 | u16 cmd_mask; |
| 504 | u16 slot_status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 505 | int retval = 0; |
| 506 | |
Rajesh Shah | 5a49f20 | 2005-11-23 15:44:54 -0800 | [diff] [blame] | 507 | /* Clear sticky power-fault bit from previous power failures */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 508 | retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 509 | if (retval) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 510 | ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n", |
| 511 | __func__); |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 512 | return retval; |
| 513 | } |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 514 | slot_status &= PCI_EXP_SLTSTA_PFD; |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 515 | if (slot_status) { |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 516 | retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status); |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 517 | if (retval) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 518 | ctrl_err(ctrl, |
| 519 | "%s: Cannot write to SLOTSTATUS register\n", |
| 520 | __func__); |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 521 | return retval; |
| 522 | } |
| 523 | } |
Kenji Kaneshige | 5651c48 | 2009-11-13 15:14:10 +0900 | [diff] [blame] | 524 | ctrl->power_fault_detected = 0; |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 525 | |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 526 | slot_cmd = POWER_ON; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 527 | cmd_mask = PCI_EXP_SLTCTL_PCC; |
Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 528 | retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 529 | if (retval) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 530 | ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd); |
Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 531 | return retval; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 532 | } |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 533 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 534 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 536 | return retval; |
| 537 | } |
| 538 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 539 | int pciehp_power_off_slot(struct slot * slot) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 540 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 541 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 542 | u16 slot_cmd; |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 543 | u16 cmd_mask; |
Kenji Kaneshige | 3c3a1b1 | 2009-10-05 17:40:48 +0900 | [diff] [blame] | 544 | int retval; |
Kenji Kaneshige | f1050a3 | 2007-12-20 19:45:09 +0900 | [diff] [blame] | 545 | |
Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 546 | slot_cmd = POWER_OFF; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 547 | cmd_mask = PCI_EXP_SLTCTL_PCC; |
Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 548 | retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 549 | if (retval) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 550 | ctrl_err(ctrl, "Write command failed!\n"); |
Kenji Kaneshige | 3c3a1b1 | 2009-10-05 17:40:48 +0900 | [diff] [blame] | 551 | return retval; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 552 | } |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 553 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__, |
| 554 | pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd); |
Kenji Kaneshige | 3c3a1b1 | 2009-10-05 17:40:48 +0900 | [diff] [blame] | 555 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 556 | } |
| 557 | |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 558 | static irqreturn_t pcie_isr(int irq, void *dev_id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 559 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 560 | struct controller *ctrl = (struct controller *)dev_id; |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 561 | struct slot *slot = ctrl->slot; |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 562 | u16 detected, intr_loc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 563 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 564 | /* |
| 565 | * In order to guarantee that all interrupt events are |
| 566 | * serviced, we need to re-inspect Slot Status register after |
| 567 | * clearing what is presumed to be the last pending interrupt. |
| 568 | */ |
| 569 | intr_loc = 0; |
| 570 | do { |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 571 | if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 572 | ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n", |
| 573 | __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 574 | return IRQ_NONE; |
| 575 | } |
| 576 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 577 | detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD | |
| 578 | PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC | |
| 579 | PCI_EXP_SLTSTA_CC); |
Kenji Kaneshige | 81b840c | 2009-02-03 15:06:13 +0900 | [diff] [blame] | 580 | detected &= ~intr_loc; |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 581 | intr_loc |= detected; |
| 582 | if (!intr_loc) |
| 583 | return IRQ_NONE; |
Kenji Kaneshige | 81b840c | 2009-02-03 15:06:13 +0900 | [diff] [blame] | 584 | if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 585 | ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n", |
| 586 | __func__); |
Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 587 | return IRQ_NONE; |
| 588 | } |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 589 | } while (detected); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 590 | |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 591 | ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc); |
Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 592 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 593 | /* Check Command Complete Interrupt Pending */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 594 | if (intr_loc & PCI_EXP_SLTSTA_CC) { |
Kenji Kaneshige | 262303f | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 595 | ctrl->cmd_busy = 0; |
Kenji Kaneshige | 2d32a9a | 2008-04-25 14:39:02 -0700 | [diff] [blame] | 596 | smp_mb(); |
Kenji Kaneshige | d737bdc | 2008-05-28 14:59:44 +0900 | [diff] [blame] | 597 | wake_up(&ctrl->queue); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 598 | } |
| 599 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 600 | if (!(intr_loc & ~PCI_EXP_SLTSTA_CC)) |
Kenji Kaneshige | dbd79ae | 2008-05-27 19:03:16 +0900 | [diff] [blame] | 601 | return IRQ_HANDLED; |
| 602 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 603 | /* Check MRL Sensor Changed */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 604 | if (intr_loc & PCI_EXP_SLTSTA_MRLSC) |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 605 | pciehp_handle_switch_change(slot); |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 606 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 607 | /* Check Attention Button Pressed */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 608 | if (intr_loc & PCI_EXP_SLTSTA_ABP) |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 609 | pciehp_handle_attention_button(slot); |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 610 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 611 | /* Check Presence Detect Changed */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 612 | if (intr_loc & PCI_EXP_SLTSTA_PDC) |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 613 | pciehp_handle_presence_change(slot); |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 614 | |
Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 615 | /* Check Power Fault Detected */ |
Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 616 | if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) { |
| 617 | ctrl->power_fault_detected = 1; |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 618 | pciehp_handle_power_fault(slot); |
Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 619 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | return IRQ_HANDLED; |
| 621 | } |
| 622 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 623 | int pciehp_get_max_lnk_width(struct slot *slot, |
Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 624 | enum pcie_link_width *value) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 625 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 626 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 627 | enum pcie_link_width lnk_wdth; |
| 628 | u32 lnk_cap; |
| 629 | int retval = 0; |
| 630 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 631 | retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 632 | if (retval) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 633 | ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 634 | return retval; |
| 635 | } |
| 636 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 637 | switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 638 | case 0: |
| 639 | lnk_wdth = PCIE_LNK_WIDTH_RESRV; |
| 640 | break; |
| 641 | case 1: |
| 642 | lnk_wdth = PCIE_LNK_X1; |
| 643 | break; |
| 644 | case 2: |
| 645 | lnk_wdth = PCIE_LNK_X2; |
| 646 | break; |
| 647 | case 4: |
| 648 | lnk_wdth = PCIE_LNK_X4; |
| 649 | break; |
| 650 | case 8: |
| 651 | lnk_wdth = PCIE_LNK_X8; |
| 652 | break; |
| 653 | case 12: |
| 654 | lnk_wdth = PCIE_LNK_X12; |
| 655 | break; |
| 656 | case 16: |
| 657 | lnk_wdth = PCIE_LNK_X16; |
| 658 | break; |
| 659 | case 32: |
| 660 | lnk_wdth = PCIE_LNK_X32; |
| 661 | break; |
| 662 | default: |
| 663 | lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN; |
| 664 | break; |
| 665 | } |
| 666 | |
| 667 | *value = lnk_wdth; |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 668 | ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth); |
Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 669 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 670 | return retval; |
| 671 | } |
| 672 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 673 | int pciehp_get_cur_lnk_width(struct slot *slot, |
Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 674 | enum pcie_link_width *value) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 675 | { |
Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 676 | struct controller *ctrl = slot->ctrl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 677 | enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN; |
| 678 | int retval = 0; |
| 679 | u16 lnk_status; |
| 680 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 681 | retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 682 | if (retval) { |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 683 | ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n", |
| 684 | __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 685 | return retval; |
| 686 | } |
Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 687 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 688 | switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 689 | case 0: |
| 690 | lnk_wdth = PCIE_LNK_WIDTH_RESRV; |
| 691 | break; |
| 692 | case 1: |
| 693 | lnk_wdth = PCIE_LNK_X1; |
| 694 | break; |
| 695 | case 2: |
| 696 | lnk_wdth = PCIE_LNK_X2; |
| 697 | break; |
| 698 | case 4: |
| 699 | lnk_wdth = PCIE_LNK_X4; |
| 700 | break; |
| 701 | case 8: |
| 702 | lnk_wdth = PCIE_LNK_X8; |
| 703 | break; |
| 704 | case 12: |
| 705 | lnk_wdth = PCIE_LNK_X12; |
| 706 | break; |
| 707 | case 16: |
| 708 | lnk_wdth = PCIE_LNK_X16; |
| 709 | break; |
| 710 | case 32: |
| 711 | lnk_wdth = PCIE_LNK_X32; |
| 712 | break; |
| 713 | default: |
| 714 | lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN; |
| 715 | break; |
| 716 | } |
| 717 | |
| 718 | *value = lnk_wdth; |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 719 | ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth); |
Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 720 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 721 | return retval; |
| 722 | } |
| 723 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 724 | int pcie_enable_notification(struct controller *ctrl) |
Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 725 | { |
Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 726 | u16 cmd, mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 727 | |
Kenji Kaneshige | 5651c48 | 2009-11-13 15:14:10 +0900 | [diff] [blame] | 728 | /* |
| 729 | * TBD: Power fault detected software notification support. |
| 730 | * |
| 731 | * Power fault detected software notification is not enabled |
| 732 | * now, because it caused power fault detected interrupt storm |
| 733 | * on some machines. On those machines, power fault detected |
| 734 | * bit in the slot status register was set again immediately |
| 735 | * when it is cleared in the interrupt service routine, and |
| 736 | * next power fault detected interrupt was notified again. |
| 737 | */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 738 | cmd = PCI_EXP_SLTCTL_PDCE; |
Kenji Kaneshige | ae416e6 | 2008-04-25 14:39:06 -0700 | [diff] [blame] | 739 | if (ATTN_BUTTN(ctrl)) |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 740 | cmd |= PCI_EXP_SLTCTL_ABPE; |
Kenji Kaneshige | ae416e6 | 2008-04-25 14:39:06 -0700 | [diff] [blame] | 741 | if (MRL_SENS(ctrl)) |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 742 | cmd |= PCI_EXP_SLTCTL_MRLSCE; |
Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 743 | if (!pciehp_poll_mode) |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 744 | cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE; |
Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 745 | |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 746 | mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE | |
| 747 | PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE | |
| 748 | PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE); |
Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 749 | |
| 750 | if (pcie_write_cmd(ctrl, cmd, mask)) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 751 | ctrl_err(ctrl, "Cannot enable software notification\n"); |
Kenji Kaneshige | 125c39f | 2008-05-28 14:57:30 +0900 | [diff] [blame] | 752 | return -1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 753 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 754 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 755 | } |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 756 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 757 | static void pcie_disable_notification(struct controller *ctrl) |
| 758 | { |
| 759 | u16 mask; |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 760 | mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE | |
| 761 | PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE | |
Kenji Kaneshige | f22daf1 | 2009-10-05 17:40:02 +0900 | [diff] [blame] | 762 | PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE | |
| 763 | PCI_EXP_SLTCTL_DLLSCE); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 764 | if (pcie_write_cmd(ctrl, 0, mask)) |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 765 | ctrl_warn(ctrl, "Cannot disable software notification\n"); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 766 | } |
| 767 | |
Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 768 | int pcie_init_notification(struct controller *ctrl) |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 769 | { |
| 770 | if (pciehp_request_irq(ctrl)) |
| 771 | return -1; |
| 772 | if (pcie_enable_notification(ctrl)) { |
| 773 | pciehp_free_irq(ctrl); |
| 774 | return -1; |
| 775 | } |
Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 776 | ctrl->notification_enabled = 1; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 777 | return 0; |
| 778 | } |
| 779 | |
| 780 | static void pcie_shutdown_notification(struct controller *ctrl) |
| 781 | { |
Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 782 | if (ctrl->notification_enabled) { |
| 783 | pcie_disable_notification(ctrl); |
| 784 | pciehp_free_irq(ctrl); |
| 785 | ctrl->notification_enabled = 0; |
| 786 | } |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 787 | } |
| 788 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 789 | static int pcie_init_slot(struct controller *ctrl) |
| 790 | { |
| 791 | struct slot *slot; |
| 792 | |
| 793 | slot = kzalloc(sizeof(*slot), GFP_KERNEL); |
| 794 | if (!slot) |
| 795 | return -ENOMEM; |
| 796 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 797 | slot->ctrl = ctrl; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 798 | mutex_init(&slot->lock); |
| 799 | INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work); |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 800 | ctrl->slot = slot; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 801 | return 0; |
| 802 | } |
| 803 | |
| 804 | static void pcie_cleanup_slot(struct controller *ctrl) |
| 805 | { |
Kenji Kaneshige | 8720d27 | 2009-09-15 17:24:46 +0900 | [diff] [blame] | 806 | struct slot *slot = ctrl->slot; |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 807 | cancel_delayed_work(&slot->work); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 808 | flush_workqueue(pciehp_wq); |
Tejun Heo | a827ea3 | 2010-10-18 08:31:02 +0200 | [diff] [blame] | 809 | flush_workqueue(pciehp_ordered_wq); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 810 | kfree(slot); |
| 811 | } |
| 812 | |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 813 | static inline void dbg_ctrl(struct controller *ctrl) |
| 814 | { |
| 815 | int i; |
| 816 | u16 reg16; |
Kenji Kaneshige | 385e249 | 2009-09-15 17:30:14 +0900 | [diff] [blame] | 817 | struct pci_dev *pdev = ctrl->pcie->port; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 818 | |
| 819 | if (!pciehp_debug) |
| 820 | return; |
| 821 | |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 822 | ctrl_info(ctrl, "Hotplug Controller:\n"); |
| 823 | ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n", |
| 824 | pci_name(pdev), pdev->irq); |
| 825 | ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor); |
| 826 | ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device); |
| 827 | ctrl_info(ctrl, " Subsystem ID : 0x%04x\n", |
| 828 | pdev->subsystem_device); |
| 829 | ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n", |
| 830 | pdev->subsystem_vendor); |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 831 | ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n", |
| 832 | pci_pcie_cap(pdev)); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 833 | for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { |
| 834 | if (!pci_resource_len(pdev, i)) |
| 835 | continue; |
Bjorn Helgaas | e1944c6 | 2010-03-16 15:53:08 -0600 | [diff] [blame] | 836 | ctrl_info(ctrl, " PCI resource [%d] : %pR\n", |
| 837 | i, &pdev->resource[i]); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 838 | } |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 839 | ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap); |
Kenji Kaneshige | d54798f | 2009-09-15 17:28:53 +0900 | [diff] [blame] | 840 | ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl)); |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 841 | ctrl_info(ctrl, " Attention Button : %3s\n", |
| 842 | ATTN_BUTTN(ctrl) ? "yes" : "no"); |
| 843 | ctrl_info(ctrl, " Power Controller : %3s\n", |
| 844 | POWER_CTRL(ctrl) ? "yes" : "no"); |
| 845 | ctrl_info(ctrl, " MRL Sensor : %3s\n", |
| 846 | MRL_SENS(ctrl) ? "yes" : "no"); |
| 847 | ctrl_info(ctrl, " Attention Indicator : %3s\n", |
| 848 | ATTN_LED(ctrl) ? "yes" : "no"); |
| 849 | ctrl_info(ctrl, " Power Indicator : %3s\n", |
| 850 | PWR_LED(ctrl) ? "yes" : "no"); |
| 851 | ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n", |
| 852 | HP_SUPR_RM(ctrl) ? "yes" : "no"); |
| 853 | ctrl_info(ctrl, " EMI Present : %3s\n", |
| 854 | EMI(ctrl) ? "yes" : "no"); |
| 855 | ctrl_info(ctrl, " Command Completed : %3s\n", |
| 856 | NO_CMD_CMPL(ctrl) ? "no" : "yes"); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 857 | pciehp_readw(ctrl, PCI_EXP_SLTSTA, ®16); |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 858 | ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16); |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 859 | pciehp_readw(ctrl, PCI_EXP_SLTCTL, ®16); |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 860 | ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 861 | } |
| 862 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 863 | struct controller *pcie_init(struct pcie_device *dev) |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 864 | { |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 865 | struct controller *ctrl; |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 866 | u32 slot_cap, link_cap; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 867 | struct pci_dev *pdev = dev->port; |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 868 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 869 | ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL); |
| 870 | if (!ctrl) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 871 | dev_err(&dev->device, "%s: Out of memory\n", __func__); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 872 | goto abort; |
| 873 | } |
Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 874 | ctrl->pcie = dev; |
Kenji Kaneshige | 1518c17 | 2009-11-11 14:34:52 +0900 | [diff] [blame] | 875 | if (!pci_pcie_cap(pdev)) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 876 | ctrl_err(ctrl, "Cannot find PCI Express capability\n"); |
Kenji Kaneshige | b84346e | 2008-10-22 14:30:15 +0900 | [diff] [blame] | 877 | goto abort_ctrl; |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 878 | } |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 879 | if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) { |
Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 880 | ctrl_err(ctrl, "Cannot read SLOTCAP register\n"); |
Kenji Kaneshige | b84346e | 2008-10-22 14:30:15 +0900 | [diff] [blame] | 881 | goto abort_ctrl; |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 882 | } |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 883 | |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 884 | ctrl->slot_cap = slot_cap; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 885 | mutex_init(&ctrl->ctrl_lock); |
| 886 | init_waitqueue_head(&ctrl->queue); |
| 887 | dbg_ctrl(ctrl); |
Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 888 | /* |
| 889 | * Controller doesn't notify of command completion if the "No |
| 890 | * Command Completed Support" bit is set in Slot Capability |
| 891 | * register or the controller supports none of power |
| 892 | * controller, attention led, power led and EMI. |
| 893 | */ |
| 894 | if (NO_CMD_CMPL(ctrl) || |
| 895 | !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl))) |
| 896 | ctrl->no_cmd_complete = 1; |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 897 | |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 898 | /* Check if Data Link Layer Link Active Reporting is implemented */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 899 | if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) { |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 900 | ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__); |
| 901 | goto abort_ctrl; |
| 902 | } |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 903 | if (link_cap & PCI_EXP_LNKCAP_DLLLARC) { |
Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 904 | ctrl_dbg(ctrl, "Link Active Reporting supported\n"); |
| 905 | ctrl->link_active_reporting = 1; |
| 906 | } |
| 907 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 908 | /* Clear all remaining event bits in Slot Status register */ |
Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 909 | if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f)) |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 910 | goto abort_ctrl; |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 911 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 912 | /* Disable sotfware notification */ |
| 913 | pcie_disable_notification(ctrl); |
Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 914 | |
Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 915 | ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n", |
| 916 | pdev->vendor, pdev->device, pdev->subsystem_vendor, |
| 917 | pdev->subsystem_device); |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 918 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 919 | if (pcie_init_slot(ctrl)) |
| 920 | goto abort_ctrl; |
Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 921 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 922 | return ctrl; |
| 923 | |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 924 | abort_ctrl: |
| 925 | kfree(ctrl); |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 926 | abort: |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 927 | return NULL; |
| 928 | } |
| 929 | |
Kenji Kaneshige | 82a9e79 | 2009-09-15 17:30:48 +0900 | [diff] [blame] | 930 | void pciehp_release_ctrl(struct controller *ctrl) |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 931 | { |
| 932 | pcie_shutdown_notification(ctrl); |
| 933 | pcie_cleanup_slot(ctrl); |
Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 934 | kfree(ctrl); |
Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 935 | } |