blob: 4be36c84b36c7c8354a707d9956430602de45e73 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
42#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <sound/core.h>
48#include <sound/initval.h>
49#include "hda_codec.h"
50
51
Takashi Iwai5aba4f82008-01-07 15:16:37 +010052static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
53static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
54static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
55static char *model[SNDRV_CARDS];
56static int position_fix[SNDRV_CARDS];
57static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010058static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010059static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Takashi Iwai5aba4f82008-01-07 15:16:37 +010061module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(enable, bool, NULL, 0444);
66MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
67module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020070MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
71 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010073MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010074module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020075MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
76 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010078MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010079
Takashi Iwaidee1b662007-08-13 16:10:30 +020080#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020081/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Takashi Iwaidee1b662007-08-13 16:10:30 +020083/* reset the HD-audio controller in power save mode.
84 * this may give more power-saving, but will take longer time to
85 * wake up.
86 */
87static int power_save_controller = 1;
88module_param(power_save_controller, bool, 0644);
89MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
90#endif
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_LICENSE("GPL");
93MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
94 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070095 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020096 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010097 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +010098 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +010099 "{Intel, ICH10},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100100 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200101 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200102 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200103 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200104 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200105 "{ATI, RS780},"
106 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100107 "{ATI, RV630},"
108 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100109 "{ATI, RV670},"
110 "{ATI, RV635},"
111 "{ATI, RV620},"
112 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200113 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200114 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200115 "{SiS, SIS966},"
116 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117MODULE_DESCRIPTION("Intel HDA driver");
118
119#define SFX "hda-intel: "
120
Takashi Iwaicb53c622007-08-10 17:21:45 +0200121
122/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 * registers
124 */
125#define ICH6_REG_GCAP 0x00
126#define ICH6_REG_VMIN 0x02
127#define ICH6_REG_VMAJ 0x03
128#define ICH6_REG_OUTPAY 0x04
129#define ICH6_REG_INPAY 0x06
130#define ICH6_REG_GCTL 0x08
131#define ICH6_REG_WAKEEN 0x0c
132#define ICH6_REG_STATESTS 0x0e
133#define ICH6_REG_GSTS 0x10
134#define ICH6_REG_INTCTL 0x20
135#define ICH6_REG_INTSTS 0x24
136#define ICH6_REG_WALCLK 0x30
137#define ICH6_REG_SYNC 0x34
138#define ICH6_REG_CORBLBASE 0x40
139#define ICH6_REG_CORBUBASE 0x44
140#define ICH6_REG_CORBWP 0x48
141#define ICH6_REG_CORBRP 0x4A
142#define ICH6_REG_CORBCTL 0x4c
143#define ICH6_REG_CORBSTS 0x4d
144#define ICH6_REG_CORBSIZE 0x4e
145
146#define ICH6_REG_RIRBLBASE 0x50
147#define ICH6_REG_RIRBUBASE 0x54
148#define ICH6_REG_RIRBWP 0x58
149#define ICH6_REG_RINTCNT 0x5a
150#define ICH6_REG_RIRBCTL 0x5c
151#define ICH6_REG_RIRBSTS 0x5d
152#define ICH6_REG_RIRBSIZE 0x5e
153
154#define ICH6_REG_IC 0x60
155#define ICH6_REG_IR 0x64
156#define ICH6_REG_IRS 0x68
157#define ICH6_IRS_VALID (1<<1)
158#define ICH6_IRS_BUSY (1<<0)
159
160#define ICH6_REG_DPLBASE 0x70
161#define ICH6_REG_DPUBASE 0x74
162#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
163
164/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
165enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
166
167/* stream register offsets from stream base */
168#define ICH6_REG_SD_CTL 0x00
169#define ICH6_REG_SD_STS 0x03
170#define ICH6_REG_SD_LPIB 0x04
171#define ICH6_REG_SD_CBL 0x08
172#define ICH6_REG_SD_LVI 0x0c
173#define ICH6_REG_SD_FIFOW 0x0e
174#define ICH6_REG_SD_FIFOSIZE 0x10
175#define ICH6_REG_SD_FORMAT 0x12
176#define ICH6_REG_SD_BDLPL 0x18
177#define ICH6_REG_SD_BDLPU 0x1c
178
179/* PCI space */
180#define ICH6_PCIREG_TCSEL 0x44
181
182/*
183 * other constants
184 */
185
186/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200187/* ICH, ATI and VIA have 4 playback and 4 capture */
188#define ICH6_CAPTURE_INDEX 0
189#define ICH6_NUM_CAPTURE 4
190#define ICH6_PLAYBACK_INDEX 4
191#define ICH6_NUM_PLAYBACK 4
192
193/* ULI has 6 playback and 5 capture */
194#define ULI_CAPTURE_INDEX 0
195#define ULI_NUM_CAPTURE 5
196#define ULI_PLAYBACK_INDEX 5
197#define ULI_NUM_PLAYBACK 6
198
Felix Kuehling778b6e12006-05-17 11:22:21 +0200199/* ATI HDMI has 1 playback and 0 capture */
200#define ATIHDMI_CAPTURE_INDEX 0
201#define ATIHDMI_NUM_CAPTURE 0
202#define ATIHDMI_PLAYBACK_INDEX 0
203#define ATIHDMI_NUM_PLAYBACK 1
204
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200205/* this number is statically defined for simplicity */
206#define MAX_AZX_DEV 16
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200209#define BDL_SIZE PAGE_ALIGN(8192)
210#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211/* max buffer size - no h/w limit, you can increase as you like */
212#define AZX_MAX_BUF_SIZE (1024*1024*1024)
213/* max number of PCM devics per card */
Takashi Iwaiec9e1c52005-09-07 13:29:22 +0200214#define AZX_MAX_AUDIO_PCMS 6
215#define AZX_MAX_MODEM_PCMS 2
216#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218/* RIRB int mask: overrun[2], response[0] */
219#define RIRB_INT_RESPONSE 0x01
220#define RIRB_INT_OVERRUN 0x04
221#define RIRB_INT_MASK 0x05
222
223/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100224#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227/* SD_CTL bits */
228#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
229#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
230#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
231#define SD_CTL_STREAM_TAG_SHIFT 20
232
233/* SD_CTL and SD_STS */
234#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
235#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
236#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200237#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
238 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
240/* SD_STS */
241#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
242
243/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200244#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
245#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
246#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
Matt41e2fce2005-07-04 17:49:55 +0200248/* GCTL unsolicited response enable bit */
249#define ICH6_GCTL_UREN (1<<8)
250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251/* GCTL reset bit */
252#define ICH6_GCTL_RESET (1<<0)
253
254/* CORB/RIRB control, read/write pointer */
255#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
256#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
257#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
258/* below are so far hardcoded - should read registers in future */
259#define ICH6_MAX_CORB_ENTRIES 256
260#define ICH6_MAX_RIRB_ENTRIES 256
261
Takashi Iwaic74db862005-05-12 14:26:27 +0200262/* position fix mode */
263enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200264 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200265 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200266 POS_FIX_POSBUF,
267 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200268};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Frederick Lif5d40b32005-05-12 14:55:20 +0200270/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200271#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
272#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
273
Vinod Gda3fca22005-09-13 18:49:12 +0200274/* Defines for Nvidia HDA support */
275#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
276#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200277
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100278/* Defines for Intel SCH HDA snoop control */
279#define INTEL_SCH_HDA_DEVC 0x78
280#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
281
282
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 */
285
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100286struct azx_dev {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200287 u32 *bdl; /* virtual address of the BDL */
288 dma_addr_t bdl_addr; /* physical address of the BDL */
289 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Takashi Iwaid01ce992007-07-27 16:52:19 +0200291 unsigned int bufsize; /* size of the play buffer in bytes */
292 unsigned int fragsize; /* size of each period in bytes */
293 unsigned int frags; /* number for period in the play buffer */
294 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Takashi Iwaid01ce992007-07-27 16:52:19 +0200296 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Takashi Iwaid01ce992007-07-27 16:52:19 +0200298 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
300 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200301 struct snd_pcm_substream *substream; /* assigned substream,
302 * set in PCM open
303 */
304 unsigned int format_val; /* format value to be set in the
305 * controller and the codec
306 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 unsigned char stream_tag; /* assigned stream */
308 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100309 /* for sanity check of position buffer */
310 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Pavel Machek927fc862006-08-31 17:03:43 +0200312 unsigned int opened :1;
313 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314};
315
316/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100317struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 u32 *buf; /* CORB/RIRB buffer
319 * Each CORB entry is 4byte, RIRB is 8byte
320 */
321 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
322 /* for RIRB */
323 unsigned short rp, wp; /* read/write pointers */
324 int cmds; /* number of pending requests */
325 u32 res; /* last read value */
326};
327
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100328struct azx {
329 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 struct pci_dev *pci;
331
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200332 /* chip type specific */
333 int driver_type;
334 int playback_streams;
335 int playback_index_offset;
336 int capture_streams;
337 int capture_index_offset;
338 int num_streams;
339
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 /* pci resources */
341 unsigned long addr;
342 void __iomem *remap_addr;
343 int irq;
344
345 /* locks */
346 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100347 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200349 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100350 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352 /* PCM */
353 unsigned int pcm_devs;
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100354 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 /* HD codec */
357 unsigned short codec_mask;
358 struct hda_bus *bus;
359
360 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100361 struct azx_rb corb;
362 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 /* BDL, CORB/RIRB and position buffers */
365 struct snd_dma_buffer bdl;
366 struct snd_dma_buffer rb;
367 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200368
369 /* flags */
370 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200371 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200372 unsigned int initialized :1;
373 unsigned int single_cmd :1;
374 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200375 unsigned int msi :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200376
377 /* for debugging */
378 unsigned int last_cmd; /* last issued command (to sync) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379};
380
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200381/* driver types */
382enum {
383 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100384 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200385 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200386 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200387 AZX_DRIVER_VIA,
388 AZX_DRIVER_SIS,
389 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200390 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200391};
392
393static char *driver_short_names[] __devinitdata = {
394 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100395 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200396 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200397 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200398 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
399 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200400 [AZX_DRIVER_ULI] = "HDA ULI M5461",
401 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200402};
403
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404/*
405 * macros for easy use
406 */
407#define azx_writel(chip,reg,value) \
408 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
409#define azx_readl(chip,reg) \
410 readl((chip)->remap_addr + ICH6_REG_##reg)
411#define azx_writew(chip,reg,value) \
412 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
413#define azx_readw(chip,reg) \
414 readw((chip)->remap_addr + ICH6_REG_##reg)
415#define azx_writeb(chip,reg,value) \
416 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
417#define azx_readb(chip,reg) \
418 readb((chip)->remap_addr + ICH6_REG_##reg)
419
420#define azx_sd_writel(dev,reg,value) \
421 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
422#define azx_sd_readl(dev,reg) \
423 readl((dev)->sd_addr + ICH6_REG_##reg)
424#define azx_sd_writew(dev,reg,value) \
425 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
426#define azx_sd_readw(dev,reg) \
427 readw((dev)->sd_addr + ICH6_REG_##reg)
428#define azx_sd_writeb(dev,reg,value) \
429 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
430#define azx_sd_readb(dev,reg) \
431 readb((dev)->sd_addr + ICH6_REG_##reg)
432
433/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100434#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436/* Get the upper 32bit of the given dma_addr_t
437 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
438 */
439#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
440
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200441static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
443/*
444 * Interface for HD codec
445 */
446
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447/*
448 * CORB / RIRB interface
449 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100450static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
452 int err;
453
454 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200455 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
456 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 PAGE_SIZE, &chip->rb);
458 if (err < 0) {
459 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
460 return err;
461 }
462 return 0;
463}
464
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100465static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466{
467 /* CORB set up */
468 chip->corb.addr = chip->rb.addr;
469 chip->corb.buf = (u32 *)chip->rb.area;
470 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
471 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
472
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200473 /* set the corb size to 256 entries (ULI requires explicitly) */
474 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 /* set the corb write pointer to 0 */
476 azx_writew(chip, CORBWP, 0);
477 /* reset the corb hw read pointer */
478 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
479 /* enable corb dma */
480 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
481
482 /* RIRB set up */
483 chip->rirb.addr = chip->rb.addr + 2048;
484 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
485 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
486 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
487
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200488 /* set the rirb size to 256 entries (ULI requires explicitly) */
489 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 /* reset the rirb hw write pointer */
491 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
492 /* set N=1, get RIRB response interrupt for new entry */
493 azx_writew(chip, RINTCNT, 1);
494 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 chip->rirb.rp = chip->rirb.cmds = 0;
497}
498
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100499static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
501 /* disable ringbuffer DMAs */
502 azx_writeb(chip, RIRBCTL, 0);
503 azx_writeb(chip, CORBCTL, 0);
504}
505
506/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200507static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100509 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
512 /* add command to corb */
513 wp = azx_readb(chip, CORBWP);
514 wp++;
515 wp %= ICH6_MAX_CORB_ENTRIES;
516
517 spin_lock_irq(&chip->reg_lock);
518 chip->rirb.cmds++;
519 chip->corb.buf[wp] = cpu_to_le32(val);
520 azx_writel(chip, CORBWP, wp);
521 spin_unlock_irq(&chip->reg_lock);
522
523 return 0;
524}
525
526#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
527
528/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100529static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530{
531 unsigned int rp, wp;
532 u32 res, res_ex;
533
534 wp = azx_readb(chip, RIRBWP);
535 if (wp == chip->rirb.wp)
536 return;
537 chip->rirb.wp = wp;
538
539 while (chip->rirb.rp != wp) {
540 chip->rirb.rp++;
541 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
542
543 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
544 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
545 res = le32_to_cpu(chip->rirb.buf[rp]);
546 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
547 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
548 else if (chip->rirb.cmds) {
549 chip->rirb.cmds--;
550 chip->rirb.res = res;
551 }
552 }
553}
554
555/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100556static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100558 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200559 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200561 again:
562 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100563 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200564 if (chip->polling_mode) {
565 spin_lock_irq(&chip->reg_lock);
566 azx_update_rirb(chip);
567 spin_unlock_irq(&chip->reg_lock);
568 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200569 if (!chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200570 return chip->rirb.res; /* the last value */
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100571 if (time_after(jiffies, timeout))
572 break;
Takashi Iwai52987652008-01-16 16:09:47 +0100573 if (codec->bus->needs_damn_long_delay)
574 msleep(2); /* temporary workaround */
575 else {
576 udelay(10);
577 cond_resched();
578 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100579 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200580
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200581 if (chip->msi) {
582 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200583 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200584 free_irq(chip->irq, chip);
585 chip->irq = -1;
586 pci_disable_msi(chip->pci);
587 chip->msi = 0;
588 if (azx_acquire_irq(chip, 1) < 0)
589 return -1;
590 goto again;
591 }
592
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200593 if (!chip->polling_mode) {
594 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200595 "switching to polling mode: last cmd=0x%08x\n",
596 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200597 chip->polling_mode = 1;
598 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200600
601 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200602 "switching to single_cmd mode: last cmd=0x%08x\n",
603 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200604 chip->rirb.rp = azx_readb(chip, RIRBWP);
605 chip->rirb.cmds = 0;
606 /* switch to single_cmd mode */
607 chip->single_cmd = 1;
608 azx_free_cmd_io(chip);
609 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610}
611
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612/*
613 * Use the single immediate command instead of CORB/RIRB for simplicity
614 *
615 * Note: according to Intel, this is not preferred use. The command was
616 * intended for the BIOS only, and may get confused with unsolicited
617 * responses. So, we shouldn't use it for normal operation from the
618 * driver.
619 * I left the codes, however, for debugging/testing purposes.
620 */
621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200623static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100625 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 int timeout = 50;
627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 while (timeout--) {
629 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200630 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200632 azx_writew(chip, IRS, azx_readw(chip, IRS) |
633 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200635 azx_writew(chip, IRS, azx_readw(chip, IRS) |
636 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 return 0;
638 }
639 udelay(1);
640 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100641 if (printk_ratelimit())
642 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
643 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 return -EIO;
645}
646
647/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100648static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100650 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 int timeout = 50;
652
653 while (timeout--) {
654 /* check IRV busy bit */
655 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
656 return azx_readl(chip, IR);
657 udelay(1);
658 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100659 if (printk_ratelimit())
660 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
661 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 return (unsigned int)-1;
663}
664
Takashi Iwai111d3af2006-02-16 18:17:58 +0100665/*
666 * The below are the main callbacks from hda_codec.
667 *
668 * They are just the skeleton to call sub-callbacks according to the
669 * current setting of chip->single_cmd.
670 */
671
672/* send a command */
673static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
674 int direct, unsigned int verb,
675 unsigned int para)
676{
677 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200678 u32 val;
679
680 val = (u32)(codec->addr & 0x0f) << 28;
681 val |= (u32)direct << 27;
682 val |= (u32)nid << 20;
683 val |= verb << 8;
684 val |= para;
685 chip->last_cmd = val;
686
Takashi Iwai111d3af2006-02-16 18:17:58 +0100687 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200688 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100689 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200690 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100691}
692
693/* get a response */
694static unsigned int azx_get_response(struct hda_codec *codec)
695{
696 struct azx *chip = codec->bus->private_data;
697 if (chip->single_cmd)
698 return azx_single_get_response(codec);
699 else
700 return azx_rirb_get_response(codec);
701}
702
Takashi Iwaicb53c622007-08-10 17:21:45 +0200703#ifdef CONFIG_SND_HDA_POWER_SAVE
704static void azx_power_notify(struct hda_codec *codec);
705#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100708static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709{
710 int count;
711
Danny Tholene8a7f132007-09-11 21:41:56 +0200712 /* clear STATESTS */
713 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 /* reset controller */
716 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
717
718 count = 50;
719 while (azx_readb(chip, GCTL) && --count)
720 msleep(1);
721
722 /* delay for >= 100us for codec PLL to settle per spec
723 * Rev 0.9 section 5.5.1
724 */
725 msleep(1);
726
727 /* Bring controller out of reset */
728 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
729
730 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200731 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 msleep(1);
733
Pavel Machek927fc862006-08-31 17:03:43 +0200734 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 msleep(1);
736
737 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200738 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 snd_printd("azx_reset: controller not ready!\n");
740 return -EBUSY;
741 }
742
Matt41e2fce2005-07-04 17:49:55 +0200743 /* Accept unsolicited responses */
744 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
745
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200747 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 chip->codec_mask = azx_readw(chip, STATESTS);
749 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
750 }
751
752 return 0;
753}
754
755
756/*
757 * Lowlevel interface
758 */
759
760/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100761static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762{
763 /* enable controller CIE and GIE */
764 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
765 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
766}
767
768/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100769static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770{
771 int i;
772
773 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200774 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100775 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 azx_sd_writeb(azx_dev, SD_CTL,
777 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
778 }
779
780 /* disable SIE for all streams */
781 azx_writeb(chip, INTCTL, 0);
782
783 /* disable controller CIE and GIE */
784 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
785 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
786}
787
788/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100789static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790{
791 int i;
792
793 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200794 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100795 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
797 }
798
799 /* clear STATESTS */
800 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
801
802 /* clear rirb status */
803 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
804
805 /* clear int status */
806 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
807}
808
809/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100810static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
812 /* enable SIE */
813 azx_writeb(chip, INTCTL,
814 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
815 /* set DMA start and interrupt mask */
816 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
817 SD_CTL_DMA_START | SD_INT_MASK);
818}
819
820/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100821static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822{
823 /* stop DMA */
824 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
825 ~(SD_CTL_DMA_START | SD_INT_MASK));
826 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
827 /* disable SIE */
828 azx_writeb(chip, INTCTL,
829 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
830}
831
832
833/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200834 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100836static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200838 if (chip->initialized)
839 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
841 /* reset controller */
842 azx_reset(chip);
843
844 /* initialize interrupts */
845 azx_int_clear(chip);
846 azx_int_enable(chip);
847
848 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200849 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100850 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200852 /* program the position buffer */
853 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
854 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200855
Takashi Iwaicb53c622007-08-10 17:21:45 +0200856 chip->initialized = 1;
857}
858
859/*
860 * initialize the PCI registers
861 */
862/* update bits in a PCI register byte */
863static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
864 unsigned char mask, unsigned char val)
865{
866 unsigned char data;
867
868 pci_read_config_byte(pci, reg, &data);
869 data &= ~mask;
870 data |= (val & mask);
871 pci_write_config_byte(pci, reg, data);
872}
873
874static void azx_init_pci(struct azx *chip)
875{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100876 unsigned short snoop;
877
Takashi Iwaicb53c622007-08-10 17:21:45 +0200878 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
879 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
880 * Ensuring these bits are 0 clears playback static on some HD Audio
881 * codecs
882 */
883 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
884
Vinod Gda3fca22005-09-13 18:49:12 +0200885 switch (chip->driver_type) {
886 case AZX_DRIVER_ATI:
887 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200888 update_pci_byte(chip->pci,
889 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
890 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200891 break;
892 case AZX_DRIVER_NVIDIA:
893 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200894 update_pci_byte(chip->pci,
895 NVIDIA_HDA_TRANSREG_ADDR,
896 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200897 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100898 case AZX_DRIVER_SCH:
899 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
900 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
901 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
902 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
903 pci_read_config_word(chip->pci,
904 INTEL_SCH_HDA_DEVC, &snoop);
905 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
906 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
907 ? "Failed" : "OK");
908 }
909 break;
910
Vinod Gda3fca22005-09-13 18:49:12 +0200911 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912}
913
914
915/*
916 * interrupt handler
917 */
David Howells7d12e782006-10-05 14:55:46 +0100918static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100920 struct azx *chip = dev_id;
921 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 u32 status;
923 int i;
924
925 spin_lock(&chip->reg_lock);
926
927 status = azx_readl(chip, INTSTS);
928 if (status == 0) {
929 spin_unlock(&chip->reg_lock);
930 return IRQ_NONE;
931 }
932
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200933 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 azx_dev = &chip->azx_dev[i];
935 if (status & azx_dev->sd_int_sta_mask) {
936 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
937 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100938 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 spin_unlock(&chip->reg_lock);
940 snd_pcm_period_elapsed(azx_dev->substream);
941 spin_lock(&chip->reg_lock);
942 }
943 }
944 }
945
946 /* clear rirb int */
947 status = azx_readb(chip, RIRBSTS);
948 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200949 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 azx_update_rirb(chip);
951 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
952 }
953
954#if 0
955 /* clear state status int */
956 if (azx_readb(chip, STATESTS) & 0x04)
957 azx_writeb(chip, STATESTS, 0x04);
958#endif
959 spin_unlock(&chip->reg_lock);
960
961 return IRQ_HANDLED;
962}
963
964
965/*
966 * set up BDL entries
967 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100968static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969{
970 u32 *bdl = azx_dev->bdl;
971 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
972 int idx;
973
974 /* reset BDL address */
975 azx_sd_writel(azx_dev, SD_BDLPL, 0);
976 azx_sd_writel(azx_dev, SD_BDLPU, 0);
977
978 /* program the initial BDL entries */
979 for (idx = 0; idx < azx_dev->frags; idx++) {
980 unsigned int off = idx << 2; /* 4 dword step */
981 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
982 /* program the address field of the BDL entry */
983 bdl[off] = cpu_to_le32((u32)addr);
984 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
985
986 /* program the size field of the BDL entry */
987 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
988
989 /* program the IOC to enable interrupt when buffer completes */
990 bdl[off+3] = cpu_to_le32(0x01);
991 }
992}
993
994/*
995 * set up the SD for streaming
996 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100997static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998{
999 unsigned char val;
1000 int timeout;
1001
1002 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001003 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1004 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001006 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1007 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 udelay(3);
1009 timeout = 300;
1010 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1011 --timeout)
1012 ;
1013 val &= ~SD_CTL_STREAM_RESET;
1014 azx_sd_writeb(azx_dev, SD_CTL, val);
1015 udelay(3);
1016
1017 timeout = 300;
1018 /* waiting for hardware to report that the stream is out of reset */
1019 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1020 --timeout)
1021 ;
1022
1023 /* program the stream_tag */
1024 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001025 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1027
1028 /* program the length of samples in cyclic buffer */
1029 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1030
1031 /* program the stream format */
1032 /* this value needs to be the same as the one programmed */
1033 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1034
1035 /* program the stream LVI (last valid index) of the BDL */
1036 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1037
1038 /* program the BDL address */
1039 /* lower BDL address */
1040 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
1041 /* upper BDL address */
1042 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
1043
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001044 /* enable the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001045 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1046 azx_writel(chip, DPLBASE,
1047 (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +02001048
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001050 azx_sd_writel(azx_dev, SD_CTL,
1051 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052
1053 return 0;
1054}
1055
1056
1057/*
1058 * Codec initialization
1059 */
1060
Takashi Iwaia9995a32007-03-12 21:30:46 +01001061static unsigned int azx_max_codecs[] __devinitdata = {
1062 [AZX_DRIVER_ICH] = 3,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001063 [AZX_DRIVER_SCH] = 3,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001064 [AZX_DRIVER_ATI] = 4,
1065 [AZX_DRIVER_ATIHDMI] = 4,
1066 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1067 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1068 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1069 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1070};
1071
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001072static int __devinit azx_codec_create(struct azx *chip, const char *model,
1073 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074{
1075 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001076 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
1078 memset(&bus_temp, 0, sizeof(bus_temp));
1079 bus_temp.private_data = chip;
1080 bus_temp.modelname = model;
1081 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001082 bus_temp.ops.command = azx_send_cmd;
1083 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001084#ifdef CONFIG_SND_HDA_POWER_SAVE
1085 bus_temp.ops.pm_notify = azx_power_notify;
1086#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
Takashi Iwaid01ce992007-07-27 16:52:19 +02001088 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1089 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 return err;
1091
Takashi Iwaibccad142007-04-24 12:23:53 +02001092 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001093 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001094 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001095 struct hda_codec *codec;
1096 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 if (err < 0)
1098 continue;
1099 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001100 if (codec->afg)
1101 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102 }
1103 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001104 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001105 /* probe additional slots if no codec is found */
1106 for (; c < azx_max_codecs[chip->driver_type]; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001107 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001108 err = snd_hda_codec_new(chip->bus, c, NULL);
1109 if (err < 0)
1110 continue;
1111 codecs++;
1112 }
1113 }
1114 }
1115 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1117 return -ENXIO;
1118 }
1119
1120 return 0;
1121}
1122
1123
1124/*
1125 * PCM support
1126 */
1127
1128/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001129static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001131 int dev, i, nums;
1132 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1133 dev = chip->playback_index_offset;
1134 nums = chip->playback_streams;
1135 } else {
1136 dev = chip->capture_index_offset;
1137 nums = chip->capture_streams;
1138 }
1139 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001140 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 chip->azx_dev[dev].opened = 1;
1142 return &chip->azx_dev[dev];
1143 }
1144 return NULL;
1145}
1146
1147/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001148static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149{
1150 azx_dev->opened = 0;
1151}
1152
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001153static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001154 .info = (SNDRV_PCM_INFO_MMAP |
1155 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1157 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001158 /* No full-resume yet implemented */
1159 /* SNDRV_PCM_INFO_RESUME |*/
1160 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1162 .rates = SNDRV_PCM_RATE_48000,
1163 .rate_min = 48000,
1164 .rate_max = 48000,
1165 .channels_min = 2,
1166 .channels_max = 2,
1167 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1168 .period_bytes_min = 128,
1169 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1170 .periods_min = 2,
1171 .periods_max = AZX_MAX_FRAG,
1172 .fifo_size = 0,
1173};
1174
1175struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001176 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 struct hda_codec *codec;
1178 struct hda_pcm_stream *hinfo[2];
1179};
1180
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001181static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182{
1183 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1184 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001185 struct azx *chip = apcm->chip;
1186 struct azx_dev *azx_dev;
1187 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 unsigned long flags;
1189 int err;
1190
Ingo Molnar62932df2006-01-16 16:34:20 +01001191 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 azx_dev = azx_assign_device(chip, substream->stream);
1193 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001194 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 return -EBUSY;
1196 }
1197 runtime->hw = azx_pcm_hw;
1198 runtime->hw.channels_min = hinfo->channels_min;
1199 runtime->hw.channels_max = hinfo->channels_max;
1200 runtime->hw.formats = hinfo->formats;
1201 runtime->hw.rates = hinfo->rates;
1202 snd_pcm_limit_hw_rates(runtime);
1203 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001204 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1205 128);
1206 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1207 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001208 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001209 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1210 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001212 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001213 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 return err;
1215 }
1216 spin_lock_irqsave(&chip->reg_lock, flags);
1217 azx_dev->substream = substream;
1218 azx_dev->running = 0;
1219 spin_unlock_irqrestore(&chip->reg_lock, flags);
1220
1221 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001222 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 return 0;
1224}
1225
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001226static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227{
1228 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1229 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001230 struct azx *chip = apcm->chip;
1231 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 unsigned long flags;
1233
Ingo Molnar62932df2006-01-16 16:34:20 +01001234 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 spin_lock_irqsave(&chip->reg_lock, flags);
1236 azx_dev->substream = NULL;
1237 azx_dev->running = 0;
1238 spin_unlock_irqrestore(&chip->reg_lock, flags);
1239 azx_release_device(azx_dev);
1240 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001241 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001242 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 return 0;
1244}
1245
Takashi Iwaid01ce992007-07-27 16:52:19 +02001246static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1247 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001249 return snd_pcm_lib_malloc_pages(substream,
1250 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251}
1252
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001253static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254{
1255 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001256 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1258
1259 /* reset BDL address */
1260 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1261 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1262 azx_sd_writel(azx_dev, SD_CTL, 0);
1263
1264 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1265
1266 return snd_pcm_lib_free_pages(substream);
1267}
1268
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001269static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270{
1271 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001272 struct azx *chip = apcm->chip;
1273 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001275 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
1277 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1278 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1279 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1280 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1281 runtime->channels,
1282 runtime->format,
1283 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001284 if (!azx_dev->format_val) {
1285 snd_printk(KERN_ERR SFX
1286 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 runtime->rate, runtime->channels, runtime->format);
1288 return -EINVAL;
1289 }
1290
Takashi Iwaid01ce992007-07-27 16:52:19 +02001291 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
1292 "format=0x%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1294 azx_setup_periods(azx_dev);
1295 azx_setup_controller(chip, azx_dev);
1296 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1297 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1298 else
1299 azx_dev->fifo_size = 0;
1300
1301 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1302 azx_dev->format_val, substream);
1303}
1304
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001305static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306{
1307 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001308 struct azx_dev *azx_dev = get_azx_dev(substream);
1309 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 int err = 0;
1311
1312 spin_lock(&chip->reg_lock);
1313 switch (cmd) {
1314 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1315 case SNDRV_PCM_TRIGGER_RESUME:
1316 case SNDRV_PCM_TRIGGER_START:
1317 azx_stream_start(chip, azx_dev);
1318 azx_dev->running = 1;
1319 break;
1320 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001321 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 case SNDRV_PCM_TRIGGER_STOP:
1323 azx_stream_stop(chip, azx_dev);
1324 azx_dev->running = 0;
1325 break;
1326 default:
1327 err = -EINVAL;
1328 }
1329 spin_unlock(&chip->reg_lock);
1330 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001331 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 cmd == SNDRV_PCM_TRIGGER_STOP) {
1333 int timeout = 5000;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001334 while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
1335 --timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 ;
1337 }
1338 return err;
1339}
1340
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001341static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342{
Takashi Iwaic74db862005-05-12 14:26:27 +02001343 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001344 struct azx *chip = apcm->chip;
1345 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 unsigned int pos;
1347
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001348 if (chip->position_fix == POS_FIX_POSBUF ||
1349 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001350 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001351 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001352 if (chip->position_fix == POS_FIX_AUTO &&
Takashi Iwaid01ce992007-07-27 16:52:19 +02001353 azx_dev->period_intr == 1 && !pos) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001354 printk(KERN_WARNING
1355 "hda-intel: Invalid position buffer, "
1356 "using LPIB read method instead.\n");
1357 chip->position_fix = POS_FIX_NONE;
1358 goto read_lpib;
1359 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001360 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001361 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001362 /* read LPIB */
1363 pos = azx_sd_readl(azx_dev, SD_LPIB);
1364 if (chip->position_fix == POS_FIX_FIFO)
1365 pos += azx_dev->fifo_size;
1366 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 if (pos >= azx_dev->bufsize)
1368 pos = 0;
1369 return bytes_to_frames(substream->runtime, pos);
1370}
1371
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001372static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 .open = azx_pcm_open,
1374 .close = azx_pcm_close,
1375 .ioctl = snd_pcm_lib_ioctl,
1376 .hw_params = azx_pcm_hw_params,
1377 .hw_free = azx_pcm_hw_free,
1378 .prepare = azx_pcm_prepare,
1379 .trigger = azx_pcm_trigger,
1380 .pointer = azx_pcm_pointer,
1381};
1382
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001383static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384{
1385 kfree(pcm->private_data);
1386}
1387
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001388static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 struct hda_pcm *cpcm, int pcm_dev)
1390{
1391 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001392 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393 struct azx_pcm *apcm;
1394
Takashi Iwaie08a0072006-09-07 17:52:14 +02001395 /* if no substreams are defined for both playback and capture,
1396 * it's just a placeholder. ignore it.
1397 */
1398 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1399 return 0;
1400
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 snd_assert(cpcm->name, return -EINVAL);
1402
1403 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001404 cpcm->stream[0].substreams,
1405 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 &pcm);
1407 if (err < 0)
1408 return err;
1409 strcpy(pcm->name, cpcm->name);
1410 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1411 if (apcm == NULL)
1412 return -ENOMEM;
1413 apcm->chip = chip;
1414 apcm->codec = codec;
1415 apcm->hinfo[0] = &cpcm->stream[0];
1416 apcm->hinfo[1] = &cpcm->stream[1];
1417 pcm->private_data = apcm;
1418 pcm->private_free = azx_pcm_free;
1419 if (cpcm->stream[0].substreams)
1420 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1421 if (cpcm->stream[1].substreams)
1422 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1423 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1424 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001425 1024 * 64, 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 chip->pcm[pcm_dev] = pcm;
Takashi Iwaie08a0072006-09-07 17:52:14 +02001427 if (chip->pcm_devs < pcm_dev + 1)
1428 chip->pcm_devs = pcm_dev + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429
1430 return 0;
1431}
1432
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001433static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 struct hda_codec *codec;
1436 int c, err;
1437 int pcm_dev;
1438
Takashi Iwaid01ce992007-07-27 16:52:19 +02001439 err = snd_hda_build_pcms(chip->bus);
1440 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 return err;
1442
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001443 /* create audio PCMs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 pcm_dev = 0;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001445 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001447 if (codec->pcm_info[c].is_modem)
1448 continue; /* create later */
1449 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001450 snd_printk(KERN_ERR SFX
1451 "Too many audio PCMs\n");
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001452 return -EINVAL;
1453 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001454 err = create_codec_pcm(chip, codec,
1455 &codec->pcm_info[c], pcm_dev);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001456 if (err < 0)
1457 return err;
1458 pcm_dev++;
1459 }
1460 }
1461
1462 /* create modem PCMs */
1463 pcm_dev = AZX_MAX_AUDIO_PCMS;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001464 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001465 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001466 if (!codec->pcm_info[c].is_modem)
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001467 continue; /* already created */
Takashi Iwaia28f1cd2005-09-07 15:26:56 +02001468 if (pcm_dev >= AZX_MAX_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001469 snd_printk(KERN_ERR SFX
1470 "Too many modem PCMs\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 return -EINVAL;
1472 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001473 err = create_codec_pcm(chip, codec,
1474 &codec->pcm_info[c], pcm_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 if (err < 0)
1476 return err;
Sasha Khapyorsky6632d192005-09-29 11:48:17 +02001477 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 pcm_dev++;
1479 }
1480 }
1481 return 0;
1482}
1483
1484/*
1485 * mixer creation - all stuff is implemented in hda module
1486 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001487static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488{
1489 return snd_hda_build_controls(chip->bus);
1490}
1491
1492
1493/*
1494 * initialize SD streams
1495 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001496static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497{
1498 int i;
1499
1500 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001501 * assign the starting bdl address to each stream (device)
1502 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001504 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001506 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1508 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai929861c2006-08-31 16:55:40 +02001509 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1511 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1512 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1513 azx_dev->sd_int_sta_mask = 1 << i;
1514 /* stream tag: must be non-zero and unique */
1515 azx_dev->index = i;
1516 azx_dev->stream_tag = i + 1;
1517 }
1518
1519 return 0;
1520}
1521
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001522static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1523{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001524 if (request_irq(chip->pci->irq, azx_interrupt,
1525 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001526 "HDA Intel", chip)) {
1527 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1528 "disabling device\n", chip->pci->irq);
1529 if (do_disconnect)
1530 snd_card_disconnect(chip->card);
1531 return -1;
1532 }
1533 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001534 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001535 return 0;
1536}
1537
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
Takashi Iwaicb53c622007-08-10 17:21:45 +02001539static void azx_stop_chip(struct azx *chip)
1540{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001541 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001542 return;
1543
1544 /* disable interrupts */
1545 azx_int_disable(chip);
1546 azx_int_clear(chip);
1547
1548 /* disable CORB/RIRB */
1549 azx_free_cmd_io(chip);
1550
1551 /* disable position buffer */
1552 azx_writel(chip, DPLBASE, 0);
1553 azx_writel(chip, DPUBASE, 0);
1554
1555 chip->initialized = 0;
1556}
1557
1558#ifdef CONFIG_SND_HDA_POWER_SAVE
1559/* power-up/down the controller */
1560static void azx_power_notify(struct hda_codec *codec)
1561{
1562 struct azx *chip = codec->bus->private_data;
1563 struct hda_codec *c;
1564 int power_on = 0;
1565
1566 list_for_each_entry(c, &codec->bus->codec_list, list) {
1567 if (c->power_on) {
1568 power_on = 1;
1569 break;
1570 }
1571 }
1572 if (power_on)
1573 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001574 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001575 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001576}
1577#endif /* CONFIG_SND_HDA_POWER_SAVE */
1578
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579#ifdef CONFIG_PM
1580/*
1581 * power management
1582 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001583static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584{
Takashi Iwai421a1252005-11-17 16:11:09 +01001585 struct snd_card *card = pci_get_drvdata(pci);
1586 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 int i;
1588
Takashi Iwai421a1252005-11-17 16:11:09 +01001589 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590 for (i = 0; i < chip->pcm_devs; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001591 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001592 if (chip->initialized)
1593 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001594 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001595 if (chip->irq >= 0) {
1596 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001597 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001598 chip->irq = -1;
1599 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001600 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001601 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001602 pci_disable_device(pci);
1603 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001604 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 return 0;
1606}
1607
Takashi Iwai421a1252005-11-17 16:11:09 +01001608static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609{
Takashi Iwai421a1252005-11-17 16:11:09 +01001610 struct snd_card *card = pci_get_drvdata(pci);
1611 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
Takashi Iwai30b35392006-10-11 18:52:53 +02001613 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001614 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001615 if (pci_enable_device(pci) < 0) {
1616 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1617 "disabling device\n");
1618 snd_card_disconnect(card);
1619 return -EIO;
1620 }
1621 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001622 if (chip->msi)
1623 if (pci_enable_msi(pci) < 0)
1624 chip->msi = 0;
1625 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001626 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001627 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001628
1629 if (snd_hda_codecs_inuse(chip->bus))
1630 azx_init_chip(chip);
1631
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001633 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 return 0;
1635}
1636#endif /* CONFIG_PM */
1637
1638
1639/*
1640 * destructor
1641 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001642static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001644 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 int i;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001646 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001648 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 }
1650
Stephen Hemminger7376d012006-08-21 19:17:46 +02001651 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001652 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001654 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001655 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001656 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001657 if (chip->remap_addr)
1658 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
1660 if (chip->bdl.area)
1661 snd_dma_free_pages(&chip->bdl);
1662 if (chip->rb.area)
1663 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664 if (chip->posbuf.area)
1665 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 pci_release_regions(chip->pci);
1667 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001668 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 kfree(chip);
1670
1671 return 0;
1672}
1673
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001674static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675{
1676 return azx_free(device->device_data);
1677}
1678
1679/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001680 * white/black-listing for position_fix
1681 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001682static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001683 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
Takashi Iwai0cb65f22007-08-16 12:32:45 +02001684 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
Takashi Iwai3372a152007-02-01 15:46:50 +01001685 {}
1686};
1687
1688static int __devinit check_position_fix(struct azx *chip, int fix)
1689{
1690 const struct snd_pci_quirk *q;
1691
1692 if (fix == POS_FIX_AUTO) {
1693 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1694 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001695 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001696 "hda_intel: position_fix set to %d "
1697 "for device %04x:%04x\n",
1698 q->value, q->subvendor, q->subdevice);
1699 return q->value;
1700 }
1701 }
1702 return fix;
1703}
1704
1705/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001706 * black-lists for probe_mask
1707 */
1708static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1709 /* Thinkpad often breaks the controller communication when accessing
1710 * to the non-working (or non-existing) modem codec slot.
1711 */
1712 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1713 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1714 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1715 {}
1716};
1717
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001718static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001719{
1720 const struct snd_pci_quirk *q;
1721
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001722 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001723 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1724 if (q) {
1725 printk(KERN_INFO
1726 "hda_intel: probe_mask set to 0x%x "
1727 "for device %04x:%04x\n",
1728 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001729 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001730 }
1731 }
1732}
1733
1734
1735/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 * constructor
1737 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001738static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001739 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001740 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001742 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001743 int err;
Tobin Davisbcd72002008-01-15 11:23:55 +01001744 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001745 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746 .dev_free = azx_dev_free,
1747 };
1748
1749 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001750
Pavel Machek927fc862006-08-31 17:03:43 +02001751 err = pci_enable_device(pci);
1752 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 return err;
1754
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001755 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001756 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1758 pci_disable_device(pci);
1759 return -ENOMEM;
1760 }
1761
1762 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001763 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 chip->card = card;
1765 chip->pci = pci;
1766 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001767 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001768 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001770 chip->position_fix = check_position_fix(chip, position_fix[dev]);
1771 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001772
Takashi Iwai27346162006-01-12 18:28:44 +01001773 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001774
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001775#if BITS_PER_LONG != 64
1776 /* Fix up base address on ULI M5461 */
1777 if (chip->driver_type == AZX_DRIVER_ULI) {
1778 u16 tmp3;
1779 pci_read_config_word(pci, 0x40, &tmp3);
1780 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1781 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1782 }
1783#endif
1784
Pavel Machek927fc862006-08-31 17:03:43 +02001785 err = pci_request_regions(pci, "ICH HD audio");
1786 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 kfree(chip);
1788 pci_disable_device(pci);
1789 return err;
1790 }
1791
Pavel Machek927fc862006-08-31 17:03:43 +02001792 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1794 if (chip->remap_addr == NULL) {
1795 snd_printk(KERN_ERR SFX "ioremap error\n");
1796 err = -ENXIO;
1797 goto errout;
1798 }
1799
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001800 if (chip->msi)
1801 if (pci_enable_msi(pci) < 0)
1802 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001803
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001804 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 err = -EBUSY;
1806 goto errout;
1807 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808
1809 pci_set_master(pci);
1810 synchronize_irq(chip->irq);
1811
Tobin Davisbcd72002008-01-15 11:23:55 +01001812 gcap = azx_readw(chip, GCAP);
1813 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
1814
1815 if (gcap) {
1816 /* read number of streams from GCAP register instead of using
1817 * hardcoded value
1818 */
1819 chip->playback_streams = (gcap & (0xF << 12)) >> 12;
1820 chip->capture_streams = (gcap & (0xF << 8)) >> 8;
Takashi Iwaic6cd7d72008-02-22 18:47:12 +01001821 chip->playback_index_offset = chip->capture_streams;
Tobin Davisbcd72002008-01-15 11:23:55 +01001822 chip->capture_index_offset = 0;
1823 } else {
1824 /* gcap didn't give any info, switching to old method */
1825
1826 switch (chip->driver_type) {
1827 case AZX_DRIVER_ULI:
1828 chip->playback_streams = ULI_NUM_PLAYBACK;
1829 chip->capture_streams = ULI_NUM_CAPTURE;
1830 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1831 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1832 break;
1833 case AZX_DRIVER_ATIHDMI:
1834 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1835 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1836 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1837 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1838 break;
1839 default:
1840 chip->playback_streams = ICH6_NUM_PLAYBACK;
1841 chip->capture_streams = ICH6_NUM_CAPTURE;
1842 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1843 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1844 break;
1845 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001846 }
1847 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001848 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1849 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001850 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001851 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1852 goto errout;
1853 }
1854
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 /* allocate memory for the BDL for each stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001856 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1857 snd_dma_pci_data(chip->pci),
1858 BDL_SIZE, &chip->bdl);
1859 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1861 goto errout;
1862 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001863 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001864 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1865 snd_dma_pci_data(chip->pci),
1866 chip->num_streams * 8, &chip->posbuf);
1867 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001868 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1869 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001872 if (!chip->single_cmd) {
1873 err = azx_alloc_cmd_io(chip);
1874 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01001875 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877
1878 /* initialize streams */
1879 azx_init_stream(chip);
1880
1881 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001882 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 azx_init_chip(chip);
1884
1885 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001886 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 snd_printk(KERN_ERR SFX "no codecs found!\n");
1888 err = -ENODEV;
1889 goto errout;
1890 }
1891
Takashi Iwaid01ce992007-07-27 16:52:19 +02001892 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1893 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1895 goto errout;
1896 }
1897
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001898 strcpy(card->driver, "HDA-Intel");
1899 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001900 sprintf(card->longname, "%s at 0x%lx irq %i",
1901 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001902
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903 *rchip = chip;
1904 return 0;
1905
1906 errout:
1907 azx_free(chip);
1908 return err;
1909}
1910
Takashi Iwaicb53c622007-08-10 17:21:45 +02001911static void power_down_all_codecs(struct azx *chip)
1912{
1913#ifdef CONFIG_SND_HDA_POWER_SAVE
1914 /* The codecs were powered up in snd_hda_codec_new().
1915 * Now all initialization done, so turn them down if possible
1916 */
1917 struct hda_codec *codec;
1918 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1919 snd_hda_power_down(codec);
1920 }
1921#endif
1922}
1923
Takashi Iwaid01ce992007-07-27 16:52:19 +02001924static int __devinit azx_probe(struct pci_dev *pci,
1925 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001927 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001928 struct snd_card *card;
1929 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001930 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001932 if (dev >= SNDRV_CARDS)
1933 return -ENODEV;
1934 if (!enable[dev]) {
1935 dev++;
1936 return -ENOENT;
1937 }
1938
1939 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001940 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941 snd_printk(KERN_ERR SFX "Error creating card!\n");
1942 return -ENOMEM;
1943 }
1944
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001945 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Pavel Machek927fc862006-08-31 17:03:43 +02001946 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 snd_card_free(card);
1948 return err;
1949 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001950 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001953 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001954 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 snd_card_free(card);
1956 return err;
1957 }
1958
1959 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001960 err = azx_pcm_create(chip);
1961 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 snd_card_free(card);
1963 return err;
1964 }
1965
1966 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001967 err = azx_mixer_create(chip);
1968 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 snd_card_free(card);
1970 return err;
1971 }
1972
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973 snd_card_set_dev(card, &pci->dev);
1974
Takashi Iwaid01ce992007-07-27 16:52:19 +02001975 err = snd_card_register(card);
1976 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 snd_card_free(card);
1978 return err;
1979 }
1980
1981 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001982 chip->running = 1;
1983 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01001985 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 return err;
1987}
1988
1989static void __devexit azx_remove(struct pci_dev *pci)
1990{
1991 snd_card_free(pci_get_drvdata(pci));
1992 pci_set_drvdata(pci, NULL);
1993}
1994
1995/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02001996static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001997 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1998 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1999 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01002000 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Jason Gastonf9cc8a82006-11-22 11:53:52 +01002001 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
2002 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
Jason Gastonc34f5a02008-01-29 12:38:49 +01002003 { 0x8086, 0x3a3e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
2004 { 0x8086, 0x3a6e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
Tobin Davis4979bca2008-01-30 08:13:55 +01002005 { 0x8086, 0x811b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SCH }, /* SCH*/
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002006 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02002007 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02002008 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Felix Kuehling5b15c952006-10-16 12:49:47 +02002009 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01002010 { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
Wolke Liue6db1112007-04-27 12:20:57 +02002011 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +01002012 { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
2013 { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01002014 { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
2015 { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
2016 { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
2017 { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002018 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
2019 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
2020 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Peer Chen5b005a02006-10-31 15:33:42 +01002021 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
2022 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
2023 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
2024 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
2025 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
2026 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
2027 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
2028 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
Peer Chen15cc4452007-06-08 13:55:10 +02002029 { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
2030 { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
2031 { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2032 { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2033 { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
2034 { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
Peer Chenc1071062007-09-21 18:20:25 +02002035 { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2036 { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2037 { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
2038 { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039 { 0, }
2040};
2041MODULE_DEVICE_TABLE(pci, azx_ids);
2042
2043/* pci_driver definition */
2044static struct pci_driver driver = {
2045 .name = "HDA Intel",
2046 .id_table = azx_ids,
2047 .probe = azx_probe,
2048 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002049#ifdef CONFIG_PM
2050 .suspend = azx_suspend,
2051 .resume = azx_resume,
2052#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053};
2054
2055static int __init alsa_card_azx_init(void)
2056{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002057 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058}
2059
2060static void __exit alsa_card_azx_exit(void)
2061{
2062 pci_unregister_driver(&driver);
2063}
2064
2065module_init(alsa_card_azx_init)
2066module_exit(alsa_card_azx_exit)