blob: 8cf550e2570fde753a8405e77c722f9b5fc13032 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/sh/mm/tlb-sh4.c
3 *
4 * SH-4 specific TLB operations
5 *
6 * Copyright (C) 1999 Niibe Yutaka
Paul Mundtd04a0f72007-09-21 11:55:03 +09007 * Copyright (C) 2002 - 2007 Paul Mundt
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Released under the terms of the GNU GPL v2.0.
10 */
Paul Mundt39e688a2007-03-05 19:46:47 +090011#include <linux/kernel.h>
Paul Mundt39e688a2007-03-05 19:46:47 +090012#include <linux/mm.h>
Paul Mundtd04a0f72007-09-21 11:55:03 +090013#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <asm/mmu_context.h>
Paul Mundt39e688a2007-03-05 19:46:47 +090016#include <asm/cacheflush.h>
17
Paul Mundt9cef7492009-07-29 00:12:17 +090018void __update_tlb(struct vm_area_struct *vma, unsigned long address, pte_t pte)
Paul Mundt39e688a2007-03-05 19:46:47 +090019{
Paul Mundt9cef7492009-07-29 00:12:17 +090020 unsigned long flags, pteval, vpn;
Paul Mundt39e688a2007-03-05 19:46:47 +090021
Paul Mundt9cef7492009-07-29 00:12:17 +090022 /*
23 * Handle debugger faulting in for debugee.
24 */
Paul Mundt3ed6e122009-07-29 22:06:58 +090025 if (vma && current->active_mm != vma->vm_mm)
Paul Mundt39e688a2007-03-05 19:46:47 +090026 return;
27
Paul Mundt39e688a2007-03-05 19:46:47 +090028 local_irq_save(flags);
29
30 /* Set PTEH register */
31 vpn = (address & MMU_VPN_MASK) | get_asid();
32 ctrl_outl(vpn, MMU_PTEH);
33
Paul Mundtd04a0f72007-09-21 11:55:03 +090034 pteval = pte.pte_low;
Paul Mundt39e688a2007-03-05 19:46:47 +090035
36 /* Set PTEA register */
Paul Mundtd04a0f72007-09-21 11:55:03 +090037#ifdef CONFIG_X2TLB
38 /*
39 * For the extended mode TLB this is trivial, only the ESZ and
40 * EPR bits need to be written out to PTEA, with the remainder of
41 * the protection bits (with the exception of the compat-mode SZ
42 * and PR bits, which are cleared) being written out in PTEL.
43 */
44 ctrl_outl(pte.pte_high, MMU_PTEA);
45#else
Michael Trimarchi6503fe42009-08-20 13:27:44 +090046 if (cpu_data->flags & CPU_HAS_PTEA) {
47 /* The last 3 bits and the first one of pteval contains
48 * the PTEA timing control and space attribute bits
49 */
50 ctrl_outl(copy_ptea_attributes(pteval), MMU_PTEA);
51 }
Paul Mundtd04a0f72007-09-21 11:55:03 +090052#endif
Paul Mundt39e688a2007-03-05 19:46:47 +090053
54 /* Set PTEL register */
55 pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
Paul Mundte7bd34a2007-07-31 17:07:28 +090056#ifdef CONFIG_CACHE_WRITETHROUGH
Paul Mundt39e688a2007-03-05 19:46:47 +090057 pteval |= _PAGE_WT;
58#endif
59 /* conveniently, we want all the software flags to be 0 anyway */
60 ctrl_outl(pteval, MMU_PTEL);
61
62 /* Load the TLB */
63 asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
64 local_irq_restore(flags);
65}
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Stuart Menefycbaa1182007-11-30 17:06:36 +090067void __uses_jump_to_uncached local_flush_tlb_one(unsigned long asid,
68 unsigned long page)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069{
70 unsigned long addr, data;
71
72 /*
73 * NOTE: PTEH.ASID should be set to this MM
74 * _AND_ we need to write ASID to the array.
75 *
76 * It would be simple if we didn't need to set PTEH.ASID...
77 */
78 addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT;
79 data = page | asid; /* VALID bit is off */
Stuart Menefycbaa1182007-11-30 17:06:36 +090080 jump_to_uncached();
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 ctrl_outl(data, addr);
Stuart Menefycbaa1182007-11-30 17:06:36 +090082 back_to_cached();
Linus Torvalds1da177e2005-04-16 15:20:36 -070083}