blob: 080129263eefe89879487dc29dc7cf032f72609a [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinasbbe88882007-05-08 22:27:46 +010022#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000023#define TTB_RGN_NC (0 << 3)
24#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010025#define TTB_RGN_OC_WT (2 << 3)
26#define TTB_RGN_OC_WB (3 << 3)
Tony Thompsonba3c0262009-05-30 14:00:15 +010027#define TTB_NOS (1 << 5)
28#define TTB_IRGN_NC ((0 << 0) | (0 << 6))
29#define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
30#define TTB_IRGN_WT ((1 << 0) | (0 << 6))
31#define TTB_IRGN_WB ((1 << 0) | (1 << 6))
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
Jon Callan73b63ef2008-11-06 13:23:09 +000033#ifndef CONFIG_SMP
Tony Thompsonba3c0262009-05-30 14:00:15 +010034/* PTWs cacheable, inner WB not shareable, outer WB not shareable */
35#define TTB_FLAGS TTB_IRGN_WB|TTB_RGN_OC_WB
Russell King4b46d642009-11-01 17:44:24 +000036#define PMD_FLAGS PMD_SECT_WB
Jon Callan73b63ef2008-11-06 13:23:09 +000037#else
Tony Thompsonba3c0262009-05-30 14:00:15 +010038/* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
39#define TTB_FLAGS TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
Russell King4b46d642009-11-01 17:44:24 +000040#define PMD_FLAGS PMD_SECT_WBWA|PMD_SECT_S
Jon Callan73b63ef2008-11-06 13:23:09 +000041#endif
42
Catalin Marinasbbe88882007-05-08 22:27:46 +010043ENTRY(cpu_v7_proc_init)
44 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010045ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010046
47ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010048 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
49 bic r0, r0, #0x1000 @ ...i............
50 bic r0, r0, #0x0006 @ .............ca.
51 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010052 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010053ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010054
55/*
56 * cpu_v7_reset(loc)
57 *
58 * Perform a soft reset of the system. Put the CPU into the
59 * same state as it would be if it had been reset, and branch
60 * to what would be the reset vector.
61 *
62 * - loc - location to jump to for soft reset
Catalin Marinasbbe88882007-05-08 22:27:46 +010063 */
64 .align 5
65ENTRY(cpu_v7_reset)
66 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010067ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010068
69/*
70 * cpu_v7_do_idle()
71 *
72 * Idle the processor (eg, wait for interrupt).
73 *
74 * IRQs are already disabled.
75 */
76ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000077 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010078 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010079 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010080ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010081
82ENTRY(cpu_v7_dcache_clean_area)
83#ifndef TLB_CAN_READ_FROM_L1_CACHE
84 dcache_line_size r2, r3
851: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
86 add r0, r0, r2
87 subs r1, r1, r2
88 bhi 1b
89 dsb
90#endif
91 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010092ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010093
94/*
95 * cpu_v7_switch_mm(pgd_phys, tsk)
96 *
97 * Set the translation table base pointer to be pgd_phys
98 *
99 * - pgd_phys - physical address of new TTB
100 *
101 * It is assumed that:
102 * - we are not using split page tables
103 */
104ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100105#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100106 mov r2, #0
107 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Jon Callan73b63ef2008-11-06 13:23:09 +0000108 orr r0, r0, #TTB_FLAGS
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100109#ifdef CONFIG_ARM_ERRATA_430973
110 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
111#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100112 mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
113 isb
1141: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
115 isb
116 mcr p15, 0, r1, c13, c0, 1 @ set context ID
117 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100118#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100119 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100120ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100121
122/*
123 * cpu_v7_set_pte_ext(ptep, pte)
124 *
125 * Set a level 2 translation table entry.
126 *
127 * - ptep - pointer to level 2 translation table entry
128 * (hardware version is stored at -1024 bytes)
129 * - pte - PTE value to store
130 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100131 */
132ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100133#ifdef CONFIG_MMU
Catalin Marinas347c8b72009-07-24 12:32:56 +0100134 ARM( str r1, [r0], #-2048 ) @ linux version
135 THUMB( str r1, [r0] ) @ linux version
136 THUMB( sub r0, r0, #2048 )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100137
138 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100139 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100140 orr r3, r3, r2
141 orr r3, r3, #PTE_EXT_AP0 | 2
142
Russell Kingb1cce6b2008-11-04 10:52:28 +0000143 tst r1, #1 << 4
Russell King3f69c0c2008-09-15 17:23:10 +0100144 orrne r3, r3, #PTE_EXT_TEX(1)
145
Catalin Marinasbbe88882007-05-08 22:27:46 +0100146 tst r1, #L_PTE_WRITE
147 tstne r1, #L_PTE_DIRTY
148 orreq r3, r3, #PTE_EXT_APX
149
150 tst r1, #L_PTE_USER
151 orrne r3, r3, #PTE_EXT_AP1
152 tstne r3, #PTE_EXT_APX
153 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
154
Catalin Marinasbbe88882007-05-08 22:27:46 +0100155 tst r1, #L_PTE_EXEC
156 orreq r3, r3, #PTE_EXT_XN
157
Russell King3f69c0c2008-09-15 17:23:10 +0100158 tst r1, #L_PTE_YOUNG
159 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100160 moveq r3, #0
161
162 str r3, [r0]
163 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100164#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100165 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100166ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100167
168cpu_v7_name:
169 .ascii "ARMv7 Processor"
170 .align
171
Tim Abbott991da172009-04-27 14:02:22 -0400172 __INIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100173
174/*
175 * __v7_setup
176 *
177 * Initialise TLB, Caches, and MMU state ready to switch the MMU
178 * on. Return in r0 the new CP15 C1 control register setting.
179 *
180 * We automatically detect if we have a Harvard cache, and use the
181 * Harvard cache control instructions insead of the unified cache
182 * control instructions.
183 *
184 * This should be able to cover all ARMv7 cores.
185 *
186 * It is assumed that:
187 * - cache type register is implemented
188 */
189__v7_setup:
Jon Callan73b63ef2008-11-06 13:23:09 +0000190#ifdef CONFIG_SMP
Tony Thompson1b3a02e2009-11-04 12:16:38 +0000191 mrc p15, 0, r0, c1, c0, 1
192 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
193 orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and
194 mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting
Jon Callan73b63ef2008-11-06 13:23:09 +0000195#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100196 adr r12, __v7_setup_stack @ the local stack
197 stmia r12, {r0-r5, r7, r9, r11, lr}
198 bl v7_flush_dcache_all
199 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100200
201 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
202 and r10, r0, #0xff000000 @ ARM?
203 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100204 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100205 and r5, r0, #0x00f00000 @ variant
206 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100207 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
208 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100209
Will Deacon64918482010-09-14 09:50:03 +0100210 /* Cortex-A8 Errata */
211 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
212 teq r0, r10
213 bne 2f
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100214#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100215 teq r5, #0x00100000 @ only present in r1p*
216 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
217 orreq r10, r10, #(1 << 6) @ set IBE to 1
218 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100219#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100220#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100221 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100222 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
223 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
224 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
225 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100226#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100227#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100228 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100229 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
230 tsteq r10, #1 << 22
231 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
232 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100233#endif
Will Deacon9f050272010-09-14 09:51:43 +0100234 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100235
Will Deacon9f050272010-09-14 09:51:43 +0100236 /* Cortex-A9 Errata */
2372: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
238 teq r0, r10
239 bne 3f
240#ifdef CONFIG_ARM_ERRATA_742230
241 cmp r6, #0x22 @ only present up to r2p2
242 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
243 orrle r10, r10, #1 << 4 @ set bit #4
244 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
245#endif
Will Deacona672e992010-09-14 09:53:02 +0100246#ifdef CONFIG_ARM_ERRATA_742231
247 teq r6, #0x20 @ present in r2p0
248 teqne r6, #0x21 @ present in r2p1
249 teqne r6, #0x22 @ present in r2p2
250 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
251 orreq r10, r10, #1 << 12 @ set bit #12
252 orreq r10, r10, #1 << 22 @ set bit #22
253 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
254#endif
Will Deacon9f050272010-09-14 09:51:43 +0100255
2563: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100257#ifdef HARVARD_CACHE
258 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
259#endif
260 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100261#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100262 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
263 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Jon Callan73b63ef2008-11-06 13:23:09 +0000264 orr r4, r4, #TTB_FLAGS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100265 mcr p15, 0, r4, c2, c0, 1 @ load TTB1
266 mov r10, #0x1f @ domains 0, 1 = manager
267 mcr p15, 0, r10, c3, c0, 0 @ load domain access register
Catalin Marinas23d1c512009-05-30 14:00:16 +0100268 /*
269 * Memory region attributes with SCTLR.TRE=1
270 *
271 * n = TEX[0],C,B
272 * TR = PRRR[2n+1:2n] - memory type
273 * IR = NMRR[2n+1:2n] - inner cacheable property
274 * OR = NMRR[2n+17:2n+16] - outer cacheable property
275 *
276 * n TR IR OR
277 * UNCACHED 000 00
278 * BUFFERABLE 001 10 00 00
279 * WRITETHROUGH 010 10 10 10
280 * WRITEBACK 011 10 11 11
281 * reserved 110
282 * WRITEALLOC 111 10 01 01
283 * DEV_SHARED 100 01
284 * DEV_NONSHARED 100 01
285 * DEV_WC 001 10
286 * DEV_CACHED 011 10
287 *
288 * Other attributes:
289 *
290 * DS0 = PRRR[16] = 0 - device shareable property
291 * DS1 = PRRR[17] = 1 - device shareable property
292 * NS0 = PRRR[18] = 0 - normal shareable property
293 * NS1 = PRRR[19] = 1 - normal shareable property
294 * NOS = PRRR[24+n] = 1 - not outer shareable
295 */
296 ldr r5, =0xff0a81a8 @ PRRR
297 ldr r6, =0x40e040e0 @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100298 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
299 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100300#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100301 adr r5, v7_crval
302 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100303#ifdef CONFIG_CPU_ENDIAN_BE8
304 orr r6, r6, #1 << 25 @ big-endian page tables
305#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100306 mrc p15, 0, r0, c1, c0, 0 @ read control register
307 bic r0, r0, r5 @ clear bits them
308 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100309 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100310 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100311ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100312
Russell Kingb1cce6b2008-11-04 10:52:28 +0000313 /* AT
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100314 * TFR EV X F I D LR S
315 * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
Russell Kingb1cce6b2008-11-04 10:52:28 +0000316 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100317 * 1 0 110 0011 1100 .111 1101 < we want
Catalin Marinasbbe88882007-05-08 22:27:46 +0100318 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100319 .type v7_crval, #object
320v7_crval:
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100321 crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100322
323__v7_setup_stack:
324 .space 4 * 11 @ 11 registers
325
326 .type v7_processor_functions, #object
327ENTRY(v7_processor_functions)
328 .word v7_early_abort
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100329 .word v7_pabort
Catalin Marinasbbe88882007-05-08 22:27:46 +0100330 .word cpu_v7_proc_init
331 .word cpu_v7_proc_fin
332 .word cpu_v7_reset
333 .word cpu_v7_do_idle
334 .word cpu_v7_dcache_clean_area
335 .word cpu_v7_switch_mm
336 .word cpu_v7_set_pte_ext
337 .size v7_processor_functions, . - v7_processor_functions
338
339 .type cpu_arch_name, #object
340cpu_arch_name:
341 .asciz "armv7"
342 .size cpu_arch_name, . - cpu_arch_name
343
344 .type cpu_elf_name, #object
345cpu_elf_name:
346 .asciz "v7"
347 .size cpu_elf_name, . - cpu_elf_name
348 .align
349
350 .section ".proc.info.init", #alloc, #execinstr
351
352 /*
353 * Match any ARMv7 processor core.
354 */
355 .type __v7_proc_info, #object
356__v7_proc_info:
357 .long 0x000f0000 @ Required ID value
358 .long 0x000f0000 @ Mask for ID
359 .long PMD_TYPE_SECT | \
Catalin Marinasbbe88882007-05-08 22:27:46 +0100360 PMD_SECT_AP_WRITE | \
Russell King4b46d642009-11-01 17:44:24 +0000361 PMD_SECT_AP_READ | \
362 PMD_FLAGS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100363 .long PMD_TYPE_SECT | \
364 PMD_SECT_XN | \
365 PMD_SECT_AP_WRITE | \
366 PMD_SECT_AP_READ
367 b __v7_setup
368 .long cpu_arch_name
369 .long cpu_elf_name
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100370 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
Catalin Marinasbbe88882007-05-08 22:27:46 +0100371 .long cpu_v7_name
372 .long v7_processor_functions
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100373 .long v7wbi_tlb_fns
Catalin Marinasbbe88882007-05-08 22:27:46 +0100374 .long v6_user_fns
375 .long v7_cache_fns
376 .size __v7_proc_info, . - __v7_proc_info