blob: ef74d40d1bf137083b487888537eb354a769c86f [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef __NOUVEAU_DRV_H__
26#define __NOUVEAU_DRV_H__
27
28#define DRIVER_AUTHOR "Stephane Marchesin"
29#define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
30
31#define DRIVER_NAME "nouveau"
32#define DRIVER_DESC "nVidia Riva/TNT/GeForce"
33#define DRIVER_DATE "20090420"
34
35#define DRIVER_MAJOR 0
36#define DRIVER_MINOR 0
Ben Skeggsa1606a92010-02-12 10:27:35 +100037#define DRIVER_PATCHLEVEL 16
Ben Skeggs6ee73862009-12-11 19:24:15 +100038
39#define NOUVEAU_FAMILY 0x0000FFFF
40#define NOUVEAU_FLAGS 0xFFFF0000
41
42#include "ttm/ttm_bo_api.h"
43#include "ttm/ttm_bo_driver.h"
44#include "ttm/ttm_placement.h"
45#include "ttm/ttm_memory.h"
46#include "ttm/ttm_module.h"
47
48struct nouveau_fpriv {
49 struct ttm_object_file *tfile;
50};
51
52#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
53
54#include "nouveau_drm.h"
55#include "nouveau_reg.h"
56#include "nouveau_bios.h"
Ben Skeggs054b93e2009-12-15 22:02:47 +100057struct nouveau_grctx;
Ben Skeggs6ee73862009-12-11 19:24:15 +100058
59#define MAX_NUM_DCB_ENTRIES 16
60
61#define NOUVEAU_MAX_CHANNEL_NR 128
Francisco Jereza0af9ad2009-12-11 16:51:09 +010062#define NOUVEAU_MAX_TILE_NR 15
Ben Skeggs6ee73862009-12-11 19:24:15 +100063
64#define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
65#define NV50_VM_BLOCK (512*1024*1024ULL)
66#define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
67
Francisco Jereza0af9ad2009-12-11 16:51:09 +010068struct nouveau_tile_reg {
69 struct nouveau_fence *fence;
70 uint32_t addr;
71 uint32_t size;
72 bool used;
73};
74
Ben Skeggs6ee73862009-12-11 19:24:15 +100075struct nouveau_bo {
76 struct ttm_buffer_object bo;
77 struct ttm_placement placement;
78 u32 placements[3];
Francisco Jerez78ad0f72010-03-18 13:07:47 +010079 u32 busy_placements[3];
Ben Skeggs6ee73862009-12-11 19:24:15 +100080 struct ttm_bo_kmap_obj kmap;
81 struct list_head head;
82
83 /* protected by ttm_bo_reserve() */
84 struct drm_file *reserved_by;
85 struct list_head entry;
86 int pbbo_index;
Ben Skeggsa1606a92010-02-12 10:27:35 +100087 bool validate_mapped;
Ben Skeggs6ee73862009-12-11 19:24:15 +100088
89 struct nouveau_channel *channel;
90
91 bool mappable;
92 bool no_vm;
93
94 uint32_t tile_mode;
95 uint32_t tile_flags;
Francisco Jereza0af9ad2009-12-11 16:51:09 +010096 struct nouveau_tile_reg *tile;
Ben Skeggs6ee73862009-12-11 19:24:15 +100097
98 struct drm_gem_object *gem;
99 struct drm_file *cpu_filp;
100 int pin_refcnt;
101};
102
103static inline struct nouveau_bo *
104nouveau_bo(struct ttm_buffer_object *bo)
105{
106 return container_of(bo, struct nouveau_bo, bo);
107}
108
109static inline struct nouveau_bo *
110nouveau_gem_object(struct drm_gem_object *gem)
111{
112 return gem ? gem->driver_private : NULL;
113}
114
115/* TODO: submit equivalent to TTM generic API upstream? */
116static inline void __iomem *
117nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
118{
119 bool is_iomem;
120 void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
121 &nvbo->kmap, &is_iomem);
122 WARN_ON_ONCE(ioptr && !is_iomem);
123 return ioptr;
124}
125
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126enum nouveau_flags {
127 NV_NFORCE = 0x10000000,
128 NV_NFORCE2 = 0x20000000
129};
130
131#define NVOBJ_ENGINE_SW 0
132#define NVOBJ_ENGINE_GR 1
133#define NVOBJ_ENGINE_DISPLAY 2
134#define NVOBJ_ENGINE_INT 0xdeadbeef
135
Ben Skeggs6ee73862009-12-11 19:24:15 +1000136#define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
137#define NVOBJ_FLAG_ZERO_FREE (1 << 2)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138struct nouveau_gpuobj {
Ben Skeggsb3beb162010-09-01 15:24:29 +1000139 struct drm_device *dev;
Ben Skeggseb9bcbd2010-09-01 15:24:37 +1000140 struct kref refcount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141 struct list_head list;
142
Ben Skeggsb833ac22010-06-01 15:32:24 +1000143 struct drm_mm_node *im_pramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000144 struct nouveau_bo *im_backing;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 uint32_t *im_backing_suspend;
146 int im_bound;
147
148 uint32_t flags;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000149
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000150 u32 size;
Ben Skeggsde3a6c02010-09-01 15:24:30 +1000151 u32 pinst;
152 u32 cinst;
153 u64 vinst;
154
Ben Skeggs6ee73862009-12-11 19:24:15 +1000155 uint32_t engine;
156 uint32_t class;
157
158 void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
159 void *priv;
160};
161
Ben Skeggs6ee73862009-12-11 19:24:15 +1000162struct nouveau_channel {
163 struct drm_device *dev;
164 int id;
165
166 /* owner of this fifo */
167 struct drm_file *file_priv;
168 /* mapping of the fifo itself */
169 struct drm_local_map *map;
170
171 /* mapping of the regs controling the fifo */
172 void __iomem *user;
173 uint32_t user_get;
174 uint32_t user_put;
175
176 /* Fencing */
177 struct {
178 /* lock protects the pending list only */
179 spinlock_t lock;
180 struct list_head pending;
181 uint32_t sequence;
182 uint32_t sequence_ack;
Ben Skeggs047d1d32010-05-31 12:00:43 +1000183 atomic_t last_sequence_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000184 } fence;
185
186 /* DMA push buffer */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000187 struct nouveau_gpuobj *pushbuf;
188 struct nouveau_bo *pushbuf_bo;
189 uint32_t pushbuf_base;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000190
191 /* Notifier memory */
192 struct nouveau_bo *notifier_bo;
Ben Skeggsb833ac22010-06-01 15:32:24 +1000193 struct drm_mm notifier_heap;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194
195 /* PFIFO context */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000196 struct nouveau_gpuobj *ramfc;
197 struct nouveau_gpuobj *cache;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000198
199 /* PGRAPH context */
200 /* XXX may be merge 2 pointers as private data ??? */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000201 struct nouveau_gpuobj *ramin_grctx;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000202 void *pgraph_ctx;
203
204 /* NV50 VM */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000205 struct nouveau_gpuobj *vm_pd;
206 struct nouveau_gpuobj *vm_gart_pt;
207 struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000208
209 /* Objects */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000210 struct nouveau_gpuobj *ramin; /* Private instmem */
211 struct drm_mm ramin_heap; /* Private PRAMIN heap */
212 struct nouveau_ramht *ramht; /* Hash table */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000213
214 /* GPU object info for stuff used in-kernel (mm_enabled) */
215 uint32_t m2mf_ntfy;
216 uint32_t vram_handle;
217 uint32_t gart_handle;
218 bool accel_done;
219
220 /* Push buffer state (only for drm's channel on !mm_enabled) */
221 struct {
222 int max;
223 int free;
224 int cur;
225 int put;
226 /* access via pushbuf_bo */
Ben Skeggs9a391ad2010-02-11 16:37:26 +1000227
228 int ib_base;
229 int ib_max;
230 int ib_free;
231 int ib_put;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 } dma;
233
234 uint32_t sw_subchannel[8];
235
236 struct {
237 struct nouveau_gpuobj *vblsem;
238 uint32_t vblsem_offset;
239 uint32_t vblsem_rval;
240 struct list_head vbl_wait;
241 } nvsw;
242
243 struct {
244 bool active;
245 char name[32];
246 struct drm_info_list info;
247 } debugfs;
248};
249
250struct nouveau_instmem_engine {
251 void *priv;
252
253 int (*init)(struct drm_device *dev);
254 void (*takedown)(struct drm_device *dev);
255 int (*suspend)(struct drm_device *dev);
256 void (*resume)(struct drm_device *dev);
257
258 int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
259 uint32_t *size);
260 void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
261 int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
262 int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
Ben Skeggsf56cb862010-07-08 11:29:10 +1000263 void (*flush)(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000264};
265
266struct nouveau_mc_engine {
267 int (*init)(struct drm_device *dev);
268 void (*takedown)(struct drm_device *dev);
269};
270
271struct nouveau_timer_engine {
272 int (*init)(struct drm_device *dev);
273 void (*takedown)(struct drm_device *dev);
274 uint64_t (*read)(struct drm_device *dev);
275};
276
277struct nouveau_fb_engine {
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100278 int num_tiles;
279
Ben Skeggs6ee73862009-12-11 19:24:15 +1000280 int (*init)(struct drm_device *dev);
281 void (*takedown)(struct drm_device *dev);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100282
283 void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
284 uint32_t size, uint32_t pitch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000285};
286
287struct nouveau_fifo_engine {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000288 int channels;
289
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000290 struct nouveau_gpuobj *playlist[2];
Ben Skeggsac94a342010-07-08 15:28:48 +1000291 int cur_playlist;
292
Ben Skeggs6ee73862009-12-11 19:24:15 +1000293 int (*init)(struct drm_device *);
294 void (*takedown)(struct drm_device *);
295
296 void (*disable)(struct drm_device *);
297 void (*enable)(struct drm_device *);
298 bool (*reassign)(struct drm_device *, bool enable);
Francisco Jerez588d7d12009-12-13 20:07:42 +0100299 bool (*cache_pull)(struct drm_device *dev, bool enable);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000300
301 int (*channel_id)(struct drm_device *);
302
303 int (*create_context)(struct nouveau_channel *);
304 void (*destroy_context)(struct nouveau_channel *);
305 int (*load_context)(struct nouveau_channel *);
306 int (*unload_context)(struct drm_device *);
307};
308
309struct nouveau_pgraph_object_method {
310 int id;
311 int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
312 uint32_t data);
313};
314
315struct nouveau_pgraph_object_class {
316 int id;
317 bool software;
318 struct nouveau_pgraph_object_method *methods;
319};
320
321struct nouveau_pgraph_engine {
322 struct nouveau_pgraph_object_class *grclass;
323 bool accel_blocked;
Ben Skeggs054b93e2009-12-15 22:02:47 +1000324 int grctx_size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000325
Ben Skeggsc50a5682010-07-08 15:40:18 +1000326 /* NV2x/NV3x context table (0x400780) */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000327 struct nouveau_gpuobj *ctx_table;
Ben Skeggsc50a5682010-07-08 15:40:18 +1000328
Ben Skeggs6ee73862009-12-11 19:24:15 +1000329 int (*init)(struct drm_device *);
330 void (*takedown)(struct drm_device *);
331
332 void (*fifo_access)(struct drm_device *, bool);
333
334 struct nouveau_channel *(*channel)(struct drm_device *);
335 int (*create_context)(struct nouveau_channel *);
336 void (*destroy_context)(struct nouveau_channel *);
337 int (*load_context)(struct nouveau_channel *);
338 int (*unload_context)(struct drm_device *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100339
340 void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
341 uint32_t size, uint32_t pitch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000342};
343
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200344struct nouveau_display_engine {
345 int (*early_init)(struct drm_device *);
346 void (*late_takedown)(struct drm_device *);
347 int (*create)(struct drm_device *);
348 int (*init)(struct drm_device *);
349 void (*destroy)(struct drm_device *);
350};
351
Ben Skeggsee2e0132010-07-26 09:28:25 +1000352struct nouveau_gpio_engine {
353 int (*init)(struct drm_device *);
354 void (*takedown)(struct drm_device *);
355
356 int (*get)(struct drm_device *, enum dcb_gpio_tag);
357 int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
358
359 void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
360};
361
Ben Skeggs330c5982010-09-16 15:39:49 +1000362struct nouveau_pm_voltage_level {
363 u8 voltage;
364 u8 vid;
365};
366
367struct nouveau_pm_voltage {
368 bool supported;
369 u8 vid_mask;
370
371 struct nouveau_pm_voltage_level *level;
372 int nr_level;
373};
374
375#define NOUVEAU_PM_MAX_LEVEL 8
376struct nouveau_pm_level {
377 struct device_attribute dev_attr;
378 char name[32];
379 int id;
380
381 u32 core;
382 u32 memory;
383 u32 shader;
384 u32 unk05;
385
386 u8 voltage;
387 u8 fanspeed;
Ben Skeggsaee582d2010-09-27 10:13:23 +1000388
389 u16 memscript;
Ben Skeggs330c5982010-09-16 15:39:49 +1000390};
391
Martin Peres34e9d852010-09-22 20:54:22 +0200392struct nouveau_pm_temp_sensor_constants {
393 u16 offset_constant;
394 s16 offset_mult;
395 u16 offset_div;
396 u16 slope_mult;
397 u16 slope_div;
398};
399
400struct nouveau_pm_threshold_temp {
401 s16 critical;
402 s16 down_clock;
403 s16 fan_boost;
404};
405
Roy Spliet7760fcb2010-09-17 23:17:24 +0200406struct nouveau_pm_memtiming {
407 u32 reg_100220;
408 u32 reg_100224;
409 u32 reg_100228;
410 u32 reg_10022c;
411 u32 reg_100230;
412 u32 reg_100234;
413 u32 reg_100238;
414 u32 reg_10023c;
415};
416
417struct nouveau_pm_memtimings {
418 bool supported;
419 struct nouveau_pm_memtiming *timing;
420 int nr_timing;
421};
422
Ben Skeggs330c5982010-09-16 15:39:49 +1000423struct nouveau_pm_engine {
424 struct nouveau_pm_voltage voltage;
425 struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
426 int nr_perflvl;
Roy Spliet7760fcb2010-09-17 23:17:24 +0200427 struct nouveau_pm_memtimings memtimings;
Martin Peres34e9d852010-09-22 20:54:22 +0200428 struct nouveau_pm_temp_sensor_constants sensor_constants;
429 struct nouveau_pm_threshold_temp threshold_temp;
Ben Skeggs330c5982010-09-16 15:39:49 +1000430
431 struct nouveau_pm_level boot;
432 struct nouveau_pm_level *cur;
433
Francisco Jerez8155cac2010-09-23 20:58:38 +0200434 struct device *hwmon;
435
Ben Skeggs330c5982010-09-16 15:39:49 +1000436 int (*clock_get)(struct drm_device *, u32 id);
Ben Skeggs5c6dc652010-09-27 09:47:56 +1000437 void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
438 u32 id, int khz);
Ben Skeggs330c5982010-09-16 15:39:49 +1000439 void (*clock_set)(struct drm_device *, void *);
440 int (*voltage_get)(struct drm_device *);
441 int (*voltage_set)(struct drm_device *, int voltage);
442 int (*fanspeed_get)(struct drm_device *);
443 int (*fanspeed_set)(struct drm_device *, int fanspeed);
Francisco Jerez8155cac2010-09-23 20:58:38 +0200444 int (*temp_get)(struct drm_device *);
Ben Skeggs330c5982010-09-16 15:39:49 +1000445};
446
Ben Skeggs6ee73862009-12-11 19:24:15 +1000447struct nouveau_engine {
448 struct nouveau_instmem_engine instmem;
449 struct nouveau_mc_engine mc;
450 struct nouveau_timer_engine timer;
451 struct nouveau_fb_engine fb;
452 struct nouveau_pgraph_engine graph;
453 struct nouveau_fifo_engine fifo;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200454 struct nouveau_display_engine display;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000455 struct nouveau_gpio_engine gpio;
Ben Skeggs330c5982010-09-16 15:39:49 +1000456 struct nouveau_pm_engine pm;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000457};
458
459struct nouveau_pll_vals {
460 union {
461 struct {
462#ifdef __BIG_ENDIAN
463 uint8_t N1, M1, N2, M2;
464#else
465 uint8_t M1, N1, M2, N2;
466#endif
467 };
468 struct {
469 uint16_t NM1, NM2;
470 } __attribute__((packed));
471 };
472 int log2P;
473
474 int refclk;
475};
476
477enum nv04_fp_display_regs {
478 FP_DISPLAY_END,
479 FP_TOTAL,
480 FP_CRTC,
481 FP_SYNC_START,
482 FP_SYNC_END,
483 FP_VALID_START,
484 FP_VALID_END
485};
486
487struct nv04_crtc_reg {
488 unsigned char MiscOutReg; /* */
Francisco Jerez4a9f8222010-07-20 16:48:08 +0200489 uint8_t CRTC[0xa0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000490 uint8_t CR58[0x10];
491 uint8_t Sequencer[5];
492 uint8_t Graphics[9];
493 uint8_t Attribute[21];
494 unsigned char DAC[768]; /* Internal Colorlookuptable */
495
496 /* PCRTC regs */
497 uint32_t fb_start;
498 uint32_t crtc_cfg;
499 uint32_t cursor_cfg;
500 uint32_t gpio_ext;
501 uint32_t crtc_830;
502 uint32_t crtc_834;
503 uint32_t crtc_850;
504 uint32_t crtc_eng_ctrl;
505
506 /* PRAMDAC regs */
507 uint32_t nv10_cursync;
508 struct nouveau_pll_vals pllvals;
509 uint32_t ramdac_gen_ctrl;
510 uint32_t ramdac_630;
511 uint32_t ramdac_634;
512 uint32_t tv_setup;
513 uint32_t tv_vtotal;
514 uint32_t tv_vskew;
515 uint32_t tv_vsync_delay;
516 uint32_t tv_htotal;
517 uint32_t tv_hskew;
518 uint32_t tv_hsync_delay;
519 uint32_t tv_hsync_delay2;
520 uint32_t fp_horiz_regs[7];
521 uint32_t fp_vert_regs[7];
522 uint32_t dither;
523 uint32_t fp_control;
524 uint32_t dither_regs[6];
525 uint32_t fp_debug_0;
526 uint32_t fp_debug_1;
527 uint32_t fp_debug_2;
528 uint32_t fp_margin_color;
529 uint32_t ramdac_8c0;
530 uint32_t ramdac_a20;
531 uint32_t ramdac_a24;
532 uint32_t ramdac_a34;
533 uint32_t ctv_regs[38];
534};
535
536struct nv04_output_reg {
537 uint32_t output;
538 int head;
539};
540
541struct nv04_mode_state {
542 uint32_t bpp;
543 uint32_t width;
544 uint32_t height;
545 uint32_t interlace;
546 uint32_t repaint0;
547 uint32_t repaint1;
548 uint32_t screen;
549 uint32_t scale;
550 uint32_t dither;
551 uint32_t extra;
552 uint32_t fifo;
553 uint32_t pixel;
554 uint32_t horiz;
555 int arbitration0;
556 int arbitration1;
557 uint32_t pll;
558 uint32_t pllB;
559 uint32_t vpll;
560 uint32_t vpll2;
561 uint32_t vpllB;
562 uint32_t vpll2B;
563 uint32_t pllsel;
564 uint32_t sel_clk;
565 uint32_t general;
566 uint32_t crtcOwner;
567 uint32_t head;
568 uint32_t head2;
569 uint32_t cursorConfig;
570 uint32_t cursor0;
571 uint32_t cursor1;
572 uint32_t cursor2;
573 uint32_t timingH;
574 uint32_t timingV;
575 uint32_t displayV;
576 uint32_t crtcSync;
577
578 struct nv04_crtc_reg crtc_reg[2];
579};
580
581enum nouveau_card_type {
582 NV_04 = 0x00,
583 NV_10 = 0x10,
584 NV_20 = 0x20,
585 NV_30 = 0x30,
586 NV_40 = 0x40,
587 NV_50 = 0x50,
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000588 NV_C0 = 0xc0,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000589};
590
591struct drm_nouveau_private {
592 struct drm_device *dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000593
594 /* the card type, takes NV_* as values */
595 enum nouveau_card_type card_type;
596 /* exact chipset, derived from NV_PMC_BOOT_0 */
597 int chipset;
598 int flags;
599
600 void __iomem *mmio;
Ben Skeggs5125bfd2010-09-01 15:24:33 +1000601
Ben Skeggse05d7ea2010-09-01 15:24:38 +1000602 spinlock_t ramin_lock;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000603 void __iomem *ramin;
Ben Skeggs5125bfd2010-09-01 15:24:33 +1000604 u32 ramin_size;
605 u32 ramin_base;
606 bool ramin_available;
Ben Skeggse05d7ea2010-09-01 15:24:38 +1000607 struct drm_mm ramin_heap;
608 struct list_head gpuobj_list;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000609
Ben Skeggsac8fb972010-01-15 09:24:20 +1000610 struct nouveau_bo *vga_ram;
611
Ben Skeggs6ee73862009-12-11 19:24:15 +1000612 struct workqueue_struct *wq;
613 struct work_struct irq_work;
Ben Skeggsa5acac62010-03-30 15:14:41 +1000614 struct work_struct hpd_work;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000615
616 struct list_head vbl_waiting;
617
618 struct {
Dave Airlieba4420c2010-03-09 10:56:52 +1000619 struct drm_global_reference mem_global_ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000620 struct ttm_bo_global_ref bo_global_ref;
621 struct ttm_bo_device bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000622 atomic_t validate_sequence;
623 } ttm;
624
Ben Skeggs6ee73862009-12-11 19:24:15 +1000625 int fifo_alloc_count;
626 struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
627
628 struct nouveau_engine engine;
629 struct nouveau_channel *channel;
630
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100631 /* For PFIFO and PGRAPH. */
632 spinlock_t context_switch_lock;
633
Ben Skeggs6ee73862009-12-11 19:24:15 +1000634 /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
Ben Skeggse05c5a32010-09-01 15:24:35 +1000635 struct nouveau_ramht *ramht;
636 struct nouveau_gpuobj *ramfc;
637 struct nouveau_gpuobj *ramro;
638
Ben Skeggs6ee73862009-12-11 19:24:15 +1000639 uint32_t ramin_rsvd_vram;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000640
Ben Skeggs6ee73862009-12-11 19:24:15 +1000641 struct {
642 enum {
643 NOUVEAU_GART_NONE = 0,
644 NOUVEAU_GART_AGP,
645 NOUVEAU_GART_SGDMA
646 } type;
647 uint64_t aper_base;
648 uint64_t aper_size;
649 uint64_t aper_free;
650
651 struct nouveau_gpuobj *sg_ctxdma;
652 struct page *sg_dummy_page;
653 dma_addr_t sg_dummy_bus;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000654 } gart_info;
655
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100656 /* nv10-nv40 tiling regions */
Francisco Jerez9f56b122010-09-07 18:24:52 +0200657 struct nouveau_tile_reg tile[NOUVEAU_MAX_TILE_NR];
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100658
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000659 /* VRAM/fb configuration */
660 uint64_t vram_size;
661 uint64_t vram_sys_base;
Ben Skeggs6c3d7ef2010-08-12 12:37:28 +1000662 u32 vram_rblock_size;
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000663
664 uint64_t fb_phys;
665 uint64_t fb_available_size;
666 uint64_t fb_mappable_pages;
667 uint64_t fb_aper_free;
668 int fb_mtrr;
669
Ben Skeggs6ee73862009-12-11 19:24:15 +1000670 /* G8x/G9x virtual address space */
671 uint64_t vm_gart_base;
672 uint64_t vm_gart_size;
673 uint64_t vm_vram_base;
674 uint64_t vm_vram_size;
675 uint64_t vm_end;
676 struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
677 int vm_vram_pt_nr;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000678
Ben Skeggs04a39c52010-02-24 10:03:05 +1000679 struct nvbios vbios;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000680
681 struct nv04_mode_state mode_reg;
682 struct nv04_mode_state saved_reg;
683 uint32_t saved_vga_font[4][16384];
684 uint32_t crtc_owner;
685 uint32_t dac_users[4];
686
687 struct nouveau_suspend_resume {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000688 uint32_t *ramin_copy;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000689 } susres;
690
691 struct backlight_device *backlight;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000692
693 struct nouveau_channel *evo;
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000694 struct {
695 struct dcb_entry *dcb;
696 u16 script;
697 u32 pclk;
698 } evo_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000699
700 struct {
701 struct dentry *channel_root;
702 } debugfs;
Dave Airlie38651672010-03-30 05:34:13 +0000703
Dave Airlie8be48d92010-03-30 05:34:14 +0000704 struct nouveau_fbdev *nfbdev;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200705 struct apertures_struct *apertures;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000706};
707
708static inline struct drm_nouveau_private *
709nouveau_bdev(struct ttm_bo_device *bd)
710{
711 return container_of(bd, struct drm_nouveau_private, ttm.bdev);
712}
713
714static inline int
715nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
716{
717 struct nouveau_bo *prev;
718
719 if (!pnvbo)
720 return -EINVAL;
721 prev = *pnvbo;
722
723 *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
724 if (prev) {
725 struct ttm_buffer_object *bo = &prev->bo;
726
727 ttm_bo_unref(&bo);
728 }
729
730 return 0;
731}
732
Ben Skeggs6ee73862009-12-11 19:24:15 +1000733#define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
734 struct drm_nouveau_private *nv = dev->dev_private; \
735 if (!nouveau_channel_owner(dev, (cl), (id))) { \
736 NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
737 DRM_CURRENTPID, (id)); \
738 return -EPERM; \
739 } \
740 (ch) = nv->fifos[(id)]; \
741} while (0)
742
743/* nouveau_drv.c */
Francisco Jerezde5899b2010-09-08 02:28:23 +0200744extern int nouveau_agpmode;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000745extern int nouveau_duallink;
746extern int nouveau_uscript_lvds;
747extern int nouveau_uscript_tmds;
748extern int nouveau_vram_pushbuf;
749extern int nouveau_vram_notify;
750extern int nouveau_fbpercrtc;
Ben Skeggsf4053502010-03-15 09:43:51 +1000751extern int nouveau_tv_disable;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000752extern char *nouveau_tv_norm;
753extern int nouveau_reg_debug;
754extern char *nouveau_vbios;
Ben Skeggsa1470892010-01-18 11:42:37 +1000755extern int nouveau_ignorelid;
Marcin Kościelnickia32ed692010-01-26 14:00:42 +0000756extern int nouveau_nofbaccel;
757extern int nouveau_noaccel;
Ben Skeggsda647d52010-03-04 12:00:39 +1000758extern int nouveau_override_conntype;
Ben Skeggs6f876982010-09-16 16:47:14 +1000759extern char *nouveau_perflvl;
760extern int nouveau_perflvl_wr;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000761
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000762extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
763extern int nouveau_pci_resume(struct pci_dev *pdev);
764
Ben Skeggs6ee73862009-12-11 19:24:15 +1000765/* nouveau_state.c */
766extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
767extern int nouveau_load(struct drm_device *, unsigned long flags);
768extern int nouveau_firstopen(struct drm_device *);
769extern void nouveau_lastclose(struct drm_device *);
770extern int nouveau_unload(struct drm_device *);
771extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
772 struct drm_file *);
773extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
774 struct drm_file *);
775extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
776 uint32_t reg, uint32_t mask, uint32_t val);
777extern bool nouveau_wait_for_idle(struct drm_device *);
778extern int nouveau_card_init(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000779
780/* nouveau_mem.c */
Ben Skeggsfbd28952010-09-01 15:24:34 +1000781extern int nouveau_mem_vram_init(struct drm_device *);
782extern void nouveau_mem_vram_fini(struct drm_device *);
783extern int nouveau_mem_gart_init(struct drm_device *);
784extern void nouveau_mem_gart_fini(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000785extern int nouveau_mem_init_agp(struct drm_device *);
Francisco Jereze04d8e82010-07-23 20:29:13 +0200786extern int nouveau_mem_reset_agp(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000787extern void nouveau_mem_close(struct drm_device *);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100788extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
789 uint32_t addr,
790 uint32_t size,
791 uint32_t pitch);
792extern void nv10_mem_expire_tiling(struct drm_device *dev,
793 struct nouveau_tile_reg *tile,
794 struct nouveau_fence *fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000795extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
796 uint32_t size, uint32_t flags,
797 uint64_t phys);
798extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
799 uint32_t size);
800
801/* nouveau_notifier.c */
802extern int nouveau_notifier_init_channel(struct nouveau_channel *);
803extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
804extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
805 int cout, uint32_t *offset);
806extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
807extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
808 struct drm_file *);
809extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
810 struct drm_file *);
811
812/* nouveau_channel.c */
813extern struct drm_ioctl_desc nouveau_ioctls[];
814extern int nouveau_max_ioctl;
815extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
816extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
817 int channel);
818extern int nouveau_channel_alloc(struct drm_device *dev,
819 struct nouveau_channel **chan,
820 struct drm_file *file_priv,
821 uint32_t fb_ctxdma, uint32_t tt_ctxdma);
822extern void nouveau_channel_free(struct nouveau_channel *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000823
824/* nouveau_object.c */
825extern int nouveau_gpuobj_early_init(struct drm_device *);
826extern int nouveau_gpuobj_init(struct drm_device *);
827extern void nouveau_gpuobj_takedown(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000828extern int nouveau_gpuobj_suspend(struct drm_device *dev);
829extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
830extern void nouveau_gpuobj_resume(struct drm_device *dev);
831extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
832 uint32_t vram_h, uint32_t tt_h);
833extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
834extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
835 uint32_t size, int align, uint32_t flags,
836 struct nouveau_gpuobj **);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000837extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
838 struct nouveau_gpuobj **);
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000839extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
840 u32 size, u32 flags,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000841 struct nouveau_gpuobj **);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000842extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
843 uint64_t offset, uint64_t size, int access,
844 int target, struct nouveau_gpuobj **);
845extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
846 uint64_t offset, uint64_t size,
847 int access, struct nouveau_gpuobj **,
848 uint32_t *o_ret);
849extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
850 struct nouveau_gpuobj **);
Francisco Jerezf03a3142009-12-26 02:42:45 +0100851extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
852 struct nouveau_gpuobj **);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000853extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
854 struct drm_file *);
855extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
856 struct drm_file *);
857
858/* nouveau_irq.c */
859extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
860extern void nouveau_irq_preinstall(struct drm_device *);
861extern int nouveau_irq_postinstall(struct drm_device *);
862extern void nouveau_irq_uninstall(struct drm_device *);
863
864/* nouveau_sgdma.c */
865extern int nouveau_sgdma_init(struct drm_device *);
866extern void nouveau_sgdma_takedown(struct drm_device *);
867extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
868 uint32_t *page);
869extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
870
871/* nouveau_debugfs.c */
872#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
873extern int nouveau_debugfs_init(struct drm_minor *);
874extern void nouveau_debugfs_takedown(struct drm_minor *);
875extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
876extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
877#else
878static inline int
879nouveau_debugfs_init(struct drm_minor *minor)
880{
881 return 0;
882}
883
884static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
885{
886}
887
888static inline int
889nouveau_debugfs_channel_init(struct nouveau_channel *chan)
890{
891 return 0;
892}
893
894static inline void
895nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
896{
897}
898#endif
899
900/* nouveau_dma.c */
Ben Skeggs75c99da2010-01-08 10:57:39 +1000901extern void nouveau_dma_pre_init(struct nouveau_channel *);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000902extern int nouveau_dma_init(struct nouveau_channel *);
Ben Skeggs9a391ad2010-02-11 16:37:26 +1000903extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000904
905/* nouveau_acpi.c */
Dave Airlieafeb3e12010-04-07 13:55:09 +1000906#define ROM_BIOS_PAGE 4096
Dave Airlie2f41a7f2010-03-03 09:20:25 +1000907#if defined(CONFIG_ACPI)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000908void nouveau_register_dsm_handler(void);
909void nouveau_unregister_dsm_handler(void);
Dave Airlieafeb3e12010-04-07 13:55:09 +1000910int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
911bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
Ben Skeggsa6ed76d2010-07-12 15:33:07 +1000912int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
Dave Airlie8edb3812010-03-01 21:50:01 +1100913#else
914static inline void nouveau_register_dsm_handler(void) {}
915static inline void nouveau_unregister_dsm_handler(void) {}
Dave Airlieafeb3e12010-04-07 13:55:09 +1000916static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
917static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
Ben Skeggs5620ba42010-07-23 10:00:12 +1000918static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
Dave Airlie8edb3812010-03-01 21:50:01 +1100919#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000920
921/* nouveau_backlight.c */
922#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
923extern int nouveau_backlight_init(struct drm_device *);
924extern void nouveau_backlight_exit(struct drm_device *);
925#else
926static inline int nouveau_backlight_init(struct drm_device *dev)
927{
928 return 0;
929}
930
931static inline void nouveau_backlight_exit(struct drm_device *dev) { }
932#endif
933
934/* nouveau_bios.c */
935extern int nouveau_bios_init(struct drm_device *);
936extern void nouveau_bios_takedown(struct drm_device *dev);
937extern int nouveau_run_vbios_init(struct drm_device *);
938extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
939 struct dcb_entry *);
940extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
941 enum dcb_gpio_tag);
942extern struct dcb_connector_table_entry *
943nouveau_bios_connector_entry(struct drm_device *, int index);
Ben Skeggs855a95e2010-09-16 15:25:25 +1000944extern u32 get_pll_register(struct drm_device *, enum pll_types);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000945extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
946 struct pll_lims *);
947extern int nouveau_bios_run_display_table(struct drm_device *,
948 struct dcb_entry *,
949 uint32_t script, int pxclk);
950extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
951 int *length);
952extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
953extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
954extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
955 bool *dl, bool *if_is_24bit);
956extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
957 int head, int pxclk);
958extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
959 enum LVDS_script, int pxclk);
960
961/* nouveau_ttm.c */
962int nouveau_ttm_global_init(struct drm_nouveau_private *);
963void nouveau_ttm_global_release(struct drm_nouveau_private *);
964int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
965
966/* nouveau_dp.c */
967int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
968 uint8_t *data, int data_nr);
969bool nouveau_dp_detect(struct drm_encoder *);
970bool nouveau_dp_link_train(struct drm_encoder *);
971
972/* nv04_fb.c */
973extern int nv04_fb_init(struct drm_device *);
974extern void nv04_fb_takedown(struct drm_device *);
975
976/* nv10_fb.c */
977extern int nv10_fb_init(struct drm_device *);
978extern void nv10_fb_takedown(struct drm_device *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100979extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
980 uint32_t, uint32_t);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000981
Francisco Jerez8bded182010-07-21 21:08:11 +0200982/* nv30_fb.c */
983extern int nv30_fb_init(struct drm_device *);
984extern void nv30_fb_takedown(struct drm_device *);
985
Ben Skeggs6ee73862009-12-11 19:24:15 +1000986/* nv40_fb.c */
987extern int nv40_fb_init(struct drm_device *);
988extern void nv40_fb_takedown(struct drm_device *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +0100989extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
990 uint32_t, uint32_t);
Marcin Kościelnicki304424e2010-03-01 00:18:39 +0000991/* nv50_fb.c */
992extern int nv50_fb_init(struct drm_device *);
993extern void nv50_fb_takedown(struct drm_device *);
Ben Skeggsd96773e2010-09-03 15:46:58 +1000994extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
Marcin Kościelnicki304424e2010-03-01 00:18:39 +0000995
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000996/* nvc0_fb.c */
997extern int nvc0_fb_init(struct drm_device *);
998extern void nvc0_fb_takedown(struct drm_device *);
999
Ben Skeggs6ee73862009-12-11 19:24:15 +10001000/* nv04_fifo.c */
1001extern int nv04_fifo_init(struct drm_device *);
1002extern void nv04_fifo_disable(struct drm_device *);
1003extern void nv04_fifo_enable(struct drm_device *);
1004extern bool nv04_fifo_reassign(struct drm_device *, bool);
Francisco Jerez588d7d12009-12-13 20:07:42 +01001005extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001006extern int nv04_fifo_channel_id(struct drm_device *);
1007extern int nv04_fifo_create_context(struct nouveau_channel *);
1008extern void nv04_fifo_destroy_context(struct nouveau_channel *);
1009extern int nv04_fifo_load_context(struct nouveau_channel *);
1010extern int nv04_fifo_unload_context(struct drm_device *);
1011
1012/* nv10_fifo.c */
1013extern int nv10_fifo_init(struct drm_device *);
1014extern int nv10_fifo_channel_id(struct drm_device *);
1015extern int nv10_fifo_create_context(struct nouveau_channel *);
1016extern void nv10_fifo_destroy_context(struct nouveau_channel *);
1017extern int nv10_fifo_load_context(struct nouveau_channel *);
1018extern int nv10_fifo_unload_context(struct drm_device *);
1019
1020/* nv40_fifo.c */
1021extern int nv40_fifo_init(struct drm_device *);
1022extern int nv40_fifo_create_context(struct nouveau_channel *);
1023extern void nv40_fifo_destroy_context(struct nouveau_channel *);
1024extern int nv40_fifo_load_context(struct nouveau_channel *);
1025extern int nv40_fifo_unload_context(struct drm_device *);
1026
1027/* nv50_fifo.c */
1028extern int nv50_fifo_init(struct drm_device *);
1029extern void nv50_fifo_takedown(struct drm_device *);
1030extern int nv50_fifo_channel_id(struct drm_device *);
1031extern int nv50_fifo_create_context(struct nouveau_channel *);
1032extern void nv50_fifo_destroy_context(struct nouveau_channel *);
1033extern int nv50_fifo_load_context(struct nouveau_channel *);
1034extern int nv50_fifo_unload_context(struct drm_device *);
1035
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001036/* nvc0_fifo.c */
1037extern int nvc0_fifo_init(struct drm_device *);
1038extern void nvc0_fifo_takedown(struct drm_device *);
1039extern void nvc0_fifo_disable(struct drm_device *);
1040extern void nvc0_fifo_enable(struct drm_device *);
1041extern bool nvc0_fifo_reassign(struct drm_device *, bool);
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001042extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
1043extern int nvc0_fifo_channel_id(struct drm_device *);
1044extern int nvc0_fifo_create_context(struct nouveau_channel *);
1045extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
1046extern int nvc0_fifo_load_context(struct nouveau_channel *);
1047extern int nvc0_fifo_unload_context(struct drm_device *);
1048
Ben Skeggs6ee73862009-12-11 19:24:15 +10001049/* nv04_graph.c */
1050extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
1051extern int nv04_graph_init(struct drm_device *);
1052extern void nv04_graph_takedown(struct drm_device *);
1053extern void nv04_graph_fifo_access(struct drm_device *, bool);
1054extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
1055extern int nv04_graph_create_context(struct nouveau_channel *);
1056extern void nv04_graph_destroy_context(struct nouveau_channel *);
1057extern int nv04_graph_load_context(struct nouveau_channel *);
1058extern int nv04_graph_unload_context(struct drm_device *);
1059extern void nv04_graph_context_switch(struct drm_device *);
1060
1061/* nv10_graph.c */
1062extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
1063extern int nv10_graph_init(struct drm_device *);
1064extern void nv10_graph_takedown(struct drm_device *);
1065extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
1066extern int nv10_graph_create_context(struct nouveau_channel *);
1067extern void nv10_graph_destroy_context(struct nouveau_channel *);
1068extern int nv10_graph_load_context(struct nouveau_channel *);
1069extern int nv10_graph_unload_context(struct drm_device *);
1070extern void nv10_graph_context_switch(struct drm_device *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +01001071extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
1072 uint32_t, uint32_t);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001073
1074/* nv20_graph.c */
1075extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
1076extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
1077extern int nv20_graph_create_context(struct nouveau_channel *);
1078extern void nv20_graph_destroy_context(struct nouveau_channel *);
1079extern int nv20_graph_load_context(struct nouveau_channel *);
1080extern int nv20_graph_unload_context(struct drm_device *);
1081extern int nv20_graph_init(struct drm_device *);
1082extern void nv20_graph_takedown(struct drm_device *);
1083extern int nv30_graph_init(struct drm_device *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +01001084extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
1085 uint32_t, uint32_t);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001086
1087/* nv40_graph.c */
1088extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
1089extern int nv40_graph_init(struct drm_device *);
1090extern void nv40_graph_takedown(struct drm_device *);
1091extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
1092extern int nv40_graph_create_context(struct nouveau_channel *);
1093extern void nv40_graph_destroy_context(struct nouveau_channel *);
1094extern int nv40_graph_load_context(struct nouveau_channel *);
1095extern int nv40_graph_unload_context(struct drm_device *);
Ben Skeggs054b93e2009-12-15 22:02:47 +10001096extern void nv40_grctx_init(struct nouveau_grctx *);
Francisco Jerezcb00f7c2009-12-16 12:12:27 +01001097extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
1098 uint32_t, uint32_t);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001099
1100/* nv50_graph.c */
1101extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
1102extern int nv50_graph_init(struct drm_device *);
1103extern void nv50_graph_takedown(struct drm_device *);
1104extern void nv50_graph_fifo_access(struct drm_device *, bool);
1105extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
1106extern int nv50_graph_create_context(struct nouveau_channel *);
1107extern void nv50_graph_destroy_context(struct nouveau_channel *);
1108extern int nv50_graph_load_context(struct nouveau_channel *);
1109extern int nv50_graph_unload_context(struct drm_device *);
1110extern void nv50_graph_context_switch(struct drm_device *);
Marcin Kościelnickid5f3c902010-02-25 00:54:02 +00001111extern int nv50_grctx_init(struct nouveau_grctx *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001112
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001113/* nvc0_graph.c */
1114extern int nvc0_graph_init(struct drm_device *);
1115extern void nvc0_graph_takedown(struct drm_device *);
1116extern void nvc0_graph_fifo_access(struct drm_device *, bool);
1117extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
1118extern int nvc0_graph_create_context(struct nouveau_channel *);
1119extern void nvc0_graph_destroy_context(struct nouveau_channel *);
1120extern int nvc0_graph_load_context(struct nouveau_channel *);
1121extern int nvc0_graph_unload_context(struct drm_device *);
1122
Ben Skeggs6ee73862009-12-11 19:24:15 +10001123/* nv04_instmem.c */
1124extern int nv04_instmem_init(struct drm_device *);
1125extern void nv04_instmem_takedown(struct drm_device *);
1126extern int nv04_instmem_suspend(struct drm_device *);
1127extern void nv04_instmem_resume(struct drm_device *);
1128extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
1129 uint32_t *size);
1130extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
1131extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
1132extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
Ben Skeggsf56cb862010-07-08 11:29:10 +10001133extern void nv04_instmem_flush(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001134
1135/* nv50_instmem.c */
1136extern int nv50_instmem_init(struct drm_device *);
1137extern void nv50_instmem_takedown(struct drm_device *);
1138extern int nv50_instmem_suspend(struct drm_device *);
1139extern void nv50_instmem_resume(struct drm_device *);
1140extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
1141 uint32_t *size);
1142extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
1143extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
1144extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
Ben Skeggsf56cb862010-07-08 11:29:10 +10001145extern void nv50_instmem_flush(struct drm_device *);
Ben Skeggs734ee832010-07-15 11:02:54 +10001146extern void nv84_instmem_flush(struct drm_device *);
Ben Skeggs63187212010-07-08 11:39:18 +10001147extern void nv50_vm_flush(struct drm_device *, int engine);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001148
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001149/* nvc0_instmem.c */
1150extern int nvc0_instmem_init(struct drm_device *);
1151extern void nvc0_instmem_takedown(struct drm_device *);
1152extern int nvc0_instmem_suspend(struct drm_device *);
1153extern void nvc0_instmem_resume(struct drm_device *);
1154extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
1155 uint32_t *size);
1156extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
1157extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
1158extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
1159extern void nvc0_instmem_flush(struct drm_device *);
1160
Ben Skeggs6ee73862009-12-11 19:24:15 +10001161/* nv04_mc.c */
1162extern int nv04_mc_init(struct drm_device *);
1163extern void nv04_mc_takedown(struct drm_device *);
1164
1165/* nv40_mc.c */
1166extern int nv40_mc_init(struct drm_device *);
1167extern void nv40_mc_takedown(struct drm_device *);
1168
1169/* nv50_mc.c */
1170extern int nv50_mc_init(struct drm_device *);
1171extern void nv50_mc_takedown(struct drm_device *);
1172
1173/* nv04_timer.c */
1174extern int nv04_timer_init(struct drm_device *);
1175extern uint64_t nv04_timer_read(struct drm_device *);
1176extern void nv04_timer_takedown(struct drm_device *);
1177
1178extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
1179 unsigned long arg);
1180
1181/* nv04_dac.c */
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001182extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
Francisco Jerez11d6eb22009-12-17 18:52:44 +01001183extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001184extern int nv04_dac_output_offset(struct drm_encoder *encoder);
1185extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
Francisco Jerez8ccfe9e2010-07-04 16:14:42 +02001186extern bool nv04_dac_in_use(struct drm_encoder *encoder);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001187
1188/* nv04_dfp.c */
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001189extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001190extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
1191extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
1192 int head, bool dl);
1193extern void nv04_dfp_disable(struct drm_device *dev, int head);
1194extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
1195
1196/* nv04_tv.c */
1197extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001198extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001199
1200/* nv17_tv.c */
Ben Skeggs8f1a6082010-06-28 14:35:50 +10001201extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001202
1203/* nv04_display.c */
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001204extern int nv04_display_early_init(struct drm_device *);
1205extern void nv04_display_late_takedown(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001206extern int nv04_display_create(struct drm_device *);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001207extern int nv04_display_init(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001208extern void nv04_display_destroy(struct drm_device *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001209
1210/* nv04_crtc.c */
1211extern int nv04_crtc_create(struct drm_device *, int index);
1212
1213/* nouveau_bo.c */
1214extern struct ttm_bo_driver nouveau_bo_driver;
1215extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
1216 int size, int align, uint32_t flags,
1217 uint32_t tile_mode, uint32_t tile_flags,
1218 bool no_vm, bool mappable, struct nouveau_bo **);
1219extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
1220extern int nouveau_bo_unpin(struct nouveau_bo *);
1221extern int nouveau_bo_map(struct nouveau_bo *);
1222extern void nouveau_bo_unmap(struct nouveau_bo *);
Francisco Jerez78ad0f72010-03-18 13:07:47 +01001223extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
1224 uint32_t busy);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001225extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
1226extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
1227extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
1228extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
Ben Skeggs415e6182010-07-23 09:06:52 +10001229extern int nouveau_bo_sync_gpu(struct nouveau_bo *, struct nouveau_channel *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001230
1231/* nouveau_fence.c */
1232struct nouveau_fence;
1233extern int nouveau_fence_init(struct nouveau_channel *);
1234extern void nouveau_fence_fini(struct nouveau_channel *);
1235extern void nouveau_fence_update(struct nouveau_channel *);
1236extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
1237 bool emit);
1238extern int nouveau_fence_emit(struct nouveau_fence *);
1239struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
1240extern bool nouveau_fence_signalled(void *obj, void *arg);
1241extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
1242extern int nouveau_fence_flush(void *obj, void *arg);
1243extern void nouveau_fence_unref(void **obj);
1244extern void *nouveau_fence_ref(void *obj);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001245
1246/* nouveau_gem.c */
1247extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
1248 int size, int align, uint32_t flags,
1249 uint32_t tile_mode, uint32_t tile_flags,
1250 bool no_vm, bool mappable, struct nouveau_bo **);
1251extern int nouveau_gem_object_new(struct drm_gem_object *);
1252extern void nouveau_gem_object_del(struct drm_gem_object *);
1253extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
1254 struct drm_file *);
1255extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
1256 struct drm_file *);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001257extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
1258 struct drm_file *);
1259extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
1260 struct drm_file *);
1261extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
1262 struct drm_file *);
1263
Ben Skeggsee2e0132010-07-26 09:28:25 +10001264/* nv10_gpio.c */
1265int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1266int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001267
Ben Skeggs45284162010-04-07 12:57:35 +10001268/* nv50_gpio.c */
Ben Skeggsee2e0132010-07-26 09:28:25 +10001269int nv50_gpio_init(struct drm_device *dev);
Ben Skeggs45284162010-04-07 12:57:35 +10001270int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1271int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
Ben Skeggsd0875ed2010-07-23 11:31:08 +10001272void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
Ben Skeggs45284162010-04-07 12:57:35 +10001273
Ben Skeggse9ebb682010-04-28 14:07:06 +10001274/* nv50_calc. */
1275int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
1276 int *N1, int *M1, int *N2, int *M2, int *P);
1277int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
1278 int clk, int *N, int *fN, int *M, int *P);
1279
Ben Skeggs6ee73862009-12-11 19:24:15 +10001280#ifndef ioread32_native
1281#ifdef __BIG_ENDIAN
1282#define ioread16_native ioread16be
1283#define iowrite16_native iowrite16be
1284#define ioread32_native ioread32be
1285#define iowrite32_native iowrite32be
1286#else /* def __BIG_ENDIAN */
1287#define ioread16_native ioread16
1288#define iowrite16_native iowrite16
1289#define ioread32_native ioread32
1290#define iowrite32_native iowrite32
1291#endif /* def __BIG_ENDIAN else */
1292#endif /* !ioread32_native */
1293
1294/* channel control reg access */
1295static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
1296{
1297 return ioread32_native(chan->user + reg);
1298}
1299
1300static inline void nvchan_wr32(struct nouveau_channel *chan,
1301 unsigned reg, u32 val)
1302{
1303 iowrite32_native(val, chan->user + reg);
1304}
1305
1306/* register access */
1307static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
1308{
1309 struct drm_nouveau_private *dev_priv = dev->dev_private;
1310 return ioread32_native(dev_priv->mmio + reg);
1311}
1312
1313static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
1314{
1315 struct drm_nouveau_private *dev_priv = dev->dev_private;
1316 iowrite32_native(val, dev_priv->mmio + reg);
1317}
1318
Ben Skeggs2a7fdb2b2010-08-30 16:14:51 +10001319static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
Ben Skeggs49eed802010-07-23 11:17:57 +10001320{
1321 u32 tmp = nv_rd32(dev, reg);
Ben Skeggs2a7fdb2b2010-08-30 16:14:51 +10001322 nv_wr32(dev, reg, (tmp & ~mask) | val);
1323 return tmp;
Ben Skeggs49eed802010-07-23 11:17:57 +10001324}
1325
Ben Skeggs6ee73862009-12-11 19:24:15 +10001326static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
1327{
1328 struct drm_nouveau_private *dev_priv = dev->dev_private;
1329 return ioread8(dev_priv->mmio + reg);
1330}
1331
1332static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
1333{
1334 struct drm_nouveau_private *dev_priv = dev->dev_private;
1335 iowrite8(val, dev_priv->mmio + reg);
1336}
1337
Francisco Jerez4b5c1522010-09-07 17:34:44 +02001338#define nv_wait(dev, reg, mask, val) \
Ben Skeggs6ee73862009-12-11 19:24:15 +10001339 nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
1340
1341/* PRAMIN access */
1342static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
1343{
1344 struct drm_nouveau_private *dev_priv = dev->dev_private;
1345 return ioread32_native(dev_priv->ramin + offset);
1346}
1347
1348static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
1349{
1350 struct drm_nouveau_private *dev_priv = dev->dev_private;
1351 iowrite32_native(val, dev_priv->ramin + offset);
1352}
1353
1354/* object access */
Ben Skeggsb3beb162010-09-01 15:24:29 +10001355extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
1356extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001357
1358/*
1359 * Logging
1360 * Argument d is (struct drm_device *).
1361 */
1362#define NV_PRINTK(level, d, fmt, arg...) \
1363 printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
1364 pci_name(d->pdev), ##arg)
1365#ifndef NV_DEBUG_NOTRACE
1366#define NV_DEBUG(d, fmt, arg...) do { \
Maarten Maathuisef2bb502009-12-13 16:53:12 +01001367 if (drm_debug & DRM_UT_DRIVER) { \
1368 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1369 __LINE__, ##arg); \
1370 } \
1371} while (0)
1372#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1373 if (drm_debug & DRM_UT_KMS) { \
Ben Skeggs6ee73862009-12-11 19:24:15 +10001374 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1375 __LINE__, ##arg); \
1376 } \
1377} while (0)
1378#else
1379#define NV_DEBUG(d, fmt, arg...) do { \
Maarten Maathuisef2bb502009-12-13 16:53:12 +01001380 if (drm_debug & DRM_UT_DRIVER) \
1381 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1382} while (0)
1383#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1384 if (drm_debug & DRM_UT_KMS) \
Ben Skeggs6ee73862009-12-11 19:24:15 +10001385 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1386} while (0)
1387#endif
1388#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
1389#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1390#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
1391#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1392#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
1393
1394/* nouveau_reg_debug bitmask */
1395enum {
1396 NOUVEAU_REG_DEBUG_MC = 0x1,
1397 NOUVEAU_REG_DEBUG_VIDEO = 0x2,
1398 NOUVEAU_REG_DEBUG_FB = 0x4,
1399 NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
1400 NOUVEAU_REG_DEBUG_CRTC = 0x10,
1401 NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
1402 NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
1403 NOUVEAU_REG_DEBUG_RMVIO = 0x80,
1404 NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
1405 NOUVEAU_REG_DEBUG_EVO = 0x200,
1406};
1407
1408#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
1409 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
1410 NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
1411} while (0)
1412
1413static inline bool
1414nv_two_heads(struct drm_device *dev)
1415{
1416 struct drm_nouveau_private *dev_priv = dev->dev_private;
1417 const int impl = dev->pci_device & 0x0ff0;
1418
1419 if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
1420 impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
1421 return true;
1422
1423 return false;
1424}
1425
1426static inline bool
1427nv_gf4_disp_arch(struct drm_device *dev)
1428{
1429 return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
1430}
1431
1432static inline bool
1433nv_two_reg_pll(struct drm_device *dev)
1434{
1435 struct drm_nouveau_private *dev_priv = dev->dev_private;
1436 const int impl = dev->pci_device & 0x0ff0;
1437
1438 if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
1439 return true;
1440 return false;
1441}
1442
Francisco Jerezacae1162010-08-15 14:31:31 +02001443static inline bool
1444nv_match_device(struct drm_device *dev, unsigned device,
1445 unsigned sub_vendor, unsigned sub_device)
1446{
1447 return dev->pdev->device == device &&
1448 dev->pdev->subsystem_vendor == sub_vendor &&
1449 dev->pdev->subsystem_device == sub_device;
1450}
1451
Francisco Jerezf03a3142009-12-26 02:42:45 +01001452#define NV_SW 0x0000506e
1453#define NV_SW_DMA_SEMAPHORE 0x00000060
1454#define NV_SW_SEMAPHORE_OFFSET 0x00000064
1455#define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
1456#define NV_SW_SEMAPHORE_RELEASE 0x0000006c
1457#define NV_SW_DMA_VBLSEM 0x0000018c
1458#define NV_SW_VBLSEM_OFFSET 0x00000400
1459#define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
1460#define NV_SW_VBLSEM_RELEASE 0x00000408
Ben Skeggs6ee73862009-12-11 19:24:15 +10001461
1462#endif /* __NOUVEAU_DRV_H__ */