blob: 8a8a82a2c170cf2246bd2a498079d9e4cb130fbd [file] [log] [blame]
Dave Airlief26c4732006-01-02 17:18:39 +11001/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
2/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
Alex Deucher45e51902008-05-28 13:28:59 +10005 * Copyright 2007 Advanced Micro Devices, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors:
28 * Kevin E. Martin <martin@valinux.com>
29 * Gareth Hughes <gareth@valinux.com>
30 */
31
32#include "drmP.h"
33#include "drm.h"
Dave Airlie7c1c2872008-11-28 14:22:24 +100034#include "drm_sarea.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "radeon_drm.h"
36#include "radeon_drv.h"
Dave Airlie414ed532005-08-16 20:43:16 +100037#include "r300_reg.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Alex Deucher9f184092008-05-28 11:21:25 +100039#include "radeon_microcode.h"
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#define RADEON_FIFO_DEBUG 0
42
Dave Airlie84b1fd12007-07-11 15:53:27 +100043static int radeon_do_cleanup_cp(struct drm_device * dev);
Jerome Glisse54f961a2008-08-13 09:46:31 +100044static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
David Millerb07fa022009-02-12 02:15:37 -080046static u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
47{
48 u32 val;
49
50 if (dev_priv->flags & RADEON_IS_AGP) {
51 val = DRM_READ32(dev_priv->ring_rptr, off);
52 } else {
53 val = *(((volatile u32 *)
54 dev_priv->ring_rptr->handle) +
55 (off / sizeof(u32)));
56 val = le32_to_cpu(val);
57 }
58 return val;
59}
60
61u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
62{
63 if (dev_priv->writeback_works)
64 return radeon_read_ring_rptr(dev_priv, 0);
65 else
66 return RADEON_READ(RADEON_CP_RB_RPTR);
67}
68
69static void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
70{
71 if (dev_priv->flags & RADEON_IS_AGP)
72 DRM_WRITE32(dev_priv->ring_rptr, off, val);
73 else
74 *(((volatile u32 *) dev_priv->ring_rptr->handle) +
75 (off / sizeof(u32))) = cpu_to_le32(val);
76}
77
78void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
79{
80 radeon_write_ring_rptr(dev_priv, 0, val);
81}
82
83u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
84{
85 if (dev_priv->writeback_works)
86 return radeon_read_ring_rptr(dev_priv,
87 RADEON_SCRATCHOFF(index));
88 else
89 return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
90}
91
Alex Deucher45e51902008-05-28 13:28:59 +100092static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
Dave Airlie3d5e2c12008-02-07 15:01:05 +100093{
94 u32 ret;
95 RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
96 ret = RADEON_READ(R520_MC_IND_DATA);
97 RADEON_WRITE(R520_MC_IND_INDEX, 0);
98 return ret;
99}
100
Alex Deucher45e51902008-05-28 13:28:59 +1000101static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
102{
103 u32 ret;
104 RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
105 ret = RADEON_READ(RS480_NB_MC_DATA);
106 RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
107 return ret;
108}
109
Maciej Cencora60f92682008-02-19 21:32:45 +1000110static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
111{
Alex Deucher45e51902008-05-28 13:28:59 +1000112 u32 ret;
Maciej Cencora60f92682008-02-19 21:32:45 +1000113 RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
Alex Deucher45e51902008-05-28 13:28:59 +1000114 ret = RADEON_READ(RS690_MC_DATA);
115 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
116 return ret;
117}
118
119static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
120{
Alex Deucherf0738e92008-10-16 17:12:02 +1000121 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
122 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +1000123 return RS690_READ_MCIND(dev_priv, addr);
124 else
125 return RS480_READ_MCIND(dev_priv, addr);
Maciej Cencora60f92682008-02-19 21:32:45 +1000126}
127
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000128u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
129{
130
131 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000132 return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
Alex Deucherf0738e92008-10-16 17:12:02 +1000133 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
134 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000135 return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000136 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000137 return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000138 else
139 return RADEON_READ(RADEON_MC_FB_LOCATION);
140}
141
142static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
143{
144 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000145 R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +1000146 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
147 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000148 RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000149 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000150 R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000151 else
152 RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
153}
154
155static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
156{
157 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000158 R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +1000159 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
160 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000161 RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000162 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000163 R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000164 else
165 RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
166}
167
Dave Airlie70b13d52008-06-19 11:40:44 +1000168static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
169{
170 u32 agp_base_hi = upper_32_bits(agp_base);
171 u32 agp_base_lo = agp_base & 0xffffffff;
172
173 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
174 R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
175 R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherf0738e92008-10-16 17:12:02 +1000176 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
177 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000178 RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
179 RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
180 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
181 R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
182 R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000183 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
184 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Alex Deucher5cfb6952008-06-19 12:38:29 +1000185 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000186 RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
Dave Airlie70b13d52008-06-19 11:40:44 +1000187 } else {
188 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
189 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
190 RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
191 }
192}
193
Dave Airlie84b1fd12007-07-11 15:53:27 +1000194static int RADEON_READ_PLL(struct drm_device * dev, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195{
196 drm_radeon_private_t *dev_priv = dev->dev_private;
197
198 RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
199 return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
200}
201
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000202static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203{
Dave Airlieea98a922005-09-11 20:28:11 +1000204 RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
205 return RADEON_READ(RADEON_PCIE_DATA);
206}
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000209static void radeon_status(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210{
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700211 printk("%s:\n", __func__);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000212 printk("RBBM_STATUS = 0x%08x\n",
213 (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
214 printk("CP_RB_RTPR = 0x%08x\n",
215 (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
216 printk("CP_RB_WTPR = 0x%08x\n",
217 (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
218 printk("AIC_CNTL = 0x%08x\n",
219 (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
220 printk("AIC_STAT = 0x%08x\n",
221 (unsigned int)RADEON_READ(RADEON_AIC_STAT));
222 printk("AIC_PT_BASE = 0x%08x\n",
223 (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
224 printk("TLB_ADDR = 0x%08x\n",
225 (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
226 printk("TLB_DATA = 0x%08x\n",
227 (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228}
229#endif
230
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231/* ================================================================
232 * Engine, FIFO control
233 */
234
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000235static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
237 u32 tmp;
238 int i;
239
240 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
241
Alex Deucher259434a2008-05-28 11:51:12 +1000242 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
243 tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
244 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
245 RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Alex Deucher259434a2008-05-28 11:51:12 +1000247 for (i = 0; i < dev_priv->usec_timeout; i++) {
248 if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
249 & RADEON_RB3D_DC_BUSY)) {
250 return 0;
251 }
252 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 }
Alex Deucher259434a2008-05-28 11:51:12 +1000254 } else {
Jerome Glisse54f961a2008-08-13 09:46:31 +1000255 /* don't flush or purge cache here or lockup */
256 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 }
258
259#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000260 DRM_ERROR("failed!\n");
261 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000263 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000266static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267{
268 int i;
269
270 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
271
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000272 for (i = 0; i < dev_priv->usec_timeout; i++) {
273 int slots = (RADEON_READ(RADEON_RBBM_STATUS)
274 & RADEON_RBBM_FIFOCNT_MASK);
275 if (slots >= entries)
276 return 0;
277 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000279 DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000280 RADEON_READ(RADEON_RBBM_STATUS),
281 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
283#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000284 DRM_ERROR("failed!\n");
285 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000287 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288}
289
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000290static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291{
292 int i, ret;
293
294 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
295
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000296 ret = radeon_do_wait_for_fifo(dev_priv, 64);
297 if (ret)
298 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000300 for (i = 0; i < dev_priv->usec_timeout; i++) {
301 if (!(RADEON_READ(RADEON_RBBM_STATUS)
302 & RADEON_RBBM_ACTIVE)) {
303 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 return 0;
305 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000306 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000308 DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000309 RADEON_READ(RADEON_RBBM_STATUS),
310 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000313 DRM_ERROR("failed!\n");
314 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000316 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317}
318
Alex Deucher5b92c402008-05-28 11:57:40 +1000319static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
320{
321 uint32_t gb_tile_config, gb_pipe_sel = 0;
322
323 /* RS4xx/RS6xx/R4xx/R5xx */
324 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
325 gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
326 dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
327 } else {
328 /* R3xx */
329 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
330 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
331 dev_priv->num_gb_pipes = 2;
332 } else {
333 /* R3Vxx */
334 dev_priv->num_gb_pipes = 1;
335 }
336 }
337 DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
338
339 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
340
341 switch (dev_priv->num_gb_pipes) {
342 case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
343 case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
344 case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
345 default:
346 case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
347 }
348
349 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
350 RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
351 RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
352 }
353 RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
354 radeon_do_wait_for_idle(dev_priv);
355 RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
356 RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
357 R300_DC_AUTOFLUSH_ENABLE |
358 R300_DC_DC_DISABLE_IGNORE_PE));
359
360
361}
362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363/* ================================================================
364 * CP control, initialization
365 */
366
367/* Load the microcode for the CP */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000368static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369{
370 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000371 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000373 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000375 RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
Alex Deucher9f184092008-05-28 11:21:25 +1000376 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
377 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
378 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
379 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
380 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
381 DRM_INFO("Loading R100 Microcode\n");
382 for (i = 0; i < 256; i++) {
383 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
384 R100_cp_microcode[i][1]);
385 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
386 R100_cp_microcode[i][0]);
387 }
388 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
389 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
390 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
391 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 DRM_INFO("Loading R200 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000393 for (i = 0; i < 256; i++) {
394 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
395 R200_cp_microcode[i][1]);
396 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
397 R200_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 }
Alex Deucher9f184092008-05-28 11:21:25 +1000399 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
400 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
401 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
402 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000403 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000404 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 DRM_INFO("Loading R300 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000406 for (i = 0; i < 256; i++) {
407 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
408 R300_cp_microcode[i][1]);
409 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
410 R300_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 }
Alex Deucher9f184092008-05-28 11:21:25 +1000412 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
Alex Deucheredc6f382008-10-17 09:21:45 +1000413 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
Alex Deucher9f184092008-05-28 11:21:25 +1000414 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
415 DRM_INFO("Loading R400 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000416 for (i = 0; i < 256; i++) {
417 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
Alex Deucher9f184092008-05-28 11:21:25 +1000418 R420_cp_microcode[i][1]);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000419 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
Alex Deucher9f184092008-05-28 11:21:25 +1000420 R420_cp_microcode[i][0]);
421 }
Alex Deucherf0738e92008-10-16 17:12:02 +1000422 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
423 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
424 DRM_INFO("Loading RS690/RS740 Microcode\n");
Alex Deucher9f184092008-05-28 11:21:25 +1000425 for (i = 0; i < 256; i++) {
426 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
427 RS690_cp_microcode[i][1]);
428 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
429 RS690_cp_microcode[i][0]);
430 }
431 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
432 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
433 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
434 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
435 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
436 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
437 DRM_INFO("Loading R500 Microcode\n");
438 for (i = 0; i < 256; i++) {
439 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
440 R520_cp_microcode[i][1]);
441 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
442 R520_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 }
444 }
445}
446
447/* Flush any pending commands to the CP. This should only be used just
448 * prior to a wait for idle, as it informs the engine that the command
449 * stream is ending.
450 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000451static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000453 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454#if 0
455 u32 tmp;
456
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000457 tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
458 RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459#endif
460}
461
462/* Wait for the CP to go idle.
463 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000464int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465{
466 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000467 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000469 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470
471 RADEON_PURGE_CACHE();
472 RADEON_PURGE_ZCACHE();
473 RADEON_WAIT_UNTIL_IDLE();
474
475 ADVANCE_RING();
476 COMMIT_RING();
477
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000478 return radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
480
481/* Start the Command Processor.
482 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000483static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
485 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000486 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000488 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000490 RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492 dev_priv->cp_running = 1;
493
Jerome Glisse54f961a2008-08-13 09:46:31 +1000494 BEGIN_RING(8);
495 /* isync can only be written through cp on r5xx write it here */
496 OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
497 OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
498 RADEON_ISYNC_ANY3D_IDLE2D |
499 RADEON_ISYNC_WAIT_IDLEGUI |
500 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 RADEON_PURGE_CACHE();
502 RADEON_PURGE_ZCACHE();
503 RADEON_WAIT_UNTIL_IDLE();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 ADVANCE_RING();
505 COMMIT_RING();
Jerome Glisse54f961a2008-08-13 09:46:31 +1000506
507 dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508}
509
510/* Reset the Command Processor. This will not flush any pending
511 * commands, so you must wait for the CP command stream to complete
512 * before calling this routine.
513 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000514static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515{
516 u32 cur_read_ptr;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000517 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000519 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
520 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
521 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 dev_priv->ring.tail = cur_read_ptr;
523}
524
525/* Stop the Command Processor. This will not flush any pending
526 * commands, so you must flush the command stream and wait for the CP
527 * to go idle before calling this routine.
528 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000529static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000531 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000533 RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
535 dev_priv->cp_running = 0;
536}
537
538/* Reset the engine. This will stop the CP if it is running.
539 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000540static int radeon_do_engine_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541{
542 drm_radeon_private_t *dev_priv = dev->dev_private;
Alex Deucherd396db32008-05-28 11:54:06 +1000543 u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000544 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000546 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Alex Deucherd396db32008-05-28 11:54:06 +1000548 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
549 /* may need something similar for newer chips */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000550 clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
551 mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000553 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
554 RADEON_FORCEON_MCLKA |
555 RADEON_FORCEON_MCLKB |
556 RADEON_FORCEON_YCLKA |
557 RADEON_FORCEON_YCLKB |
558 RADEON_FORCEON_MC |
559 RADEON_FORCEON_AIC));
Alex Deucherd396db32008-05-28 11:54:06 +1000560 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
Alex Deucherd396db32008-05-28 11:54:06 +1000562 rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563
Alex Deucherd396db32008-05-28 11:54:06 +1000564 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
565 RADEON_SOFT_RESET_CP |
566 RADEON_SOFT_RESET_HI |
567 RADEON_SOFT_RESET_SE |
568 RADEON_SOFT_RESET_RE |
569 RADEON_SOFT_RESET_PP |
570 RADEON_SOFT_RESET_E2 |
571 RADEON_SOFT_RESET_RB));
572 RADEON_READ(RADEON_RBBM_SOFT_RESET);
573 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
574 ~(RADEON_SOFT_RESET_CP |
575 RADEON_SOFT_RESET_HI |
576 RADEON_SOFT_RESET_SE |
577 RADEON_SOFT_RESET_RE |
578 RADEON_SOFT_RESET_PP |
579 RADEON_SOFT_RESET_E2 |
580 RADEON_SOFT_RESET_RB)));
581 RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Alex Deucherd396db32008-05-28 11:54:06 +1000583 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000584 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
585 RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
586 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
587 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
Alex Deucher5b92c402008-05-28 11:57:40 +1000589 /* setup the raster pipes */
590 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
591 radeon_init_pipes(dev_priv);
592
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 /* Reset the CP ring */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000594 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
596 /* The CP is no longer running after an engine reset */
597 dev_priv->cp_running = 0;
598
599 /* Reset any pending vertex, indirect buffers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000600 radeon_freelist_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
602 return 0;
603}
604
Dave Airlie84b1fd12007-07-11 15:53:27 +1000605static void radeon_cp_init_ring_buffer(struct drm_device * dev,
etienne3d161182009-02-20 09:44:45 +1000606 drm_radeon_private_t *dev_priv,
607 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608{
etienne3d161182009-02-20 09:44:45 +1000609 struct drm_radeon_master_private *master_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 u32 ring_start, cur_read_ptr;
611 u32 tmp;
Dave Airliebc5f4522007-11-05 12:50:58 +1000612
Dave Airlied5ea7022006-03-19 19:37:55 +1100613 /* Initialize the memory controller. With new memory map, the fb location
614 * is not changed, it should have been properly initialized already. Part
615 * of the problem is that the code below is bogus, assuming the GART is
616 * always appended to the fb which is not necessarily the case
617 */
618 if (!dev_priv->new_memmap)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000619 radeon_write_fb_location(dev_priv,
Dave Airlied5ea7022006-03-19 19:37:55 +1100620 ((dev_priv->gart_vm_start - 1) & 0xffff0000)
621 | (dev_priv->fb_location >> 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
623#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000624 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000625 radeon_write_agp_base(dev_priv, dev->agp->base);
626
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000627 radeon_write_agp_location(dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000628 (((dev_priv->gart_vm_start - 1 +
629 dev_priv->gart_size) & 0xffff0000) |
630 (dev_priv->gart_vm_start >> 16)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
632 ring_start = (dev_priv->cp_ring->offset
633 - dev->agp->base
634 + dev_priv->gart_vm_start);
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100635 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636#endif
637 ring_start = (dev_priv->cp_ring->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100638 - (unsigned long)dev->sg->virtual
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 + dev_priv->gart_vm_start);
640
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000641 RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
643 /* Set the write pointer delay */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000644 RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
646 /* Initialize the ring buffer's read and write pointers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000647 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
648 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
649 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 dev_priv->ring.tail = cur_read_ptr;
651
652#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000653 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000654 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
655 dev_priv->ring_rptr->offset
656 - dev->agp->base + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 } else
658#endif
659 {
Dave Airlie55910512007-07-11 16:53:40 +1000660 struct drm_sg_mem *entry = dev->sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 unsigned long tmp_ofs, page_ofs;
662
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100663 tmp_ofs = dev_priv->ring_rptr->offset -
664 (unsigned long)dev->sg->virtual;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 page_ofs = tmp_ofs >> PAGE_SHIFT;
666
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000667 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
668 DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
669 (unsigned long)entry->busaddr[page_ofs],
670 entry->handle + tmp_ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 }
672
Dave Airlied5ea7022006-03-19 19:37:55 +1100673 /* Set ring buffer size */
674#ifdef __BIG_ENDIAN
675 RADEON_WRITE(RADEON_CP_RB_CNTL,
Roland Scheidegger576cc452008-02-07 14:59:24 +1000676 RADEON_BUF_SWAP_32BIT |
677 (dev_priv->ring.fetch_size_l2ow << 18) |
678 (dev_priv->ring.rptr_update_l2qw << 8) |
679 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100680#else
Roland Scheidegger576cc452008-02-07 14:59:24 +1000681 RADEON_WRITE(RADEON_CP_RB_CNTL,
682 (dev_priv->ring.fetch_size_l2ow << 18) |
683 (dev_priv->ring.rptr_update_l2qw << 8) |
684 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100685#endif
686
Dave Airlied5ea7022006-03-19 19:37:55 +1100687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 /* Initialize the scratch register pointer. This will cause
689 * the scratch register values to be written out to memory
690 * whenever they are updated.
691 *
692 * We simply put this behind the ring read pointer, this works
693 * with PCI GART as well as (whatever kind of) AGP GART
694 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000695 RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
696 + RADEON_SCRATCH_REG_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000698 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
Dave Airlied5ea7022006-03-19 19:37:55 +1100700 /* Turn on bus mastering */
Alex Deucher4e270e92008-10-28 07:48:34 +1000701 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
Alex Deucheredc6f382008-10-17 09:21:45 +1000702 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
Alex Deucher4e270e92008-10-28 07:48:34 +1000703 /* rs600/rs690/rs740 */
704 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
Alex Deucheredc6f382008-10-17 09:21:45 +1000705 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
Alex Deucher4e270e92008-10-28 07:48:34 +1000706 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
707 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
708 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
709 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
710 /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
Alex Deucheredc6f382008-10-17 09:21:45 +1000711 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
712 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
713 } /* PCIE cards appears to not need this */
Dave Airlied5ea7022006-03-19 19:37:55 +1100714
David Millerb07fa022009-02-12 02:15:37 -0800715 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000716 RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100717
David Millerb07fa022009-02-12 02:15:37 -0800718 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000719 RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100720
David Millerb07fa022009-02-12 02:15:37 -0800721 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000722 RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100723
etienne3d161182009-02-20 09:44:45 +1000724 /* reset sarea copies of these */
725 master_priv = file_priv->master->driver_priv;
726 if (master_priv->sarea_priv) {
727 master_priv->sarea_priv->last_frame = 0;
728 master_priv->sarea_priv->last_dispatch = 0;
729 master_priv->sarea_priv->last_clear = 0;
730 }
731
Dave Airlied5ea7022006-03-19 19:37:55 +1100732 radeon_do_wait_for_idle(dev_priv);
733
734 /* Sync everything up */
735 RADEON_WRITE(RADEON_ISYNC_CNTL,
736 (RADEON_ISYNC_ANY2D_IDLE3D |
737 RADEON_ISYNC_ANY3D_IDLE2D |
738 RADEON_ISYNC_WAIT_IDLEGUI |
739 RADEON_ISYNC_CPSCRATCH_IDLEGUI));
740
741}
742
743static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
744{
745 u32 tmp;
746
Dave Airlie6b79d522008-09-02 10:10:16 +1000747 /* Start with assuming that writeback doesn't work */
748 dev_priv->writeback_works = 0;
749
Dave Airlied5ea7022006-03-19 19:37:55 +1100750 /* Writeback doesn't seem to work everywhere, test it here and possibly
751 * enable it if it appears to work
752 */
David Millerb07fa022009-02-12 02:15:37 -0800753 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
754
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000755 RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000757 for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
David Millerb07fa022009-02-12 02:15:37 -0800758 u32 val;
759
760 val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
761 if (val == 0xdeadbeef)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 break;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000763 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 }
765
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000766 if (tmp < dev_priv->usec_timeout) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 dev_priv->writeback_works = 1;
Dave Airlied5ea7022006-03-19 19:37:55 +1100768 DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 } else {
770 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100771 DRM_INFO("writeback test failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 }
Dave Airlie689b9d72005-09-30 17:09:07 +1000773 if (radeon_no_wb == 1) {
774 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100775 DRM_INFO("writeback forced off\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 }
Michel Dänzerae1b1a482006-08-07 20:37:46 +1000777
778 if (!dev_priv->writeback_works) {
779 /* Disable writeback to avoid unnecessary bus master transfer */
780 RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
781 RADEON_RB_NO_UPDATE);
782 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
783 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784}
785
Dave Airlief2b04cd2007-05-08 15:19:23 +1000786/* Enable or disable IGP GART on the chip */
787static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
788{
Maciej Cencora60f92682008-02-19 21:32:45 +1000789 u32 temp;
790
791 if (on) {
Alex Deucher45e51902008-05-28 13:28:59 +1000792 DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
Maciej Cencora60f92682008-02-19 21:32:45 +1000793 dev_priv->gart_vm_start,
794 (long)dev_priv->gart_info.bus_addr,
795 dev_priv->gart_size);
796
Alex Deucher45e51902008-05-28 13:28:59 +1000797 temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
Alex Deucherf0738e92008-10-16 17:12:02 +1000798 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
799 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +1000800 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
801 RS690_BLOCK_GFX_D3_EN));
802 else
803 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
Maciej Cencora60f92682008-02-19 21:32:45 +1000804
Alex Deucher45e51902008-05-28 13:28:59 +1000805 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
806 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000807
Alex Deucher45e51902008-05-28 13:28:59 +1000808 temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
809 IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
810 RS480_TLB_ENABLE |
811 RS480_GTW_LAC_EN |
812 RS480_1LEVEL_GART));
Maciej Cencora60f92682008-02-19 21:32:45 +1000813
Dave Airliefa0d71b2008-05-28 11:27:01 +1000814 temp = dev_priv->gart_info.bus_addr & 0xfffff000;
815 temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
Alex Deucher45e51902008-05-28 13:28:59 +1000816 IGP_WRITE_MCIND(RS480_GART_BASE, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000817
Alex Deucher45e51902008-05-28 13:28:59 +1000818 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
819 IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
820 RS480_REQ_TYPE_SNOOP_DIS));
Maciej Cencora60f92682008-02-19 21:32:45 +1000821
Alex Deucher5cfb6952008-06-19 12:38:29 +1000822 radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
Dave Airlie3722bfc2008-05-28 11:28:27 +1000823
Maciej Cencora60f92682008-02-19 21:32:45 +1000824 dev_priv->gart_size = 32*1024*1024;
825 temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
826 0xffff0000) | (dev_priv->gart_vm_start >> 16));
827
Alex Deucher45e51902008-05-28 13:28:59 +1000828 radeon_write_agp_location(dev_priv, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000829
Alex Deucher45e51902008-05-28 13:28:59 +1000830 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
831 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
832 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000833
834 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000835 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
836 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000837 break;
838 DRM_UDELAY(1);
839 } while (1);
840
Alex Deucher45e51902008-05-28 13:28:59 +1000841 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
842 RS480_GART_CACHE_INVALIDATE);
Alex Deucher27359772008-05-28 12:54:16 +1000843
Maciej Cencora60f92682008-02-19 21:32:45 +1000844 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000845 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
846 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000847 break;
848 DRM_UDELAY(1);
849 } while (1);
850
Alex Deucher45e51902008-05-28 13:28:59 +1000851 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000852 } else {
Alex Deucher45e51902008-05-28 13:28:59 +1000853 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000854 }
855}
856
Dave Airlieea98a922005-09-11 20:28:11 +1000857static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858{
Dave Airlieea98a922005-09-11 20:28:11 +1000859 u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
860 if (on) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
Dave Airlieea98a922005-09-11 20:28:11 +1000862 DRM_DEBUG("programming pcie %08X %08lX %08X\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000863 dev_priv->gart_vm_start,
864 (long)dev_priv->gart_info.bus_addr,
Dave Airlieea98a922005-09-11 20:28:11 +1000865 dev_priv->gart_size);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000866 RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
867 dev_priv->gart_vm_start);
868 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
869 dev_priv->gart_info.bus_addr);
870 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
871 dev_priv->gart_vm_start);
872 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
873 dev_priv->gart_vm_start +
874 dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000876 radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000878 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
879 RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000881 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
882 tmp & ~RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 }
884}
885
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886/* Enable or disable PCI GART on the chip */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000887static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888{
Dave Airlied985c102006-01-02 21:32:48 +1100889 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890
Alex Deucher45e51902008-05-28 13:28:59 +1000891 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
Alex Deucherf0738e92008-10-16 17:12:02 +1000892 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000893 (dev_priv->flags & RADEON_IS_IGPGART)) {
Dave Airlief2b04cd2007-05-08 15:19:23 +1000894 radeon_set_igpgart(dev_priv, on);
895 return;
896 }
897
Dave Airlie54a56ac2006-09-22 04:25:09 +1000898 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieea98a922005-09-11 20:28:11 +1000899 radeon_set_pciegart(dev_priv, on);
900 return;
901 }
902
Dave Airliebc5f4522007-11-05 12:50:58 +1000903 tmp = RADEON_READ(RADEON_AIC_CNTL);
Dave Airlied985c102006-01-02 21:32:48 +1100904
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000905 if (on) {
906 RADEON_WRITE(RADEON_AIC_CNTL,
907 tmp | RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
909 /* set PCI GART page-table base address
910 */
Dave Airlieea98a922005-09-11 20:28:11 +1000911 RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
913 /* set address range for PCI address translate
914 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000915 RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
916 RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
917 + dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
919 /* Turn off AGP aperture -- is this required for PCI GART?
920 */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000921 radeon_write_agp_location(dev_priv, 0xffffffc0);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000922 RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000924 RADEON_WRITE(RADEON_AIC_CNTL,
925 tmp & ~RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 }
927}
928
Dave Airlie7c1c2872008-11-28 14:22:24 +1000929static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
930 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931{
Dave Airlied985c102006-01-02 21:32:48 +1100932 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000933 struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
Dave Airlied985c102006-01-02 21:32:48 +1100934
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000935 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
Dave Airlief3dd5c32006-03-25 18:09:46 +1100937 /* if we require new memory map but we don't have it fail */
Dave Airlie54a56ac2006-09-22 04:25:09 +1000938 if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
Dave Airlieb15ec362006-08-19 17:43:52 +1000939 DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
Dave Airlief3dd5c32006-03-25 18:09:46 +1100940 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000941 return -EINVAL;
Dave Airlief3dd5c32006-03-25 18:09:46 +1100942 }
943
Dave Airlie54a56ac2006-09-22 04:25:09 +1000944 if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
Dave Airlied985c102006-01-02 21:32:48 +1100945 DRM_DEBUG("Forcing AGP card to PCI mode\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000946 dev_priv->flags &= ~RADEON_IS_AGP;
947 } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
Dave Airlieb15ec362006-08-19 17:43:52 +1000948 && !init->is_pci) {
949 DRM_DEBUG("Restoring AGP flag\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000950 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlied985c102006-01-02 21:32:48 +1100951 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952
Dave Airlie54a56ac2006-09-22 04:25:09 +1000953 if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000954 DRM_ERROR("PCI GART memory not allocated!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000956 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 }
958
959 dev_priv->usec_timeout = init->usec_timeout;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000960 if (dev_priv->usec_timeout < 1 ||
961 dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
962 DRM_DEBUG("TIMEOUT problem!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000964 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 }
966
Dave Airlieddbee332007-07-11 12:16:01 +1000967 /* Enable vblank on CRTC1 for older X servers
968 */
969 dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
970
Dave Airlied985c102006-01-02 21:32:48 +1100971 switch(init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 case RADEON_INIT_R200_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000973 dev_priv->microcode_version = UCODE_R200;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 break;
975 case RADEON_INIT_R300_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000976 dev_priv->microcode_version = UCODE_R300;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 break;
978 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000979 dev_priv->microcode_version = UCODE_R100;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000981
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 dev_priv->do_boxes = 0;
983 dev_priv->cp_mode = init->cp_mode;
984
985 /* We don't support anything other than bus-mastering ring mode,
986 * but the ring can be in either AGP or PCI space for the ring
987 * read pointer.
988 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000989 if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
990 (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
991 DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000993 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 }
995
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000996 switch (init->fb_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 case 16:
998 dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
999 break;
1000 case 32:
1001 default:
1002 dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
1003 break;
1004 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001005 dev_priv->front_offset = init->front_offset;
1006 dev_priv->front_pitch = init->front_pitch;
1007 dev_priv->back_offset = init->back_offset;
1008 dev_priv->back_pitch = init->back_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001010 switch (init->depth_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 case 16:
1012 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
1013 break;
1014 case 32:
1015 default:
1016 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
1017 break;
1018 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001019 dev_priv->depth_offset = init->depth_offset;
1020 dev_priv->depth_pitch = init->depth_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
1022 /* Hardware state for depth clears. Remove this if/when we no
1023 * longer clear the depth buffer with a 3D rectangle. Hard-code
1024 * all values to prevent unwanted 3D state from slipping through
1025 * and screwing with the clear operation.
1026 */
1027 dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
1028 (dev_priv->color_fmt << 10) |
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001029 (dev_priv->microcode_version ==
1030 UCODE_R100 ? RADEON_ZBLOCK16 : 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001032 dev_priv->depth_clear.rb3d_zstencilcntl =
1033 (dev_priv->depth_fmt |
1034 RADEON_Z_TEST_ALWAYS |
1035 RADEON_STENCIL_TEST_ALWAYS |
1036 RADEON_STENCIL_S_FAIL_REPLACE |
1037 RADEON_STENCIL_ZPASS_REPLACE |
1038 RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
1040 dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
1041 RADEON_BFACE_SOLID |
1042 RADEON_FFACE_SOLID |
1043 RADEON_FLAT_SHADE_VTX_LAST |
1044 RADEON_DIFFUSE_SHADE_FLAT |
1045 RADEON_ALPHA_SHADE_FLAT |
1046 RADEON_SPECULAR_SHADE_FLAT |
1047 RADEON_FOG_SHADE_FLAT |
1048 RADEON_VTX_PIX_CENTER_OGL |
1049 RADEON_ROUND_MODE_TRUNC |
1050 RADEON_ROUND_PREC_8TH_PIX);
1051
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 dev_priv->ring_offset = init->ring_offset;
1054 dev_priv->ring_rptr_offset = init->ring_rptr_offset;
1055 dev_priv->buffers_offset = init->buffers_offset;
1056 dev_priv->gart_textures_offset = init->gart_textures_offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001057
Dave Airlie7c1c2872008-11-28 14:22:24 +10001058 master_priv->sarea = drm_getsarea(dev);
1059 if (!master_priv->sarea) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 DRM_ERROR("could not find sarea!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001062 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 }
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001066 if (!dev_priv->cp_ring) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 DRM_ERROR("could not find cp ring region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001069 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 }
1071 dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001072 if (!dev_priv->ring_rptr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 DRM_ERROR("could not find ring read pointer!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001075 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 }
Dave Airlied1f2b552005-08-05 22:11:22 +10001077 dev->agp_buffer_token = init->buffers_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001079 if (!dev->agp_buffer_map) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 DRM_ERROR("could not find dma buffer region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001082 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 }
1084
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001085 if (init->gart_textures_offset) {
1086 dev_priv->gart_textures =
1087 drm_core_findmap(dev, init->gart_textures_offset);
1088 if (!dev_priv->gart_textures) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 DRM_ERROR("could not find GART texture region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001091 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 }
1093 }
1094
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001096 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie9b8d5a12009-02-07 11:15:41 +10001097 drm_core_ioremap_wc(dev_priv->cp_ring, dev);
1098 drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
1099 drm_core_ioremap_wc(dev->agp_buffer_map, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001100 if (!dev_priv->cp_ring->handle ||
1101 !dev_priv->ring_rptr->handle ||
1102 !dev->agp_buffer_map->handle) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 DRM_ERROR("could not find ioremap agp regions!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001105 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 }
1107 } else
1108#endif
1109 {
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001110 dev_priv->cp_ring->handle =
1111 (void *)(unsigned long)dev_priv->cp_ring->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 dev_priv->ring_rptr->handle =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001113 (void *)(unsigned long)dev_priv->ring_rptr->offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001114 dev->agp_buffer_map->handle =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001115 (void *)(unsigned long)dev->agp_buffer_map->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001117 DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
1118 dev_priv->cp_ring->handle);
1119 DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
1120 dev_priv->ring_rptr->handle);
1121 DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
1122 dev->agp_buffer_map->handle);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 }
1124
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001125 dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
Dave Airliebc5f4522007-11-05 12:50:58 +10001126 dev_priv->fb_size =
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001127 ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
Dave Airlied5ea7022006-03-19 19:37:55 +11001128 - dev_priv->fb_location;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001130 dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
1131 ((dev_priv->front_offset
1132 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001134 dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
1135 ((dev_priv->back_offset
1136 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001138 dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
1139 ((dev_priv->depth_offset
1140 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 dev_priv->gart_size = init->gart_size;
Dave Airlied5ea7022006-03-19 19:37:55 +11001143
1144 /* New let's set the memory map ... */
1145 if (dev_priv->new_memmap) {
1146 u32 base = 0;
1147
1148 DRM_INFO("Setting GART location based on new memory map\n");
1149
1150 /* If using AGP, try to locate the AGP aperture at the same
1151 * location in the card and on the bus, though we have to
1152 * align it down.
1153 */
1154#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001155 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001156 base = dev->agp->base;
1157 /* Check if valid */
Michel Dänzer80b2c382007-02-18 18:03:21 +11001158 if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
1159 base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001160 DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
1161 dev->agp->base);
1162 base = 0;
1163 }
1164 }
1165#endif
1166 /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
1167 if (base == 0) {
1168 base = dev_priv->fb_location + dev_priv->fb_size;
Michel Dänzer80b2c382007-02-18 18:03:21 +11001169 if (base < dev_priv->fb_location ||
1170 ((base + dev_priv->gart_size) & 0xfffffffful) < base)
Dave Airlied5ea7022006-03-19 19:37:55 +11001171 base = dev_priv->fb_location
1172 - dev_priv->gart_size;
Dave Airliebc5f4522007-11-05 12:50:58 +10001173 }
Dave Airlied5ea7022006-03-19 19:37:55 +11001174 dev_priv->gart_vm_start = base & 0xffc00000u;
1175 if (dev_priv->gart_vm_start != base)
1176 DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
1177 base, dev_priv->gart_vm_start);
1178 } else {
1179 DRM_INFO("Setting GART location based on old memory map\n");
1180 dev_priv->gart_vm_start = dev_priv->fb_location +
1181 RADEON_READ(RADEON_CONFIG_APER_SIZE);
1182 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183
1184#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001185 if (dev_priv->flags & RADEON_IS_AGP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001187 - dev->agp->base
1188 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 else
1190#endif
1191 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +01001192 - (unsigned long)dev->sg->virtual
1193 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001195 DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
1196 DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
1197 DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
1198 dev_priv->gart_buffers_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001200 dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
1201 dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 + init->ring_size / sizeof(u32));
1203 dev_priv->ring.size = init->ring_size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001204 dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205
Roland Scheidegger576cc452008-02-07 14:59:24 +10001206 dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
1207 dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
1208
1209 dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
1210 dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001211 dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
1213 dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
1214
1215#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001216 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001218 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 } else
1220#endif
1221 {
Dave Airlieb05c2382008-03-17 10:24:24 +10001222 dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
Dave Airlieea98a922005-09-11 20:28:11 +10001223 /* if we have an offset set from userspace */
Dave Airlief2b04cd2007-05-08 15:19:23 +10001224 if (dev_priv->pcigart_offset_set) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001225 dev_priv->gart_info.bus_addr =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001226 (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
Dave Airlief26c4732006-01-02 17:18:39 +11001227 dev_priv->gart_info.mapping.offset =
Dave Airlie7fc86862007-11-05 10:45:27 +10001228 dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
Dave Airlief26c4732006-01-02 17:18:39 +11001229 dev_priv->gart_info.mapping.size =
Dave Airlief2b04cd2007-05-08 15:19:23 +10001230 dev_priv->gart_info.table_size;
Dave Airlief26c4732006-01-02 17:18:39 +11001231
Dave Airlie242e3df2008-07-15 15:48:05 +10001232 drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001233 dev_priv->gart_info.addr =
Dave Airlief26c4732006-01-02 17:18:39 +11001234 dev_priv->gart_info.mapping.handle;
Dave Airlieea98a922005-09-11 20:28:11 +10001235
Dave Airlief2b04cd2007-05-08 15:19:23 +10001236 if (dev_priv->flags & RADEON_IS_PCIE)
1237 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
1238 else
1239 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001240 dev_priv->gart_info.gart_table_location =
1241 DRM_ATI_GART_FB;
1242
Dave Airlief26c4732006-01-02 17:18:39 +11001243 DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001244 dev_priv->gart_info.addr,
1245 dev_priv->pcigart_offset);
1246 } else {
Dave Airlief2b04cd2007-05-08 15:19:23 +10001247 if (dev_priv->flags & RADEON_IS_IGPGART)
1248 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
1249 else
1250 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001251 dev_priv->gart_info.gart_table_location =
1252 DRM_ATI_GART_MAIN;
Dave Airlief26c4732006-01-02 17:18:39 +11001253 dev_priv->gart_info.addr = NULL;
1254 dev_priv->gart_info.bus_addr = 0;
Dave Airlie54a56ac2006-09-22 04:25:09 +10001255 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001256 DRM_ERROR
1257 ("Cannot use PCI Express without GART in FB memory\n");
Dave Airlieea98a922005-09-11 20:28:11 +10001258 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001259 return -EINVAL;
Dave Airlieea98a922005-09-11 20:28:11 +10001260 }
1261 }
1262
1263 if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001264 DRM_ERROR("failed to init PCI GART!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001266 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 }
1268
1269 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001270 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 }
1272
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001273 radeon_cp_load_microcode(dev_priv);
etienne3d161182009-02-20 09:44:45 +10001274 radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275
1276 dev_priv->last_buf = 0;
1277
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001278 radeon_do_engine_reset(dev);
Dave Airlied5ea7022006-03-19 19:37:55 +11001279 radeon_test_writeback(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280
1281 return 0;
1282}
1283
Dave Airlie84b1fd12007-07-11 15:53:27 +10001284static int radeon_do_cleanup_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285{
1286 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001287 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288
1289 /* Make sure interrupts are disabled here because the uninstall ioctl
1290 * may not have been called from userspace and after dev_private
1291 * is freed, it's too late.
1292 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001293 if (dev->irq_enabled)
1294 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295
1296#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001297 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied985c102006-01-02 21:32:48 +11001298 if (dev_priv->cp_ring != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001299 drm_core_ioremapfree(dev_priv->cp_ring, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001300 dev_priv->cp_ring = NULL;
1301 }
1302 if (dev_priv->ring_rptr != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001303 drm_core_ioremapfree(dev_priv->ring_rptr, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001304 dev_priv->ring_rptr = NULL;
1305 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001306 if (dev->agp_buffer_map != NULL) {
1307 drm_core_ioremapfree(dev->agp_buffer_map, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 dev->agp_buffer_map = NULL;
1309 }
1310 } else
1311#endif
1312 {
Dave Airlied985c102006-01-02 21:32:48 +11001313
1314 if (dev_priv->gart_info.bus_addr) {
1315 /* Turn off PCI GART */
1316 radeon_set_pcigart(dev_priv, 0);
Dave Airlieea98a922005-09-11 20:28:11 +10001317 if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
1318 DRM_ERROR("failed to cleanup PCI GART!\n");
Dave Airlied985c102006-01-02 21:32:48 +11001319 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001320
Dave Airlied985c102006-01-02 21:32:48 +11001321 if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
1322 {
Dave Airlief26c4732006-01-02 17:18:39 +11001323 drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
Dave Airlief2b04cd2007-05-08 15:19:23 +10001324 dev_priv->gart_info.addr = 0;
Dave Airlieea98a922005-09-11 20:28:11 +10001325 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 /* only clear to the start of flags */
1328 memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
1329
1330 return 0;
1331}
1332
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001333/* This code will reinit the Radeon CP hardware after a resume from disc.
1334 * AFAIK, it would be very difficult to pickle the state at suspend time, so
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 * here we make sure that all Radeon hardware initialisation is re-done without
1336 * affecting running applications.
1337 *
1338 * Charl P. Botha <http://cpbotha.net>
1339 */
etienne3d161182009-02-20 09:44:45 +10001340static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341{
1342 drm_radeon_private_t *dev_priv = dev->dev_private;
1343
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001344 if (!dev_priv) {
1345 DRM_ERROR("Called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001346 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 }
1348
1349 DRM_DEBUG("Starting radeon_do_resume_cp()\n");
1350
1351#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001352 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001354 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 } else
1356#endif
1357 {
1358 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001359 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 }
1361
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001362 radeon_cp_load_microcode(dev_priv);
etienne3d161182009-02-20 09:44:45 +10001363 radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001365 radeon_do_engine_reset(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001366 radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367
1368 DRM_DEBUG("radeon_do_resume_cp() complete\n");
1369
1370 return 0;
1371}
1372
Eric Anholtc153f452007-09-03 12:06:45 +10001373int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374{
Eric Anholtc153f452007-09-03 12:06:45 +10001375 drm_radeon_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
Eric Anholt6c340ea2007-08-25 20:23:09 +10001377 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
Eric Anholtc153f452007-09-03 12:06:45 +10001379 if (init->func == RADEON_INIT_R300_CP)
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001380 r300_init_reg_flags(dev);
Dave Airlie414ed532005-08-16 20:43:16 +10001381
Eric Anholtc153f452007-09-03 12:06:45 +10001382 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 case RADEON_INIT_CP:
1384 case RADEON_INIT_R200_CP:
1385 case RADEON_INIT_R300_CP:
Dave Airlie7c1c2872008-11-28 14:22:24 +10001386 return radeon_do_init_cp(dev, init, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 case RADEON_CLEANUP_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001388 return radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 }
1390
Eric Anholt20caafa2007-08-25 19:22:43 +10001391 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392}
1393
Eric Anholtc153f452007-09-03 12:06:45 +10001394int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001397 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
Eric Anholt6c340ea2007-08-25 20:23:09 +10001399 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001401 if (dev_priv->cp_running) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001402 DRM_DEBUG("while CP running\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 return 0;
1404 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001405 if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001406 DRM_DEBUG("called with bogus CP mode (%d)\n",
1407 dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 return 0;
1409 }
1410
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001411 radeon_do_cp_start(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412
1413 return 0;
1414}
1415
1416/* Stop the CP. The engine must have been idled before calling this
1417 * routine.
1418 */
Eric Anholtc153f452007-09-03 12:06:45 +10001419int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001422 drm_radeon_cp_stop_t *stop = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 int ret;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001424 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425
Eric Anholt6c340ea2007-08-25 20:23:09 +10001426 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 if (!dev_priv->cp_running)
1429 return 0;
1430
1431 /* Flush any pending CP commands. This ensures any outstanding
1432 * commands are exectuted by the engine before we turn it off.
1433 */
Eric Anholtc153f452007-09-03 12:06:45 +10001434 if (stop->flush) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001435 radeon_do_cp_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 }
1437
1438 /* If we fail to make the engine go idle, we return an error
1439 * code so that the DRM ioctl wrapper can try again.
1440 */
Eric Anholtc153f452007-09-03 12:06:45 +10001441 if (stop->idle) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001442 ret = radeon_do_cp_idle(dev_priv);
1443 if (ret)
1444 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 }
1446
1447 /* Finally, we can turn off the CP. If the engine isn't idle,
1448 * we will get some dropped triangles as they won't be fully
1449 * rendered before the CP is shut down.
1450 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001451 radeon_do_cp_stop(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452
1453 /* Reset the engine */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001454 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
1456 return 0;
1457}
1458
Dave Airlie84b1fd12007-07-11 15:53:27 +10001459void radeon_do_release(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460{
1461 drm_radeon_private_t *dev_priv = dev->dev_private;
1462 int i, ret;
1463
1464 if (dev_priv) {
1465 if (dev_priv->cp_running) {
1466 /* Stop the cp */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001467 while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
1469#ifdef __linux__
1470 schedule();
1471#else
1472 tsleep(&ret, PZERO, "rdnrel", 1);
1473#endif
1474 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001475 radeon_do_cp_stop(dev_priv);
1476 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 }
1478
1479 /* Disable *all* interrupts */
1480 if (dev_priv->mmio) /* remove this after permanent addmaps */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001481 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001483 if (dev_priv->mmio) { /* remove all surfaces */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001485 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
1486 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
1487 16 * i, 0);
1488 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
1489 16 * i, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 }
1491 }
1492
1493 /* Free memory heap structures */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001494 radeon_mem_takedown(&(dev_priv->gart_heap));
1495 radeon_mem_takedown(&(dev_priv->fb_heap));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
1497 /* deallocate kernel resources */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001498 radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 }
1500}
1501
1502/* Just reset the CP ring. Called as part of an X Server engine reset.
1503 */
Eric Anholtc153f452007-09-03 12:06:45 +10001504int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001507 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Eric Anholt6c340ea2007-08-25 20:23:09 +10001509 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001511 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001512 DRM_DEBUG("called before init done\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001513 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 }
1515
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001516 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
1518 /* The CP is no longer running after an engine reset */
1519 dev_priv->cp_running = 0;
1520
1521 return 0;
1522}
1523
Eric Anholtc153f452007-09-03 12:06:45 +10001524int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001527 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Eric Anholt6c340ea2007-08-25 20:23:09 +10001529 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001531 return radeon_do_cp_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532}
1533
1534/* Added by Charl P. Botha to call radeon_do_resume_cp().
1535 */
Eric Anholtc153f452007-09-03 12:06:45 +10001536int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537{
etienne3d161182009-02-20 09:44:45 +10001538 return radeon_do_resume_cp(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539}
1540
Eric Anholtc153f452007-09-03 12:06:45 +10001541int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542{
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001543 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
Eric Anholt6c340ea2007-08-25 20:23:09 +10001545 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001547 return radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548}
1549
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550/* ================================================================
1551 * Fullscreen mode
1552 */
1553
1554/* KW: Deprecated to say the least:
1555 */
Eric Anholtc153f452007-09-03 12:06:45 +10001556int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557{
1558 return 0;
1559}
1560
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561/* ================================================================
1562 * Freelist management
1563 */
1564
1565/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
1566 * bufs until freelist code is used. Note this hides a problem with
1567 * the scratch register * (used to keep track of last buffer
1568 * completed) being written to before * the last buffer has actually
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001569 * completed rendering.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 *
1571 * KW: It's also a good way to find free buffers quickly.
1572 *
1573 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
1574 * sleep. However, bugs in older versions of radeon_accel.c mean that
1575 * we essentially have to do this, else old clients will break.
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001576 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 * However, it does leave open a potential deadlock where all the
1578 * buffers are held by other clients, which can't release them because
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001579 * they can't get the lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 */
1581
Dave Airlie056219e2007-07-11 16:17:42 +10001582struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583{
Dave Airliecdd55a22007-07-11 16:32:08 +10001584 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 drm_radeon_private_t *dev_priv = dev->dev_private;
1586 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001587 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 int i, t;
1589 int start;
1590
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001591 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 dev_priv->last_buf = 0;
1593
1594 start = dev_priv->last_buf;
1595
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001596 for (t = 0; t < dev_priv->usec_timeout; t++) {
David Millerb07fa022009-02-12 02:15:37 -08001597 u32 done_age = GET_SCRATCH(dev_priv, 1);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001598 DRM_DEBUG("done_age = %d\n", done_age);
1599 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 buf = dma->buflist[i];
1601 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001602 if (buf->file_priv == NULL || (buf->pending &&
1603 buf_priv->age <=
1604 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 dev_priv->stats.requested_bufs++;
1606 buf->pending = 0;
1607 return buf;
1608 }
1609 start = 0;
1610 }
1611
1612 if (t) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001613 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 dev_priv->stats.freelist_loops++;
1615 }
1616 }
1617
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001618 DRM_DEBUG("returning NULL!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 return NULL;
1620}
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001621
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622#if 0
Dave Airlie056219e2007-07-11 16:17:42 +10001623struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624{
Dave Airliecdd55a22007-07-11 16:32:08 +10001625 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 drm_radeon_private_t *dev_priv = dev->dev_private;
1627 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001628 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629 int i, t;
1630 int start;
David Millerb07fa022009-02-12 02:15:37 -08001631 u32 done_age;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632
David Millerb07fa022009-02-12 02:15:37 -08001633 done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001634 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 dev_priv->last_buf = 0;
1636
1637 start = dev_priv->last_buf;
1638 dev_priv->stats.freelist_loops++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001639
1640 for (t = 0; t < 2; t++) {
1641 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 buf = dma->buflist[i];
1643 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001644 if (buf->file_priv == 0 || (buf->pending &&
1645 buf_priv->age <=
1646 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 dev_priv->stats.requested_bufs++;
1648 buf->pending = 0;
1649 return buf;
1650 }
1651 }
1652 start = 0;
1653 }
1654
1655 return NULL;
1656}
1657#endif
1658
Dave Airlie84b1fd12007-07-11 15:53:27 +10001659void radeon_freelist_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660{
Dave Airliecdd55a22007-07-11 16:32:08 +10001661 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 drm_radeon_private_t *dev_priv = dev->dev_private;
1663 int i;
1664
1665 dev_priv->last_buf = 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001666 for (i = 0; i < dma->buf_count; i++) {
Dave Airlie056219e2007-07-11 16:17:42 +10001667 struct drm_buf *buf = dma->buflist[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
1669 buf_priv->age = 0;
1670 }
1671}
1672
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673/* ================================================================
1674 * CP command submission
1675 */
1676
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001677int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678{
1679 drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
1680 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001681 u32 last_head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001683 for (i = 0; i < dev_priv->usec_timeout; i++) {
1684 u32 head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
1686 ring->space = (head - ring->tail) * sizeof(u32);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001687 if (ring->space <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688 ring->space += ring->size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001689 if (ring->space > n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 return 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001691
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
1693
1694 if (head != last_head)
1695 i = 0;
1696 last_head = head;
1697
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001698 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 }
1700
1701 /* FIXME: This return value is ignored in the BEGIN_RING macro! */
1702#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001703 radeon_status(dev_priv);
1704 DRM_ERROR("failed!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705#endif
Eric Anholt20caafa2007-08-25 19:22:43 +10001706 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707}
1708
Eric Anholt6c340ea2007-08-25 20:23:09 +10001709static int radeon_cp_get_buffers(struct drm_device *dev,
1710 struct drm_file *file_priv,
Dave Airliec60ce622007-07-11 15:27:12 +10001711 struct drm_dma * d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712{
1713 int i;
Dave Airlie056219e2007-07-11 16:17:42 +10001714 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001716 for (i = d->granted_count; i < d->request_count; i++) {
1717 buf = radeon_freelist_get(dev);
1718 if (!buf)
Eric Anholt20caafa2007-08-25 19:22:43 +10001719 return -EBUSY; /* NOTE: broken client */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720
Eric Anholt6c340ea2007-08-25 20:23:09 +10001721 buf->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001723 if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
1724 sizeof(buf->idx)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001725 return -EFAULT;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001726 if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
1727 sizeof(buf->total)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001728 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
1730 d->granted_count++;
1731 }
1732 return 0;
1733}
1734
Eric Anholtc153f452007-09-03 12:06:45 +10001735int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736{
Dave Airliecdd55a22007-07-11 16:32:08 +10001737 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 int ret = 0;
Eric Anholtc153f452007-09-03 12:06:45 +10001739 struct drm_dma *d = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740
Eric Anholt6c340ea2007-08-25 20:23:09 +10001741 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 /* Please don't send us buffers.
1744 */
Eric Anholtc153f452007-09-03 12:06:45 +10001745 if (d->send_count != 0) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001746 DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001747 DRM_CURRENTPID, d->send_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001748 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 }
1750
1751 /* We'll send you buffers.
1752 */
Eric Anholtc153f452007-09-03 12:06:45 +10001753 if (d->request_count < 0 || d->request_count > dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001754 DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001755 DRM_CURRENTPID, d->request_count, dma->buf_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001756 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 }
1758
Eric Anholtc153f452007-09-03 12:06:45 +10001759 d->granted_count = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760
Eric Anholtc153f452007-09-03 12:06:45 +10001761 if (d->request_count) {
1762 ret = radeon_cp_get_buffers(dev, file_priv, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 }
1764
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 return ret;
1766}
1767
Dave Airlie22eae942005-11-10 22:16:34 +11001768int radeon_driver_load(struct drm_device *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769{
1770 drm_radeon_private_t *dev_priv;
1771 int ret = 0;
1772
1773 dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
1774 if (dev_priv == NULL)
Eric Anholt20caafa2007-08-25 19:22:43 +10001775 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776
1777 memset(dev_priv, 0, sizeof(drm_radeon_private_t));
1778 dev->dev_private = (void *)dev_priv;
1779 dev_priv->flags = flags;
1780
Dave Airlie54a56ac2006-09-22 04:25:09 +10001781 switch (flags & RADEON_FAMILY_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 case CHIP_R100:
1783 case CHIP_RV200:
1784 case CHIP_R200:
1785 case CHIP_R300:
Dave Airlieb15ec362006-08-19 17:43:52 +10001786 case CHIP_R350:
Dave Airlie414ed532005-08-16 20:43:16 +10001787 case CHIP_R420:
Alex Deucheredc6f382008-10-17 09:21:45 +10001788 case CHIP_R423:
Dave Airlieb15ec362006-08-19 17:43:52 +10001789 case CHIP_RV410:
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001790 case CHIP_RV515:
1791 case CHIP_R520:
1792 case CHIP_RV570:
1793 case CHIP_R580:
Dave Airlie54a56ac2006-09-22 04:25:09 +10001794 dev_priv->flags |= RADEON_HAS_HIERZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 break;
1796 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001797 /* all other chips have no hierarchical z buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 break;
1799 }
Dave Airlie414ed532005-08-16 20:43:16 +10001800
1801 if (drm_device_is_agp(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001802 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlieb15ec362006-08-19 17:43:52 +10001803 else if (drm_device_is_pcie(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001804 dev_priv->flags |= RADEON_IS_PCIE;
Dave Airlieb15ec362006-08-19 17:43:52 +10001805 else
Dave Airlie54a56ac2006-09-22 04:25:09 +10001806 dev_priv->flags |= RADEON_IS_PCI;
Dave Airlieea98a922005-09-11 20:28:11 +10001807
Dave Airlie78538bf2008-11-11 17:56:16 +10001808 ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
1809 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
1810 _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
1811 if (ret != 0)
1812 return ret;
1813
Keith Packard52440212008-11-18 09:30:25 -08001814 ret = drm_vblank_init(dev, 2);
1815 if (ret) {
1816 radeon_driver_unload(dev);
1817 return ret;
1818 }
1819
Dave Airlie414ed532005-08-16 20:43:16 +10001820 DRM_DEBUG("%s card detected\n",
Dave Airlie54a56ac2006-09-22 04:25:09 +10001821 ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 return ret;
1823}
1824
Dave Airlie7c1c2872008-11-28 14:22:24 +10001825int radeon_master_create(struct drm_device *dev, struct drm_master *master)
1826{
1827 struct drm_radeon_master_private *master_priv;
1828 unsigned long sareapage;
1829 int ret;
1830
1831 master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
1832 if (!master_priv)
1833 return -ENOMEM;
1834
1835 /* prebuild the SAREA */
Dave Airliebdf539a2008-12-18 16:56:11 +10001836 sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001837 ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK|_DRM_DRIVER,
1838 &master_priv->sarea);
1839 if (ret) {
1840 DRM_ERROR("SAREA setup failed\n");
1841 return ret;
1842 }
1843 master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
1844 master_priv->sarea_priv->pfCurrentPage = 0;
1845
1846 master->driver_priv = master_priv;
1847 return 0;
1848}
1849
1850void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
1851{
1852 struct drm_radeon_master_private *master_priv = master->driver_priv;
1853
1854 if (!master_priv)
1855 return;
1856
1857 if (master_priv->sarea_priv &&
1858 master_priv->sarea_priv->pfCurrentPage != 0)
1859 radeon_cp_dispatch_flip(dev, master);
1860
1861 master_priv->sarea_priv = NULL;
1862 if (master_priv->sarea)
Dave Airlie4e74f362008-12-19 10:23:14 +11001863 drm_rmmap_locked(dev, master_priv->sarea);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001864
1865 drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
1866
1867 master->driver_priv = NULL;
1868}
1869
Dave Airlie22eae942005-11-10 22:16:34 +11001870/* Create mappings for registers and framebuffer so userland doesn't necessarily
1871 * have to find them.
1872 */
1873int radeon_driver_firstopen(struct drm_device *dev)
Dave Airlie836cf042005-07-10 19:27:04 +10001874{
1875 int ret;
1876 drm_local_map_t *map;
1877 drm_radeon_private_t *dev_priv = dev->dev_private;
1878
Dave Airlief2b04cd2007-05-08 15:19:23 +10001879 dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
1880
Dave Airlie7fc86862007-11-05 10:45:27 +10001881 dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
1882 ret = drm_addmap(dev, dev_priv->fb_aper_offset,
Dave Airlie836cf042005-07-10 19:27:04 +10001883 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
1884 _DRM_WRITE_COMBINING, &map);
1885 if (ret != 0)
1886 return ret;
1887
1888 return 0;
1889}
1890
Dave Airlie22eae942005-11-10 22:16:34 +11001891int radeon_driver_unload(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892{
1893 drm_radeon_private_t *dev_priv = dev->dev_private;
1894
1895 DRM_DEBUG("\n");
Dave Airlie78538bf2008-11-11 17:56:16 +10001896
1897 drm_rmmap(dev, dev_priv->mmio);
1898
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
1900
1901 dev->dev_private = NULL;
1902 return 0;
1903}