blob: 8c5b73ab47724448d6c973e8156f5b513ddcd183 [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001#
2# Processor families
3#
4config CPU_SH2
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09005 select SH_WRITETHROUGH if !CPU_SH2A
Paul Mundtcad82442006-01-16 22:14:19 -08006 bool
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09007
8config CPU_SH2A
9 bool
10 select CPU_SH2
Paul Mundtcad82442006-01-16 22:14:19 -080011
12config CPU_SH3
13 bool
14 select CPU_HAS_INTEVT
15 select CPU_HAS_SR_RB
16
17config CPU_SH4
18 bool
19 select CPU_HAS_INTEVT
20 select CPU_HAS_SR_RB
Paul Mundt26b7a782006-12-28 10:31:48 +090021 select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
Paul Mundtcad82442006-01-16 22:14:19 -080022
23config CPU_SH4A
24 bool
25 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -080026
Paul Mundte5723e02006-09-27 17:38:11 +090027config CPU_SH4AL_DSP
28 bool
29 select CPU_SH4A
30
Paul Mundtcad82442006-01-16 22:14:19 -080031config CPU_SUBTYPE_ST40
32 bool
33 select CPU_SH4
34 select CPU_HAS_INTC2_IRQ
35
Paul Mundt41504c32006-12-11 20:28:03 +090036config CPU_SHX2
37 bool
38
Paul Mundtf3d22292007-05-14 17:29:12 +090039choice
40 prompt "Processor sub-type selection"
41
Paul Mundtcad82442006-01-16 22:14:19 -080042#
43# Processor subtypes
44#
45
Paul Mundtf3d22292007-05-14 17:29:12 +090046# SH-2 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080047
48config CPU_SUBTYPE_SH7604
49 bool "Support SH7604 processor"
50 select CPU_SH2
51
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090052config CPU_SUBTYPE_SH7619
53 bool "Support SH7619 processor"
54 select CPU_SH2
55
Paul Mundtf3d22292007-05-14 17:29:12 +090056# SH-2A Processor Support
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090057
58config CPU_SUBTYPE_SH7206
59 bool "Support SH7206 processor"
60 select CPU_SH2A
Paul Mundtfa1ec922007-06-01 17:23:14 +090061 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090062
Paul Mundtf3d22292007-05-14 17:29:12 +090063# SH-3 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080064
65config CPU_SUBTYPE_SH7300
66 bool "Support SH7300 processor"
67 select CPU_SH3
68
69config CPU_SUBTYPE_SH7705
70 bool "Support SH7705 processor"
71 select CPU_SH3
Nobuhiro Iwamatsu2a8ff452007-04-26 11:51:00 +090072 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080073 select CPU_HAS_PINT_IRQ
74
Paul Mundte5723e02006-09-27 17:38:11 +090075config CPU_SUBTYPE_SH7706
76 bool "Support SH7706 processor"
77 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090078 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +090079 help
80 Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
81
Paul Mundtcad82442006-01-16 22:14:19 -080082config CPU_SUBTYPE_SH7707
83 bool "Support SH7707 processor"
84 select CPU_SH3
85 select CPU_HAS_PINT_IRQ
86 help
87 Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
88
89config CPU_SUBTYPE_SH7708
90 bool "Support SH7708 processor"
91 select CPU_SH3
92 help
93 Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
94 if you have a 100 Mhz SH-3 HD6417708R CPU.
95
96config CPU_SUBTYPE_SH7709
97 bool "Support SH7709 processor"
98 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090099 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800100 select CPU_HAS_PINT_IRQ
101 help
102 Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
103
Paul Mundte5723e02006-09-27 17:38:11 +0900104config CPU_SUBTYPE_SH7710
105 bool "Support SH7710 processor"
106 select CPU_SH3
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900107 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +0900108 help
109 Select SH7710 if you have a SH3-DSP SH7710 CPU.
110
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900111config CPU_SUBTYPE_SH7712
112 bool "Support SH7712 processor"
113 select CPU_SH3
114 select CPU_HAS_IPR_IRQ
115 help
116 Select SH7712 if you have a SH3-DSP SH7712 CPU.
117
Paul Mundtf3d22292007-05-14 17:29:12 +0900118# SH-4 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800119
120config CPU_SUBTYPE_SH7750
121 bool "Support SH7750 processor"
122 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900123 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800124 help
125 Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
126
127config CPU_SUBTYPE_SH7091
128 bool "Support SH7091 processor"
129 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -0800130 help
131 Select SH7091 if you have an SH-4 based Sega device (such as
132 the Dreamcast, Naomi, and Naomi 2).
133
134config CPU_SUBTYPE_SH7750R
135 bool "Support SH7750R processor"
136 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900137 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800138
139config CPU_SUBTYPE_SH7750S
140 bool "Support SH7750S processor"
141 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900142 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800143
144config CPU_SUBTYPE_SH7751
145 bool "Support SH7751 processor"
146 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900147 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800148 help
149 Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
150 or if you have a HD6417751R CPU.
151
152config CPU_SUBTYPE_SH7751R
153 bool "Support SH7751R processor"
154 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900155 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800156
157config CPU_SUBTYPE_SH7760
158 bool "Support SH7760 processor"
159 select CPU_SH4
160 select CPU_HAS_INTC2_IRQ
Manuel Lauss6dcda6f2007-01-25 15:21:03 +0900161 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800162
163config CPU_SUBTYPE_SH4_202
164 bool "Support SH4-202 processor"
165 select CPU_SH4
166
Paul Mundtf3d22292007-05-14 17:29:12 +0900167# ST40 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800168
169config CPU_SUBTYPE_ST40STB1
170 bool "Support ST40STB1/ST40RA processors"
171 select CPU_SUBTYPE_ST40
172 help
173 Select ST40STB1 if you have a ST40RA CPU.
174 This was previously called the ST40STB1, hence the option name.
175
176config CPU_SUBTYPE_ST40GX1
177 bool "Support ST40GX1 processor"
178 select CPU_SUBTYPE_ST40
179 help
180 Select ST40GX1 if you have a ST40GX1 CPU.
181
Paul Mundtf3d22292007-05-14 17:29:12 +0900182# SH-4A Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800183
Paul Mundtcad82442006-01-16 22:14:19 -0800184config CPU_SUBTYPE_SH7770
185 bool "Support SH7770 processor"
186 select CPU_SH4A
187
188config CPU_SUBTYPE_SH7780
189 bool "Support SH7780 processor"
190 select CPU_SH4A
Paul Mundta328ff92006-09-27 16:14:54 +0900191 select CPU_HAS_INTC2_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800192
Paul Mundtb552c7e2006-11-20 14:14:29 +0900193config CPU_SUBTYPE_SH7785
194 bool "Support SH7785 processor"
195 select CPU_SH4A
Paul Mundt41504c32006-12-11 20:28:03 +0900196 select CPU_SHX2
Paul Mundtb552c7e2006-11-20 14:14:29 +0900197 select CPU_HAS_INTC2_IRQ
198
Paul Mundtf3d22292007-05-14 17:29:12 +0900199# SH4AL-DSP Processor Support
Paul Mundte5723e02006-09-27 17:38:11 +0900200
201config CPU_SUBTYPE_SH73180
202 bool "Support SH73180 processor"
203 select CPU_SH4AL_DSP
204
205config CPU_SUBTYPE_SH7343
206 bool "Support SH7343 processor"
207 select CPU_SH4AL_DSP
208
Paul Mundt41504c32006-12-11 20:28:03 +0900209config CPU_SUBTYPE_SH7722
210 bool "Support SH7722 processor"
211 select CPU_SH4AL_DSP
212 select CPU_SHX2
213 select CPU_HAS_IPR_IRQ
214
Paul Mundtf3d22292007-05-14 17:29:12 +0900215endchoice
Paul Mundtcad82442006-01-16 22:14:19 -0800216
217menu "Memory management options"
218
Paul Mundt5f8c9902007-05-08 11:55:21 +0900219config QUICKLIST
220 def_bool y
221
Paul Mundtcad82442006-01-16 22:14:19 -0800222config MMU
223 bool "Support for memory management hardware"
224 depends on !CPU_SH2
225 default y
226 help
227 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
228 boot on these systems, this option must not be set.
229
230 On other systems (such as the SH-3 and 4) where an MMU exists,
231 turning this off will boot the kernel on these machines with the
232 MMU implicitly switched off.
233
Paul Mundte7f93a32006-09-27 17:19:13 +0900234config PAGE_OFFSET
235 hex
236 default "0x80000000" if MMU
237 default "0x00000000"
238
239config MEMORY_START
240 hex "Physical memory start address"
241 default "0x08000000"
242 ---help---
243 Computers built with Hitachi SuperH processors always
244 map the ROM starting at address zero. But the processor
245 does not specify the range that RAM takes.
246
247 The physical memory (RAM) start address will be automatically
248 set to 08000000. Other platforms, such as the Solution Engine
249 boards typically map RAM at 0C000000.
250
251 Tweak this only when porting to a new machine which does not
252 already have a defconfig. Changing it from the known correct
253 value on any of the known systems will only lead to disaster.
254
255config MEMORY_SIZE
256 hex "Physical memory size"
257 default "0x00400000"
258 help
259 This sets the default memory size assumed by your SH kernel. It can
260 be overridden as normal by the 'mem=' argument on the kernel command
261 line. If unsure, consult your board specifications or just leave it
262 as 0x00400000 which was the default value before this became
263 configurable.
264
Paul Mundtcad82442006-01-16 22:14:19 -0800265config 32BIT
266 bool "Support 32-bit physical addressing through PMB"
Paul Mundt21440cf2006-11-20 14:30:26 +0900267 depends on CPU_SH4A && MMU && (!X2TLB || BROKEN)
Paul Mundtcad82442006-01-16 22:14:19 -0800268 default y
269 help
270 If you say Y here, physical addressing will be extended to
271 32-bits through the SH-4A PMB. If this is not set, legacy
272 29-bit physical addressing will be used.
273
Paul Mundt21440cf2006-11-20 14:30:26 +0900274config X2TLB
275 bool "Enable extended TLB mode"
Paul Mundt41504c32006-12-11 20:28:03 +0900276 depends on CPU_SHX2 && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900277 help
278 Selecting this option will enable the extended mode of the SH-X2
279 TLB. For legacy SH-X behaviour and interoperability, say N. For
280 all of the fun new features and a willingless to submit bug reports,
281 say Y.
282
Paul Mundt19f9a342006-09-27 18:33:49 +0900283config VSYSCALL
284 bool "Support vsyscall page"
285 depends on MMU
286 default y
287 help
288 This will enable support for the kernel mapping a vDSO page
289 in process space, and subsequently handing down the entry point
290 to the libc through the ELF auxiliary vector.
291
292 From the kernel side this is used for the signal trampoline.
293 For systems with an MMU that can afford to give up a page,
294 (the default value) say Y.
295
Paul Mundtb241cb02007-06-06 17:52:19 +0900296config NUMA
297 bool "Non Uniform Memory Access (NUMA) Support"
298 depends on MMU && EXPERIMENTAL
299 default n
300 help
301 Some SH systems have many various memories scattered around
302 the address space, each with varying latencies. This enables
303 support for these blocks by binding them to nodes and allowing
304 memory policies to be used for prioritizing and controlling
305 allocation behaviour.
306
Paul Mundt01066622007-03-28 16:38:13 +0900307config NODES_SHIFT
308 int
309 default "1"
310 depends on NEED_MULTIPLE_NODES
311
312config ARCH_FLATMEM_ENABLE
313 def_bool y
314
Paul Mundtdfbb9042007-05-23 17:48:36 +0900315config ARCH_SPARSEMEM_ENABLE
316 def_bool y
317 select SPARSEMEM_STATIC
318
319config ARCH_SPARSEMEM_DEFAULT
320 def_bool y
321
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900322config MAX_ACTIVE_REGIONS
323 int
324 default "1"
325
Paul Mundt01066622007-03-28 16:38:13 +0900326config ARCH_POPULATES_NODE_MAP
327 def_bool y
328
Paul Mundtdfbb9042007-05-23 17:48:36 +0900329config ARCH_SELECT_MEMORY_MODEL
330 def_bool y
331
Paul Mundtcad82442006-01-16 22:14:19 -0800332choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900333 prompt "Kernel page size"
334 default PAGE_SIZE_4KB
335
336config PAGE_SIZE_4KB
337 bool "4kB"
338 help
339 This is the default page size used by all SuperH CPUs.
340
341config PAGE_SIZE_8KB
342 bool "8kB"
343 depends on EXPERIMENTAL && X2TLB
344 help
345 This enables 8kB pages as supported by SH-X2 and later MMUs.
346
347config PAGE_SIZE_64KB
348 bool "64kB"
349 depends on EXPERIMENTAL && CPU_SH4
350 help
351 This enables support for 64kB pages, possible on all SH-4
352 CPUs and later. Highly experimental, not recommended.
353
354endchoice
355
356choice
Paul Mundtcad82442006-01-16 22:14:19 -0800357 prompt "HugeTLB page size"
358 depends on HUGETLB_PAGE && CPU_SH4 && MMU
359 default HUGETLB_PAGE_SIZE_64K
360
361config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900362 bool "64kB"
363
364config HUGETLB_PAGE_SIZE_256K
365 bool "256kB"
366 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800367
368config HUGETLB_PAGE_SIZE_1MB
369 bool "1MB"
370
Paul Mundt21440cf2006-11-20 14:30:26 +0900371config HUGETLB_PAGE_SIZE_4MB
372 bool "4MB"
373 depends on X2TLB
374
375config HUGETLB_PAGE_SIZE_64MB
376 bool "64MB"
377 depends on X2TLB
378
Paul Mundtcad82442006-01-16 22:14:19 -0800379endchoice
380
381source "mm/Kconfig"
382
383endmenu
384
385menu "Cache configuration"
386
387config SH7705_CACHE_32KB
388 bool "Enable 32KB cache size for SH7705"
389 depends on CPU_SUBTYPE_SH7705
390 default y
391
392config SH_DIRECT_MAPPED
393 bool "Use direct-mapped caching"
394 default n
395 help
396 Selecting this option will configure the caches to be direct-mapped,
397 even if the cache supports a 2 or 4-way mode. This is useful primarily
398 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
399 SH4-202, SH4-501, etc.)
400
401 Turn this option off for platforms that do not have a direct-mapped
402 cache, and you have no need to run the caches in such a configuration.
403
404config SH_WRITETHROUGH
405 bool "Use write-through caching"
Paul Mundtcad82442006-01-16 22:14:19 -0800406 help
407 Selecting this option will configure the caches in write-through
408 mode, as opposed to the default write-back configuration.
409
410 Since there's sill some aliasing issues on SH-4, this option will
411 unfortunately still require the majority of flushing functions to
412 be implemented to deal with aliasing.
413
414 If unsure, say N.
415
416config SH_OCRAM
417 bool "Operand Cache RAM (OCRAM) support"
418 help
419 Selecting this option will automatically tear down the number of
420 sets in the dcache by half, which in turn exposes a memory range.
421
422 The addresses for the OC RAM base will vary according to the
423 processor version. Consult vendor documentation for specifics.
424
425 If unsure, say N.
426
427endmenu