blob: 5cd701371c1b65bb27e1d1ade80f7cadcd25a66d [file] [log] [blame]
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011 */
12
13#ifndef MSM_IOMMU_H
14#define MSM_IOMMU_H
15
16#include <linux/interrupt.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080017#include <linux/clk.h>
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -070018#include <mach/socinfo.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070019
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080020/* Sharability attributes of MSM IOMMU mappings */
21#define MSM_IOMMU_ATTR_NON_SH 0x0
22#define MSM_IOMMU_ATTR_SH 0x4
23
24/* Cacheability attributes of MSM IOMMU mappings */
25#define MSM_IOMMU_ATTR_NONCACHED 0x0
26#define MSM_IOMMU_ATTR_CACHED_WB_WA 0x1
27#define MSM_IOMMU_ATTR_CACHED_WB_NWA 0x2
28#define MSM_IOMMU_ATTR_CACHED_WT 0x3
29
Stepan Moskovchenkob2438892011-08-31 17:16:19 -070030/* Domain attributes */
31#define MSM_IOMMU_DOMAIN_PT_CACHEABLE 0x1
32
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080033/* Mask for the cache policy attribute */
34#define MSM_IOMMU_CP_MASK 0x03
35
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070036/* Maximum number of Machine IDs that we are allowing to be mapped to the same
37 * context bank. The number of MIDs mapped to the same CB does not affect
38 * performance, but there is a practical limit on how many distinct MIDs may
39 * be present. These mappings are typically determined at design time and are
40 * not expected to change at run time.
41 */
Stepan Moskovchenko23513c32010-11-12 19:29:47 -080042#define MAX_NUM_MIDS 32
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070043
44/**
45 * struct msm_iommu_dev - a single IOMMU hardware instance
46 * name Human-readable name given to this IOMMU HW instance
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080047 * ncb Number of context banks present on this IOMMU HW instance
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070048 */
49struct msm_iommu_dev {
50 const char *name;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080051 int ncb;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070052};
53
54/**
55 * struct msm_iommu_ctx_dev - an IOMMU context bank instance
56 * name Human-readable name given to this context bank
57 * num Index of this context bank within the hardware
58 * mids List of Machine IDs that are to be mapped into this context
59 * bank, terminated by -1. The MID is a set of signals on the
60 * AXI bus that identifies the function associated with a specific
61 * memory request. (See ARM spec).
62 */
63struct msm_iommu_ctx_dev {
64 const char *name;
65 int num;
66 int mids[MAX_NUM_MIDS];
67};
68
69
70/**
71 * struct msm_iommu_drvdata - A single IOMMU hardware instance
72 * @base: IOMMU config port base address (VA)
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080073 * @ncb The number of contexts on this IOMMU
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070074 * @irq: Interrupt number
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080075 * @clk: The bus clock for this IOMMU hardware instance
76 * @pclk: The clock for the IOMMU bus interconnect
77 *
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070078 * A msm_iommu_drvdata holds the global driver data about a single piece
79 * of an IOMMU hardware instance.
80 */
81struct msm_iommu_drvdata {
82 void __iomem *base;
83 int irq;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080084 int ncb;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080085 struct clk *clk;
86 struct clk *pclk;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070087 const char *name;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070088};
89
90/**
91 * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance
92 * @num: Hardware context number of this context
93 * @pdev: Platform device associated wit this HW instance
94 * @attached_elm: List element for domains to track which devices are
95 * attached to them
96 *
97 * A msm_iommu_ctx_drvdata holds the driver data for a single context bank
98 * within each IOMMU hardware instance
99 */
100struct msm_iommu_ctx_drvdata {
101 int num;
102 struct platform_device *pdev;
103 struct list_head attached_elm;
104};
105
106/*
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700107 * Interrupt handler for the IOMMU context fault interrupt. Hooking the
108 * interrupt is not supported in the API yet, but this will print an error
109 * message and dump useful IOMMU registers.
110 */
111irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
112
Shubhraprakash Dasf4f600f2011-08-12 13:27:34 -0600113#ifdef CONFIG_MSM_IOMMU
114/*
115 * Look up an IOMMU context device by its context name. NULL if none found.
116 * Useful for testing and drivers that do not yet fully have IOMMU stuff in
117 * their platform devices.
118 */
119struct device *msm_iommu_get_ctx(const char *ctx_name);
120#else
121static inline struct device *msm_iommu_get_ctx(const char *ctx_name)
122{
123 return NULL;
124}
125#endif
126
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700127#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700128
129static inline int msm_soc_version_supports_iommu(void)
130{
131 if (cpu_is_msm8960() &&
132 SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 2)
133 return 0;
134
135 if (cpu_is_msm8x60() &&
136 (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2 ||
137 SOCINFO_VERSION_MINOR(socinfo_get_version()) < 1)) {
138 return 0;
139 }
140 return 1;
141}