blob: 6af3d0b1f8d058e8387697b3c560bce32f7e31ef [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070022#include <linux/omapfb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010023
Tony Lindgren53d9cc72006-02-08 22:06:45 +000024#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010025#include <asm/cacheflush.h>
26
Tony Lindgren670c1042006-04-02 17:46:25 +010027#include <asm/mach/map.h>
28
Tony Lindgrence491cf2009-10-20 09:40:47 -070029#include <plat/sram.h>
30#include <plat/board.h>
31#include <plat/cpu.h>
Tomi Valkeinenafedec12009-08-07 12:01:55 +030032#include <plat/vram.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010033
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070034#include "sram.h"
35#include "fb.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070036
37/* XXX These "sideways" includes are a sign that something is wrong */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030038#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Paul Walmsley59fb6592010-12-21 15:30:55 -070039# include "../mach-omap2/prm2xxx_3xxx.h"
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030040# include "../mach-omap2/sdrc.h"
41#endif
42
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000043#define OMAP1_SRAM_PA 0x20000000
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030044#define OMAP1_SRAM_VA VMALLOC_END
Jean Pihetb4b36fd2010-12-18 16:44:42 +010045#define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
Santosh Shilimkare49b8242009-10-19 17:25:53 -070046#define OMAP2_SRAM_VA 0xfe400000
Mans Rullgarde85c2052009-05-25 11:08:41 -070047#define OMAP2_SRAM_PUB_VA (OMAP2_SRAM_VA + 0x800)
Santosh Shilimkare49b8242009-10-19 17:25:53 -070048#define OMAP3_SRAM_VA 0xfe400000
Jean Pihetb4b36fd2010-12-18 16:44:42 +010049#define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
Janboe Ye370bc1f2009-08-10 14:49:50 +030050#define OMAP3_SRAM_PUB_VA (OMAP3_SRAM_VA + 0x8000)
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -080051#define OMAP4_SRAM_VA 0xfe400000
52#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
53#define OMAP4_SRAM_PUB_VA (OMAP4_SRAM_VA + 0x4000)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000054
Vikram Panditaf47d8c62010-09-16 18:19:25 +053055#if defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren670c1042006-04-02 17:46:25 +010056#define SRAM_BOOTLOADER_SZ 0x00
57#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010058#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010059#endif
60
Santosh Shilimkar233fd642009-10-19 15:25:31 -070061#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
62#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
63#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030064
Santosh Shilimkar233fd642009-10-19 15:25:31 -070065#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
66#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
67#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
68#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
69#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030070
Tony Lindgren670c1042006-04-02 17:46:25 +010071#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010072
73#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010074
Tony Lindgrenc40fae92006-12-07 13:58:10 -080075static unsigned long omap_sram_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +010076static unsigned long omap_sram_base;
77static unsigned long omap_sram_size;
78static unsigned long omap_sram_ceil;
79
Imre Deakb7cc6d42007-03-06 03:16:36 -080080/*
81 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010082 * SRAM varies. The default accessible size for all device types is 2k. A GP
83 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010084 * functionality seems ok until some nice security API happens.
85 */
86static int is_sram_locked(void)
87{
Vikram Pandita2a277532010-09-16 18:19:24 +053088 if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010089 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +010090 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030091 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
92 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
93 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
94 }
95 if (cpu_is_omap34xx()) {
96 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
97 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
98 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
99 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
100 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +0100101 }
102 return 0;
103 } else
104 return 1; /* assume locked with no PPA or security driver */
105}
106
Tony Lindgren92105bb2005-09-07 17:20:26 +0100107/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000108 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100109 * Note that we cannot try to test for SRAM here because writes
110 * to secure SRAM will hang the system. Also the SRAM is not
111 * yet mapped at this point.
112 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700113static void __init omap_detect_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100114{
Imre Deakb7cc6d42007-03-06 03:16:36 -0800115 unsigned long reserved;
Tony Lindgren670c1042006-04-02 17:46:25 +0100116
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300117 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100118 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300119 if (cpu_is_omap34xx()) {
120 omap_sram_base = OMAP3_SRAM_PUB_VA;
121 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300122 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
123 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
124 omap_sram_size = 0x7000; /* 28K */
125 } else {
126 omap_sram_size = 0x8000; /* 32K */
127 }
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800128 } else if (cpu_is_omap44xx()) {
129 omap_sram_base = OMAP4_SRAM_PUB_VA;
130 omap_sram_start = OMAP4_SRAM_PUB_PA;
131 omap_sram_size = 0xa000; /* 40K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300132 } else {
133 omap_sram_base = OMAP2_SRAM_PUB_VA;
134 omap_sram_start = OMAP2_SRAM_PUB_PA;
135 omap_sram_size = 0x800; /* 2K */
136 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100137 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300138 if (cpu_is_omap34xx()) {
139 omap_sram_base = OMAP3_SRAM_VA;
140 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100141 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700142 } else if (cpu_is_omap44xx()) {
143 omap_sram_base = OMAP4_SRAM_VA;
144 omap_sram_start = OMAP4_SRAM_PA;
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800145 omap_sram_size = 0xe000; /* 56K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300146 } else {
147 omap_sram_base = OMAP2_SRAM_VA;
148 omap_sram_start = OMAP2_SRAM_PA;
149 if (cpu_is_omap242x())
150 omap_sram_size = 0xa0000; /* 640K */
151 else if (cpu_is_omap243x())
152 omap_sram_size = 0x10000; /* 64K */
153 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100154 }
155 } else {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000156 omap_sram_base = OMAP1_SRAM_VA;
Tony Lindgrenc40fae92006-12-07 13:58:10 -0800157 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100158
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700159 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100160 omap_sram_size = 0x32000; /* 200K */
161 else if (cpu_is_omap15xx())
162 omap_sram_size = 0x30000; /* 192K */
163 else if (cpu_is_omap1610() || cpu_is_omap1621() ||
164 cpu_is_omap1710())
165 omap_sram_size = 0x4000; /* 16K */
166 else if (cpu_is_omap1611())
Kevin Hilman28dd3192010-12-08 01:02:12 +0000167 omap_sram_size = SZ_256K;
Tony Lindgren670c1042006-04-02 17:46:25 +0100168 else {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530169 pr_err("Could not detect SRAM size\n");
Tony Lindgren670c1042006-04-02 17:46:25 +0100170 omap_sram_size = 0x4000;
171 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100172 }
Imre Deakb7cc6d42007-03-06 03:16:36 -0800173 reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
174 omap_sram_size,
175 omap_sram_start + SRAM_BOOTLOADER_SZ,
176 omap_sram_size - SRAM_BOOTLOADER_SZ);
177 omap_sram_size -= reserved;
Tomi Valkeinenafedec12009-08-07 12:01:55 +0300178
179 reserved = omap_vram_reserve_sram(omap_sram_start, omap_sram_base,
180 omap_sram_size,
181 omap_sram_start + SRAM_BOOTLOADER_SZ,
182 omap_sram_size - SRAM_BOOTLOADER_SZ);
183 omap_sram_size -= reserved;
184
Tony Lindgren92105bb2005-09-07 17:20:26 +0100185 omap_sram_ceil = omap_sram_base + omap_sram_size;
186}
187
188static struct map_desc omap_sram_io_desc[] __initdata = {
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100189 { /* .length gets filled in at runtime */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000190 .virtual = OMAP1_SRAM_VA,
191 .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
Tony Lindgrence2deca2006-06-26 16:16:24 -0700192 .type = MT_MEMORY
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100193 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100194};
195
196/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700197 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100198 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700199static void __init omap_map_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100200{
Tony Lindgren670c1042006-04-02 17:46:25 +0100201 unsigned long base;
202
Tony Lindgren92105bb2005-09-07 17:20:26 +0100203 if (omap_sram_size == 0)
204 return;
205
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300206 if (cpu_is_omap34xx()) {
Paul Walmsleyd9295742009-05-12 17:27:09 -0600207 /*
208 * SRAM must be marked as non-cached on OMAP3 since the
209 * CORE DPLL M2 divider change code (in SRAM) runs with the
210 * SDRAM controller disabled, and if it is marked cached,
211 * the ARM may attempt to write cache lines back to SDRAM
212 * which will cause the system to hang.
213 */
214 omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300215 }
216
Santosh Shilimkare546f212010-09-24 07:19:49 +0100217 omap_sram_io_desc[0].virtual = omap_sram_base;
218 base = omap_sram_start;
219 base = ROUND_DOWN(base, PAGE_SIZE);
220 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
221 omap_sram_io_desc[0].length = ROUND_DOWN(omap_sram_size, PAGE_SIZE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100222 iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
223
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530224 pr_info("SRAM: Mapped pa 0x%08llx to va 0x%08lx size: 0x%lx\n",
225 (long long) __pfn_to_phys(omap_sram_io_desc[0].pfn),
226 omap_sram_io_desc[0].virtual,
227 omap_sram_io_desc[0].length);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000228
Tony Lindgren92105bb2005-09-07 17:20:26 +0100229 /*
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000230 * Normally devicemaps_init() would flush caches and tlb after
231 * mdesc->map_io(), but since we're called from map_io(), we
232 * must do it here.
233 */
234 local_flush_tlb_all();
235 flush_cache_all();
236
237 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100238 * Looks like we need to preserve some bootloader code at the
239 * beginning of SRAM for jumping to flash for reboot to work...
240 */
241 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
242 omap_sram_size - SRAM_BOOTLOADER_SZ);
243}
244
Jean Pihetb6338bd2011-02-02 16:38:06 +0100245/*
246 * Memory allocator for SRAM: calculates the new ceiling address
247 * for pushing a function using the fncpy API.
248 *
249 * Note that fncpy requires the returned address to be aligned
250 * to an 8-byte boundary.
251 */
252void *omap_sram_push_address(unsigned long size)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100253{
254 if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530255 pr_err("Not enough space in SRAM\n");
Tony Lindgren92105bb2005-09-07 17:20:26 +0100256 return NULL;
257 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100258
Tony Lindgren92105bb2005-09-07 17:20:26 +0100259 omap_sram_ceil -= size;
Jean Pihetb6338bd2011-02-02 16:38:06 +0100260 omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, FNCPY_ALIGN);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100261
262 return (void *)omap_sram_ceil;
263}
264
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000265#ifdef CONFIG_ARCH_OMAP1
266
267static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
268
269void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
270{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700271 BUG_ON(!_omap_sram_reprogram_clock);
Russell King020f9702008-12-01 17:40:54 +0000272 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000273}
274
Aaro Koskinene6f16822010-11-18 19:59:47 +0200275static int __init omap1_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000276{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300277 _omap_sram_reprogram_clock =
278 omap_sram_push(omap1_sram_reprogram_clock,
279 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000280
281 return 0;
282}
283
284#else
285#define omap1_sram_init() do {} while (0)
286#endif
287
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300288#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000289
290static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
291 u32 base_cs, u32 force_unlock);
292
293void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
294 u32 base_cs, u32 force_unlock)
295{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700296 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000297 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
298 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000299}
300
301static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
302 u32 mem_type);
303
304void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
305{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700306 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000307 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000308}
309
310static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
311
312u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
313{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700314 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000315 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
316}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300317#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000318
Tony Lindgren59b479e2011-01-27 16:39:40 -0800319#ifdef CONFIG_SOC_OMAP2420
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700320static int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000321{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300322 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
323 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000324
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300325 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
326 omap242x_sram_reprogram_sdrc_sz);
327
328 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
329 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000330
331 return 0;
332}
333#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300334static inline int omap242x_sram_init(void)
335{
336 return 0;
337}
338#endif
339
Tony Lindgren59b479e2011-01-27 16:39:40 -0800340#ifdef CONFIG_SOC_OMAP2430
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700341static int __init omap243x_sram_init(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300342{
343 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
344 omap243x_sram_ddr_init_sz);
345
346 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
347 omap243x_sram_reprogram_sdrc_sz);
348
349 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
350 omap243x_sram_set_prcm_sz);
351
352 return 0;
353}
354#else
355static inline int omap243x_sram_init(void)
356{
357 return 0;
358}
359#endif
360
361#ifdef CONFIG_ARCH_OMAP3
362
Jean Pihet58cda882009-07-24 19:43:25 -0600363static u32 (*_omap3_sram_configure_core_dpll)(
364 u32 m2, u32 unlock_dll, u32 f, u32 inc,
365 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
366 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
367 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
368 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
369
370u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
371 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
372 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
373 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
374 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300375{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700376 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600377 return _omap3_sram_configure_core_dpll(
378 m2, unlock_dll, f, inc,
379 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
380 sdrc_actim_ctrl_b_0, sdrc_mr_0,
381 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
382 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300383}
384
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530385#ifdef CONFIG_PM
386void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300387{
388 omap_sram_ceil = omap_sram_base + omap_sram_size;
389
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300390 _omap3_sram_configure_core_dpll =
391 omap_sram_push(omap3_sram_configure_core_dpll,
392 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530393 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300394}
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530395#endif /* CONFIG_PM */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300396
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700397static int __init omap34xx_sram_init(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300398{
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300399 _omap3_sram_configure_core_dpll =
400 omap_sram_push(omap3_sram_configure_core_dpll,
401 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530402 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300403 return 0;
404}
405#else
406static inline int omap34xx_sram_init(void)
407{
408 return 0;
409}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000410#endif
411
412int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100413{
414 omap_detect_sram();
415 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000416
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300417 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000418 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300419 else if (cpu_is_omap242x())
420 omap242x_sram_init();
421 else if (cpu_is_omap2430())
422 omap243x_sram_init();
423 else if (cpu_is_omap34xx())
424 omap34xx_sram_init();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000425
426 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100427}