blob: 1eceda22ae5fc44a3eb9ae17e92c4c79654f5bb1 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -040031#include "ar9003_mac.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080032
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040033#include "../regd.h"
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -070034#include "../debug.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040037
Sujith394cf0a2009-02-09 13:26:54 +053038#define AR5416_DEVID_PCI 0x0023
39#define AR5416_DEVID_PCIE 0x0024
40#define AR9160_DEVID_PCI 0x0027
41#define AR9280_DEVID_PCI 0x0029
42#define AR9280_DEVID_PCIE 0x002a
43#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050044#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040045#define AR9287_DEVID_PCI 0x002d
46#define AR9287_DEVID_PCIE 0x002e
47#define AR9300_DEVID_PCIE 0x0030
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040048
Sujith394cf0a2009-02-09 13:26:54 +053049#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040050
Sujith394cf0a2009-02-09 13:26:54 +053051#define AR_SUBVENDOR_ID_NOG 0x0e11
52#define AR_SUBVENDOR_ID_NEW_A 0x7065
53#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070054
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053055#define AR9280_COEX2WIRE_SUBSYSID 0x309b
56#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
57#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
58
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070059#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
60
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070061#define ATH_DEFAULT_NOISE_FLOOR -95
62
John W. Linville04658fb2009-11-13 13:12:59 -050063#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070064
Sujith394cf0a2009-02-09 13:26:54 +053065/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070066#define REG_WRITE(_ah, _reg, _val) \
67 ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
68
69#define REG_READ(_ah, _reg) \
70 ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070071
Sujith394cf0a2009-02-09 13:26:54 +053072#define SM(_v, _f) (((_v) << _f##_S) & _f)
73#define MS(_v, _f) (((_v) & _f) >> _f##_S)
74#define REG_RMW(_a, _r, _set, _clr) \
75 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
76#define REG_RMW_FIELD(_a, _r, _f, _v) \
77 REG_WRITE(_a, _r, \
78 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
79#define REG_SET_BIT(_a, _r, _f) \
80 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
81#define REG_CLR_BIT(_a, _r, _f) \
82 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Sujith394cf0a2009-02-09 13:26:54 +053084#define DO_DELAY(x) do { \
85 if ((++(x) % 64) == 0) \
86 udelay(1); \
87 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070088
Sujith394cf0a2009-02-09 13:26:54 +053089#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
90 int r; \
91 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
92 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
93 INI_RA((iniarray), r, (column))); \
94 DO_DELAY(regWr); \
95 } \
96 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070097
Sujith394cf0a2009-02-09 13:26:54 +053098#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
99#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
100#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
101#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530102#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530103#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
104#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700105
Sujith394cf0a2009-02-09 13:26:54 +0530106#define AR_GPIOD_MASK 0x00001FFF
107#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700108
Sujith394cf0a2009-02-09 13:26:54 +0530109#define BASE_ACTIVATE_DELAY 100
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +0530110#define RTC_PLL_SETTLE_DELAY 100
Sujith394cf0a2009-02-09 13:26:54 +0530111#define COEF_SCALE_S 24
112#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113
Sujith394cf0a2009-02-09 13:26:54 +0530114#define ATH9K_ANTENNA0_CHAINMASK 0x1
115#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700116
Sujith394cf0a2009-02-09 13:26:54 +0530117#define ATH9K_NUM_DMA_DEBUG_REGS 8
118#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119
Sujith394cf0a2009-02-09 13:26:54 +0530120#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530121#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200122#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530123#define AH_TIME_QUANTUM 10
124#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530125#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530126#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700127
Sujith394cf0a2009-02-09 13:26:54 +0530128#define CAB_TIMEOUT_VAL 10
129#define BEACON_TIMEOUT_VAL 10
130#define MIN_BEACON_TIMEOUT_VAL 1
131#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Sujith394cf0a2009-02-09 13:26:54 +0530133#define INIT_CONFIG_STATUS 0x00000000
134#define INIT_RSSI_THR 0x00000700
135#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700136
Sujith394cf0a2009-02-09 13:26:54 +0530137#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700138
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400139#define ATH9K_HW_RX_HP_QDEPTH 16
140#define ATH9K_HW_RX_LP_QDEPTH 128
141
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400142enum ath_ini_subsys {
143 ATH_INI_PRE = 0,
144 ATH_INI_CORE,
145 ATH_INI_POST,
146 ATH_INI_NUM_SPLIT,
147};
148
Sujith394cf0a2009-02-09 13:26:54 +0530149enum wireless_mode {
150 ATH9K_MODE_11A = 0,
Luis R. Rodriguezb9b6e152009-07-14 20:14:03 -0400151 ATH9K_MODE_11G,
152 ATH9K_MODE_11NA_HT20,
153 ATH9K_MODE_11NG_HT20,
154 ATH9K_MODE_11NA_HT40PLUS,
155 ATH9K_MODE_11NA_HT40MINUS,
156 ATH9K_MODE_11NG_HT40PLUS,
157 ATH9K_MODE_11NG_HT40MINUS,
158 ATH9K_MODE_MAX,
Sujith394cf0a2009-02-09 13:26:54 +0530159};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700160
Sujith394cf0a2009-02-09 13:26:54 +0530161enum ath9k_hw_caps {
Sujithbdbdf462009-03-30 15:28:22 +0530162 ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
163 ATH9K_HW_CAP_MIC_CKIP = BIT(1),
164 ATH9K_HW_CAP_MIC_TKIP = BIT(2),
165 ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
166 ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
167 ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
168 ATH9K_HW_CAP_VEOL = BIT(6),
169 ATH9K_HW_CAP_BSSIDMASK = BIT(7),
170 ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
171 ATH9K_HW_CAP_HT = BIT(9),
172 ATH9K_HW_CAP_GTT = BIT(10),
173 ATH9K_HW_CAP_FASTCC = BIT(11),
174 ATH9K_HW_CAP_RFSILENT = BIT(12),
175 ATH9K_HW_CAP_CST = BIT(13),
176 ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
177 ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
178 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -0400179 ATH9K_HW_CAP_EDMA = BIT(17),
Sujith394cf0a2009-02-09 13:26:54 +0530180};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700181
Sujith394cf0a2009-02-09 13:26:54 +0530182enum ath9k_capability_type {
183 ATH9K_CAP_CIPHER = 0,
184 ATH9K_CAP_TKIP_MIC,
185 ATH9K_CAP_TKIP_SPLIT,
Sujith394cf0a2009-02-09 13:26:54 +0530186 ATH9K_CAP_TXPOW,
Sujith394cf0a2009-02-09 13:26:54 +0530187 ATH9K_CAP_MCAST_KEYSRCH,
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530188 ATH9K_CAP_DS
Sujith394cf0a2009-02-09 13:26:54 +0530189};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700190
Sujith394cf0a2009-02-09 13:26:54 +0530191struct ath9k_hw_capabilities {
192 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
193 DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
194 u16 total_queues;
195 u16 keycache_size;
196 u16 low_5ghz_chan, high_5ghz_chan;
197 u16 low_2ghz_chan, high_2ghz_chan;
Sujith394cf0a2009-02-09 13:26:54 +0530198 u16 rts_aggr_limit;
199 u8 tx_chainmask;
200 u8 rx_chainmask;
201 u16 tx_triglevel_max;
202 u16 reg_cap;
203 u8 num_gpio_pins;
204 u8 num_antcfg_2ghz;
205 u8 num_antcfg_5ghz;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400206 u8 rx_hp_qdepth;
207 u8 rx_lp_qdepth;
208 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400209 u8 tx_desc_len;
Sujith394cf0a2009-02-09 13:26:54 +0530210};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700211
Sujith394cf0a2009-02-09 13:26:54 +0530212struct ath9k_ops_config {
213 int dma_beacon_response_time;
214 int sw_beacon_response_time;
215 int additional_swba_backoff;
216 int ack_6mb;
217 int cwm_ignore_extcca;
218 u8 pcie_powersave_enable;
Sujith394cf0a2009-02-09 13:26:54 +0530219 u8 pcie_clock_req;
220 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530221 u8 analog_shiftreg;
222 u8 ht_enable;
223 u32 ofdm_trig_low;
224 u32 ofdm_trig_high;
225 u32 cck_trig_high;
226 u32 cck_trig_low;
227 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530228 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530229 bool rx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530230#define SPUR_DISABLE 0
231#define SPUR_ENABLE_IOCTL 1
232#define SPUR_ENABLE_EEPROM 2
233#define AR_EEPROM_MODAL_SPURS 5
234#define AR_SPUR_5413_1 1640
235#define AR_SPUR_5413_2 1200
236#define AR_NO_SPUR 0x8000
237#define AR_BASE_FREQ_2GHZ 2300
238#define AR_BASE_FREQ_5GHZ 4900
239#define AR_SPUR_FEEQ_BOUND_HT40 19
240#define AR_SPUR_FEEQ_BOUND_HT20 10
241 int spurmode;
242 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500243 u8 max_txtrig_level;
Sujith394cf0a2009-02-09 13:26:54 +0530244};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700245
Sujith394cf0a2009-02-09 13:26:54 +0530246enum ath9k_int {
247 ATH9K_INT_RX = 0x00000001,
248 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400249 ATH9K_INT_RXHP = 0x00000001,
250 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530251 ATH9K_INT_RXNOFRM = 0x00000008,
252 ATH9K_INT_RXEOL = 0x00000010,
253 ATH9K_INT_RXORN = 0x00000020,
254 ATH9K_INT_TX = 0x00000040,
255 ATH9K_INT_TXDESC = 0x00000080,
256 ATH9K_INT_TIM_TIMER = 0x00000100,
257 ATH9K_INT_TXURN = 0x00000800,
258 ATH9K_INT_MIB = 0x00001000,
259 ATH9K_INT_RXPHY = 0x00004000,
260 ATH9K_INT_RXKCM = 0x00008000,
261 ATH9K_INT_SWBA = 0x00010000,
262 ATH9K_INT_BMISS = 0x00040000,
263 ATH9K_INT_BNR = 0x00100000,
264 ATH9K_INT_TIM = 0x00200000,
265 ATH9K_INT_DTIM = 0x00400000,
266 ATH9K_INT_DTIMSYNC = 0x00800000,
267 ATH9K_INT_GPIO = 0x01000000,
268 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530269 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530270 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530271 ATH9K_INT_CST = 0x10000000,
272 ATH9K_INT_GTT = 0x20000000,
273 ATH9K_INT_FATAL = 0x40000000,
274 ATH9K_INT_GLOBAL = 0x80000000,
275 ATH9K_INT_BMISC = ATH9K_INT_TIM |
276 ATH9K_INT_DTIM |
277 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530278 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530279 ATH9K_INT_CABEND,
280 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
281 ATH9K_INT_RXDESC |
282 ATH9K_INT_RXEOL |
283 ATH9K_INT_RXORN |
284 ATH9K_INT_TXURN |
285 ATH9K_INT_TXDESC |
286 ATH9K_INT_MIB |
287 ATH9K_INT_RXPHY |
288 ATH9K_INT_RXKCM |
289 ATH9K_INT_SWBA |
290 ATH9K_INT_BMISS |
291 ATH9K_INT_GPIO,
292 ATH9K_INT_NOCARD = 0xffffffff
293};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700294
Sujith394cf0a2009-02-09 13:26:54 +0530295#define CHANNEL_CW_INT 0x00002
296#define CHANNEL_CCK 0x00020
297#define CHANNEL_OFDM 0x00040
298#define CHANNEL_2GHZ 0x00080
299#define CHANNEL_5GHZ 0x00100
300#define CHANNEL_PASSIVE 0x00200
301#define CHANNEL_DYN 0x00400
302#define CHANNEL_HALF 0x04000
303#define CHANNEL_QUARTER 0x08000
304#define CHANNEL_HT20 0x10000
305#define CHANNEL_HT40PLUS 0x20000
306#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700307
Sujith394cf0a2009-02-09 13:26:54 +0530308#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
309#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
310#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
311#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
312#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
313#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
314#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
315#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
316#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
317#define CHANNEL_ALL \
318 (CHANNEL_OFDM| \
319 CHANNEL_CCK| \
320 CHANNEL_2GHZ | \
321 CHANNEL_5GHZ | \
322 CHANNEL_HT20 | \
323 CHANNEL_HT40PLUS | \
324 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700325
Sujith394cf0a2009-02-09 13:26:54 +0530326struct ath9k_channel {
327 struct ieee80211_channel *chan;
328 u16 channel;
329 u32 channelFlags;
330 u32 chanmode;
331 int32_t CalValid;
332 bool oneTimeCalsDone;
333 int8_t iCoff;
334 int8_t qCoff;
335 int16_t rawNoiseFloor;
336};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700337
Sujith394cf0a2009-02-09 13:26:54 +0530338#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
339 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
340 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
341 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
342#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
343#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
344#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530345#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
346#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
347#define IS_CHAN_A_5MHZ_SPACED(_c) \
348 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
349 (((_c)->channel % 20) != 0) && \
350 (((_c)->channel % 10) != 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700351
Sujith394cf0a2009-02-09 13:26:54 +0530352/* These macros check chanmode and not channelFlags */
353#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
354#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
355 ((_c)->chanmode == CHANNEL_G_HT20))
356#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
357 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
358 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
359 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
360#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700361
Sujith394cf0a2009-02-09 13:26:54 +0530362enum ath9k_power_mode {
363 ATH9K_PM_AWAKE = 0,
364 ATH9K_PM_FULL_SLEEP,
365 ATH9K_PM_NETWORK_SLEEP,
366 ATH9K_PM_UNDEFINED
367};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700368
Sujith394cf0a2009-02-09 13:26:54 +0530369enum ath9k_tp_scale {
370 ATH9K_TP_SCALE_MAX = 0,
371 ATH9K_TP_SCALE_50,
372 ATH9K_TP_SCALE_25,
373 ATH9K_TP_SCALE_12,
374 ATH9K_TP_SCALE_MIN
375};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700376
Sujith394cf0a2009-02-09 13:26:54 +0530377enum ser_reg_mode {
378 SER_REG_MODE_OFF = 0,
379 SER_REG_MODE_ON = 1,
380 SER_REG_MODE_AUTO = 2,
381};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700382
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400383enum ath9k_rx_qtype {
384 ATH9K_RX_QUEUE_HP,
385 ATH9K_RX_QUEUE_LP,
386 ATH9K_RX_QUEUE_MAX,
387};
388
Sujith394cf0a2009-02-09 13:26:54 +0530389struct ath9k_beacon_state {
390 u32 bs_nexttbtt;
391 u32 bs_nextdtim;
392 u32 bs_intval;
393#define ATH9K_BEACON_PERIOD 0x0000ffff
394#define ATH9K_BEACON_ENA 0x00800000
395#define ATH9K_BEACON_RESET_TSF 0x01000000
Sujith4af9cf42009-02-12 10:06:47 +0530396#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530397 u32 bs_dtimperiod;
398 u16 bs_cfpperiod;
399 u16 bs_cfpmaxduration;
400 u32 bs_cfpnext;
401 u16 bs_timoffset;
402 u16 bs_bmissthreshold;
403 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530404 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530405};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700406
Sujith394cf0a2009-02-09 13:26:54 +0530407struct chan_centers {
408 u16 synth_center;
409 u16 ctl_center;
410 u16 ext_center;
411};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700412
Sujith394cf0a2009-02-09 13:26:54 +0530413enum {
414 ATH9K_RESET_POWER_ON,
415 ATH9K_RESET_WARM,
416 ATH9K_RESET_COLD,
417};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700418
Sujithd535a422009-02-09 13:27:06 +0530419struct ath9k_hw_version {
420 u32 magic;
421 u16 devid;
422 u16 subvendorid;
423 u32 macVersion;
424 u16 macRev;
425 u16 phyRev;
426 u16 analog5GhzRev;
427 u16 analog2GhzRev;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530428 u16 subsysid;
Sujithd535a422009-02-09 13:27:06 +0530429};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530431/* Generic TSF timer definitions */
432
433#define ATH_MAX_GEN_TIMER 16
434
435#define AR_GENTMR_BIT(_index) (1 << (_index))
436
437/*
438 * Using de Bruijin sequence to to look up 1's index in a 32 bit number
439 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
440 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530441#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530442
443struct ath_gen_timer_configuration {
444 u32 next_addr;
445 u32 period_addr;
446 u32 mode_addr;
447 u32 mode_mask;
448};
449
450struct ath_gen_timer {
451 void (*trigger)(void *arg);
452 void (*overflow)(void *arg);
453 void *arg;
454 u8 index;
455};
456
457struct ath_gen_timer_table {
458 u32 gen_timer_index[32];
459 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
460 union {
461 unsigned long timer_bits;
462 u16 val;
463 } timer_mask;
464};
465
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400466/**
467 * struct ath_hw_private_ops - callbacks used internally by hardware code
468 *
469 * This structure contains private callbacks designed to only be used internally
470 * by the hardware core.
471 *
472 * @init_cal_settings: Initializes calibration settings
473 * @init_mode_regs: Initializes mode registers
474 * @macversion_supported: If this specific mac revision is supported
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400475 *
476 * @rf_set_freq: change frequency
477 * @spur_mitigate_freq: spur mitigation
478 * @rf_alloc_ext_banks:
479 * @rf_free_ext_banks:
480 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400481 * @compute_pll_control: compute the PLL control value to use for
482 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400483 */
484struct ath_hw_private_ops {
485 void (*init_cal_settings)(struct ath_hw *ah);
486 void (*init_mode_regs)(struct ath_hw *ah);
487 bool (*macversion_supported)(u32 macversion);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400488
489 /* PHY ops */
490 int (*rf_set_freq)(struct ath_hw *ah,
491 struct ath9k_channel *chan);
492 void (*spur_mitigate_freq)(struct ath_hw *ah,
493 struct ath9k_channel *chan);
494 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
495 void (*rf_free_ext_banks)(struct ath_hw *ah);
496 bool (*set_rf_regs)(struct ath_hw *ah,
497 struct ath9k_channel *chan,
498 u16 modesIndex);
499 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
500 void (*init_bb)(struct ath_hw *ah,
501 struct ath9k_channel *chan);
502 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
503 void (*olc_init)(struct ath_hw *ah);
504 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
505 void (*mark_phy_inactive)(struct ath_hw *ah);
506 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
507 bool (*rfbus_req)(struct ath_hw *ah);
508 void (*rfbus_done)(struct ath_hw *ah);
509 void (*enable_rfkill)(struct ath_hw *ah);
510 void (*restore_chainmask)(struct ath_hw *ah);
511 void (*set_diversity)(struct ath_hw *ah, bool value);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400512 u32 (*compute_pll_control)(struct ath_hw *ah,
513 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400514 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
515 int param);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400516};
517
518/**
519 * struct ath_hw_ops - callbacks used by hardware code and driver code
520 *
521 * This structure contains callbacks designed to to be used internally by
522 * hardware code and also by the lower level driver.
523 *
524 * @config_pci_powersave:
525 */
526struct ath_hw_ops {
527 void (*config_pci_powersave)(struct ath_hw *ah,
528 int restore,
529 int power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400530 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400531 void (*set_desc_link)(void *ds, u32 link);
532 void (*get_desc_link)(void *ds, u32 **link);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400533};
534
Sujithcbe61d82009-02-09 13:27:12 +0530535struct ath_hw {
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700536 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700537 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530538 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530539 struct ath9k_ops_config config;
540 struct ath9k_hw_capabilities caps;
Sujith2660b812009-02-09 13:27:26 +0530541 struct ath9k_channel channels[38];
542 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530543
Sujithcbe61d82009-02-09 13:27:12 +0530544 union {
545 struct ar5416_eeprom_def def;
546 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400547 struct ar9287_eeprom map9287;
Sujith2660b812009-02-09 13:27:26 +0530548 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530549 const struct eeprom_ops *eep_ops;
Sujith2660b812009-02-09 13:27:26 +0530550 enum ath9k_eep_map eep_map;
Sujithcbe61d82009-02-09 13:27:12 +0530551
552 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530553 bool is_pciexpress;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400554 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530555 u16 tx_trig_level;
556 u16 rfsilent;
557 u32 rfkill_gpio;
558 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530559 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530560
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400561 bool htc_reset_init;
562
Sujith2660b812009-02-09 13:27:26 +0530563 enum nl80211_iftype opmode;
564 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530565
566 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
Sujitha13883b2009-08-26 08:39:40 +0530567 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530568 struct ar5416Stats stats;
569 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530570
Sujith2660b812009-02-09 13:27:26 +0530571 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400572 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500573 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530574 u32 txok_interrupt_mask;
575 u32 txerr_interrupt_mask;
576 u32 txdesc_interrupt_mask;
577 u32 txeol_interrupt_mask;
578 u32 txurn_interrupt_mask;
579 bool chip_fullsleep;
580 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530581
582 /* Calibration */
Sujithcbfe9462009-04-13 21:56:56 +0530583 enum ath9k_cal_types supp_cals;
584 struct ath9k_cal_list iq_caldata;
585 struct ath9k_cal_list adcgain_caldata;
586 struct ath9k_cal_list adcdc_calinitdata;
587 struct ath9k_cal_list adcdc_caldata;
588 struct ath9k_cal_list *cal_list;
589 struct ath9k_cal_list *cal_list_last;
590 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530591#define totalPowerMeasI meas0.unsign
592#define totalPowerMeasQ meas1.unsign
593#define totalIqCorrMeas meas2.sign
594#define totalAdcIOddPhase meas0.unsign
595#define totalAdcIEvenPhase meas1.unsign
596#define totalAdcQOddPhase meas2.unsign
597#define totalAdcQEvenPhase meas3.unsign
598#define totalAdcDcOffsetIOddPhase meas0.sign
599#define totalAdcDcOffsetIEvenPhase meas1.sign
600#define totalAdcDcOffsetQOddPhase meas2.sign
601#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700602 union {
603 u32 unsign[AR5416_MAX_CHAINS];
604 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530605 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700606 union {
607 u32 unsign[AR5416_MAX_CHAINS];
608 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530609 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700610 union {
611 u32 unsign[AR5416_MAX_CHAINS];
612 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530613 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700614 union {
615 u32 unsign[AR5416_MAX_CHAINS];
616 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530617 } meas3;
618 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530619
Sujith2660b812009-02-09 13:27:26 +0530620 u32 sta_id1_defaults;
621 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700622 enum {
623 AUTO_32KHZ,
624 USE_32KHZ,
625 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530626 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530627
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400628 /* Private to hardware code */
629 struct ath_hw_private_ops private_ops;
630 /* Accessed by the lower level driver */
631 struct ath_hw_ops ops;
632
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400633 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530634 u32 *analogBank0Data;
635 u32 *analogBank1Data;
636 u32 *analogBank2Data;
637 u32 *analogBank3Data;
638 u32 *analogBank6Data;
639 u32 *analogBank6TPCData;
640 u32 *analogBank7Data;
641 u32 *addac5416_21;
642 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530643
Sujith2660b812009-02-09 13:27:26 +0530644 int16_t txpower_indexoffset;
Felix Fietkaue239d852010-01-15 02:34:58 +0100645 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530646 u32 beacon_interval;
647 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530648 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530649
650 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530651 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530652 u32 aniperiod;
653 struct ar5416AniState *curani;
654 struct ar5416AniState ani[255];
655 int totalSizeDesired[5];
656 int coarse_high[5];
657 int coarse_low[5];
658 int firpwr[5];
659 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530660
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700661 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700662 struct ath_btcoex_hw btcoex_hw;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700663
Sujith2660b812009-02-09 13:27:26 +0530664 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530665 u8 txchainmask;
666 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530667
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530668 u32 originalGain[22];
669 int initPDADC;
670 int PDADCdelta;
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530671 u8 led_pin;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530672
Sujith2660b812009-02-09 13:27:26 +0530673 struct ar5416IniArray iniModes;
674 struct ar5416IniArray iniCommon;
675 struct ar5416IniArray iniBank0;
676 struct ar5416IniArray iniBB_RfGain;
677 struct ar5416IniArray iniBank1;
678 struct ar5416IniArray iniBank2;
679 struct ar5416IniArray iniBank3;
680 struct ar5416IniArray iniBank6;
681 struct ar5416IniArray iniBank6TPC;
682 struct ar5416IniArray iniBank7;
683 struct ar5416IniArray iniAddac;
684 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400685 struct ar5416IniArray iniPcieSerdesLowPower;
Sujith2660b812009-02-09 13:27:26 +0530686 struct ar5416IniArray iniModesAdditional;
687 struct ar5416IniArray iniModesRxGain;
688 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400689 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530690 struct ar5416IniArray iniCckfirNormal;
691 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530692 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
693 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
694 struct ar5416IniArray iniModes_9271_ANI_reg;
695 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
696 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530697
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400698 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
699 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
700 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
701 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
702
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530703 u32 intr_gen_timer_trigger;
704 u32 intr_gen_timer_thresh;
705 struct ath_gen_timer_table hw_gen_timers;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700706};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700707
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700708static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
709{
710 return &ah->common;
711}
712
713static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
714{
715 return &(ath9k_hw_common(ah)->regulatory);
716}
717
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400718static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
719{
720 return &ah->private_ops;
721}
722
723static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
724{
725 return &ah->ops;
726}
727
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700728/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530729const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530730void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700731int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530732int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith394cf0a2009-02-09 13:26:54 +0530733 bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100734int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530735bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530736 u32 capability, u32 *result);
Sujithcbe61d82009-02-09 13:27:12 +0530737bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujith394cf0a2009-02-09 13:26:54 +0530738 u32 capability, u32 setting, int *status);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400739u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700740
Sujith394cf0a2009-02-09 13:26:54 +0530741/* Key Cache Management */
Sujithcbe61d82009-02-09 13:27:12 +0530742bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
743bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
744bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujith394cf0a2009-02-09 13:26:54 +0530745 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +0200746 const u8 *mac);
Sujithcbe61d82009-02-09 13:27:12 +0530747bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700748
Sujith394cf0a2009-02-09 13:26:54 +0530749/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530750void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
751u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
752void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530753 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530754void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530755u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
756void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700757
Sujith394cf0a2009-02-09 13:26:54 +0530758/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530759bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Sujith394cf0a2009-02-09 13:26:54 +0530760u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Sujithcbe61d82009-02-09 13:27:12 +0530761bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400762u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100763 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530764 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530765void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530766 struct ath9k_channel *chan,
767 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530768u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
769void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
770bool ath9k_hw_phy_disable(struct ath_hw *ah);
771bool ath9k_hw_disable(struct ath_hw *ah);
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -0700772void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
Sujithcbe61d82009-02-09 13:27:12 +0530773void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
774void ath9k_hw_setopmode(struct ath_hw *ah);
775void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700776void ath9k_hw_setbssidmask(struct ath_hw *ah);
777void ath9k_hw_write_associd(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530778u64 ath9k_hw_gettsf64(struct ath_hw *ah);
779void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
780void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530781void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Luis R. Rodriguez30cbd422009-11-03 16:10:46 -0800782u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100783void ath9k_hw_init_global_settings(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700784void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530785void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
786void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530787 const struct ath9k_beacon_state *bs);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700788
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700789bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700790
Sujith394cf0a2009-02-09 13:26:54 +0530791/* Interrupt Handling */
Sujithcbe61d82009-02-09 13:27:12 +0530792bool ath9k_hw_intrpend(struct ath_hw *ah);
793bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
Sujithcbe61d82009-02-09 13:27:12 +0530794enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700795
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530796/* Generic hw timer primitives */
797struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
798 void (*trigger)(void *),
799 void (*overflow)(void *),
800 void *arg,
801 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700802void ath9k_hw_gen_timer_start(struct ath_hw *ah,
803 struct ath_gen_timer *timer,
804 u32 timer_next,
805 u32 timer_period);
806void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
807
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530808void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
809void ath_gen_timer_isr(struct ath_hw *hw);
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530810u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530811
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400812void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400813
Sujith05020d22010-03-17 14:25:23 +0530814/* HTC */
815void ath9k_hw_htc_resetinit(struct ath_hw *ah);
816
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400817/* PHY */
818void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
819 u32 *coef_mantissa, u32 *coef_exponent);
820
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400821void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400822void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
823void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400824
Vasanthakumar Thiagarajan7b6840a2009-09-07 17:46:49 +0530825#define ATH_PCIE_CAP_LINK_CTRL 0x70
826#define ATH_PCIE_CAP_LINK_L0S 1
827#define ATH_PCIE_CAP_LINK_L1 2
828
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700829#endif