blob: fb2eedba76ad50e6ea72b414ccdac61562d9d4dc [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/slab.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010010#include <linux/mm.h>
11
Thomas Gleixner950f9d92008-01-30 13:34:06 +010012#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <asm/processor.h>
14#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080015#include <asm/sections.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010016#include <asm/uaccess.h>
17#include <asm/pgalloc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Ingo Molnar9df84992008-02-04 16:48:09 +010019/*
20 * The current flushing context - we pass it instead of 5 arguments:
21 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010022struct cpa_data {
23 unsigned long vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010024 pgprot_t mask_set;
25 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010026 int numpages;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +010027 int flushtlb;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010028};
29
Arjan van de Vened724be2008-01-30 13:34:04 +010030static inline int
31within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +010032{
Arjan van de Vened724be2008-01-30 13:34:04 +010033 return addr >= start && addr < end;
34}
35
36/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010037 * Flushing functions
38 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010039
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010040/**
41 * clflush_cache_range - flush a cache range with clflush
42 * @addr: virtual start address
43 * @size: number of bytes to flush
44 *
45 * clflush is an unordered instruction which needs fencing with mfence
46 * to avoid ordering issues.
47 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +010048void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010049{
Ingo Molnar4c61afc2008-01-30 13:34:09 +010050 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010051
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010052 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +010053
54 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
55 clflush(vaddr);
56 /*
57 * Flush any possible final partial cacheline:
58 */
59 clflush(vend);
60
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +010061 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010062}
63
Thomas Gleixneraf1e6842008-01-30 13:34:08 +010064static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010065{
Andi Kleen6bb83832008-02-04 16:48:06 +010066 unsigned long cache = (unsigned long)arg;
67
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010068 /*
69 * Flush all to work around Errata in early athlons regarding
70 * large page flushing.
71 */
72 __flush_tlb_all();
73
Andi Kleen6bb83832008-02-04 16:48:06 +010074 if (cache && boot_cpu_data.x86_model >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010075 wbinvd();
76}
77
Andi Kleen6bb83832008-02-04 16:48:06 +010078static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010079{
80 BUG_ON(irqs_disabled());
81
Andi Kleen6bb83832008-02-04 16:48:06 +010082 on_each_cpu(__cpa_flush_all, (void *) cache, 1, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +010083}
84
Thomas Gleixner57a6a462008-01-30 13:34:08 +010085static void __cpa_flush_range(void *arg)
86{
Thomas Gleixner57a6a462008-01-30 13:34:08 +010087 /*
88 * We could optimize that further and do individual per page
89 * tlb invalidates for a low number of pages. Caveat: we must
90 * flush the high aliases on 64bit as well.
91 */
92 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +010093}
94
Andi Kleen6bb83832008-02-04 16:48:06 +010095static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +010096{
Ingo Molnar4c61afc2008-01-30 13:34:09 +010097 unsigned int i, level;
98 unsigned long addr;
99
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100100 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100101 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100102
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100103 on_each_cpu(__cpa_flush_range, NULL, 1, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100104
Andi Kleen6bb83832008-02-04 16:48:06 +0100105 if (!cache)
106 return;
107
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100108 /*
109 * We only need to flush on one CPU,
110 * clflush is a MESI-coherent instruction that
111 * will cause all other CPUs to flush the same
112 * cachelines:
113 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100114 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
115 pte_t *pte = lookup_address(addr, &level);
116
117 /*
118 * Only flush present addresses:
119 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100120 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100121 clflush_cache_range((void *) addr, PAGE_SIZE);
122 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100123}
124
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100125#define HIGH_MAP_START __START_KERNEL_map
126#define HIGH_MAP_END (__START_KERNEL_map + KERNEL_TEXT_SIZE)
127
128
129/*
130 * Converts a virtual address to a X86-64 highmap address
131 */
132static unsigned long virt_to_highmap(void *address)
133{
134#ifdef CONFIG_X86_64
135 return __pa((unsigned long)address) + HIGH_MAP_START - phys_base;
136#else
137 return (unsigned long)address;
138#endif
139}
140
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100141/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100142 * Certain areas of memory on x86 require very specific protection flags,
143 * for example the BIOS area or kernel text. Callers don't always get this
144 * right (again, ioremap() on BIOS memory is not uncommon) so this function
145 * checks and fixes these known static required protection bits.
146 */
147static inline pgprot_t static_protections(pgprot_t prot, unsigned long address)
148{
149 pgprot_t forbidden = __pgprot(0);
150
Ingo Molnar687c4822008-01-30 13:34:04 +0100151 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100152 * The BIOS area between 640k and 1Mb needs to be executable for
153 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100154 */
Arjan van de Vened724be2008-01-30 13:34:04 +0100155 if (within(__pa(address), BIOS_BEGIN, BIOS_END))
156 pgprot_val(forbidden) |= _PAGE_NX;
157
158 /*
159 * The kernel text needs to be executable for obvious reasons
160 * Does not cover __inittext since that is gone later on
161 */
162 if (within(address, (unsigned long)_text, (unsigned long)_etext))
163 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100164 /*
165 * Do the same for the x86-64 high kernel mapping
166 */
167 if (within(address, virt_to_highmap(_text), virt_to_highmap(_etext)))
168 pgprot_val(forbidden) |= _PAGE_NX;
169
Arjan van de Vened724be2008-01-30 13:34:04 +0100170
171#ifdef CONFIG_DEBUG_RODATA
172 /* The .rodata section needs to be read-only */
173 if (within(address, (unsigned long)__start_rodata,
174 (unsigned long)__end_rodata))
175 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100176 /*
177 * Do the same for the x86-64 high kernel mapping
178 */
179 if (within(address, virt_to_highmap(__start_rodata),
180 virt_to_highmap(__end_rodata)))
181 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100182#endif
183
184 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100185
186 return prot;
187}
188
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100189/*
190 * Lookup the page table entry for a virtual address. Return a pointer
191 * to the entry and the level of the mapping.
192 *
193 * Note: We return pud and pmd either when the entry is marked large
194 * or when the present bit is not set. Otherwise we would return a
195 * pointer to a nonexisting mapping.
196 */
Ingo Molnarf0646e42008-01-30 13:33:43 +0100197pte_t *lookup_address(unsigned long address, int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100198{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 pgd_t *pgd = pgd_offset_k(address);
200 pud_t *pud;
201 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100202
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100203 *level = PG_LEVEL_NONE;
204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 if (pgd_none(*pgd))
206 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 pud = pud_offset(pgd, address);
209 if (pud_none(*pud))
210 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100211
212 *level = PG_LEVEL_1G;
213 if (pud_large(*pud) || !pud_present(*pud))
214 return (pte_t *)pud;
215
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 pmd = pmd_offset(pud, address);
217 if (pmd_none(*pmd))
218 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100219
220 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100221 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100224 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100225
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100226 return pte_offset_kernel(pmd, address);
227}
228
Ingo Molnar9df84992008-02-04 16:48:09 +0100229/*
230 * Set the new pmd in all the pgds we know about:
231 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100232static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100233{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100234 /* change init_mm */
235 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100236#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100237 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100238 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100240 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100241 pgd_t *pgd;
242 pud_t *pud;
243 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100244
Ingo Molnar44af6c42008-01-30 13:34:03 +0100245 pgd = (pgd_t *)page_address(page) + pgd_index(address);
246 pud = pud_offset(pgd, address);
247 pmd = pmd_offset(pud, address);
248 set_pte_atomic((pte_t *)pmd, pte);
249 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100251#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252}
253
Ingo Molnar9df84992008-02-04 16:48:09 +0100254static int
255try_preserve_large_page(pte_t *kpte, unsigned long address,
256 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100257{
258 unsigned long nextpage_addr, numpages, pmask, psize, flags;
259 pte_t new_pte, old_pte, *tmp;
260 pgprot_t old_prot, new_prot;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100261 int level, do_split = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100262
Ingo Molnar34508f62008-02-04 16:48:07 +0100263 /*
264 * An Athlon 64 X2 showed hard hangs if we tried to preserve
265 * largepages and changed the PSE entry from RW to RO.
266 *
267 * As AMD CPUs have a long series of erratas in this area,
268 * (and none of the known ones seem to explain this hang),
269 * disable this code until the hang can be debugged:
270 */
271 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Ingo Molnarbeaff632008-02-04 16:48:09 +0100272 return 1;
Ingo Molnar34508f62008-02-04 16:48:07 +0100273
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100274 spin_lock_irqsave(&pgd_lock, flags);
275 /*
276 * Check for races, another CPU might have split this page
277 * up already:
278 */
279 tmp = lookup_address(address, &level);
280 if (tmp != kpte)
281 goto out_unlock;
282
283 switch (level) {
284 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100285 psize = PMD_PAGE_SIZE;
286 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100287 break;
Andi Kleenf07333f2008-02-04 16:48:09 +0100288#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100289 case PG_LEVEL_1G:
Andi Kleenf07333f2008-02-04 16:48:09 +0100290 psize = PMD_PAGE_SIZE;
291 pmask = PMD_PAGE_MASK;
292 break;
293#endif
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100294 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100295 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100296 goto out_unlock;
297 }
298
299 /*
300 * Calculate the number of pages, which fit into this large
301 * page starting at address:
302 */
303 nextpage_addr = (address + psize) & pmask;
304 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
305 if (numpages < cpa->numpages)
306 cpa->numpages = numpages;
307
308 /*
309 * We are safe now. Check whether the new pgprot is the same:
310 */
311 old_pte = *kpte;
312 old_prot = new_prot = pte_pgprot(old_pte);
313
314 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
315 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
316 new_prot = static_protections(new_prot, address);
317
318 /*
319 * If there are no changes, return. maxpages has been updated
320 * above:
321 */
322 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100323 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100324 goto out_unlock;
325 }
326
327 /*
328 * We need to change the attributes. Check, whether we can
329 * change the large page in one go. We request a split, when
330 * the address is not aligned and the number of pages is
331 * smaller than the number of pages in the large page. Note
332 * that we limited the number of possible pages already to
333 * the number of pages in the large page.
334 */
335 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
336 /*
337 * The address is aligned and the number of pages
338 * covers the full page.
339 */
340 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
341 __set_pmd_pte(kpte, address, new_pte);
342 cpa->flushtlb = 1;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100343 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100344 }
345
346out_unlock:
347 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnar9df84992008-02-04 16:48:09 +0100348
Ingo Molnarbeaff632008-02-04 16:48:09 +0100349 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100350}
351
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100352static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100353{
Andi Kleenf07333f2008-02-04 16:48:09 +0100354 unsigned long flags, addr, pfn, pfninc = 1;
Ingo Molnar9df84992008-02-04 16:48:09 +0100355 gfp_t gfp_flags = GFP_KERNEL;
Ingo Molnar86f03982008-01-30 13:34:09 +0100356 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100357 pte_t *pbase, *tmp;
358 pgprot_t ref_prot;
359 struct page *base;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100360
Ingo Molnar12d6f212008-01-30 13:33:58 +0100361#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnar86f03982008-01-30 13:34:09 +0100362 gfp_flags = GFP_ATOMIC | __GFP_NOWARN;
Ingo Molnar12d6f212008-01-30 13:33:58 +0100363#endif
364 base = alloc_pages(gfp_flags, 0);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100365 if (!base)
366 return -ENOMEM;
367
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100368 spin_lock_irqsave(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100369 /*
370 * Check for races, another CPU might have split this page
371 * up for us already:
372 */
373 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100374 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100375 goto out_unlock;
376
377 address = __pa(address);
Andi Kleen31422c52008-02-04 16:48:08 +0100378 addr = address & PMD_PAGE_MASK;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100379 pbase = (pte_t *)page_address(base);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100380#ifdef CONFIG_X86_32
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100381 paravirt_alloc_pt(&init_mm, page_to_pfn(base));
Ingo Molnar44af6c42008-01-30 13:34:03 +0100382#endif
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100383 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100384
Andi Kleenf07333f2008-02-04 16:48:09 +0100385#ifdef CONFIG_X86_64
386 if (level == PG_LEVEL_1G) {
387 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
388 pgprot_val(ref_prot) |= _PAGE_PSE;
389 addr &= PUD_PAGE_MASK;
390 }
391#endif
392
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100393 /*
394 * Get the target pfn from the original entry:
395 */
396 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100397 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100398 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100399
400 /*
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100401 * Install the new, split up pagetable. Important details here:
Huang, Ying4c881ca2008-01-30 13:34:04 +0100402 *
403 * On Intel the NX bit of all levels must be cleared to make a
404 * page executable. See section 4.13.2 of Intel 64 and IA-32
405 * Architectures Software Developer's Manual).
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100406 *
407 * Mark the entry present. The current mapping might be
408 * set to not present, which we preserved above.
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100409 */
Huang, Ying4c881ca2008-01-30 13:34:04 +0100410 ref_prot = pte_pgprot(pte_mkexec(pte_clrhuge(*kpte)));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100411 pgprot_val(ref_prot) |= _PAGE_PRESENT;
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100412 __set_pmd_pte(kpte, address, mk_pte(base, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100413 base = NULL;
414
415out_unlock:
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100416 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100417
418 if (base)
419 __free_pages(base, 0);
420
421 return 0;
422}
423
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100424static int __change_page_attr(unsigned long address, struct cpa_data *cpa)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100425{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 struct page *kpte_page;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100427 int level, do_split;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100428 pte_t *kpte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100430repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100431 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 if (!kpte)
433 return -EINVAL;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100434
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 kpte_page = virt_to_page(kpte);
Andi Kleen65d2f0b2007-07-21 17:09:51 +0200436 BUG_ON(PageLRU(kpte_page));
437 BUG_ON(PageCompound(kpte_page));
438
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100439 if (level == PG_LEVEL_4K) {
Ingo Molnar86f03982008-01-30 13:34:09 +0100440 pte_t new_pte, old_pte = *kpte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100441 pgprot_t new_prot = pte_pgprot(old_pte);
442
443 if(!pte_val(old_pte)) {
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100444 printk(KERN_WARNING "CPA: called for zero pte. "
445 "vaddr = %lx cpa->vaddr = %lx\n", address,
446 cpa->vaddr);
447 WARN_ON(1);
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100448 return -EINVAL;
449 }
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100450
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100451 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
452 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100453
454 new_prot = static_protections(new_prot, address);
455
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100456 /*
457 * We need to keep the pfn from the existing PTE,
458 * after all we're only going to change it's attributes
459 * not the memory it points to
460 */
461 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100462
463 /*
464 * Do we really change anything ?
465 */
466 if (pte_val(old_pte) != pte_val(new_pte)) {
467 set_pte_atomic(kpte, new_pte);
468 cpa->flushtlb = 1;
469 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100470 cpa->numpages = 1;
471 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100473
474 /*
475 * Check, whether we can keep the large page intact
476 * and just change the pte:
477 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100478 do_split = try_preserve_large_page(kpte, address, cpa);
479 if (do_split < 0)
480 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100481
482 /*
483 * When the range fits into the existing large page,
484 * return. cp->numpages and cpa->tlbflush have been updated in
485 * try_large_page:
486 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100487 if (do_split == 0)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100488 return 0;
489
490 /*
491 * We have to split the large page:
492 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100493 do_split = split_large_page(kpte, address);
494 if (do_split)
495 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100496 cpa->flushtlb = 1;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100497
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100498 goto repeat;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100499}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Ingo Molnar44af6c42008-01-30 13:34:03 +0100501/**
502 * change_page_attr_addr - Change page table attributes in linear mapping
503 * @address: Virtual address in linear mapping.
Ingo Molnar44af6c42008-01-30 13:34:03 +0100504 * @prot: New page table attribute (PAGE_*)
505 *
506 * Change page attributes of a page in the direct mapping. This is a variant
507 * of change_page_attr() that also works on memory holes that do not have
508 * mem_map entry (pfn_valid() is false).
509 *
510 * See change_page_attr() documentation for more details.
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100511 *
512 * Modules and drivers should use the set_memory_* APIs instead.
Ingo Molnar44af6c42008-01-30 13:34:03 +0100513 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100514static int change_page_attr_addr(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100515{
Thomas Gleixner08797502008-01-30 13:34:09 +0100516 int err;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100517 unsigned long address = cpa->vaddr;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100518
Arjan van de Ven488fd992008-01-30 13:34:07 +0100519#ifdef CONFIG_X86_64
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100520 unsigned long phys_addr = __pa(address);
521
Arjan van de Ven488fd992008-01-30 13:34:07 +0100522 /*
Thomas Gleixner08797502008-01-30 13:34:09 +0100523 * If we are inside the high mapped kernel range, then we
524 * fixup the low mapping first. __va() returns the virtual
525 * address in the linear mapping:
Arjan van de Ven488fd992008-01-30 13:34:07 +0100526 */
Thomas Gleixner08797502008-01-30 13:34:09 +0100527 if (within(address, HIGH_MAP_START, HIGH_MAP_END))
528 address = (unsigned long) __va(phys_addr);
Arjan van de Ven488fd992008-01-30 13:34:07 +0100529#endif
530
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100531 err = __change_page_attr(address, cpa);
Thomas Gleixner08797502008-01-30 13:34:09 +0100532 if (err)
533 return err;
534
535#ifdef CONFIG_X86_64
536 /*
537 * If the physical address is inside the kernel map, we need
538 * to touch the high mapped kernel as well:
539 */
540 if (within(phys_addr, 0, KERNEL_TEXT_SIZE)) {
541 /*
542 * Calc the high mapping address. See __phys_addr()
543 * for the non obvious details.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100544 *
545 * Note that NX and other required permissions are
546 * checked in static_protections().
Thomas Gleixner08797502008-01-30 13:34:09 +0100547 */
548 address = phys_addr + HIGH_MAP_START - phys_base;
Thomas Gleixner08797502008-01-30 13:34:09 +0100549
550 /*
551 * Our high aliases are imprecise, because we check
552 * everything between 0 and KERNEL_TEXT_SIZE, so do
553 * not propagate lookup failures back to users:
554 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100555 __change_page_attr(address, cpa);
Thomas Gleixner08797502008-01-30 13:34:09 +0100556 }
557#endif
Ingo Molnar44af6c42008-01-30 13:34:03 +0100558 return err;
559}
560
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100561static int __change_page_attr_set_clr(struct cpa_data *cpa)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100562{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100563 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100564
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100565 while (numpages) {
566 /*
567 * Store the remaining nr of pages for the large page
568 * preservation check.
569 */
570 cpa->numpages = numpages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100571 ret = change_page_attr_addr(cpa);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100572 if (ret)
573 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100574
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100575 /*
576 * Adjust the number of pages with the result of the
577 * CPA operation. Either a large page has been
578 * preserved or a single page update happened.
579 */
580 BUG_ON(cpa->numpages > numpages);
581 numpages -= cpa->numpages;
582 cpa->vaddr += cpa->numpages * PAGE_SIZE;
583 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100584 return 0;
585}
586
Andi Kleen6bb83832008-02-04 16:48:06 +0100587static inline int cache_attr(pgprot_t attr)
588{
589 return pgprot_val(attr) &
590 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
591}
592
Thomas Gleixnerff314522008-01-30 13:34:08 +0100593static int change_page_attr_set_clr(unsigned long addr, int numpages,
594 pgprot_t mask_set, pgprot_t mask_clr)
595{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100596 struct cpa_data cpa;
Andi Kleen6bb83832008-02-04 16:48:06 +0100597 int ret, cache;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100598
599 /*
600 * Check, if we are requested to change a not supported
601 * feature:
602 */
603 mask_set = canon_pgprot(mask_set);
604 mask_clr = canon_pgprot(mask_clr);
605 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr))
606 return 0;
607
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100608 cpa.vaddr = addr;
609 cpa.numpages = numpages;
610 cpa.mask_set = mask_set;
611 cpa.mask_clr = mask_clr;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100612 cpa.flushtlb = 0;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100613
614 ret = __change_page_attr_set_clr(&cpa);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100615
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100616 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100617 * Check whether we really changed something:
618 */
619 if (!cpa.flushtlb)
620 return ret;
621
622 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100623 * No need to flush, when we did not set any of the caching
624 * attributes:
625 */
626 cache = cache_attr(mask_set);
627
628 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100629 * On success we use clflush, when the CPU supports it to
630 * avoid the wbindv. If the CPU does not support it and in the
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100631 * error case we fall back to cpa_flush_all (which uses
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100632 * wbindv):
633 */
634 if (!ret && cpu_has_clflush)
Andi Kleen6bb83832008-02-04 16:48:06 +0100635 cpa_flush_range(addr, numpages, cache);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100636 else
Andi Kleen6bb83832008-02-04 16:48:06 +0100637 cpa_flush_all(cache);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100638
639 return ret;
640}
641
Thomas Gleixner56744542008-01-30 13:34:08 +0100642static inline int change_page_attr_set(unsigned long addr, int numpages,
643 pgprot_t mask)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100644{
Thomas Gleixner56744542008-01-30 13:34:08 +0100645 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100646}
647
Thomas Gleixner56744542008-01-30 13:34:08 +0100648static inline int change_page_attr_clear(unsigned long addr, int numpages,
649 pgprot_t mask)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100650{
Huang, Ying58270402008-01-31 22:05:43 +0100651 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100652}
653
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100654int set_memory_uc(unsigned long addr, int numpages)
655{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100656 return change_page_attr_set(addr, numpages,
657 __pgprot(_PAGE_PCD | _PAGE_PWT));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100658}
659EXPORT_SYMBOL(set_memory_uc);
660
661int set_memory_wb(unsigned long addr, int numpages)
662{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100663 return change_page_attr_clear(addr, numpages,
664 __pgprot(_PAGE_PCD | _PAGE_PWT));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100665}
666EXPORT_SYMBOL(set_memory_wb);
667
668int set_memory_x(unsigned long addr, int numpages)
669{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100670 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_NX));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100671}
672EXPORT_SYMBOL(set_memory_x);
673
674int set_memory_nx(unsigned long addr, int numpages)
675{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100676 return change_page_attr_set(addr, numpages, __pgprot(_PAGE_NX));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100677}
678EXPORT_SYMBOL(set_memory_nx);
679
680int set_memory_ro(unsigned long addr, int numpages)
681{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100682 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_RW));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100683}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100684
685int set_memory_rw(unsigned long addr, int numpages)
686{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100687 return change_page_attr_set(addr, numpages, __pgprot(_PAGE_RW));
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100688}
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100689
690int set_memory_np(unsigned long addr, int numpages)
691{
Thomas Gleixner72932c72008-01-30 13:34:08 +0100692 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_PRESENT));
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100693}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100694
695int set_pages_uc(struct page *page, int numpages)
696{
697 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100698
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100699 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100700}
701EXPORT_SYMBOL(set_pages_uc);
702
703int set_pages_wb(struct page *page, int numpages)
704{
705 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100706
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100707 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100708}
709EXPORT_SYMBOL(set_pages_wb);
710
711int set_pages_x(struct page *page, int numpages)
712{
713 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100714
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100715 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100716}
717EXPORT_SYMBOL(set_pages_x);
718
719int set_pages_nx(struct page *page, int numpages)
720{
721 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100722
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100723 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100724}
725EXPORT_SYMBOL(set_pages_nx);
726
727int set_pages_ro(struct page *page, int numpages)
728{
729 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100730
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100731 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100732}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100733
734int set_pages_rw(struct page *page, int numpages)
735{
736 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100737
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100738 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100739}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100740
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100742
743static int __set_pages_p(struct page *page, int numpages)
744{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100745 struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page),
746 .numpages = numpages,
747 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
748 .mask_clr = __pgprot(0)};
Thomas Gleixner72932c72008-01-30 13:34:08 +0100749
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100750 return __change_page_attr_set_clr(&cpa);
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100751}
752
753static int __set_pages_np(struct page *page, int numpages)
754{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100755 struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page),
756 .numpages = numpages,
757 .mask_set = __pgprot(0),
758 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW)};
Thomas Gleixner72932c72008-01-30 13:34:08 +0100759
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100760 return __change_page_attr_set_clr(&cpa);
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100761}
762
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763void kernel_map_pages(struct page *page, int numpages, int enable)
764{
765 if (PageHighMem(page))
766 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100767 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -0700768 debug_check_no_locks_freed(page_address(page),
769 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100770 }
Ingo Molnarde5097c2006-01-09 15:59:21 -0800771
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100772 /*
Ingo Molnar12d6f212008-01-30 13:33:58 +0100773 * If page allocator is not up yet then do not call c_p_a():
774 */
775 if (!debug_pagealloc_enabled)
776 return;
777
778 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100779 * The return value is ignored - the calls cannot fail,
780 * large pages are disabled at boot time:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100782 if (enable)
783 __set_pages_p(page, numpages);
784 else
785 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100786
787 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100788 * We should perform an IPI and flush all tlbs,
789 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 */
791 __flush_tlb_all();
792}
793#endif
Arjan van de Vend1028a12008-01-30 13:34:07 +0100794
795/*
796 * The testcases use internal knowledge of the implementation that shouldn't
797 * be exposed to the rest of the kernel. Include these directly here.
798 */
799#ifdef CONFIG_CPA_DEBUG
800#include "pageattr-test.c"
801#endif