Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2008 Maarten Maathuis. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining |
| 6 | * a copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sublicense, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the |
| 14 | * next paragraph) shall be included in all copies or substantial |
| 15 | * portions of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 18 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 19 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. |
| 20 | * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE |
| 21 | * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION |
| 22 | * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION |
| 23 | * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 24 | * |
| 25 | */ |
| 26 | |
Ben Skeggs | 8348f36 | 2011-02-03 16:07:44 +1000 | [diff] [blame] | 27 | #define NOUVEAU_DMA_DEBUG (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 28 | #include "nv50_display.h" |
| 29 | #include "nouveau_crtc.h" |
| 30 | #include "nouveau_encoder.h" |
| 31 | #include "nouveau_connector.h" |
| 32 | #include "nouveau_fb.h" |
Dave Airlie | 4abe352 | 2010-03-30 05:34:18 +0000 | [diff] [blame] | 33 | #include "nouveau_fbcon.h" |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 34 | #include "nouveau_ramht.h" |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 35 | #include "drm_crtc_helper.h" |
| 36 | |
Ben Skeggs | 19b7fc7 | 2010-11-03 10:27:27 +1000 | [diff] [blame] | 37 | static void nv50_display_isr(struct drm_device *); |
Ben Skeggs | f13e435 | 2011-02-03 20:06:14 +1000 | [diff] [blame] | 38 | static void nv50_display_bh(unsigned long); |
Ben Skeggs | 19b7fc7 | 2010-11-03 10:27:27 +1000 | [diff] [blame] | 39 | |
Ben Skeggs | 8597a1b | 2010-09-06 11:39:25 +1000 | [diff] [blame] | 40 | static inline int |
| 41 | nv50_sor_nr(struct drm_device *dev) |
| 42 | { |
| 43 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 44 | |
| 45 | if (dev_priv->chipset < 0x90 || |
| 46 | dev_priv->chipset == 0x92 || |
| 47 | dev_priv->chipset == 0xa0) |
| 48 | return 2; |
| 49 | |
| 50 | return 4; |
| 51 | } |
| 52 | |
Ben Skeggs | 0f6ea56 | 2011-10-14 16:19:42 +1000 | [diff] [blame] | 53 | static int |
| 54 | evo_icmd(struct drm_device *dev, int ch, u32 mthd, u32 data) |
| 55 | { |
| 56 | int ret = 0; |
Ben Skeggs | 0f6ea56 | 2011-10-14 16:19:42 +1000 | [diff] [blame] | 57 | nv_mask(dev, 0x610300 + (ch * 0x08), 0x00000001, 0x00000001); |
| 58 | nv_wr32(dev, 0x610304 + (ch * 0x08), data); |
| 59 | nv_wr32(dev, 0x610300 + (ch * 0x08), 0x80000001 | mthd); |
| 60 | if (!nv_wait(dev, 0x610300 + (ch * 0x08), 0x80000000, 0x00000000)) |
| 61 | ret = -EBUSY; |
Ben Skeggs | 020c6bf | 2011-10-29 11:31:29 +1000 | [diff] [blame] | 62 | if (ret || (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO)) |
| 63 | NV_INFO(dev, "EvoPIO: %d 0x%04x 0x%08x\n", ch, mthd, data); |
Ben Skeggs | 0f6ea56 | 2011-10-14 16:19:42 +1000 | [diff] [blame] | 64 | nv_mask(dev, 0x610300 + (ch * 0x08), 0x00000001, 0x00000000); |
| 65 | return ret; |
| 66 | } |
| 67 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 68 | int |
Francisco Jerez | c88c2e0 | 2010-07-24 17:37:33 +0200 | [diff] [blame] | 69 | nv50_display_early_init(struct drm_device *dev) |
| 70 | { |
Ben Skeggs | 020c6bf | 2011-10-29 11:31:29 +1000 | [diff] [blame] | 71 | u32 ctrl = nv_rd32(dev, 0x610200); |
Ben Skeggs | 0f6ea56 | 2011-10-14 16:19:42 +1000 | [diff] [blame] | 72 | int i; |
Ben Skeggs | 020c6bf | 2011-10-29 11:31:29 +1000 | [diff] [blame] | 73 | |
Ben Skeggs | 0f6ea56 | 2011-10-14 16:19:42 +1000 | [diff] [blame] | 74 | /* check if master evo channel is already active, a good a sign as any |
| 75 | * that the display engine is in a weird state (hibernate/kexec), if |
| 76 | * it is, do our best to reset the display engine... |
| 77 | */ |
Ben Skeggs | 020c6bf | 2011-10-29 11:31:29 +1000 | [diff] [blame] | 78 | if ((ctrl & 0x00000003) == 0x00000003) { |
| 79 | NV_INFO(dev, "PDISP: EVO(0) 0x%08x, resetting...\n", ctrl); |
Ben Skeggs | 0f6ea56 | 2011-10-14 16:19:42 +1000 | [diff] [blame] | 80 | |
| 81 | /* deactivate both heads first, PDISP will disappear forever |
| 82 | * (well, until you power cycle) on some boards as soon as |
| 83 | * PMC_ENABLE is hit unless they are.. |
| 84 | */ |
| 85 | for (i = 0; i < 2; i++) { |
| 86 | evo_icmd(dev, 0, 0x0880 + (i * 0x400), 0x05000000); |
| 87 | evo_icmd(dev, 0, 0x089c + (i * 0x400), 0); |
| 88 | evo_icmd(dev, 0, 0x0840 + (i * 0x400), 0); |
| 89 | evo_icmd(dev, 0, 0x0844 + (i * 0x400), 0); |
| 90 | evo_icmd(dev, 0, 0x085c + (i * 0x400), 0); |
| 91 | evo_icmd(dev, 0, 0x0874 + (i * 0x400), 0); |
| 92 | } |
| 93 | evo_icmd(dev, 0, 0x0080, 0); |
| 94 | |
| 95 | /* reset PDISP */ |
| 96 | nv_mask(dev, 0x000200, 0x40000000, 0x00000000); |
| 97 | nv_mask(dev, 0x000200, 0x40000000, 0x40000000); |
| 98 | } |
Ben Skeggs | 020c6bf | 2011-10-29 11:31:29 +1000 | [diff] [blame] | 99 | |
Francisco Jerez | c88c2e0 | 2010-07-24 17:37:33 +0200 | [diff] [blame] | 100 | return 0; |
| 101 | } |
| 102 | |
| 103 | void |
| 104 | nv50_display_late_takedown(struct drm_device *dev) |
| 105 | { |
| 106 | } |
| 107 | |
| 108 | int |
Ben Skeggs | e6e039d | 2011-10-14 14:35:19 +1000 | [diff] [blame] | 109 | nv50_display_sync(struct drm_device *dev) |
| 110 | { |
| 111 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 112 | struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer; |
| 113 | struct nv50_display *disp = nv50_display(dev); |
| 114 | struct nouveau_channel *evo = disp->master; |
| 115 | u64 start; |
| 116 | int ret; |
| 117 | |
| 118 | ret = RING_SPACE(evo, 6); |
| 119 | if (ret == 0) { |
| 120 | BEGIN_RING(evo, 0, 0x0084, 1); |
| 121 | OUT_RING (evo, 0x80000000); |
| 122 | BEGIN_RING(evo, 0, 0x0080, 1); |
| 123 | OUT_RING (evo, 0); |
| 124 | BEGIN_RING(evo, 0, 0x0084, 1); |
| 125 | OUT_RING (evo, 0x00000000); |
| 126 | |
| 127 | nv_wo32(disp->ntfy, 0x000, 0x00000000); |
| 128 | FIRE_RING (evo); |
| 129 | |
| 130 | start = ptimer->read(dev); |
| 131 | do { |
| 132 | if (nv_ro32(disp->ntfy, 0x000)) |
| 133 | return 0; |
| 134 | } while (ptimer->read(dev) - start < 2000000000ULL); |
| 135 | } |
| 136 | |
| 137 | return -EBUSY; |
| 138 | } |
| 139 | |
| 140 | int |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 141 | nv50_display_init(struct drm_device *dev) |
| 142 | { |
| 143 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | ee2e013 | 2010-07-26 09:28:25 +1000 | [diff] [blame] | 144 | struct nouveau_gpio_engine *pgpio = &dev_priv->engine.gpio; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 145 | struct drm_connector *connector; |
Ben Skeggs | b7bc613 | 2010-10-19 13:05:51 +1000 | [diff] [blame] | 146 | struct nouveau_channel *evo; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 147 | int ret, i; |
Ben Skeggs | cbb4b60 | 2010-10-18 12:34:04 +1000 | [diff] [blame] | 148 | u32 val; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 149 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 150 | NV_DEBUG_KMS(dev, "\n"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 151 | |
| 152 | nv_wr32(dev, 0x00610184, nv_rd32(dev, 0x00614004)); |
Ben Skeggs | 106ddad | 2010-10-19 11:14:17 +1000 | [diff] [blame] | 153 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 154 | /* |
| 155 | * I think the 0x006101XX range is some kind of main control area |
| 156 | * that enables things. |
| 157 | */ |
| 158 | /* CRTC? */ |
| 159 | for (i = 0; i < 2; i++) { |
| 160 | val = nv_rd32(dev, 0x00616100 + (i * 0x800)); |
| 161 | nv_wr32(dev, 0x00610190 + (i * 0x10), val); |
| 162 | val = nv_rd32(dev, 0x00616104 + (i * 0x800)); |
| 163 | nv_wr32(dev, 0x00610194 + (i * 0x10), val); |
| 164 | val = nv_rd32(dev, 0x00616108 + (i * 0x800)); |
| 165 | nv_wr32(dev, 0x00610198 + (i * 0x10), val); |
| 166 | val = nv_rd32(dev, 0x0061610c + (i * 0x800)); |
| 167 | nv_wr32(dev, 0x0061019c + (i * 0x10), val); |
| 168 | } |
Ben Skeggs | 106ddad | 2010-10-19 11:14:17 +1000 | [diff] [blame] | 169 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 170 | /* DAC */ |
| 171 | for (i = 0; i < 3; i++) { |
| 172 | val = nv_rd32(dev, 0x0061a000 + (i * 0x800)); |
| 173 | nv_wr32(dev, 0x006101d0 + (i * 0x04), val); |
| 174 | } |
Ben Skeggs | 106ddad | 2010-10-19 11:14:17 +1000 | [diff] [blame] | 175 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 176 | /* SOR */ |
Ben Skeggs | 8597a1b | 2010-09-06 11:39:25 +1000 | [diff] [blame] | 177 | for (i = 0; i < nv50_sor_nr(dev); i++) { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 178 | val = nv_rd32(dev, 0x0061c000 + (i * 0x800)); |
| 179 | nv_wr32(dev, 0x006101e0 + (i * 0x04), val); |
| 180 | } |
Ben Skeggs | 106ddad | 2010-10-19 11:14:17 +1000 | [diff] [blame] | 181 | |
Ben Skeggs | 8597a1b | 2010-09-06 11:39:25 +1000 | [diff] [blame] | 182 | /* EXT */ |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 183 | for (i = 0; i < 3; i++) { |
| 184 | val = nv_rd32(dev, 0x0061e000 + (i * 0x800)); |
| 185 | nv_wr32(dev, 0x006101f0 + (i * 0x04), val); |
| 186 | } |
| 187 | |
| 188 | for (i = 0; i < 3; i++) { |
| 189 | nv_wr32(dev, NV50_PDISPLAY_DAC_DPMS_CTRL(i), 0x00550000 | |
| 190 | NV50_PDISPLAY_DAC_DPMS_CTRL_PENDING); |
| 191 | nv_wr32(dev, NV50_PDISPLAY_DAC_CLK_CTRL1(i), 0x00000001); |
| 192 | } |
| 193 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 194 | /* The precise purpose is unknown, i suspect it has something to do |
| 195 | * with text mode. |
| 196 | */ |
| 197 | if (nv_rd32(dev, NV50_PDISPLAY_INTR_1) & 0x100) { |
| 198 | nv_wr32(dev, NV50_PDISPLAY_INTR_1, 0x100); |
| 199 | nv_wr32(dev, 0x006194e8, nv_rd32(dev, 0x006194e8) & ~1); |
Francisco Jerez | 4b5c152 | 2010-09-07 17:34:44 +0200 | [diff] [blame] | 200 | if (!nv_wait(dev, 0x006194e8, 2, 0)) { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 201 | NV_ERROR(dev, "timeout: (0x6194e8 & 2) != 0\n"); |
| 202 | NV_ERROR(dev, "0x6194e8 = 0x%08x\n", |
| 203 | nv_rd32(dev, 0x6194e8)); |
| 204 | return -EBUSY; |
| 205 | } |
| 206 | } |
| 207 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 208 | for (i = 0; i < 2; i++) { |
| 209 | nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0x2000); |
Francisco Jerez | 4b5c152 | 2010-09-07 17:34:44 +0200 | [diff] [blame] | 210 | if (!nv_wait(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 211 | NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) { |
| 212 | NV_ERROR(dev, "timeout: CURSOR_CTRL2_STATUS == 0\n"); |
| 213 | NV_ERROR(dev, "CURSOR_CTRL2 = 0x%08x\n", |
| 214 | nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i))); |
| 215 | return -EBUSY; |
| 216 | } |
| 217 | |
| 218 | nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), |
| 219 | NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_ON); |
Francisco Jerez | 4b5c152 | 2010-09-07 17:34:44 +0200 | [diff] [blame] | 220 | if (!nv_wait(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 221 | NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, |
| 222 | NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS_ACTIVE)) { |
| 223 | NV_ERROR(dev, "timeout: " |
| 224 | "CURSOR_CTRL2_STATUS_ACTIVE(%d)\n", i); |
| 225 | NV_ERROR(dev, "CURSOR_CTRL2(%d) = 0x%08x\n", i, |
| 226 | nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i))); |
| 227 | return -EBUSY; |
| 228 | } |
| 229 | } |
| 230 | |
Ben Skeggs | 106ddad | 2010-10-19 11:14:17 +1000 | [diff] [blame] | 231 | nv_wr32(dev, NV50_PDISPLAY_PIO_CTRL, 0x00000000); |
Ben Skeggs | 106ddad | 2010-10-19 11:14:17 +1000 | [diff] [blame] | 232 | nv_mask(dev, NV50_PDISPLAY_INTR_0, 0x00000000, 0x00000000); |
Ben Skeggs | 97e2000 | 2010-10-20 14:23:29 +1000 | [diff] [blame] | 233 | nv_wr32(dev, NV50_PDISPLAY_INTR_EN_0, 0x00000000); |
Ben Skeggs | 106ddad | 2010-10-19 11:14:17 +1000 | [diff] [blame] | 234 | nv_mask(dev, NV50_PDISPLAY_INTR_1, 0x00000000, 0x00000000); |
Ben Skeggs | 97e2000 | 2010-10-20 14:23:29 +1000 | [diff] [blame] | 235 | nv_wr32(dev, NV50_PDISPLAY_INTR_EN_1, |
| 236 | NV50_PDISPLAY_INTR_EN_1_CLK_UNK10 | |
| 237 | NV50_PDISPLAY_INTR_EN_1_CLK_UNK20 | |
| 238 | NV50_PDISPLAY_INTR_EN_1_CLK_UNK40); |
Ben Skeggs | 106ddad | 2010-10-19 11:14:17 +1000 | [diff] [blame] | 239 | |
| 240 | /* enable hotplug interrupts */ |
| 241 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 242 | struct nouveau_connector *conn = nouveau_connector(connector); |
| 243 | |
Ben Skeggs | befb51e | 2011-11-18 10:23:59 +1000 | [diff] [blame^] | 244 | if (conn->hpd == DCB_GPIO_UNUSED) |
Ben Skeggs | 106ddad | 2010-10-19 11:14:17 +1000 | [diff] [blame] | 245 | continue; |
| 246 | |
Ben Skeggs | befb51e | 2011-11-18 10:23:59 +1000 | [diff] [blame^] | 247 | pgpio->irq_enable(dev, conn->hpd, true); |
Ben Skeggs | 106ddad | 2010-10-19 11:14:17 +1000 | [diff] [blame] | 248 | } |
| 249 | |
Ben Skeggs | b7bc613 | 2010-10-19 13:05:51 +1000 | [diff] [blame] | 250 | ret = nv50_evo_init(dev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 251 | if (ret) |
| 252 | return ret; |
Ben Skeggs | 59c0f57 | 2011-02-01 10:24:41 +1000 | [diff] [blame] | 253 | evo = nv50_display(dev)->master; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 254 | |
Ben Skeggs | b7bc613 | 2010-10-19 13:05:51 +1000 | [diff] [blame] | 255 | nv_wr32(dev, NV50_PDISPLAY_OBJECTS, (evo->ramin->vinst >> 8) | 9); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 256 | |
Ben Skeggs | b98e3f5 | 2011-10-14 16:13:10 +1000 | [diff] [blame] | 257 | ret = RING_SPACE(evo, 3); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 258 | if (ret) |
| 259 | return ret; |
| 260 | BEGIN_RING(evo, 0, NV50_EVO_UNK84, 2); |
Ben Skeggs | b98e3f5 | 2011-10-14 16:13:10 +1000 | [diff] [blame] | 261 | OUT_RING (evo, NV50_EVO_UNK84_NOTIFY_DISABLED); |
| 262 | OUT_RING (evo, NvEvoSync); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 263 | |
Ben Skeggs | b98e3f5 | 2011-10-14 16:13:10 +1000 | [diff] [blame] | 264 | return nv50_display_sync(dev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 265 | } |
| 266 | |
Ben Skeggs | 2a44e49 | 2011-11-09 11:36:33 +1000 | [diff] [blame] | 267 | void |
| 268 | nv50_display_fini(struct drm_device *dev) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 269 | { |
| 270 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 271 | struct nv50_display *disp = nv50_display(dev); |
Ben Skeggs | 59c0f57 | 2011-02-01 10:24:41 +1000 | [diff] [blame] | 272 | struct nouveau_channel *evo = disp->master; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 273 | struct drm_crtc *drm_crtc; |
| 274 | int ret, i; |
| 275 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 276 | NV_DEBUG_KMS(dev, "\n"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 277 | |
| 278 | list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) { |
| 279 | struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc); |
| 280 | |
| 281 | nv50_crtc_blank(crtc, true); |
| 282 | } |
| 283 | |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 284 | ret = RING_SPACE(evo, 2); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 285 | if (ret == 0) { |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 286 | BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1); |
| 287 | OUT_RING(evo, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 288 | } |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 289 | FIRE_RING(evo); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 290 | |
| 291 | /* Almost like ack'ing a vblank interrupt, maybe in the spirit of |
| 292 | * cleaning up? |
| 293 | */ |
| 294 | list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) { |
| 295 | struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc); |
| 296 | uint32_t mask = NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(crtc->index); |
| 297 | |
| 298 | if (!crtc->base.enabled) |
| 299 | continue; |
| 300 | |
| 301 | nv_wr32(dev, NV50_PDISPLAY_INTR_1, mask); |
Francisco Jerez | 4b5c152 | 2010-09-07 17:34:44 +0200 | [diff] [blame] | 302 | if (!nv_wait(dev, NV50_PDISPLAY_INTR_1, mask, mask)) { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 303 | NV_ERROR(dev, "timeout: (0x610024 & 0x%08x) == " |
| 304 | "0x%08x\n", mask, mask); |
| 305 | NV_ERROR(dev, "0x610024 = 0x%08x\n", |
| 306 | nv_rd32(dev, NV50_PDISPLAY_INTR_1)); |
| 307 | } |
| 308 | } |
| 309 | |
Ben Skeggs | 048a885 | 2011-07-04 10:47:19 +1000 | [diff] [blame] | 310 | for (i = 0; i < 2; i++) { |
| 311 | nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0); |
| 312 | if (!nv_wait(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), |
| 313 | NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) { |
| 314 | NV_ERROR(dev, "timeout: CURSOR_CTRL2_STATUS == 0\n"); |
| 315 | NV_ERROR(dev, "CURSOR_CTRL2 = 0x%08x\n", |
| 316 | nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i))); |
| 317 | } |
| 318 | } |
| 319 | |
Ben Skeggs | b7bc613 | 2010-10-19 13:05:51 +1000 | [diff] [blame] | 320 | nv50_evo_fini(dev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 321 | |
| 322 | for (i = 0; i < 3; i++) { |
Francisco Jerez | 4b5c152 | 2010-09-07 17:34:44 +0200 | [diff] [blame] | 323 | if (!nv_wait(dev, NV50_PDISPLAY_SOR_DPMS_STATE(i), |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 324 | NV50_PDISPLAY_SOR_DPMS_STATE_WAIT, 0)) { |
| 325 | NV_ERROR(dev, "timeout: SOR_DPMS_STATE_WAIT(%d) == 0\n", i); |
| 326 | NV_ERROR(dev, "SOR_DPMS_STATE(%d) = 0x%08x\n", i, |
| 327 | nv_rd32(dev, NV50_PDISPLAY_SOR_DPMS_STATE(i))); |
| 328 | } |
| 329 | } |
| 330 | |
| 331 | /* disable interrupts. */ |
Ben Skeggs | 97e2000 | 2010-10-20 14:23:29 +1000 | [diff] [blame] | 332 | nv_wr32(dev, NV50_PDISPLAY_INTR_EN_1, 0x00000000); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 333 | |
| 334 | /* disable hotplug interrupts */ |
| 335 | nv_wr32(dev, 0xe054, 0xffffffff); |
| 336 | nv_wr32(dev, 0xe050, 0x00000000); |
| 337 | if (dev_priv->chipset >= 0x90) { |
| 338 | nv_wr32(dev, 0xe074, 0xffffffff); |
| 339 | nv_wr32(dev, 0xe070, 0x00000000); |
| 340 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 341 | } |
| 342 | |
Ben Skeggs | 2a44e49 | 2011-11-09 11:36:33 +1000 | [diff] [blame] | 343 | int |
| 344 | nv50_display_create(struct drm_device *dev) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 345 | { |
| 346 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | 04a39c5 | 2010-02-24 10:03:05 +1000 | [diff] [blame] | 347 | struct dcb_table *dcb = &dev_priv->vbios.dcb; |
Ben Skeggs | 8f1a608 | 2010-06-28 14:35:50 +1000 | [diff] [blame] | 348 | struct drm_connector *connector, *ct; |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 349 | struct nv50_display *priv; |
Ben Skeggs | 1772fcc | 2011-11-09 15:52:43 +1000 | [diff] [blame] | 350 | int ret, i; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 351 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 352 | NV_DEBUG_KMS(dev, "\n"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 353 | |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 354 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); |
| 355 | if (!priv) |
| 356 | return -ENOMEM; |
| 357 | dev_priv->engine.display.priv = priv; |
| 358 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 359 | /* Create CRTC objects */ |
| 360 | for (i = 0; i < 2; i++) |
| 361 | nv50_crtc_create(dev, i); |
| 362 | |
| 363 | /* We setup the encoders from the BIOS table */ |
| 364 | for (i = 0 ; i < dcb->entries; i++) { |
| 365 | struct dcb_entry *entry = &dcb->entry[i]; |
| 366 | |
| 367 | if (entry->location != DCB_LOC_ON_CHIP) { |
| 368 | NV_WARN(dev, "Off-chip encoder %d/%d unsupported\n", |
| 369 | entry->type, ffs(entry->or) - 1); |
| 370 | continue; |
| 371 | } |
| 372 | |
Ben Skeggs | 8f1a608 | 2010-06-28 14:35:50 +1000 | [diff] [blame] | 373 | connector = nouveau_connector_create(dev, entry->connector); |
| 374 | if (IS_ERR(connector)) |
| 375 | continue; |
| 376 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 377 | switch (entry->type) { |
| 378 | case OUTPUT_TMDS: |
| 379 | case OUTPUT_LVDS: |
| 380 | case OUTPUT_DP: |
Ben Skeggs | 8f1a608 | 2010-06-28 14:35:50 +1000 | [diff] [blame] | 381 | nv50_sor_create(connector, entry); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 382 | break; |
| 383 | case OUTPUT_ANALOG: |
Ben Skeggs | 8f1a608 | 2010-06-28 14:35:50 +1000 | [diff] [blame] | 384 | nv50_dac_create(connector, entry); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 385 | break; |
| 386 | default: |
| 387 | NV_WARN(dev, "DCB encoder %d unknown\n", entry->type); |
| 388 | continue; |
| 389 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 390 | } |
| 391 | |
Ben Skeggs | 8f1a608 | 2010-06-28 14:35:50 +1000 | [diff] [blame] | 392 | list_for_each_entry_safe(connector, ct, |
| 393 | &dev->mode_config.connector_list, head) { |
| 394 | if (!connector->encoder_ids[0]) { |
| 395 | NV_WARN(dev, "%s has no encoders, removing\n", |
| 396 | drm_get_connector_name(connector)); |
| 397 | connector->funcs->destroy(connector); |
| 398 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 399 | } |
| 400 | |
Ben Skeggs | f13e435 | 2011-02-03 20:06:14 +1000 | [diff] [blame] | 401 | tasklet_init(&priv->tasklet, nv50_display_bh, (unsigned long)dev); |
Ben Skeggs | 19b7fc7 | 2010-11-03 10:27:27 +1000 | [diff] [blame] | 402 | nouveau_irq_register(dev, 26, nv50_display_isr); |
Ben Skeggs | 1772fcc | 2011-11-09 15:52:43 +1000 | [diff] [blame] | 403 | |
| 404 | ret = nv50_evo_create(dev); |
| 405 | if (ret) { |
| 406 | nv50_display_destroy(dev); |
| 407 | return ret; |
| 408 | } |
| 409 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 410 | return 0; |
| 411 | } |
| 412 | |
Francisco Jerez | c88c2e0 | 2010-07-24 17:37:33 +0200 | [diff] [blame] | 413 | void |
| 414 | nv50_display_destroy(struct drm_device *dev) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 415 | { |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 416 | struct nv50_display *disp = nv50_display(dev); |
Tejun Heo | d82f8e6 | 2011-01-26 17:49:18 +0100 | [diff] [blame] | 417 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 418 | NV_DEBUG_KMS(dev, "\n"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 419 | |
Ben Skeggs | 1772fcc | 2011-11-09 15:52:43 +1000 | [diff] [blame] | 420 | nv50_evo_destroy(dev); |
Ben Skeggs | 19b7fc7 | 2010-11-03 10:27:27 +1000 | [diff] [blame] | 421 | nouveau_irq_unregister(dev, 26); |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 422 | kfree(disp); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 423 | } |
| 424 | |
Ben Skeggs | cdccc70 | 2011-02-07 13:29:23 +1000 | [diff] [blame] | 425 | void |
| 426 | nv50_display_flip_stop(struct drm_crtc *crtc) |
| 427 | { |
| 428 | struct nv50_display *disp = nv50_display(crtc->dev); |
| 429 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); |
| 430 | struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index]; |
| 431 | struct nouveau_channel *evo = dispc->sync; |
| 432 | int ret; |
| 433 | |
| 434 | ret = RING_SPACE(evo, 8); |
| 435 | if (ret) { |
| 436 | WARN_ON(1); |
| 437 | return; |
| 438 | } |
| 439 | |
| 440 | BEGIN_RING(evo, 0, 0x0084, 1); |
| 441 | OUT_RING (evo, 0x00000000); |
| 442 | BEGIN_RING(evo, 0, 0x0094, 1); |
| 443 | OUT_RING (evo, 0x00000000); |
| 444 | BEGIN_RING(evo, 0, 0x00c0, 1); |
| 445 | OUT_RING (evo, 0x00000000); |
| 446 | BEGIN_RING(evo, 0, 0x0080, 1); |
| 447 | OUT_RING (evo, 0x00000000); |
| 448 | FIRE_RING (evo); |
| 449 | } |
| 450 | |
| 451 | int |
| 452 | nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb, |
| 453 | struct nouveau_channel *chan) |
| 454 | { |
| 455 | struct drm_nouveau_private *dev_priv = crtc->dev->dev_private; |
| 456 | struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb); |
| 457 | struct nv50_display *disp = nv50_display(crtc->dev); |
| 458 | struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc); |
| 459 | struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index]; |
| 460 | struct nouveau_channel *evo = dispc->sync; |
| 461 | int ret; |
| 462 | |
Ben Skeggs | f66b3d5 | 2011-06-16 14:40:27 +1000 | [diff] [blame] | 463 | ret = RING_SPACE(evo, chan ? 25 : 27); |
Ben Skeggs | cdccc70 | 2011-02-07 13:29:23 +1000 | [diff] [blame] | 464 | if (unlikely(ret)) |
| 465 | return ret; |
| 466 | |
| 467 | /* synchronise with the rendering channel, if necessary */ |
| 468 | if (likely(chan)) { |
Ben Skeggs | cdccc70 | 2011-02-07 13:29:23 +1000 | [diff] [blame] | 469 | ret = RING_SPACE(chan, 10); |
| 470 | if (ret) { |
| 471 | WIND_RING(evo); |
| 472 | return ret; |
| 473 | } |
| 474 | |
| 475 | if (dev_priv->chipset < 0xc0) { |
| 476 | BEGIN_RING(chan, NvSubSw, 0x0060, 2); |
| 477 | OUT_RING (chan, NvEvoSema0 + nv_crtc->index); |
| 478 | OUT_RING (chan, dispc->sem.offset); |
| 479 | BEGIN_RING(chan, NvSubSw, 0x006c, 1); |
| 480 | OUT_RING (chan, 0xf00d0000 | dispc->sem.value); |
| 481 | BEGIN_RING(chan, NvSubSw, 0x0064, 2); |
| 482 | OUT_RING (chan, dispc->sem.offset ^ 0x10); |
| 483 | OUT_RING (chan, 0x74b1e000); |
| 484 | BEGIN_RING(chan, NvSubSw, 0x0060, 1); |
| 485 | if (dev_priv->chipset < 0x84) |
| 486 | OUT_RING (chan, NvSema); |
| 487 | else |
| 488 | OUT_RING (chan, chan->vram_handle); |
| 489 | } else { |
Ben Skeggs | 3d483d5 | 2011-06-07 15:43:31 +1000 | [diff] [blame] | 490 | u64 offset = chan->dispc_vma[nv_crtc->index].offset; |
| 491 | offset += dispc->sem.offset; |
Ben Skeggs | cdccc70 | 2011-02-07 13:29:23 +1000 | [diff] [blame] | 492 | BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0010, 4); |
| 493 | OUT_RING (chan, upper_32_bits(offset)); |
| 494 | OUT_RING (chan, lower_32_bits(offset)); |
| 495 | OUT_RING (chan, 0xf00d0000 | dispc->sem.value); |
| 496 | OUT_RING (chan, 0x1002); |
| 497 | BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0010, 4); |
| 498 | OUT_RING (chan, upper_32_bits(offset)); |
| 499 | OUT_RING (chan, lower_32_bits(offset ^ 0x10)); |
| 500 | OUT_RING (chan, 0x74b1e000); |
| 501 | OUT_RING (chan, 0x1001); |
| 502 | } |
| 503 | FIRE_RING (chan); |
| 504 | } else { |
| 505 | nouveau_bo_wr32(dispc->sem.bo, dispc->sem.offset / 4, |
| 506 | 0xf00d0000 | dispc->sem.value); |
| 507 | } |
| 508 | |
| 509 | /* queue the flip on the crtc's "display sync" channel */ |
| 510 | BEGIN_RING(evo, 0, 0x0100, 1); |
| 511 | OUT_RING (evo, 0xfffe0000); |
Ben Skeggs | f66b3d5 | 2011-06-16 14:40:27 +1000 | [diff] [blame] | 512 | if (chan) { |
| 513 | BEGIN_RING(evo, 0, 0x0084, 1); |
| 514 | OUT_RING (evo, 0x00000100); |
| 515 | } else { |
| 516 | BEGIN_RING(evo, 0, 0x0084, 1); |
| 517 | OUT_RING (evo, 0x00000010); |
| 518 | /* allows gamma somehow, PDISP will bitch at you if |
| 519 | * you don't wait for vblank before changing this.. |
| 520 | */ |
| 521 | BEGIN_RING(evo, 0, 0x00e0, 1); |
| 522 | OUT_RING (evo, 0x40000000); |
| 523 | } |
| 524 | BEGIN_RING(evo, 0, 0x0088, 4); |
Ben Skeggs | cdccc70 | 2011-02-07 13:29:23 +1000 | [diff] [blame] | 525 | OUT_RING (evo, dispc->sem.offset); |
| 526 | OUT_RING (evo, 0xf00d0000 | dispc->sem.value); |
| 527 | OUT_RING (evo, 0x74b1e000); |
| 528 | OUT_RING (evo, NvEvoSync); |
| 529 | BEGIN_RING(evo, 0, 0x00a0, 2); |
| 530 | OUT_RING (evo, 0x00000000); |
| 531 | OUT_RING (evo, 0x00000000); |
| 532 | BEGIN_RING(evo, 0, 0x00c0, 1); |
| 533 | OUT_RING (evo, nv_fb->r_dma); |
| 534 | BEGIN_RING(evo, 0, 0x0110, 2); |
| 535 | OUT_RING (evo, 0x00000000); |
| 536 | OUT_RING (evo, 0x00000000); |
| 537 | BEGIN_RING(evo, 0, 0x0800, 5); |
Ben Skeggs | 180cc30 | 2011-06-07 11:24:14 +1000 | [diff] [blame] | 538 | OUT_RING (evo, nv_fb->nvbo->bo.offset >> 8); |
Ben Skeggs | cdccc70 | 2011-02-07 13:29:23 +1000 | [diff] [blame] | 539 | OUT_RING (evo, 0); |
| 540 | OUT_RING (evo, (fb->height << 16) | fb->width); |
| 541 | OUT_RING (evo, nv_fb->r_pitch); |
| 542 | OUT_RING (evo, nv_fb->r_format); |
| 543 | BEGIN_RING(evo, 0, 0x0080, 1); |
| 544 | OUT_RING (evo, 0x00000000); |
| 545 | FIRE_RING (evo); |
| 546 | |
| 547 | dispc->sem.offset ^= 0x10; |
| 548 | dispc->sem.value++; |
| 549 | return 0; |
| 550 | } |
| 551 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 552 | static u16 |
| 553 | nv50_display_script_select(struct drm_device *dev, struct dcb_entry *dcb, |
| 554 | u32 mc, int pxclk) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 555 | { |
| 556 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | 75c722d | 2009-12-21 12:16:52 +1000 | [diff] [blame] | 557 | struct nouveau_connector *nv_connector = NULL; |
| 558 | struct drm_encoder *encoder; |
Ben Skeggs | 04a39c5 | 2010-02-24 10:03:05 +1000 | [diff] [blame] | 559 | struct nvbios *bios = &dev_priv->vbios; |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 560 | u32 script = 0, or; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 561 | |
Ben Skeggs | 75c722d | 2009-12-21 12:16:52 +1000 | [diff] [blame] | 562 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 563 | struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder); |
| 564 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 565 | if (nv_encoder->dcb != dcb) |
Ben Skeggs | 75c722d | 2009-12-21 12:16:52 +1000 | [diff] [blame] | 566 | continue; |
| 567 | |
| 568 | nv_connector = nouveau_encoder_connector_get(nv_encoder); |
| 569 | break; |
| 570 | } |
| 571 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 572 | or = ffs(dcb->or) - 1; |
| 573 | switch (dcb->type) { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 574 | case OUTPUT_LVDS: |
| 575 | script = (mc >> 8) & 0xf; |
Ben Skeggs | 04a39c5 | 2010-02-24 10:03:05 +1000 | [diff] [blame] | 576 | if (bios->fp_no_ddc) { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 577 | if (bios->fp.dual_link) |
| 578 | script |= 0x0100; |
| 579 | if (bios->fp.if_is_24bit) |
| 580 | script |= 0x0200; |
| 581 | } else { |
Ben Skeggs | b23b9e7 | 2011-04-18 10:49:03 +1000 | [diff] [blame] | 582 | /* determine number of lvds links */ |
| 583 | if (nv_connector && nv_connector->edid && |
Ben Skeggs | befb51e | 2011-11-18 10:23:59 +1000 | [diff] [blame^] | 584 | nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) { |
Ben Skeggs | b23b9e7 | 2011-04-18 10:49:03 +1000 | [diff] [blame] | 585 | /* http://www.spwg.org */ |
| 586 | if (((u8 *)nv_connector->edid)[121] == 2) |
| 587 | script |= 0x0100; |
| 588 | } else |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 589 | if (pxclk >= bios->fp.duallink_transition_clk) { |
| 590 | script |= 0x0100; |
Ben Skeggs | b23b9e7 | 2011-04-18 10:49:03 +1000 | [diff] [blame] | 591 | } |
| 592 | |
| 593 | /* determine panel depth */ |
| 594 | if (script & 0x0100) { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 595 | if (bios->fp.strapless_is_24bit & 2) |
| 596 | script |= 0x0200; |
Ben Skeggs | b23b9e7 | 2011-04-18 10:49:03 +1000 | [diff] [blame] | 597 | } else { |
| 598 | if (bios->fp.strapless_is_24bit & 1) |
| 599 | script |= 0x0200; |
| 600 | } |
Ben Skeggs | 75c722d | 2009-12-21 12:16:52 +1000 | [diff] [blame] | 601 | |
| 602 | if (nv_connector && nv_connector->edid && |
| 603 | (nv_connector->edid->revision >= 4) && |
| 604 | (nv_connector->edid->input & 0x70) >= 0x20) |
| 605 | script |= 0x0200; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 606 | } |
| 607 | |
| 608 | if (nouveau_uscript_lvds >= 0) { |
| 609 | NV_INFO(dev, "override script 0x%04x with 0x%04x " |
| 610 | "for output LVDS-%d\n", script, |
| 611 | nouveau_uscript_lvds, or); |
| 612 | script = nouveau_uscript_lvds; |
| 613 | } |
| 614 | break; |
| 615 | case OUTPUT_TMDS: |
| 616 | script = (mc >> 8) & 0xf; |
| 617 | if (pxclk >= 165000) |
| 618 | script |= 0x0100; |
| 619 | |
| 620 | if (nouveau_uscript_tmds >= 0) { |
| 621 | NV_INFO(dev, "override script 0x%04x with 0x%04x " |
| 622 | "for output TMDS-%d\n", script, |
| 623 | nouveau_uscript_tmds, or); |
| 624 | script = nouveau_uscript_tmds; |
| 625 | } |
| 626 | break; |
| 627 | case OUTPUT_DP: |
| 628 | script = (mc >> 8) & 0xf; |
| 629 | break; |
| 630 | case OUTPUT_ANALOG: |
| 631 | script = 0xff; |
| 632 | break; |
| 633 | default: |
| 634 | NV_ERROR(dev, "modeset on unsupported output type!\n"); |
| 635 | break; |
| 636 | } |
| 637 | |
| 638 | return script; |
| 639 | } |
| 640 | |
| 641 | static void |
| 642 | nv50_display_vblank_crtc_handler(struct drm_device *dev, int crtc) |
| 643 | { |
| 644 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Francisco Jerez | 042206c | 2010-10-21 18:19:29 +0200 | [diff] [blame] | 645 | struct nouveau_channel *chan, *tmp; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 646 | |
Francisco Jerez | 042206c | 2010-10-21 18:19:29 +0200 | [diff] [blame] | 647 | list_for_each_entry_safe(chan, tmp, &dev_priv->vbl_waiting, |
| 648 | nvsw.vbl_wait) { |
Francisco Jerez | 1f6d2de | 2010-10-24 14:15:58 +0200 | [diff] [blame] | 649 | if (chan->nvsw.vblsem_head != crtc) |
| 650 | continue; |
| 651 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 652 | nouveau_bo_wr32(chan->notifier_bo, chan->nvsw.vblsem_offset, |
| 653 | chan->nvsw.vblsem_rval); |
| 654 | list_del(&chan->nvsw.vbl_wait); |
Francisco Jerez | 042206c | 2010-10-21 18:19:29 +0200 | [diff] [blame] | 655 | drm_vblank_put(dev, crtc); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 656 | } |
Francisco Jerez | 042206c | 2010-10-21 18:19:29 +0200 | [diff] [blame] | 657 | |
| 658 | drm_handle_vblank(dev, crtc); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 659 | } |
| 660 | |
| 661 | static void |
| 662 | nv50_display_vblank_handler(struct drm_device *dev, uint32_t intr) |
| 663 | { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 664 | if (intr & NV50_PDISPLAY_INTR_1_VBLANK_CRTC_0) |
| 665 | nv50_display_vblank_crtc_handler(dev, 0); |
| 666 | |
| 667 | if (intr & NV50_PDISPLAY_INTR_1_VBLANK_CRTC_1) |
| 668 | nv50_display_vblank_crtc_handler(dev, 1); |
| 669 | |
Francisco Jerez | 042206c | 2010-10-21 18:19:29 +0200 | [diff] [blame] | 670 | nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_VBLANK_CRTC); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 671 | } |
| 672 | |
| 673 | static void |
| 674 | nv50_display_unk10_handler(struct drm_device *dev) |
| 675 | { |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 676 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 677 | struct nv50_display *disp = nv50_display(dev); |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 678 | u32 unk30 = nv_rd32(dev, 0x610030), mc; |
Ben Skeggs | a55b68e | 2011-11-09 15:30:08 +1000 | [diff] [blame] | 679 | int i, crtc, or = 0, type = OUTPUT_ANY; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 680 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 681 | NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30); |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 682 | disp->irq.dcb = NULL; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 683 | |
| 684 | nv_wr32(dev, 0x619494, nv_rd32(dev, 0x619494) & ~8); |
| 685 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 686 | /* Determine which CRTC we're dealing with, only 1 ever will be |
| 687 | * signalled at the same time with the current nouveau code. |
| 688 | */ |
| 689 | crtc = ffs((unk30 & 0x00000060) >> 5) - 1; |
| 690 | if (crtc < 0) |
| 691 | goto ack; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 692 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 693 | /* Nothing needs to be done for the encoder */ |
| 694 | crtc = ffs((unk30 & 0x00000180) >> 7) - 1; |
| 695 | if (crtc < 0) |
| 696 | goto ack; |
| 697 | |
| 698 | /* Find which encoder was connected to the CRTC */ |
| 699 | for (i = 0; type == OUTPUT_ANY && i < 3; i++) { |
| 700 | mc = nv_rd32(dev, NV50_PDISPLAY_DAC_MODE_CTRL_C(i)); |
| 701 | NV_DEBUG_KMS(dev, "DAC-%d mc: 0x%08x\n", i, mc); |
| 702 | if (!(mc & (1 << crtc))) |
| 703 | continue; |
| 704 | |
| 705 | switch ((mc & 0x00000f00) >> 8) { |
| 706 | case 0: type = OUTPUT_ANALOG; break; |
| 707 | case 1: type = OUTPUT_TV; break; |
| 708 | default: |
| 709 | NV_ERROR(dev, "invalid mc, DAC-%d: 0x%08x\n", i, mc); |
| 710 | goto ack; |
| 711 | } |
| 712 | |
| 713 | or = i; |
| 714 | } |
| 715 | |
Ben Skeggs | 8597a1b | 2010-09-06 11:39:25 +1000 | [diff] [blame] | 716 | for (i = 0; type == OUTPUT_ANY && i < nv50_sor_nr(dev); i++) { |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 717 | if (dev_priv->chipset < 0x90 || |
| 718 | dev_priv->chipset == 0x92 || |
| 719 | dev_priv->chipset == 0xa0) |
| 720 | mc = nv_rd32(dev, NV50_PDISPLAY_SOR_MODE_CTRL_C(i)); |
| 721 | else |
| 722 | mc = nv_rd32(dev, NV90_PDISPLAY_SOR_MODE_CTRL_C(i)); |
| 723 | |
| 724 | NV_DEBUG_KMS(dev, "SOR-%d mc: 0x%08x\n", i, mc); |
| 725 | if (!(mc & (1 << crtc))) |
| 726 | continue; |
| 727 | |
| 728 | switch ((mc & 0x00000f00) >> 8) { |
| 729 | case 0: type = OUTPUT_LVDS; break; |
| 730 | case 1: type = OUTPUT_TMDS; break; |
| 731 | case 2: type = OUTPUT_TMDS; break; |
| 732 | case 5: type = OUTPUT_TMDS; break; |
| 733 | case 8: type = OUTPUT_DP; break; |
| 734 | case 9: type = OUTPUT_DP; break; |
| 735 | default: |
| 736 | NV_ERROR(dev, "invalid mc, SOR-%d: 0x%08x\n", i, mc); |
| 737 | goto ack; |
| 738 | } |
| 739 | |
| 740 | or = i; |
| 741 | } |
| 742 | |
| 743 | /* There was no encoder to disable */ |
| 744 | if (type == OUTPUT_ANY) |
| 745 | goto ack; |
| 746 | |
| 747 | /* Disable the encoder */ |
| 748 | for (i = 0; i < dev_priv->vbios.dcb.entries; i++) { |
| 749 | struct dcb_entry *dcb = &dev_priv->vbios.dcb.entry[i]; |
| 750 | |
| 751 | if (dcb->type == type && (dcb->or & (1 << or))) { |
Ben Skeggs | 02e4f58 | 2011-07-06 21:21:42 +1000 | [diff] [blame] | 752 | nouveau_bios_run_display_table(dev, 0, -1, dcb, -1); |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 753 | disp->irq.dcb = dcb; |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 754 | goto ack; |
| 755 | } |
| 756 | } |
| 757 | |
| 758 | NV_ERROR(dev, "no dcb for %d %d 0x%08x\n", or, type, mc); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 759 | ack: |
| 760 | nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK10); |
| 761 | nv_wr32(dev, 0x610030, 0x80000000); |
| 762 | } |
| 763 | |
| 764 | static void |
| 765 | nv50_display_unk20_handler(struct drm_device *dev) |
| 766 | { |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 767 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 768 | struct nv50_display *disp = nv50_display(dev); |
Ben Skeggs | ea5f278 | 2011-01-31 08:26:04 +1000 | [diff] [blame] | 769 | u32 unk30 = nv_rd32(dev, 0x610030), tmp, pclk, script, mc = 0; |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 770 | struct dcb_entry *dcb; |
Ben Skeggs | a55b68e | 2011-11-09 15:30:08 +1000 | [diff] [blame] | 771 | int i, crtc, or = 0, type = OUTPUT_ANY; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 772 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 773 | NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30); |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 774 | dcb = disp->irq.dcb; |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 775 | if (dcb) { |
Ben Skeggs | 02e4f58 | 2011-07-06 21:21:42 +1000 | [diff] [blame] | 776 | nouveau_bios_run_display_table(dev, 0, -2, dcb, -1); |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 777 | disp->irq.dcb = NULL; |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 778 | } |
| 779 | |
| 780 | /* CRTC clock change requested? */ |
| 781 | crtc = ffs((unk30 & 0x00000600) >> 9) - 1; |
| 782 | if (crtc >= 0) { |
| 783 | pclk = nv_rd32(dev, NV50_PDISPLAY_CRTC_P(crtc, CLOCK)); |
| 784 | pclk &= 0x003fffff; |
Ben Skeggs | b98e3f5 | 2011-10-14 16:13:10 +1000 | [diff] [blame] | 785 | if (pclk) |
| 786 | nv50_crtc_set_clock(dev, crtc, pclk); |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 787 | |
| 788 | tmp = nv_rd32(dev, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc)); |
| 789 | tmp &= ~0x000000f; |
| 790 | nv_wr32(dev, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc), tmp); |
| 791 | } |
| 792 | |
| 793 | /* Nothing needs to be done for the encoder */ |
| 794 | crtc = ffs((unk30 & 0x00000180) >> 7) - 1; |
| 795 | if (crtc < 0) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 796 | goto ack; |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 797 | pclk = nv_rd32(dev, NV50_PDISPLAY_CRTC_P(crtc, CLOCK)) & 0x003fffff; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 798 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 799 | /* Find which encoder is connected to the CRTC */ |
| 800 | for (i = 0; type == OUTPUT_ANY && i < 3; i++) { |
| 801 | mc = nv_rd32(dev, NV50_PDISPLAY_DAC_MODE_CTRL_P(i)); |
| 802 | NV_DEBUG_KMS(dev, "DAC-%d mc: 0x%08x\n", i, mc); |
| 803 | if (!(mc & (1 << crtc))) |
| 804 | continue; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 805 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 806 | switch ((mc & 0x00000f00) >> 8) { |
| 807 | case 0: type = OUTPUT_ANALOG; break; |
| 808 | case 1: type = OUTPUT_TV; break; |
| 809 | default: |
| 810 | NV_ERROR(dev, "invalid mc, DAC-%d: 0x%08x\n", i, mc); |
| 811 | goto ack; |
| 812 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 813 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 814 | or = i; |
| 815 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 816 | |
Ben Skeggs | 8597a1b | 2010-09-06 11:39:25 +1000 | [diff] [blame] | 817 | for (i = 0; type == OUTPUT_ANY && i < nv50_sor_nr(dev); i++) { |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 818 | if (dev_priv->chipset < 0x90 || |
| 819 | dev_priv->chipset == 0x92 || |
| 820 | dev_priv->chipset == 0xa0) |
| 821 | mc = nv_rd32(dev, NV50_PDISPLAY_SOR_MODE_CTRL_P(i)); |
| 822 | else |
| 823 | mc = nv_rd32(dev, NV90_PDISPLAY_SOR_MODE_CTRL_P(i)); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 824 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 825 | NV_DEBUG_KMS(dev, "SOR-%d mc: 0x%08x\n", i, mc); |
| 826 | if (!(mc & (1 << crtc))) |
| 827 | continue; |
Ben Skeggs | afa3b4c | 2010-04-23 08:21:48 +1000 | [diff] [blame] | 828 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 829 | switch ((mc & 0x00000f00) >> 8) { |
| 830 | case 0: type = OUTPUT_LVDS; break; |
| 831 | case 1: type = OUTPUT_TMDS; break; |
| 832 | case 2: type = OUTPUT_TMDS; break; |
| 833 | case 5: type = OUTPUT_TMDS; break; |
| 834 | case 8: type = OUTPUT_DP; break; |
| 835 | case 9: type = OUTPUT_DP; break; |
| 836 | default: |
| 837 | NV_ERROR(dev, "invalid mc, SOR-%d: 0x%08x\n", i, mc); |
| 838 | goto ack; |
| 839 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 840 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 841 | or = i; |
| 842 | } |
| 843 | |
| 844 | if (type == OUTPUT_ANY) |
| 845 | goto ack; |
| 846 | |
| 847 | /* Enable the encoder */ |
| 848 | for (i = 0; i < dev_priv->vbios.dcb.entries; i++) { |
| 849 | dcb = &dev_priv->vbios.dcb.entry[i]; |
| 850 | if (dcb->type == type && (dcb->or & (1 << or))) |
| 851 | break; |
| 852 | } |
| 853 | |
| 854 | if (i == dev_priv->vbios.dcb.entries) { |
| 855 | NV_ERROR(dev, "no dcb for %d %d 0x%08x\n", or, type, mc); |
| 856 | goto ack; |
| 857 | } |
| 858 | |
| 859 | script = nv50_display_script_select(dev, dcb, mc, pclk); |
Ben Skeggs | 02e4f58 | 2011-07-06 21:21:42 +1000 | [diff] [blame] | 860 | nouveau_bios_run_display_table(dev, script, pclk, dcb, -1); |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 861 | |
Ben Skeggs | 46959b7 | 2011-07-01 15:51:49 +1000 | [diff] [blame] | 862 | if (type == OUTPUT_DP) { |
| 863 | int link = !(dcb->dpconf.sor.link & 1); |
| 864 | if ((mc & 0x000f0000) == 0x00020000) |
| 865 | nouveau_dp_tu_update(dev, or, link, pclk, 18); |
| 866 | else |
| 867 | nouveau_dp_tu_update(dev, or, link, pclk, 24); |
| 868 | } |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 869 | |
| 870 | if (dcb->type != OUTPUT_ANALOG) { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 871 | tmp = nv_rd32(dev, NV50_PDISPLAY_SOR_CLK_CTRL2(or)); |
| 872 | tmp &= ~0x00000f0f; |
| 873 | if (script & 0x0100) |
| 874 | tmp |= 0x00000101; |
| 875 | nv_wr32(dev, NV50_PDISPLAY_SOR_CLK_CTRL2(or), tmp); |
| 876 | } else { |
| 877 | nv_wr32(dev, NV50_PDISPLAY_DAC_CLK_CTRL2(or), 0); |
| 878 | } |
| 879 | |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 880 | disp->irq.dcb = dcb; |
| 881 | disp->irq.pclk = pclk; |
| 882 | disp->irq.script = script; |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 883 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 884 | ack: |
| 885 | nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK20); |
| 886 | nv_wr32(dev, 0x610030, 0x80000000); |
| 887 | } |
| 888 | |
Ben Skeggs | 271f29e | 2010-07-09 10:37:42 +1000 | [diff] [blame] | 889 | /* If programming a TMDS output on a SOR that can also be configured for |
| 890 | * DisplayPort, make sure NV50_SOR_DP_CTRL_ENABLE is forced off. |
| 891 | * |
| 892 | * It looks like the VBIOS TMDS scripts make an attempt at this, however, |
| 893 | * the VBIOS scripts on at least one board I have only switch it off on |
| 894 | * link 0, causing a blank display if the output has previously been |
| 895 | * programmed for DisplayPort. |
| 896 | */ |
| 897 | static void |
| 898 | nv50_display_unk40_dp_set_tmds(struct drm_device *dev, struct dcb_entry *dcb) |
| 899 | { |
| 900 | int or = ffs(dcb->or) - 1, link = !(dcb->dpconf.sor.link & 1); |
| 901 | struct drm_encoder *encoder; |
| 902 | u32 tmp; |
| 903 | |
| 904 | if (dcb->type != OUTPUT_TMDS) |
| 905 | return; |
| 906 | |
| 907 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 908 | struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder); |
| 909 | |
| 910 | if (nv_encoder->dcb->type == OUTPUT_DP && |
| 911 | nv_encoder->dcb->or & (1 << or)) { |
| 912 | tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link)); |
| 913 | tmp &= ~NV50_SOR_DP_CTRL_ENABLED; |
| 914 | nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp); |
| 915 | break; |
| 916 | } |
| 917 | } |
| 918 | } |
| 919 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 920 | static void |
| 921 | nv50_display_unk40_handler(struct drm_device *dev) |
| 922 | { |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 923 | struct nv50_display *disp = nv50_display(dev); |
| 924 | struct dcb_entry *dcb = disp->irq.dcb; |
| 925 | u16 script = disp->irq.script; |
| 926 | u32 unk30 = nv_rd32(dev, 0x610030), pclk = disp->irq.pclk; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 927 | |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 928 | NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30); |
Ben Skeggs | ef8389a | 2011-02-01 10:07:32 +1000 | [diff] [blame] | 929 | disp->irq.dcb = NULL; |
Ben Skeggs | 87c0e0e | 2010-07-06 08:54:34 +1000 | [diff] [blame] | 930 | if (!dcb) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 931 | goto ack; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 932 | |
Ben Skeggs | 02e4f58 | 2011-07-06 21:21:42 +1000 | [diff] [blame] | 933 | nouveau_bios_run_display_table(dev, script, -pclk, dcb, -1); |
Ben Skeggs | 271f29e | 2010-07-09 10:37:42 +1000 | [diff] [blame] | 934 | nv50_display_unk40_dp_set_tmds(dev, dcb); |
| 935 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 936 | ack: |
| 937 | nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK40); |
| 938 | nv_wr32(dev, 0x610030, 0x80000000); |
| 939 | nv_wr32(dev, 0x619494, nv_rd32(dev, 0x619494) | 8); |
| 940 | } |
| 941 | |
Ben Skeggs | f13e435 | 2011-02-03 20:06:14 +1000 | [diff] [blame] | 942 | static void |
| 943 | nv50_display_bh(unsigned long data) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 944 | { |
Ben Skeggs | f13e435 | 2011-02-03 20:06:14 +1000 | [diff] [blame] | 945 | struct drm_device *dev = (struct drm_device *)data; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 946 | |
| 947 | for (;;) { |
| 948 | uint32_t intr0 = nv_rd32(dev, NV50_PDISPLAY_INTR_0); |
| 949 | uint32_t intr1 = nv_rd32(dev, NV50_PDISPLAY_INTR_1); |
| 950 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 951 | NV_DEBUG_KMS(dev, "PDISPLAY_INTR_BH 0x%08x 0x%08x\n", intr0, intr1); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 952 | |
| 953 | if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK10) |
| 954 | nv50_display_unk10_handler(dev); |
| 955 | else |
| 956 | if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK20) |
| 957 | nv50_display_unk20_handler(dev); |
| 958 | else |
| 959 | if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK40) |
| 960 | nv50_display_unk40_handler(dev); |
| 961 | else |
| 962 | break; |
| 963 | } |
| 964 | |
| 965 | nv_wr32(dev, NV03_PMC_INTR_EN_0, 1); |
| 966 | } |
| 967 | |
| 968 | static void |
| 969 | nv50_display_error_handler(struct drm_device *dev) |
| 970 | { |
Ben Skeggs | 97e2000 | 2010-10-20 14:23:29 +1000 | [diff] [blame] | 971 | u32 channels = (nv_rd32(dev, NV50_PDISPLAY_INTR_0) & 0x001f0000) >> 16; |
| 972 | u32 addr, data; |
| 973 | int chid; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 974 | |
Ben Skeggs | 97e2000 | 2010-10-20 14:23:29 +1000 | [diff] [blame] | 975 | for (chid = 0; chid < 5; chid++) { |
| 976 | if (!(channels & (1 << chid))) |
| 977 | continue; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 978 | |
Ben Skeggs | 97e2000 | 2010-10-20 14:23:29 +1000 | [diff] [blame] | 979 | nv_wr32(dev, NV50_PDISPLAY_INTR_0, 0x00010000 << chid); |
| 980 | addr = nv_rd32(dev, NV50_PDISPLAY_TRAPPED_ADDR(chid)); |
| 981 | data = nv_rd32(dev, NV50_PDISPLAY_TRAPPED_DATA(chid)); |
| 982 | NV_ERROR(dev, "EvoCh %d Mthd 0x%04x Data 0x%08x " |
| 983 | "(0x%04x 0x%02x)\n", chid, |
| 984 | addr & 0xffc, data, addr >> 16, (addr >> 12) & 0xf); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 985 | |
Ben Skeggs | 97e2000 | 2010-10-20 14:23:29 +1000 | [diff] [blame] | 986 | nv_wr32(dev, NV50_PDISPLAY_TRAPPED_ADDR(chid), 0x90000000); |
| 987 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 988 | } |
| 989 | |
Ben Skeggs | 19b7fc7 | 2010-11-03 10:27:27 +1000 | [diff] [blame] | 990 | static void |
| 991 | nv50_display_isr(struct drm_device *dev) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 992 | { |
Ben Skeggs | f13e435 | 2011-02-03 20:06:14 +1000 | [diff] [blame] | 993 | struct nv50_display *disp = nv50_display(dev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 994 | uint32_t delayed = 0; |
| 995 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 996 | while (nv_rd32(dev, NV50_PMC_INTR_0) & NV50_PMC_INTR_0_DISPLAY) { |
| 997 | uint32_t intr0 = nv_rd32(dev, NV50_PDISPLAY_INTR_0); |
| 998 | uint32_t intr1 = nv_rd32(dev, NV50_PDISPLAY_INTR_1); |
| 999 | uint32_t clock; |
| 1000 | |
Maarten Maathuis | ef2bb50 | 2009-12-13 16:53:12 +0100 | [diff] [blame] | 1001 | NV_DEBUG_KMS(dev, "PDISPLAY_INTR 0x%08x 0x%08x\n", intr0, intr1); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1002 | |
| 1003 | if (!intr0 && !(intr1 & ~delayed)) |
| 1004 | break; |
| 1005 | |
Ben Skeggs | 97e2000 | 2010-10-20 14:23:29 +1000 | [diff] [blame] | 1006 | if (intr0 & 0x001f0000) { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1007 | nv50_display_error_handler(dev); |
Ben Skeggs | 97e2000 | 2010-10-20 14:23:29 +1000 | [diff] [blame] | 1008 | intr0 &= ~0x001f0000; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1009 | } |
| 1010 | |
| 1011 | if (intr1 & NV50_PDISPLAY_INTR_1_VBLANK_CRTC) { |
| 1012 | nv50_display_vblank_handler(dev, intr1); |
| 1013 | intr1 &= ~NV50_PDISPLAY_INTR_1_VBLANK_CRTC; |
| 1014 | } |
| 1015 | |
| 1016 | clock = (intr1 & (NV50_PDISPLAY_INTR_1_CLK_UNK10 | |
| 1017 | NV50_PDISPLAY_INTR_1_CLK_UNK20 | |
| 1018 | NV50_PDISPLAY_INTR_1_CLK_UNK40)); |
| 1019 | if (clock) { |
| 1020 | nv_wr32(dev, NV03_PMC_INTR_EN_0, 0); |
Ben Skeggs | f13e435 | 2011-02-03 20:06:14 +1000 | [diff] [blame] | 1021 | tasklet_schedule(&disp->tasklet); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1022 | delayed |= clock; |
| 1023 | intr1 &= ~clock; |
| 1024 | } |
| 1025 | |
| 1026 | if (intr0) { |
| 1027 | NV_ERROR(dev, "unknown PDISPLAY_INTR_0: 0x%08x\n", intr0); |
| 1028 | nv_wr32(dev, NV50_PDISPLAY_INTR_0, intr0); |
| 1029 | } |
| 1030 | |
| 1031 | if (intr1) { |
| 1032 | NV_ERROR(dev, |
| 1033 | "unknown PDISPLAY_INTR_1: 0x%08x\n", intr1); |
| 1034 | nv_wr32(dev, NV50_PDISPLAY_INTR_1, intr1); |
| 1035 | } |
| 1036 | } |
| 1037 | } |