blob: 0af36177ff085c92f34cd729bd5775f25d948a2f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa27x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Nov 05, 2002
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA27x aka Bulverde.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070017#include <linux/suspend.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010018#include <linux/platform_device.h>
eric miaoc01655042008-01-28 23:00:02 +000019#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010023#include <mach/irqs.h>
Eric Miaoa58fbcd2009-01-06 17:37:37 +080024#include <mach/gpio.h>
Eric Miao51c62982009-01-02 23:17:22 +080025#include <mach/pxa27x.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010026#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/ohci.h>
28#include <mach/pm.h>
29#include <mach/dma.h>
Eric Miaof0a83702009-04-13 15:03:11 +080030#include <plat/i2c.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010033#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010034#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Eric Miao0cb0b0d2008-10-04 12:45:39 +080036void pxa27x_clear_otgph(void)
37{
38 if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH))
39 PSSR |= PSSR_OTGPH;
40}
41EXPORT_SYMBOL(pxa27x_clear_otgph);
42
Eric Miaofb1bf8c2010-01-04 16:30:58 +080043static unsigned long ac97_reset_config[] = {
44 GPIO95_AC97_nRESET,
45 GPIO95_GPIO,
46 GPIO113_AC97_nRESET,
47 GPIO113_GPIO,
48};
49
50void pxa27x_assert_ac97reset(int reset_gpio, int on)
51{
52 if (reset_gpio == 113)
53 pxa2xx_mfp_config(on ? &ac97_reset_config[0] :
54 &ac97_reset_config[1], 1);
55
56 if (reset_gpio == 95)
57 pxa2xx_mfp_config(on ? &ac97_reset_config[2] :
58 &ac97_reset_config[3], 1);
59}
60EXPORT_SYMBOL_GPL(pxa27x_assert_ac97reset);
61
Linus Torvalds1da177e2005-04-16 15:20:36 -070062/* Crystal clock: 13MHz */
63#define BASE_CLK 13000000
64
65/*
66 * Get the clock frequency as reflected by CCSR and the turbo flag.
67 * We assume these values have been applied via a fcs.
68 * If info is not 0 we also display the current settings.
69 */
Russell King15a40332007-08-20 10:07:44 +010070unsigned int pxa27x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071{
72 unsigned long ccsr, clkcfg;
73 unsigned int l, L, m, M, n2, N, S;
74 int cccr_a, t, ht, b;
75
76 ccsr = CCSR;
77 cccr_a = CCCR & (1 << 25);
78
79 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
80 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
Richard Purdieafe5df22006-02-01 19:25:59 +000081 t = clkcfg & (1 << 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 ht = clkcfg & (1 << 2);
83 b = clkcfg & (1 << 3);
84
85 l = ccsr & 0x1f;
86 n2 = (ccsr>>7) & 0xf;
87 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
88
89 L = l * BASE_CLK;
90 N = (L * n2) / 2;
91 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
92 S = (b) ? L : (L/2);
93
94 if (info) {
95 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
96 L / 1000000, (L % 1000000) / 10000, l );
97 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
98 N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
99 (t) ? "" : "in" );
100 printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
101 M / 1000000, (M % 1000000) / 10000, m );
102 printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
103 S / 1000000, (S % 1000000) / 10000 );
104 }
105
106 return (t) ? (N/1000) : (L/1000);
107}
108
109/*
110 * Return the current mem clock frequency in units of 10kHz as
111 * reflected by CCCR[A], B, and L
112 */
Russell King15a40332007-08-20 10:07:44 +0100113unsigned int pxa27x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114{
115 unsigned long ccsr, clkcfg;
116 unsigned int l, L, m, M;
117 int cccr_a, b;
118
119 ccsr = CCSR;
120 cccr_a = CCCR & (1 << 25);
121
122 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
123 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
124 b = clkcfg & (1 << 3);
125
126 l = ccsr & 0x1f;
127 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
128
129 L = l * BASE_CLK;
130 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
131
132 return (M / 10000);
133}
134
135/*
136 * Return the current LCD clock frequency in units of 10kHz as
137 */
Russell Kinga88a4472007-08-20 10:34:37 +0100138static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139{
140 unsigned long ccsr;
141 unsigned int l, L, k, K;
142
143 ccsr = CCSR;
144
145 l = ccsr & 0x1f;
146 k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
147
148 L = l * BASE_CLK;
149 K = L / k;
150
151 return (K / 10000);
152}
153
Russell Kinga6dba202007-08-20 10:18:02 +0100154static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
155{
156 return pxa27x_get_lcdclk_frequency_10khz() * 10000;
157}
158
159static const struct clkops clk_pxa27x_lcd_ops = {
160 .enable = clk_cken_enable,
161 .disable = clk_cken_disable,
162 .getrate = clk_pxa27x_lcd_getrate,
163};
164
Russell King8c3abc72008-11-08 20:25:21 +0000165static DEFINE_CK(pxa27x_lcd, LCD, &clk_pxa27x_lcd_ops);
166static DEFINE_CK(pxa27x_camera, CAMERA, &clk_pxa27x_lcd_ops);
167static DEFINE_CKEN(pxa27x_ffuart, FFUART, 14857000, 1);
168static DEFINE_CKEN(pxa27x_btuart, BTUART, 14857000, 1);
169static DEFINE_CKEN(pxa27x_stuart, STUART, 14857000, 1);
170static DEFINE_CKEN(pxa27x_i2s, I2S, 14682000, 0);
171static DEFINE_CKEN(pxa27x_i2c, I2C, 32842000, 0);
172static DEFINE_CKEN(pxa27x_usb, USB, 48000000, 5);
173static DEFINE_CKEN(pxa27x_mmc, MMC, 19500000, 0);
174static DEFINE_CKEN(pxa27x_ficp, FICP, 48000000, 0);
175static DEFINE_CKEN(pxa27x_usbhost, USBHOST, 48000000, 0);
176static DEFINE_CKEN(pxa27x_pwri2c, PWRI2C, 13000000, 0);
177static DEFINE_CKEN(pxa27x_keypad, KEYPAD, 32768, 0);
178static DEFINE_CKEN(pxa27x_ssp1, SSP1, 13000000, 0);
179static DEFINE_CKEN(pxa27x_ssp2, SSP2, 13000000, 0);
180static DEFINE_CKEN(pxa27x_ssp3, SSP3, 13000000, 0);
181static DEFINE_CKEN(pxa27x_pwm0, PWM0, 13000000, 0);
182static DEFINE_CKEN(pxa27x_pwm1, PWM1, 13000000, 0);
183static DEFINE_CKEN(pxa27x_ac97, AC97, 24576000, 0);
184static DEFINE_CKEN(pxa27x_ac97conf, AC97CONF, 24576000, 0);
185static DEFINE_CKEN(pxa27x_msl, MSL, 48000000, 0);
186static DEFINE_CKEN(pxa27x_usim, USIM, 48000000, 0);
187static DEFINE_CKEN(pxa27x_memstk, MEMSTK, 19500000, 0);
188static DEFINE_CKEN(pxa27x_im, IM, 0, 0);
189static DEFINE_CKEN(pxa27x_memc, MEMC, 0, 0);
Russell Kinga6dba202007-08-20 10:18:02 +0100190
Russell King8c3abc72008-11-08 20:25:21 +0000191static struct clk_lookup pxa27x_clkregs[] = {
192 INIT_CLKREG(&clk_pxa27x_lcd, "pxa2xx-fb", NULL),
193 INIT_CLKREG(&clk_pxa27x_camera, "pxa27x-camera.0", NULL),
194 INIT_CLKREG(&clk_pxa27x_ffuart, "pxa2xx-uart.0", NULL),
195 INIT_CLKREG(&clk_pxa27x_btuart, "pxa2xx-uart.1", NULL),
196 INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-uart.2", NULL),
197 INIT_CLKREG(&clk_pxa27x_i2s, "pxa2xx-i2s", NULL),
198 INIT_CLKREG(&clk_pxa27x_i2c, "pxa2xx-i2c.0", NULL),
199 INIT_CLKREG(&clk_pxa27x_usb, "pxa27x-udc", NULL),
200 INIT_CLKREG(&clk_pxa27x_mmc, "pxa2xx-mci.0", NULL),
201 INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-ir", "UARTCLK"),
202 INIT_CLKREG(&clk_pxa27x_ficp, "pxa2xx-ir", "FICPCLK"),
203 INIT_CLKREG(&clk_pxa27x_usbhost, "pxa27x-ohci", NULL),
204 INIT_CLKREG(&clk_pxa27x_pwri2c, "pxa2xx-i2c.1", NULL),
205 INIT_CLKREG(&clk_pxa27x_keypad, "pxa27x-keypad", NULL),
206 INIT_CLKREG(&clk_pxa27x_ssp1, "pxa27x-ssp.0", NULL),
207 INIT_CLKREG(&clk_pxa27x_ssp2, "pxa27x-ssp.1", NULL),
208 INIT_CLKREG(&clk_pxa27x_ssp3, "pxa27x-ssp.2", NULL),
209 INIT_CLKREG(&clk_pxa27x_pwm0, "pxa27x-pwm.0", NULL),
210 INIT_CLKREG(&clk_pxa27x_pwm1, "pxa27x-pwm.1", NULL),
211 INIT_CLKREG(&clk_pxa27x_ac97, NULL, "AC97CLK"),
212 INIT_CLKREG(&clk_pxa27x_ac97conf, NULL, "AC97CONFCLK"),
213 INIT_CLKREG(&clk_pxa27x_msl, NULL, "MSLCLK"),
214 INIT_CLKREG(&clk_pxa27x_usim, NULL, "USIMCLK"),
215 INIT_CLKREG(&clk_pxa27x_memstk, NULL, "MSTKCLK"),
216 INIT_CLKREG(&clk_pxa27x_im, NULL, "IMCLK"),
217 INIT_CLKREG(&clk_pxa27x_memc, NULL, "MEMCLK"),
Russell Kinga6dba202007-08-20 10:18:02 +0100218};
219
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100220#ifdef CONFIG_PM
221
Eric Miao711be5c2007-07-18 11:38:45 +0100222#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
223#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
224
Eric Miao711be5c2007-07-18 11:38:45 +0100225/*
Mike Rapoportd082d362009-05-26 09:10:18 +0300226 * allow platforms to override default PWRMODE setting used for PM_SUSPEND_MEM
227 */
228static unsigned int pwrmode = PWRMODE_SLEEP;
229
230int __init pxa27x_set_pwrmode(unsigned int mode)
231{
232 switch (mode) {
233 case PWRMODE_SLEEP:
234 case PWRMODE_DEEPSLEEP:
235 pwrmode = mode;
236 return 0;
237 }
238
239 return -EINVAL;
240}
241
242/*
Eric Miao711be5c2007-07-18 11:38:45 +0100243 * List of global PXA peripheral registers to preserve.
244 * More ones like CP and general purpose register values are preserved
245 * with the stack pointer in sleep.S.
246 */
Eric Miao5a3d9652008-09-03 18:06:34 +0800247enum {
Eric Miao711be5c2007-07-18 11:38:45 +0100248 SLEEP_SAVE_PSTR,
Eric Miao711be5c2007-07-18 11:38:45 +0100249 SLEEP_SAVE_CKEN,
Eric Miao711be5c2007-07-18 11:38:45 +0100250 SLEEP_SAVE_MDREFR,
Eric Miao5a3d9652008-09-03 18:06:34 +0800251 SLEEP_SAVE_PCFR,
Robert Jarzmik649de512008-05-02 21:17:06 +0100252 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100253};
254
255void pxa27x_cpu_pm_save(unsigned long *sleep_save)
256{
Eric Miao711be5c2007-07-18 11:38:45 +0100257 SAVE(MDREFR);
Eric Miao5a3d9652008-09-03 18:06:34 +0800258 SAVE(PCFR);
Eric Miao711be5c2007-07-18 11:38:45 +0100259
Eric Miao711be5c2007-07-18 11:38:45 +0100260 SAVE(CKEN);
261 SAVE(PSTR);
Eric Miao711be5c2007-07-18 11:38:45 +0100262}
263
264void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
265{
Eric Miao711be5c2007-07-18 11:38:45 +0100266 RESTORE(MDREFR);
Eric Miao5a3d9652008-09-03 18:06:34 +0800267 RESTORE(PCFR);
Eric Miao711be5c2007-07-18 11:38:45 +0100268
269 PSSR = PSSR_RDH | PSSR_PH;
270
271 RESTORE(CKEN);
Eric Miao711be5c2007-07-18 11:38:45 +0100272 RESTORE(PSTR);
273}
274
275void pxa27x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100276{
277 extern void pxa_cpu_standby(void);
Todd Poynor87754202005-06-03 20:52:27 +0100278
Todd Poynor87754202005-06-03 20:52:27 +0100279 /* ensure voltage-change sequencer not initiated, which hangs */
280 PCFR &= ~PCFR_FVC;
281
282 /* Clear edge-detect status register. */
283 PEDR = 0xDF12FE1B;
284
Russell Kingdc38e2a2008-05-08 16:50:39 +0100285 /* Clear reset status */
286 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
287
Todd Poynor87754202005-06-03 20:52:27 +0100288 switch (state) {
Todd Poynor26705ca2005-07-01 11:27:05 +0100289 case PM_SUSPEND_STANDBY:
290 pxa_cpu_standby();
291 break;
Todd Poynor87754202005-06-03 20:52:27 +0100292 case PM_SUSPEND_MEM:
Mike Rapoportd082d362009-05-26 09:10:18 +0300293 pxa27x_cpu_suspend(pwrmode);
Todd Poynor87754202005-06-03 20:52:27 +0100294 break;
295 }
296}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Eric Miao711be5c2007-07-18 11:38:45 +0100298static int pxa27x_cpu_pm_valid(suspend_state_t state)
Russell King88dfe982007-05-15 11:22:48 +0100299{
300 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
301}
302
Russell King41049802008-08-27 12:55:04 +0100303static int pxa27x_cpu_pm_prepare(void)
304{
305 /* set resume return address */
306 PSPR = virt_to_phys(pxa_cpu_resume);
307 return 0;
308}
309
310static void pxa27x_cpu_pm_finish(void)
311{
312 /* ensure not to come back here if it wasn't intended */
313 PSPR = 0;
314}
315
Eric Miao711be5c2007-07-18 11:38:45 +0100316static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100317 .save_count = SLEEP_SAVE_COUNT,
Eric Miao711be5c2007-07-18 11:38:45 +0100318 .save = pxa27x_cpu_pm_save,
319 .restore = pxa27x_cpu_pm_restore,
320 .valid = pxa27x_cpu_pm_valid,
321 .enter = pxa27x_cpu_pm_enter,
Russell King41049802008-08-27 12:55:04 +0100322 .prepare = pxa27x_cpu_pm_prepare,
323 .finish = pxa27x_cpu_pm_finish,
Russell Kinge176bb02007-05-15 11:16:10 +0100324};
Eric Miao711be5c2007-07-18 11:38:45 +0100325
326static void __init pxa27x_init_pm(void)
327{
328 pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
329}
eric miaof79299c2008-01-02 08:24:49 +0800330#else
331static inline void pxa27x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100332#endif
333
eric miaoc95530c2007-08-29 10:22:17 +0100334/* PXA27x: Various gpios can issue wakeup events. This logic only
335 * handles the simple cases, not the WEMUX2 and WEMUX3 options
336 */
eric miaoc95530c2007-08-29 10:22:17 +0100337static int pxa27x_set_wake(unsigned int irq, unsigned int on)
338{
339 int gpio = IRQ_TO_GPIO(irq);
340 uint32_t mask;
341
eric miaoc0a596d2008-03-11 09:46:28 +0800342 if (gpio >= 0 && gpio < 128)
343 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100344
eric miaoc0a596d2008-03-11 09:46:28 +0800345 if (irq == IRQ_KEYPAD)
346 return keypad_set_wake(on);
eric miaoc95530c2007-08-29 10:22:17 +0100347
348 switch (irq) {
349 case IRQ_RTCAlrm:
350 mask = PWER_RTC;
351 break;
352 case IRQ_USB:
353 mask = 1u << 26;
354 break;
355 default:
356 return -EINVAL;
357 }
358
eric miaoc95530c2007-08-29 10:22:17 +0100359 if (on)
360 PWER |= mask;
361 else
362 PWER &=~mask;
363
364 return 0;
365}
366
367void __init pxa27x_init_irq(void)
368{
eric miaob9e25ac2008-03-04 14:19:58 +0800369 pxa_init_irq(34, pxa27x_set_wake);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800370 pxa_init_gpio(IRQ_GPIO_2_x, 2, 120, pxa27x_set_wake);
eric miaoc95530c2007-08-29 10:22:17 +0100371}
372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373/*
374 * device registration specific to PXA27x.
375 */
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100376void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info)
Mike Rapoportb7a36702008-01-27 18:14:50 +0100377{
Philipp Zabelbc3a5952008-06-02 18:49:27 +0100378 local_irq_disable();
379 PCFR |= PCFR_PI2CEN;
380 local_irq_enable();
Eric Miao14758222008-11-28 15:24:12 +0800381 pxa_register_device(&pxa27x_device_i2c_power, info);
Mike Rapoportb7a36702008-01-27 18:14:50 +0100382}
383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384static struct platform_device *devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100385 &pxa27x_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100386 &pxa_device_i2s,
Robert Jarzmik72493142008-11-13 23:50:56 +0100387 &sa1100_device_rtc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100388 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800389 &pxa27x_device_ssp1,
390 &pxa27x_device_ssp2,
391 &pxa27x_device_ssp3,
eric miao75540c12008-04-13 21:44:04 +0100392 &pxa27x_device_pwm0,
393 &pxa27x_device_pwm1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394};
395
eric miaoc01655042008-01-28 23:00:02 +0000396static struct sys_device pxa27x_sysdev[] = {
397 {
eric miaoc01655042008-01-28 23:00:02 +0000398 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000399 }, {
Eric Miao5a3d9652008-09-03 18:06:34 +0800400 .cls = &pxa2xx_mfp_sysclass,
401 }, {
eric miao16dfdbf2008-01-28 23:00:02 +0000402 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000403 },
404};
405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406static int __init pxa27x_init(void)
407{
eric miaoc01655042008-01-28 23:00:02 +0000408 int i, ret = 0;
409
Russell Kinge176bb02007-05-15 11:16:10 +0100410 if (cpu_is_pxa27x()) {
Eric Miao04fef222008-07-29 14:26:00 +0800411
412 reset_status = RCSR;
413
Russell King0a0300d2010-01-12 12:28:00 +0000414 clkdev_add_table(pxa27x_clkregs, ARRAY_SIZE(pxa27x_clkregs));
Russell Kinga6dba202007-08-20 10:18:02 +0100415
Eric Miaofef1f992009-01-02 16:26:33 +0800416 if ((ret = pxa_init_dma(IRQ_DMA, 32)))
Eric Miaof53f0662007-06-22 05:40:17 +0100417 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800418
Eric Miao711be5c2007-07-18 11:38:45 +0100419 pxa27x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800420
eric miaoc01655042008-01-28 23:00:02 +0000421 for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
422 ret = sysdev_register(&pxa27x_sysdev[i]);
423 if (ret)
424 pr_err("failed to register sysdev[%d]\n", i);
425 }
426
Russell Kinge176bb02007-05-15 11:16:10 +0100427 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
428 }
eric miaoc01655042008-01-28 23:00:02 +0000429
Russell Kinge176bb02007-05-15 11:16:10 +0100430 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431}
432
Russell King1c104e02008-04-19 10:59:24 +0100433postcore_initcall(pxa27x_init);