Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-pxa/pxa27x.c |
| 3 | * |
| 4 | * Author: Nicolas Pitre |
| 5 | * Created: Nov 05, 2002 |
| 6 | * Copyright: MontaVista Software Inc. |
| 7 | * |
| 8 | * Code specific to PXA27x aka Bulverde. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <linux/module.h> |
| 15 | #include <linux/kernel.h> |
| 16 | #include <linux/init.h> |
Rafael J. Wysocki | 95d9ffb | 2007-10-18 03:04:39 -0700 | [diff] [blame] | 17 | #include <linux/suspend.h> |
Russell King | d052d1b | 2005-10-29 19:07:23 +0100 | [diff] [blame] | 18 | #include <linux/platform_device.h> |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 19 | #include <linux/sysdev.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 21 | #include <mach/hardware.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <asm/irq.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 23 | #include <mach/irqs.h> |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 24 | #include <mach/gpio.h> |
Eric Miao | 51c6298 | 2009-01-02 23:17:22 +0800 | [diff] [blame] | 25 | #include <mach/pxa27x.h> |
Russell King | afd2fc0 | 2008-08-07 11:05:25 +0100 | [diff] [blame] | 26 | #include <mach/reset.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 27 | #include <mach/ohci.h> |
| 28 | #include <mach/pm.h> |
| 29 | #include <mach/dma.h> |
Eric Miao | f0a8370 | 2009-04-13 15:03:11 +0800 | [diff] [blame] | 30 | #include <plat/i2c.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | |
| 32 | #include "generic.h" |
Russell King | 46c41e6 | 2007-05-15 15:39:36 +0100 | [diff] [blame] | 33 | #include "devices.h" |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 34 | #include "clock.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | |
Eric Miao | 0cb0b0d | 2008-10-04 12:45:39 +0800 | [diff] [blame] | 36 | void pxa27x_clear_otgph(void) |
| 37 | { |
| 38 | if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH)) |
| 39 | PSSR |= PSSR_OTGPH; |
| 40 | } |
| 41 | EXPORT_SYMBOL(pxa27x_clear_otgph); |
| 42 | |
Eric Miao | fb1bf8c | 2010-01-04 16:30:58 +0800 | [diff] [blame] | 43 | static unsigned long ac97_reset_config[] = { |
| 44 | GPIO95_AC97_nRESET, |
| 45 | GPIO95_GPIO, |
| 46 | GPIO113_AC97_nRESET, |
| 47 | GPIO113_GPIO, |
| 48 | }; |
| 49 | |
| 50 | void pxa27x_assert_ac97reset(int reset_gpio, int on) |
| 51 | { |
| 52 | if (reset_gpio == 113) |
| 53 | pxa2xx_mfp_config(on ? &ac97_reset_config[0] : |
| 54 | &ac97_reset_config[1], 1); |
| 55 | |
| 56 | if (reset_gpio == 95) |
| 57 | pxa2xx_mfp_config(on ? &ac97_reset_config[2] : |
| 58 | &ac97_reset_config[3], 1); |
| 59 | } |
| 60 | EXPORT_SYMBOL_GPL(pxa27x_assert_ac97reset); |
| 61 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | /* Crystal clock: 13MHz */ |
| 63 | #define BASE_CLK 13000000 |
| 64 | |
| 65 | /* |
| 66 | * Get the clock frequency as reflected by CCSR and the turbo flag. |
| 67 | * We assume these values have been applied via a fcs. |
| 68 | * If info is not 0 we also display the current settings. |
| 69 | */ |
Russell King | 15a4033 | 2007-08-20 10:07:44 +0100 | [diff] [blame] | 70 | unsigned int pxa27x_get_clk_frequency_khz(int info) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | { |
| 72 | unsigned long ccsr, clkcfg; |
| 73 | unsigned int l, L, m, M, n2, N, S; |
| 74 | int cccr_a, t, ht, b; |
| 75 | |
| 76 | ccsr = CCSR; |
| 77 | cccr_a = CCCR & (1 << 25); |
| 78 | |
| 79 | /* Read clkcfg register: it has turbo, b, half-turbo (and f) */ |
| 80 | asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) ); |
Richard Purdie | afe5df2 | 2006-02-01 19:25:59 +0000 | [diff] [blame] | 81 | t = clkcfg & (1 << 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | ht = clkcfg & (1 << 2); |
| 83 | b = clkcfg & (1 << 3); |
| 84 | |
| 85 | l = ccsr & 0x1f; |
| 86 | n2 = (ccsr>>7) & 0xf; |
| 87 | m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4; |
| 88 | |
| 89 | L = l * BASE_CLK; |
| 90 | N = (L * n2) / 2; |
| 91 | M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2)); |
| 92 | S = (b) ? L : (L/2); |
| 93 | |
| 94 | if (info) { |
| 95 | printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n", |
| 96 | L / 1000000, (L % 1000000) / 10000, l ); |
| 97 | printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n", |
| 98 | N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5, |
| 99 | (t) ? "" : "in" ); |
| 100 | printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n", |
| 101 | M / 1000000, (M % 1000000) / 10000, m ); |
| 102 | printk( KERN_INFO "System bus clock: %d.%02dMHz \n", |
| 103 | S / 1000000, (S % 1000000) / 10000 ); |
| 104 | } |
| 105 | |
| 106 | return (t) ? (N/1000) : (L/1000); |
| 107 | } |
| 108 | |
| 109 | /* |
| 110 | * Return the current mem clock frequency in units of 10kHz as |
| 111 | * reflected by CCCR[A], B, and L |
| 112 | */ |
Russell King | 15a4033 | 2007-08-20 10:07:44 +0100 | [diff] [blame] | 113 | unsigned int pxa27x_get_memclk_frequency_10khz(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 114 | { |
| 115 | unsigned long ccsr, clkcfg; |
| 116 | unsigned int l, L, m, M; |
| 117 | int cccr_a, b; |
| 118 | |
| 119 | ccsr = CCSR; |
| 120 | cccr_a = CCCR & (1 << 25); |
| 121 | |
| 122 | /* Read clkcfg register: it has turbo, b, half-turbo (and f) */ |
| 123 | asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) ); |
| 124 | b = clkcfg & (1 << 3); |
| 125 | |
| 126 | l = ccsr & 0x1f; |
| 127 | m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4; |
| 128 | |
| 129 | L = l * BASE_CLK; |
| 130 | M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2)); |
| 131 | |
| 132 | return (M / 10000); |
| 133 | } |
| 134 | |
| 135 | /* |
| 136 | * Return the current LCD clock frequency in units of 10kHz as |
| 137 | */ |
Russell King | a88a447 | 2007-08-20 10:34:37 +0100 | [diff] [blame] | 138 | static unsigned int pxa27x_get_lcdclk_frequency_10khz(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | { |
| 140 | unsigned long ccsr; |
| 141 | unsigned int l, L, k, K; |
| 142 | |
| 143 | ccsr = CCSR; |
| 144 | |
| 145 | l = ccsr & 0x1f; |
| 146 | k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4; |
| 147 | |
| 148 | L = l * BASE_CLK; |
| 149 | K = L / k; |
| 150 | |
| 151 | return (K / 10000); |
| 152 | } |
| 153 | |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 154 | static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk) |
| 155 | { |
| 156 | return pxa27x_get_lcdclk_frequency_10khz() * 10000; |
| 157 | } |
| 158 | |
| 159 | static const struct clkops clk_pxa27x_lcd_ops = { |
| 160 | .enable = clk_cken_enable, |
| 161 | .disable = clk_cken_disable, |
| 162 | .getrate = clk_pxa27x_lcd_getrate, |
| 163 | }; |
| 164 | |
Russell King | 8c3abc7 | 2008-11-08 20:25:21 +0000 | [diff] [blame] | 165 | static DEFINE_CK(pxa27x_lcd, LCD, &clk_pxa27x_lcd_ops); |
| 166 | static DEFINE_CK(pxa27x_camera, CAMERA, &clk_pxa27x_lcd_ops); |
| 167 | static DEFINE_CKEN(pxa27x_ffuart, FFUART, 14857000, 1); |
| 168 | static DEFINE_CKEN(pxa27x_btuart, BTUART, 14857000, 1); |
| 169 | static DEFINE_CKEN(pxa27x_stuart, STUART, 14857000, 1); |
| 170 | static DEFINE_CKEN(pxa27x_i2s, I2S, 14682000, 0); |
| 171 | static DEFINE_CKEN(pxa27x_i2c, I2C, 32842000, 0); |
| 172 | static DEFINE_CKEN(pxa27x_usb, USB, 48000000, 5); |
| 173 | static DEFINE_CKEN(pxa27x_mmc, MMC, 19500000, 0); |
| 174 | static DEFINE_CKEN(pxa27x_ficp, FICP, 48000000, 0); |
| 175 | static DEFINE_CKEN(pxa27x_usbhost, USBHOST, 48000000, 0); |
| 176 | static DEFINE_CKEN(pxa27x_pwri2c, PWRI2C, 13000000, 0); |
| 177 | static DEFINE_CKEN(pxa27x_keypad, KEYPAD, 32768, 0); |
| 178 | static DEFINE_CKEN(pxa27x_ssp1, SSP1, 13000000, 0); |
| 179 | static DEFINE_CKEN(pxa27x_ssp2, SSP2, 13000000, 0); |
| 180 | static DEFINE_CKEN(pxa27x_ssp3, SSP3, 13000000, 0); |
| 181 | static DEFINE_CKEN(pxa27x_pwm0, PWM0, 13000000, 0); |
| 182 | static DEFINE_CKEN(pxa27x_pwm1, PWM1, 13000000, 0); |
| 183 | static DEFINE_CKEN(pxa27x_ac97, AC97, 24576000, 0); |
| 184 | static DEFINE_CKEN(pxa27x_ac97conf, AC97CONF, 24576000, 0); |
| 185 | static DEFINE_CKEN(pxa27x_msl, MSL, 48000000, 0); |
| 186 | static DEFINE_CKEN(pxa27x_usim, USIM, 48000000, 0); |
| 187 | static DEFINE_CKEN(pxa27x_memstk, MEMSTK, 19500000, 0); |
| 188 | static DEFINE_CKEN(pxa27x_im, IM, 0, 0); |
| 189 | static DEFINE_CKEN(pxa27x_memc, MEMC, 0, 0); |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 190 | |
Russell King | 8c3abc7 | 2008-11-08 20:25:21 +0000 | [diff] [blame] | 191 | static struct clk_lookup pxa27x_clkregs[] = { |
| 192 | INIT_CLKREG(&clk_pxa27x_lcd, "pxa2xx-fb", NULL), |
| 193 | INIT_CLKREG(&clk_pxa27x_camera, "pxa27x-camera.0", NULL), |
| 194 | INIT_CLKREG(&clk_pxa27x_ffuart, "pxa2xx-uart.0", NULL), |
| 195 | INIT_CLKREG(&clk_pxa27x_btuart, "pxa2xx-uart.1", NULL), |
| 196 | INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-uart.2", NULL), |
| 197 | INIT_CLKREG(&clk_pxa27x_i2s, "pxa2xx-i2s", NULL), |
| 198 | INIT_CLKREG(&clk_pxa27x_i2c, "pxa2xx-i2c.0", NULL), |
| 199 | INIT_CLKREG(&clk_pxa27x_usb, "pxa27x-udc", NULL), |
| 200 | INIT_CLKREG(&clk_pxa27x_mmc, "pxa2xx-mci.0", NULL), |
| 201 | INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-ir", "UARTCLK"), |
| 202 | INIT_CLKREG(&clk_pxa27x_ficp, "pxa2xx-ir", "FICPCLK"), |
| 203 | INIT_CLKREG(&clk_pxa27x_usbhost, "pxa27x-ohci", NULL), |
| 204 | INIT_CLKREG(&clk_pxa27x_pwri2c, "pxa2xx-i2c.1", NULL), |
| 205 | INIT_CLKREG(&clk_pxa27x_keypad, "pxa27x-keypad", NULL), |
| 206 | INIT_CLKREG(&clk_pxa27x_ssp1, "pxa27x-ssp.0", NULL), |
| 207 | INIT_CLKREG(&clk_pxa27x_ssp2, "pxa27x-ssp.1", NULL), |
| 208 | INIT_CLKREG(&clk_pxa27x_ssp3, "pxa27x-ssp.2", NULL), |
| 209 | INIT_CLKREG(&clk_pxa27x_pwm0, "pxa27x-pwm.0", NULL), |
| 210 | INIT_CLKREG(&clk_pxa27x_pwm1, "pxa27x-pwm.1", NULL), |
| 211 | INIT_CLKREG(&clk_pxa27x_ac97, NULL, "AC97CLK"), |
| 212 | INIT_CLKREG(&clk_pxa27x_ac97conf, NULL, "AC97CONFCLK"), |
| 213 | INIT_CLKREG(&clk_pxa27x_msl, NULL, "MSLCLK"), |
| 214 | INIT_CLKREG(&clk_pxa27x_usim, NULL, "USIMCLK"), |
| 215 | INIT_CLKREG(&clk_pxa27x_memstk, NULL, "MSTKCLK"), |
| 216 | INIT_CLKREG(&clk_pxa27x_im, NULL, "IMCLK"), |
| 217 | INIT_CLKREG(&clk_pxa27x_memc, NULL, "MEMCLK"), |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 218 | }; |
| 219 | |
Nicolas Pitre | a8fa3f0 | 2005-06-13 22:35:41 +0100 | [diff] [blame] | 220 | #ifdef CONFIG_PM |
| 221 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 222 | #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x |
| 223 | #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x] |
| 224 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 225 | /* |
Mike Rapoport | d082d36 | 2009-05-26 09:10:18 +0300 | [diff] [blame] | 226 | * allow platforms to override default PWRMODE setting used for PM_SUSPEND_MEM |
| 227 | */ |
| 228 | static unsigned int pwrmode = PWRMODE_SLEEP; |
| 229 | |
| 230 | int __init pxa27x_set_pwrmode(unsigned int mode) |
| 231 | { |
| 232 | switch (mode) { |
| 233 | case PWRMODE_SLEEP: |
| 234 | case PWRMODE_DEEPSLEEP: |
| 235 | pwrmode = mode; |
| 236 | return 0; |
| 237 | } |
| 238 | |
| 239 | return -EINVAL; |
| 240 | } |
| 241 | |
| 242 | /* |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 243 | * List of global PXA peripheral registers to preserve. |
| 244 | * More ones like CP and general purpose register values are preserved |
| 245 | * with the stack pointer in sleep.S. |
| 246 | */ |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 247 | enum { |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 248 | SLEEP_SAVE_PSTR, |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 249 | SLEEP_SAVE_CKEN, |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 250 | SLEEP_SAVE_MDREFR, |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 251 | SLEEP_SAVE_PCFR, |
Robert Jarzmik | 649de51 | 2008-05-02 21:17:06 +0100 | [diff] [blame] | 252 | SLEEP_SAVE_COUNT |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 253 | }; |
| 254 | |
| 255 | void pxa27x_cpu_pm_save(unsigned long *sleep_save) |
| 256 | { |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 257 | SAVE(MDREFR); |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 258 | SAVE(PCFR); |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 259 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 260 | SAVE(CKEN); |
| 261 | SAVE(PSTR); |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 262 | } |
| 263 | |
| 264 | void pxa27x_cpu_pm_restore(unsigned long *sleep_save) |
| 265 | { |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 266 | RESTORE(MDREFR); |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 267 | RESTORE(PCFR); |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 268 | |
| 269 | PSSR = PSSR_RDH | PSSR_PH; |
| 270 | |
| 271 | RESTORE(CKEN); |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 272 | RESTORE(PSTR); |
| 273 | } |
| 274 | |
| 275 | void pxa27x_cpu_pm_enter(suspend_state_t state) |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 276 | { |
| 277 | extern void pxa_cpu_standby(void); |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 278 | |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 279 | /* ensure voltage-change sequencer not initiated, which hangs */ |
| 280 | PCFR &= ~PCFR_FVC; |
| 281 | |
| 282 | /* Clear edge-detect status register. */ |
| 283 | PEDR = 0xDF12FE1B; |
| 284 | |
Russell King | dc38e2a | 2008-05-08 16:50:39 +0100 | [diff] [blame] | 285 | /* Clear reset status */ |
| 286 | RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR; |
| 287 | |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 288 | switch (state) { |
Todd Poynor | 26705ca | 2005-07-01 11:27:05 +0100 | [diff] [blame] | 289 | case PM_SUSPEND_STANDBY: |
| 290 | pxa_cpu_standby(); |
| 291 | break; |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 292 | case PM_SUSPEND_MEM: |
Mike Rapoport | d082d36 | 2009-05-26 09:10:18 +0300 | [diff] [blame] | 293 | pxa27x_cpu_suspend(pwrmode); |
Todd Poynor | 8775420 | 2005-06-03 20:52:27 +0100 | [diff] [blame] | 294 | break; |
| 295 | } |
| 296 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 298 | static int pxa27x_cpu_pm_valid(suspend_state_t state) |
Russell King | 88dfe98 | 2007-05-15 11:22:48 +0100 | [diff] [blame] | 299 | { |
| 300 | return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY; |
| 301 | } |
| 302 | |
Russell King | 4104980 | 2008-08-27 12:55:04 +0100 | [diff] [blame] | 303 | static int pxa27x_cpu_pm_prepare(void) |
| 304 | { |
| 305 | /* set resume return address */ |
| 306 | PSPR = virt_to_phys(pxa_cpu_resume); |
| 307 | return 0; |
| 308 | } |
| 309 | |
| 310 | static void pxa27x_cpu_pm_finish(void) |
| 311 | { |
| 312 | /* ensure not to come back here if it wasn't intended */ |
| 313 | PSPR = 0; |
| 314 | } |
| 315 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 316 | static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = { |
Robert Jarzmik | 649de51 | 2008-05-02 21:17:06 +0100 | [diff] [blame] | 317 | .save_count = SLEEP_SAVE_COUNT, |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 318 | .save = pxa27x_cpu_pm_save, |
| 319 | .restore = pxa27x_cpu_pm_restore, |
| 320 | .valid = pxa27x_cpu_pm_valid, |
| 321 | .enter = pxa27x_cpu_pm_enter, |
Russell King | 4104980 | 2008-08-27 12:55:04 +0100 | [diff] [blame] | 322 | .prepare = pxa27x_cpu_pm_prepare, |
| 323 | .finish = pxa27x_cpu_pm_finish, |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 324 | }; |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 325 | |
| 326 | static void __init pxa27x_init_pm(void) |
| 327 | { |
| 328 | pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns; |
| 329 | } |
eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 330 | #else |
| 331 | static inline void pxa27x_init_pm(void) {} |
Nicolas Pitre | a8fa3f0 | 2005-06-13 22:35:41 +0100 | [diff] [blame] | 332 | #endif |
| 333 | |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 334 | /* PXA27x: Various gpios can issue wakeup events. This logic only |
| 335 | * handles the simple cases, not the WEMUX2 and WEMUX3 options |
| 336 | */ |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 337 | static int pxa27x_set_wake(unsigned int irq, unsigned int on) |
| 338 | { |
| 339 | int gpio = IRQ_TO_GPIO(irq); |
| 340 | uint32_t mask; |
| 341 | |
eric miao | c0a596d | 2008-03-11 09:46:28 +0800 | [diff] [blame] | 342 | if (gpio >= 0 && gpio < 128) |
| 343 | return gpio_set_wake(gpio, on); |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 344 | |
eric miao | c0a596d | 2008-03-11 09:46:28 +0800 | [diff] [blame] | 345 | if (irq == IRQ_KEYPAD) |
| 346 | return keypad_set_wake(on); |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 347 | |
| 348 | switch (irq) { |
| 349 | case IRQ_RTCAlrm: |
| 350 | mask = PWER_RTC; |
| 351 | break; |
| 352 | case IRQ_USB: |
| 353 | mask = 1u << 26; |
| 354 | break; |
| 355 | default: |
| 356 | return -EINVAL; |
| 357 | } |
| 358 | |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 359 | if (on) |
| 360 | PWER |= mask; |
| 361 | else |
| 362 | PWER &=~mask; |
| 363 | |
| 364 | return 0; |
| 365 | } |
| 366 | |
| 367 | void __init pxa27x_init_irq(void) |
| 368 | { |
eric miao | b9e25ac | 2008-03-04 14:19:58 +0800 | [diff] [blame] | 369 | pxa_init_irq(34, pxa27x_set_wake); |
Eric Miao | a58fbcd | 2009-01-06 17:37:37 +0800 | [diff] [blame] | 370 | pxa_init_gpio(IRQ_GPIO_2_x, 2, 120, pxa27x_set_wake); |
eric miao | c95530c | 2007-08-29 10:22:17 +0100 | [diff] [blame] | 371 | } |
| 372 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | /* |
| 374 | * device registration specific to PXA27x. |
| 375 | */ |
Mike Rapoport | 9ba63c4 | 2008-08-17 06:23:05 +0100 | [diff] [blame] | 376 | void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info) |
Mike Rapoport | b7a3670 | 2008-01-27 18:14:50 +0100 | [diff] [blame] | 377 | { |
Philipp Zabel | bc3a595 | 2008-06-02 18:49:27 +0100 | [diff] [blame] | 378 | local_irq_disable(); |
| 379 | PCFR |= PCFR_PI2CEN; |
| 380 | local_irq_enable(); |
Eric Miao | 1475822 | 2008-11-28 15:24:12 +0800 | [diff] [blame] | 381 | pxa_register_device(&pxa27x_device_i2c_power, info); |
Mike Rapoport | b7a3670 | 2008-01-27 18:14:50 +0100 | [diff] [blame] | 382 | } |
| 383 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 384 | static struct platform_device *devices[] __initdata = { |
Philipp Zabel | 7a85762 | 2008-06-22 23:36:39 +0100 | [diff] [blame] | 385 | &pxa27x_device_udc, |
Eric Miao | e09d02e | 2007-07-17 10:45:58 +0100 | [diff] [blame] | 386 | &pxa_device_i2s, |
Robert Jarzmik | 7249314 | 2008-11-13 23:50:56 +0100 | [diff] [blame] | 387 | &sa1100_device_rtc, |
Eric Miao | e09d02e | 2007-07-17 10:45:58 +0100 | [diff] [blame] | 388 | &pxa_device_rtc, |
eric miao | d8e0db1 | 2007-12-10 17:54:36 +0800 | [diff] [blame] | 389 | &pxa27x_device_ssp1, |
| 390 | &pxa27x_device_ssp2, |
| 391 | &pxa27x_device_ssp3, |
eric miao | 75540c1 | 2008-04-13 21:44:04 +0100 | [diff] [blame] | 392 | &pxa27x_device_pwm0, |
| 393 | &pxa27x_device_pwm1, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | }; |
| 395 | |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 396 | static struct sys_device pxa27x_sysdev[] = { |
| 397 | { |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 398 | .cls = &pxa_irq_sysclass, |
eric miao | 16dfdbf | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 399 | }, { |
Eric Miao | 5a3d965 | 2008-09-03 18:06:34 +0800 | [diff] [blame] | 400 | .cls = &pxa2xx_mfp_sysclass, |
| 401 | }, { |
eric miao | 16dfdbf | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 402 | .cls = &pxa_gpio_sysclass, |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 403 | }, |
| 404 | }; |
| 405 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | static int __init pxa27x_init(void) |
| 407 | { |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 408 | int i, ret = 0; |
| 409 | |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 410 | if (cpu_is_pxa27x()) { |
Eric Miao | 04fef22 | 2008-07-29 14:26:00 +0800 | [diff] [blame] | 411 | |
| 412 | reset_status = RCSR; |
| 413 | |
Russell King | 0a0300d | 2010-01-12 12:28:00 +0000 | [diff] [blame] | 414 | clkdev_add_table(pxa27x_clkregs, ARRAY_SIZE(pxa27x_clkregs)); |
Russell King | a6dba20 | 2007-08-20 10:18:02 +0100 | [diff] [blame] | 415 | |
Eric Miao | fef1f99 | 2009-01-02 16:26:33 +0800 | [diff] [blame] | 416 | if ((ret = pxa_init_dma(IRQ_DMA, 32))) |
Eric Miao | f53f066 | 2007-06-22 05:40:17 +0100 | [diff] [blame] | 417 | return ret; |
eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 418 | |
Eric Miao | 711be5c | 2007-07-18 11:38:45 +0100 | [diff] [blame] | 419 | pxa27x_init_pm(); |
eric miao | f79299c | 2008-01-02 08:24:49 +0800 | [diff] [blame] | 420 | |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 421 | for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) { |
| 422 | ret = sysdev_register(&pxa27x_sysdev[i]); |
| 423 | if (ret) |
| 424 | pr_err("failed to register sysdev[%d]\n", i); |
| 425 | } |
| 426 | |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 427 | ret = platform_add_devices(devices, ARRAY_SIZE(devices)); |
| 428 | } |
eric miao | c0165504 | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 429 | |
Russell King | e176bb0 | 2007-05-15 11:16:10 +0100 | [diff] [blame] | 430 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 431 | } |
| 432 | |
Russell King | 1c104e0 | 2008-04-19 10:59:24 +0100 | [diff] [blame] | 433 | postcore_initcall(pxa27x_init); |