blob: ab96bafca40e8031f718dcd024efc1dd3d9cf644 [file] [log] [blame]
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Kiran Kandic3b24402012-06-11 00:05:59 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
14#include <linux/firmware.h>
15#include <linux/slab.h>
16#include <linux/platform_device.h>
17#include <linux/device.h>
18#include <linux/printk.h>
19#include <linux/ratelimit.h>
20#include <linux/debugfs.h>
Joonwoo Park9bbb4d12012-11-09 19:58:11 -080021#include <linux/wait.h>
22#include <linux/bitops.h>
Kiran Kandic3b24402012-06-11 00:05:59 -070023#include <linux/mfd/wcd9xxx/core.h>
24#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
25#include <linux/mfd/wcd9xxx/wcd9320_registers.h>
26#include <linux/mfd/wcd9xxx/pdata.h>
Joonwoo Park448a8fc2013-04-10 15:25:58 -070027#include <linux/regulator/consumer.h>
Kiran Kandic3b24402012-06-11 00:05:59 -070028#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/soc-dapm.h>
32#include <sound/tlv.h>
33#include <linux/bitops.h>
34#include <linux/delay.h>
35#include <linux/pm_runtime.h>
36#include <linux/kernel.h>
37#include <linux/gpio.h>
38#include "wcd9320.h"
Joonwoo Parka8890262012-10-15 12:04:27 -070039#include "wcd9xxx-resmgr.h"
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -080040#include "wcd9xxx-common.h"
Kiran Kandic3b24402012-06-11 00:05:59 -070041
Joonwoo Park1d05bb92013-03-07 16:55:06 -080042#define TAIKO_MAD_SLIMBUS_TX_PORT 12
43#define TAIKO_MAD_AUDIO_FIRMWARE_PATH "wcd9320/wcd9320_mad_audio.bin"
Patrick Laiff5a5782013-05-05 00:13:00 -070044#define TAIKO_VALIDATE_RX_SBPORT_RANGE(port) ((port >= 16) && (port <= 22))
45#define TAIKO_CONVERT_RX_SBPORT_ID(port) (port - 16) /* RX1 port ID = 0 */
Joonwoo Park1d05bb92013-03-07 16:55:06 -080046
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -070047#define TAIKO_HPH_PA_SETTLE_COMP_ON 3000
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -070048#define TAIKO_HPH_PA_SETTLE_COMP_OFF 13000
49
Joonwoo Park125cd4e2012-12-11 15:16:11 -080050static atomic_t kp_taiko_priv;
51static int spkr_drv_wrnd_param_set(const char *val,
52 const struct kernel_param *kp);
53static int spkr_drv_wrnd = 1;
54
55static struct kernel_param_ops spkr_drv_wrnd_param_ops = {
56 .set = spkr_drv_wrnd_param_set,
57 .get = param_get_int,
58};
Joonwoo Park1d05bb92013-03-07 16:55:06 -080059
60static struct afe_param_slimbus_slave_port_cfg taiko_slimbus_slave_port_cfg = {
61 .minor_version = 1,
62 .slimbus_dev_id = AFE_SLIMBUS_DEVICE_1,
63 .slave_dev_pgd_la = 0,
64 .slave_dev_intfdev_la = 0,
65 .bit_width = 16,
66 .data_format = 0,
67 .num_channels = 1
68};
69
70enum {
71 RESERVED = 0,
72 AANC_LPF_FF_FB = 1,
73 AANC_LPF_COEFF_MSB,
74 AANC_LPF_COEFF_LSB,
75 HW_MAD_AUDIO_ENABLE,
76 HW_MAD_ULTR_ENABLE,
77 HW_MAD_BEACON_ENABLE,
78 HW_MAD_AUDIO_SLEEP_TIME,
79 HW_MAD_ULTR_SLEEP_TIME,
80 HW_MAD_BEACON_SLEEP_TIME,
81 HW_MAD_TX_AUDIO_SWITCH_OFF,
82 HW_MAD_TX_ULTR_SWITCH_OFF,
83 HW_MAD_TX_BEACON_SWITCH_OFF,
84 MAD_AUDIO_INT_DEST_SELECT_REG,
85 MAD_ULT_INT_DEST_SELECT_REG,
86 MAD_BEACON_INT_DEST_SELECT_REG,
87 MAD_CLIP_INT_DEST_SELECT_REG,
88 MAD_VBAT_INT_DEST_SELECT_REG,
89 MAD_AUDIO_INT_MASK_REG,
90 MAD_ULT_INT_MASK_REG,
91 MAD_BEACON_INT_MASK_REG,
92 MAD_CLIP_INT_MASK_REG,
93 MAD_VBAT_INT_MASK_REG,
94 MAD_AUDIO_INT_STATUS_REG,
95 MAD_ULT_INT_STATUS_REG,
96 MAD_BEACON_INT_STATUS_REG,
97 MAD_CLIP_INT_STATUS_REG,
98 MAD_VBAT_INT_STATUS_REG,
99 MAD_AUDIO_INT_CLEAR_REG,
100 MAD_ULT_INT_CLEAR_REG,
101 MAD_BEACON_INT_CLEAR_REG,
102 MAD_CLIP_INT_CLEAR_REG,
103 MAD_VBAT_INT_CLEAR_REG,
104 SB_PGD_PORT_TX_WATERMARK_n,
105 SB_PGD_PORT_TX_ENABLE_n,
106 SB_PGD_PORT_RX_WATERMARK_n,
107 SB_PGD_PORT_RX_ENABLE_n,
Damir Didjustodcfdff82013-03-21 23:26:41 -0700108 SB_PGD_TX_PORTn_MULTI_CHNL_0,
109 SB_PGD_TX_PORTn_MULTI_CHNL_1,
110 SB_PGD_RX_PORTn_MULTI_CHNL_0,
111 SB_PGD_RX_PORTn_MULTI_CHNL_1,
112 AANC_FF_GAIN_ADAPTIVE,
113 AANC_FFGAIN_ADAPTIVE_EN,
114 AANC_GAIN_CONTROL,
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400115 SPKR_CLIP_PIPE_BANK_SEL,
116 SPKR_CLIPDET_VAL0,
117 SPKR_CLIPDET_VAL1,
118 SPKR_CLIPDET_VAL2,
119 SPKR_CLIPDET_VAL3,
120 SPKR_CLIPDET_VAL4,
121 SPKR_CLIPDET_VAL5,
122 SPKR_CLIPDET_VAL6,
123 SPKR_CLIPDET_VAL7,
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800124 MAX_CFG_REGISTERS,
125};
126
Damir Didjustodcfdff82013-03-21 23:26:41 -0700127static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800128 {
129 1,
130 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_MAIN_CTL_1),
131 HW_MAD_AUDIO_ENABLE, 0x1, 8, 0
132 },
133 {
134 1,
135 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_AUDIO_CTL_3),
136 HW_MAD_AUDIO_SLEEP_TIME, 0xF, 8, 0
137 },
138 {
139 1,
140 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_AUDIO_CTL_4),
141 HW_MAD_TX_AUDIO_SWITCH_OFF, 0x1, 8, 0
142 },
143 {
144 1,
145 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_DESTN3),
146 MAD_AUDIO_INT_DEST_SELECT_REG, 0x1, 8, 0
147 },
148 {
149 1,
150 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_MASK3),
151 MAD_AUDIO_INT_MASK_REG, 0x1, 8, 0
152 },
153 {
154 1,
155 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_STATUS3),
156 MAD_AUDIO_INT_STATUS_REG, 0x1, 8, 0
157 },
158 {
159 1,
160 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_CLEAR3),
161 MAD_AUDIO_INT_CLEAR_REG, 0x1, 8, 0
162 },
163 {
164 1,
165 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_TX_BASE),
166 SB_PGD_PORT_TX_WATERMARK_n, 0x1E, 8, 0x1
167 },
168 {
169 1,
170 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_TX_BASE),
171 SB_PGD_PORT_TX_ENABLE_n, 0x1, 8, 0x1
172 },
173 {
174 1,
175 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_RX_BASE),
176 SB_PGD_PORT_RX_WATERMARK_n, 0x1E, 8, 0x1
177 },
178 {
179 1,
180 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_RX_BASE),
181 SB_PGD_PORT_RX_ENABLE_n, 0x1, 8, 0x1
Damir Didjustodcfdff82013-03-21 23:26:41 -0700182 },
183 { 1,
184 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_IIR_B1_CTL),
185 AANC_FF_GAIN_ADAPTIVE, 0x4, 8, 0
186 },
187 { 1,
188 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_IIR_B1_CTL),
189 AANC_FFGAIN_ADAPTIVE_EN, 0x8, 8, 0
190 },
191 {
192 1,
193 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_GAIN_CTL),
194 AANC_GAIN_CONTROL, 0xFF, 8, 0
195 },
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400196 {
197 1,
198 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_DESTN3),
199 MAD_CLIP_INT_DEST_SELECT_REG, 0x8, 8, 0
200 },
201 {
202 1,
203 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_MASK3),
204 MAD_CLIP_INT_MASK_REG, 0x8, 8, 0
205 },
206 {
207 1,
208 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_STATUS3),
209 MAD_CLIP_INT_STATUS_REG, 0x8, 8, 0
210 },
211 {
212 1,
213 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_CLEAR3),
214 MAD_CLIP_INT_CLEAR_REG, 0x8, 8, 0
215 },
216};
217
218static struct afe_param_cdc_reg_cfg clip_reg_cfg[] = {
219 {
220 1,
221 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_B1_CTL),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400222 SPKR_CLIP_PIPE_BANK_SEL, 0x3, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400223 },
224 {
225 1,
226 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL0),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400227 SPKR_CLIPDET_VAL0, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400228 },
229 {
230 1,
231 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL1),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400232 SPKR_CLIPDET_VAL1, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400233 },
234 {
235 1,
236 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL2),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400237 SPKR_CLIPDET_VAL2, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400238 },
239 {
240 1,
241 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL3),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400242 SPKR_CLIPDET_VAL3, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400243 },
244 {
245 1,
246 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL4),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400247 SPKR_CLIPDET_VAL4, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400248 },
249 {
250 1,
251 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL5),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400252 SPKR_CLIPDET_VAL5, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400253 },
254 {
255 1,
256 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL6),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400257 SPKR_CLIPDET_VAL6, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400258 },
259 {
260 1,
261 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL7),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400262 SPKR_CLIPDET_VAL7, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400263 },
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800264};
265
Damir Didjustodcfdff82013-03-21 23:26:41 -0700266static struct afe_param_cdc_reg_cfg_data taiko_audio_reg_cfg = {
267 .num_registers = ARRAY_SIZE(audio_reg_cfg),
268 .reg_data = audio_reg_cfg,
269};
270
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400271static struct afe_param_cdc_reg_cfg_data taiko_clip_reg_cfg = {
272 .num_registers = ARRAY_SIZE(clip_reg_cfg),
273 .reg_data = clip_reg_cfg,
274};
275
Damir Didjustodcfdff82013-03-21 23:26:41 -0700276static struct afe_param_id_cdc_aanc_version taiko_cdc_aanc_version = {
277 .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
278 .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800279};
280
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400281static struct afe_param_id_clip_bank_sel clip_bank_sel = {
282 .minor_version = AFE_API_VERSION_CLIP_BANK_SEL_CFG,
283 .num_banks = AFE_CLIP_MAX_BANKS,
284 .bank_map = {0, 1, 2, 3},
285};
286
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800287module_param_cb(spkr_drv_wrnd, &spkr_drv_wrnd_param_ops, &spkr_drv_wrnd, 0644);
288MODULE_PARM_DESC(spkr_drv_wrnd,
289 "Run software workaround to avoid leakage on the speaker drive");
290
Kiran Kandic3b24402012-06-11 00:05:59 -0700291#define WCD9320_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
292 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
293 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
294
Kiran Kandic3b24402012-06-11 00:05:59 -0700295#define NUM_DECIMATORS 10
296#define NUM_INTERPOLATORS 7
297#define BITS_PER_REG 8
Kuirong Wang906ac472012-07-09 12:54:44 -0700298#define TAIKO_TX_PORT_NUMBER 16
Kuirong Wang80aca0d2013-05-09 14:51:09 -0700299#define TAIKO_RX_PORT_START_NUMBER 16
Kiran Kandic3b24402012-06-11 00:05:59 -0700300
Kiran Kandic3b24402012-06-11 00:05:59 -0700301#define TAIKO_I2S_MASTER_MODE_MASK 0x08
Damir Didjusto1a353ce2013-04-02 11:45:47 -0700302
303#define TAIKO_DMIC_SAMPLE_RATE_DIV_2 0x0
304#define TAIKO_DMIC_SAMPLE_RATE_DIV_3 0x1
305#define TAIKO_DMIC_SAMPLE_RATE_DIV_4 0x2
306
307#define TAIKO_DMIC_B1_CTL_DIV_2 0x00
308#define TAIKO_DMIC_B1_CTL_DIV_3 0x22
309#define TAIKO_DMIC_B1_CTL_DIV_4 0x44
310
311#define TAIKO_DMIC_B2_CTL_DIV_2 0x00
312#define TAIKO_DMIC_B2_CTL_DIV_3 0x02
313#define TAIKO_DMIC_B2_CTL_DIV_4 0x04
314
315#define TAIKO_ANC_DMIC_X2_ON 0x1
316#define TAIKO_ANC_DMIC_X2_OFF 0x0
Joonwoo Park9bbb4d12012-11-09 19:58:11 -0800317
318#define TAIKO_SLIM_CLOSE_TIMEOUT 1000
319#define TAIKO_SLIM_IRQ_OVERFLOW (1 << 0)
320#define TAIKO_SLIM_IRQ_UNDERFLOW (1 << 1)
321#define TAIKO_SLIM_IRQ_PORT_CLOSED (1 << 2)
Venkat Sudhira50a3762012-11-26 12:12:15 -0800322#define TAIKO_MCLK_CLK_12P288MHZ 12288000
323#define TAIKO_MCLK_CLK_9P6HZ 9600000
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -0800324
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -0800325#define TAIKO_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
326 SNDRV_PCM_FORMAT_S24_LE)
327
328#define TAIKO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
329
Kuirong Wang906ac472012-07-09 12:54:44 -0700330enum {
331 AIF1_PB = 0,
332 AIF1_CAP,
333 AIF2_PB,
334 AIF2_CAP,
335 AIF3_PB,
336 AIF3_CAP,
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -0500337 AIF4_VIFEED,
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800338 AIF4_MAD_TX,
Kuirong Wang906ac472012-07-09 12:54:44 -0700339 NUM_CODEC_DAIS,
Kiran Kandic3b24402012-06-11 00:05:59 -0700340};
341
Kuirong Wang906ac472012-07-09 12:54:44 -0700342enum {
343 RX_MIX1_INP_SEL_ZERO = 0,
344 RX_MIX1_INP_SEL_SRC1,
345 RX_MIX1_INP_SEL_SRC2,
346 RX_MIX1_INP_SEL_IIR1,
347 RX_MIX1_INP_SEL_IIR2,
348 RX_MIX1_INP_SEL_RX1,
349 RX_MIX1_INP_SEL_RX2,
350 RX_MIX1_INP_SEL_RX3,
351 RX_MIX1_INP_SEL_RX4,
352 RX_MIX1_INP_SEL_RX5,
353 RX_MIX1_INP_SEL_RX6,
354 RX_MIX1_INP_SEL_RX7,
355 RX_MIX1_INP_SEL_AUXRX,
356};
357
358#define TAIKO_COMP_DIGITAL_GAIN_OFFSET 3
359
Kiran Kandic3b24402012-06-11 00:05:59 -0700360static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
361static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
362static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
363static struct snd_soc_dai_driver taiko_dai[];
364static const DECLARE_TLV_DB_SCALE(aux_pga_gain, 0, 2, 0);
365
Kiran Kandic3b24402012-06-11 00:05:59 -0700366/* Codec supports 2 IIR filters */
367enum {
368 IIR1 = 0,
369 IIR2,
370 IIR_MAX,
371};
372/* Codec supports 5 bands */
373enum {
374 BAND1 = 0,
375 BAND2,
376 BAND3,
377 BAND4,
378 BAND5,
379 BAND_MAX,
380};
381
382enum {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700383 COMPANDER_0,
384 COMPANDER_1,
Kiran Kandic3b24402012-06-11 00:05:59 -0700385 COMPANDER_2,
386 COMPANDER_MAX,
387};
388
389enum {
390 COMPANDER_FS_8KHZ = 0,
391 COMPANDER_FS_16KHZ,
392 COMPANDER_FS_32KHZ,
393 COMPANDER_FS_48KHZ,
394 COMPANDER_FS_96KHZ,
395 COMPANDER_FS_192KHZ,
396 COMPANDER_FS_MAX,
397};
398
Kiran Kandic3b24402012-06-11 00:05:59 -0700399struct comp_sample_dependent_params {
400 u32 peak_det_timeout;
401 u32 rms_meter_div_fact;
402 u32 rms_meter_resamp_fact;
403};
404
Kiran Kandic3b24402012-06-11 00:05:59 -0700405struct hpf_work {
406 struct taiko_priv *taiko;
407 u32 decimator;
408 u8 tx_hpf_cut_of_freq;
409 struct delayed_work dwork;
410};
411
412static struct hpf_work tx_hpf_work[NUM_DECIMATORS];
413
Kuirong Wang906ac472012-07-09 12:54:44 -0700414static const struct wcd9xxx_ch taiko_rx_chs[TAIKO_RX_MAX] = {
Kuirong Wang80aca0d2013-05-09 14:51:09 -0700415 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER, 0),
416 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 1, 1),
417 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 2, 2),
418 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 3, 3),
419 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 4, 4),
420 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 5, 5),
421 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 6, 6),
422 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 7, 7),
423 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 8, 8),
424 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 9, 9),
425 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 10, 10),
426 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 11, 11),
427 WCD9XXX_CH(TAIKO_RX_PORT_START_NUMBER + 12, 12),
Kuirong Wang906ac472012-07-09 12:54:44 -0700428};
429
430static const struct wcd9xxx_ch taiko_tx_chs[TAIKO_TX_MAX] = {
431 WCD9XXX_CH(0, 0),
432 WCD9XXX_CH(1, 1),
433 WCD9XXX_CH(2, 2),
434 WCD9XXX_CH(3, 3),
435 WCD9XXX_CH(4, 4),
436 WCD9XXX_CH(5, 5),
437 WCD9XXX_CH(6, 6),
438 WCD9XXX_CH(7, 7),
439 WCD9XXX_CH(8, 8),
440 WCD9XXX_CH(9, 9),
441 WCD9XXX_CH(10, 10),
442 WCD9XXX_CH(11, 11),
443 WCD9XXX_CH(12, 12),
444 WCD9XXX_CH(13, 13),
445 WCD9XXX_CH(14, 14),
446 WCD9XXX_CH(15, 15),
447};
448
449static const u32 vport_check_table[NUM_CODEC_DAIS] = {
450 0, /* AIF1_PB */
451 (1 << AIF2_CAP) | (1 << AIF3_CAP), /* AIF1_CAP */
452 0, /* AIF2_PB */
453 (1 << AIF1_CAP) | (1 << AIF3_CAP), /* AIF2_CAP */
454 0, /* AIF2_PB */
455 (1 << AIF1_CAP) | (1 << AIF2_CAP), /* AIF2_CAP */
456};
457
Venkat Sudhir96dd28c2012-12-04 17:00:19 -0800458static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
459 0, /* AIF1_PB */
460 0, /* AIF1_CAP */
Venkat Sudhir994193b2012-12-17 17:30:51 -0800461 0, /* AIF2_PB */
462 0, /* AIF2_CAP */
Venkat Sudhir96dd28c2012-12-04 17:00:19 -0800463};
464
Kiran Kandic3b24402012-06-11 00:05:59 -0700465struct taiko_priv {
466 struct snd_soc_codec *codec;
Kiran Kandic3b24402012-06-11 00:05:59 -0700467 u32 adc_count;
Kiran Kandic3b24402012-06-11 00:05:59 -0700468 u32 rx_bias_count;
469 s32 dmic_1_2_clk_cnt;
470 s32 dmic_3_4_clk_cnt;
471 s32 dmic_5_6_clk_cnt;
472
Kiran Kandic3b24402012-06-11 00:05:59 -0700473 u32 anc_slot;
Damir Didjusto2cb06bd2013-01-30 23:14:55 -0800474 bool anc_func;
Kiran Kandic3b24402012-06-11 00:05:59 -0700475
Kiran Kandic3b24402012-06-11 00:05:59 -0700476 /*track taiko interface type*/
477 u8 intf_type;
478
Kiran Kandic3b24402012-06-11 00:05:59 -0700479 /* num of slim ports required */
Kuirong Wang906ac472012-07-09 12:54:44 -0700480 struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
Kiran Kandic3b24402012-06-11 00:05:59 -0700481
482 /*compander*/
483 int comp_enabled[COMPANDER_MAX];
484 u32 comp_fs[COMPANDER_MAX];
485
486 /* Maintain the status of AUX PGA */
487 int aux_pga_cnt;
488 u8 aux_l_gain;
489 u8 aux_r_gain;
490
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800491 bool spkr_pa_widget_on;
Joonwoo Park448a8fc2013-04-10 15:25:58 -0700492 struct regulator *spkdrv_reg;
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800493
Joonwoo Park88bfa842013-04-15 16:59:21 -0700494 bool mbhc_started;
495
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800496 struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
497
Joonwoo Parka8890262012-10-15 12:04:27 -0700498 /* resmgr module */
499 struct wcd9xxx_resmgr resmgr;
500 /* mbhc module */
501 struct wcd9xxx_mbhc mbhc;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -0800502
503 /* class h specific data */
504 struct wcd9xxx_clsh_cdc_data clsh_d;
Kiran Kandic3b24402012-06-11 00:05:59 -0700505};
506
Kiran Kandic3b24402012-06-11 00:05:59 -0700507static const u32 comp_shift[] = {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700508 4, /* Compander 0's clock source is on interpolator 7 */
Kiran Kandic3b24402012-06-11 00:05:59 -0700509 0,
510 2,
511};
512
513static const int comp_rx_path[] = {
514 COMPANDER_1,
515 COMPANDER_1,
516 COMPANDER_2,
517 COMPANDER_2,
518 COMPANDER_2,
519 COMPANDER_2,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700520 COMPANDER_0,
Kiran Kandic3b24402012-06-11 00:05:59 -0700521 COMPANDER_MAX,
522};
523
524static const struct comp_sample_dependent_params comp_samp_params[] = {
525 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700526 /* 8 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700527 .peak_det_timeout = 0x06,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700528 .rms_meter_div_fact = 0x09,
529 .rms_meter_resamp_fact = 0x06,
Kiran Kandic3b24402012-06-11 00:05:59 -0700530 },
531 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700532 /* 16 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700533 .peak_det_timeout = 0x07,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700534 .rms_meter_div_fact = 0x0A,
535 .rms_meter_resamp_fact = 0x0C,
536 },
537 {
538 /* 32 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700539 .peak_det_timeout = 0x08,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700540 .rms_meter_div_fact = 0x0B,
541 .rms_meter_resamp_fact = 0x1E,
542 },
543 {
544 /* 48 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700545 .peak_det_timeout = 0x09,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700546 .rms_meter_div_fact = 0x0B,
Kiran Kandic3b24402012-06-11 00:05:59 -0700547 .rms_meter_resamp_fact = 0x28,
548 },
Kiran Kandic3b24402012-06-11 00:05:59 -0700549 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700550 /* 96 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700551 .peak_det_timeout = 0x0A,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700552 .rms_meter_div_fact = 0x0C,
553 .rms_meter_resamp_fact = 0x50,
Kiran Kandic3b24402012-06-11 00:05:59 -0700554 },
Kiran Kandic3b24402012-06-11 00:05:59 -0700555 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700556 /* 192 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700557 .peak_det_timeout = 0x0B,
558 .rms_meter_div_fact = 0xC,
559 .rms_meter_resamp_fact = 0x50,
Kiran Kandic3b24402012-06-11 00:05:59 -0700560 },
561};
562
563static unsigned short rx_digital_gain_reg[] = {
564 TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL,
565 TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL,
566 TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL,
567 TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL,
568 TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL,
569 TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL,
570 TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL,
571};
572
573
574static unsigned short tx_digital_gain_reg[] = {
575 TAIKO_A_CDC_TX1_VOL_CTL_GAIN,
576 TAIKO_A_CDC_TX2_VOL_CTL_GAIN,
577 TAIKO_A_CDC_TX3_VOL_CTL_GAIN,
578 TAIKO_A_CDC_TX4_VOL_CTL_GAIN,
579 TAIKO_A_CDC_TX5_VOL_CTL_GAIN,
580 TAIKO_A_CDC_TX6_VOL_CTL_GAIN,
581 TAIKO_A_CDC_TX7_VOL_CTL_GAIN,
582 TAIKO_A_CDC_TX8_VOL_CTL_GAIN,
583 TAIKO_A_CDC_TX9_VOL_CTL_GAIN,
584 TAIKO_A_CDC_TX10_VOL_CTL_GAIN,
585};
586
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800587static int spkr_drv_wrnd_param_set(const char *val,
588 const struct kernel_param *kp)
589{
590 struct snd_soc_codec *codec;
591 int ret, old;
592 struct taiko_priv *priv;
593
594 priv = (struct taiko_priv *)atomic_read(&kp_taiko_priv);
595 if (!priv) {
596 pr_debug("%s: codec isn't yet registered\n", __func__);
597 return 0;
598 }
599
600 WCD9XXX_BCL_LOCK(&priv->resmgr);
601 old = spkr_drv_wrnd;
602 ret = param_set_int(val, kp);
603 if (ret) {
604 WCD9XXX_BCL_UNLOCK(&priv->resmgr);
605 return ret;
606 }
607
608 pr_debug("%s: spkr_drv_wrnd %d -> %d\n", __func__, old, spkr_drv_wrnd);
609 codec = priv->codec;
610 if (old == 0 && spkr_drv_wrnd == 1) {
611 wcd9xxx_resmgr_get_bandgap(&priv->resmgr,
612 WCD9XXX_BANDGAP_AUDIO_MODE);
613 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
614 } else if (old == 1 && spkr_drv_wrnd == 0) {
615 wcd9xxx_resmgr_put_bandgap(&priv->resmgr,
616 WCD9XXX_BANDGAP_AUDIO_MODE);
617 if (!priv->spkr_pa_widget_on)
618 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
619 0x00);
620 }
621
622 WCD9XXX_BCL_UNLOCK(&priv->resmgr);
623 return 0;
624}
625
Kiran Kandic3b24402012-06-11 00:05:59 -0700626static int taiko_get_anc_slot(struct snd_kcontrol *kcontrol,
627 struct snd_ctl_elem_value *ucontrol)
628{
629 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
630 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
631 ucontrol->value.integer.value[0] = taiko->anc_slot;
632 return 0;
633}
634
635static int taiko_put_anc_slot(struct snd_kcontrol *kcontrol,
636 struct snd_ctl_elem_value *ucontrol)
637{
638 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
639 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
640 taiko->anc_slot = ucontrol->value.integer.value[0];
641 return 0;
642}
643
Damir Didjusto2cb06bd2013-01-30 23:14:55 -0800644static int taiko_get_anc_func(struct snd_kcontrol *kcontrol,
645 struct snd_ctl_elem_value *ucontrol)
646{
647 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
648 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
649
650 ucontrol->value.integer.value[0] = (taiko->anc_func == true ? 1 : 0);
651 return 0;
652}
653
654static int taiko_put_anc_func(struct snd_kcontrol *kcontrol,
655 struct snd_ctl_elem_value *ucontrol)
656{
657 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
658 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
659 struct snd_soc_dapm_context *dapm = &codec->dapm;
660
661 mutex_lock(&dapm->codec->mutex);
662 taiko->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
663
664 dev_dbg(codec->dev, "%s: anc_func %x", __func__, taiko->anc_func);
665
666 if (taiko->anc_func == true) {
667 snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
668 snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
669 snd_soc_dapm_enable_pin(dapm, "ANC HEADPHONE");
670 snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
671 snd_soc_dapm_enable_pin(dapm, "ANC EAR");
672 snd_soc_dapm_disable_pin(dapm, "HPHR");
673 snd_soc_dapm_disable_pin(dapm, "HPHL");
674 snd_soc_dapm_disable_pin(dapm, "HEADPHONE");
675 snd_soc_dapm_disable_pin(dapm, "EAR PA");
676 snd_soc_dapm_disable_pin(dapm, "EAR");
677 } else {
678 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
679 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
680 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
681 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
682 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
683 snd_soc_dapm_enable_pin(dapm, "HPHR");
684 snd_soc_dapm_enable_pin(dapm, "HPHL");
685 snd_soc_dapm_enable_pin(dapm, "HEADPHONE");
686 snd_soc_dapm_enable_pin(dapm, "EAR PA");
687 snd_soc_dapm_enable_pin(dapm, "EAR");
688 }
689 snd_soc_dapm_sync(dapm);
690 mutex_unlock(&dapm->codec->mutex);
691 return 0;
692}
693
Kiran Kandic3b24402012-06-11 00:05:59 -0700694static int taiko_get_iir_enable_audio_mixer(
695 struct snd_kcontrol *kcontrol,
696 struct snd_ctl_elem_value *ucontrol)
697{
698 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
699 int iir_idx = ((struct soc_multi_mixer_control *)
700 kcontrol->private_value)->reg;
701 int band_idx = ((struct soc_multi_mixer_control *)
702 kcontrol->private_value)->shift;
703
704 ucontrol->value.integer.value[0] =
Ben Romberger205e14d2013-02-06 12:31:53 -0800705 (snd_soc_read(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx)) &
706 (1 << band_idx)) != 0;
Kiran Kandic3b24402012-06-11 00:05:59 -0700707
708 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
709 iir_idx, band_idx,
710 (uint32_t)ucontrol->value.integer.value[0]);
711 return 0;
712}
713
714static int taiko_put_iir_enable_audio_mixer(
715 struct snd_kcontrol *kcontrol,
716 struct snd_ctl_elem_value *ucontrol)
717{
718 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
719 int iir_idx = ((struct soc_multi_mixer_control *)
720 kcontrol->private_value)->reg;
721 int band_idx = ((struct soc_multi_mixer_control *)
722 kcontrol->private_value)->shift;
723 int value = ucontrol->value.integer.value[0];
724
725 /* Mask first 5 bits, 6-8 are reserved */
726 snd_soc_update_bits(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx),
727 (1 << band_idx), (value << band_idx));
728
729 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
Ben Romberger205e14d2013-02-06 12:31:53 -0800730 iir_idx, band_idx,
731 ((snd_soc_read(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx)) &
732 (1 << band_idx)) != 0));
Kiran Kandic3b24402012-06-11 00:05:59 -0700733 return 0;
734}
735static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
736 int iir_idx, int band_idx,
737 int coeff_idx)
738{
Ben Romberger205e14d2013-02-06 12:31:53 -0800739 uint32_t value = 0;
740
Kiran Kandic3b24402012-06-11 00:05:59 -0700741 /* Address does not automatically update if reading */
742 snd_soc_write(codec,
743 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
Ben Romberger205e14d2013-02-06 12:31:53 -0800744 ((band_idx * BAND_MAX + coeff_idx)
745 * sizeof(uint32_t)) & 0x7F);
746
747 value |= snd_soc_read(codec,
748 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx));
749
750 snd_soc_write(codec,
751 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
752 ((band_idx * BAND_MAX + coeff_idx)
753 * sizeof(uint32_t) + 1) & 0x7F);
754
755 value |= (snd_soc_read(codec,
756 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 8);
757
758 snd_soc_write(codec,
759 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
760 ((band_idx * BAND_MAX + coeff_idx)
761 * sizeof(uint32_t) + 2) & 0x7F);
762
763 value |= (snd_soc_read(codec,
764 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 16);
765
766 snd_soc_write(codec,
767 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
768 ((band_idx * BAND_MAX + coeff_idx)
769 * sizeof(uint32_t) + 3) & 0x7F);
Kiran Kandic3b24402012-06-11 00:05:59 -0700770
771 /* Mask bits top 2 bits since they are reserved */
Ben Romberger205e14d2013-02-06 12:31:53 -0800772 value |= ((snd_soc_read(codec,
773 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) & 0x3F) << 24);
774
775 return value;
Kiran Kandic3b24402012-06-11 00:05:59 -0700776}
777
778static int taiko_get_iir_band_audio_mixer(
779 struct snd_kcontrol *kcontrol,
780 struct snd_ctl_elem_value *ucontrol)
781{
782 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
783 int iir_idx = ((struct soc_multi_mixer_control *)
784 kcontrol->private_value)->reg;
785 int band_idx = ((struct soc_multi_mixer_control *)
786 kcontrol->private_value)->shift;
787
788 ucontrol->value.integer.value[0] =
789 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
790 ucontrol->value.integer.value[1] =
791 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
792 ucontrol->value.integer.value[2] =
793 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
794 ucontrol->value.integer.value[3] =
795 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
796 ucontrol->value.integer.value[4] =
797 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
798
799 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
800 "%s: IIR #%d band #%d b1 = 0x%x\n"
801 "%s: IIR #%d band #%d b2 = 0x%x\n"
802 "%s: IIR #%d band #%d a1 = 0x%x\n"
803 "%s: IIR #%d band #%d a2 = 0x%x\n",
804 __func__, iir_idx, band_idx,
805 (uint32_t)ucontrol->value.integer.value[0],
806 __func__, iir_idx, band_idx,
807 (uint32_t)ucontrol->value.integer.value[1],
808 __func__, iir_idx, band_idx,
809 (uint32_t)ucontrol->value.integer.value[2],
810 __func__, iir_idx, band_idx,
811 (uint32_t)ucontrol->value.integer.value[3],
812 __func__, iir_idx, band_idx,
813 (uint32_t)ucontrol->value.integer.value[4]);
814 return 0;
815}
816
817static void set_iir_band_coeff(struct snd_soc_codec *codec,
818 int iir_idx, int band_idx,
Ben Romberger205e14d2013-02-06 12:31:53 -0800819 uint32_t value)
Kiran Kandic3b24402012-06-11 00:05:59 -0700820{
Kiran Kandic3b24402012-06-11 00:05:59 -0700821 snd_soc_write(codec,
Ben Romberger205e14d2013-02-06 12:31:53 -0800822 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
823 (value & 0xFF));
824
825 snd_soc_write(codec,
826 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
827 (value >> 8) & 0xFF);
828
829 snd_soc_write(codec,
830 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
831 (value >> 16) & 0xFF);
Kiran Kandic3b24402012-06-11 00:05:59 -0700832
833 /* Mask top 2 bits, 7-8 are reserved */
834 snd_soc_write(codec,
835 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
836 (value >> 24) & 0x3F);
Kiran Kandic3b24402012-06-11 00:05:59 -0700837}
838
839static int taiko_put_iir_band_audio_mixer(
840 struct snd_kcontrol *kcontrol,
841 struct snd_ctl_elem_value *ucontrol)
842{
843 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
844 int iir_idx = ((struct soc_multi_mixer_control *)
845 kcontrol->private_value)->reg;
846 int band_idx = ((struct soc_multi_mixer_control *)
847 kcontrol->private_value)->shift;
848
Ben Romberger205e14d2013-02-06 12:31:53 -0800849 /* Mask top bit it is reserved */
850 /* Updates addr automatically for each B2 write */
851 snd_soc_write(codec,
852 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
853 (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
854
855 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700856 ucontrol->value.integer.value[0]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800857 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700858 ucontrol->value.integer.value[1]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800859 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700860 ucontrol->value.integer.value[2]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800861 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700862 ucontrol->value.integer.value[3]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800863 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700864 ucontrol->value.integer.value[4]);
865
866 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
867 "%s: IIR #%d band #%d b1 = 0x%x\n"
868 "%s: IIR #%d band #%d b2 = 0x%x\n"
869 "%s: IIR #%d band #%d a1 = 0x%x\n"
870 "%s: IIR #%d band #%d a2 = 0x%x\n",
871 __func__, iir_idx, band_idx,
872 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
873 __func__, iir_idx, band_idx,
874 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
875 __func__, iir_idx, band_idx,
876 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
877 __func__, iir_idx, band_idx,
878 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
879 __func__, iir_idx, band_idx,
880 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
881 return 0;
882}
883
Kiran Kandic3b24402012-06-11 00:05:59 -0700884static int taiko_get_compander(struct snd_kcontrol *kcontrol,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700885 struct snd_ctl_elem_value *ucontrol)
Kiran Kandic3b24402012-06-11 00:05:59 -0700886{
887
888 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
889 int comp = ((struct soc_multi_mixer_control *)
Joonwoo Parkc7731432012-10-17 12:41:44 -0700890 kcontrol->private_value)->shift;
Kiran Kandic3b24402012-06-11 00:05:59 -0700891 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
892
893 ucontrol->value.integer.value[0] = taiko->comp_enabled[comp];
Kiran Kandic3b24402012-06-11 00:05:59 -0700894 return 0;
895}
896
897static int taiko_set_compander(struct snd_kcontrol *kcontrol,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700898 struct snd_ctl_elem_value *ucontrol)
Kiran Kandic3b24402012-06-11 00:05:59 -0700899{
900 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
901 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
902 int comp = ((struct soc_multi_mixer_control *)
Joonwoo Parkc7731432012-10-17 12:41:44 -0700903 kcontrol->private_value)->shift;
Kiran Kandic3b24402012-06-11 00:05:59 -0700904 int value = ucontrol->value.integer.value[0];
905
Joonwoo Parkc7731432012-10-17 12:41:44 -0700906 pr_debug("%s: Compander %d enable current %d, new %d\n",
907 __func__, comp, taiko->comp_enabled[comp], value);
Kiran Kandic3b24402012-06-11 00:05:59 -0700908 taiko->comp_enabled[comp] = value;
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -0700909
910 if (comp == COMPANDER_1 &&
911 taiko->comp_enabled[comp] == 1) {
912 /* Wavegen to 5 msec */
913 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_CTL, 0xDA);
914 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_TIME, 0x15);
915 snd_soc_write(codec, TAIKO_A_RX_HPH_BIAS_WG_OCP, 0x2A);
916
917 /* Enable Chopper */
918 snd_soc_update_bits(codec,
919 TAIKO_A_RX_HPH_CHOP_CTL, 0x80, 0x80);
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -0700920
921 snd_soc_write(codec, TAIKO_A_NCP_DTEST, 0x20);
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -0700922 pr_debug("%s: Enabled Chopper and set wavegen to 5 msec\n",
923 __func__);
924 } else if (comp == COMPANDER_1 &&
925 taiko->comp_enabled[comp] == 0) {
926 /* Wavegen to 20 msec */
927 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_CTL, 0xDB);
928 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_TIME, 0x58);
929 snd_soc_write(codec, TAIKO_A_RX_HPH_BIAS_WG_OCP, 0x1A);
930
931 /* Disable CHOPPER block */
932 snd_soc_update_bits(codec,
933 TAIKO_A_RX_HPH_CHOP_CTL, 0x80, 0x00);
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -0700934
935 snd_soc_write(codec, TAIKO_A_NCP_DTEST, 0x10);
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -0700936 pr_debug("%s: Disabled Chopper and set wavegen to 20 msec\n",
937 __func__);
938 }
Kiran Kandic3b24402012-06-11 00:05:59 -0700939 return 0;
940}
941
Joonwoo Parkc7731432012-10-17 12:41:44 -0700942static int taiko_config_gain_compander(struct snd_soc_codec *codec,
943 int comp, bool enable)
944{
945 int ret = 0;
946
947 switch (comp) {
948 case COMPANDER_0:
949 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_GAIN,
950 1 << 2, !enable << 2);
951 break;
952 case COMPANDER_1:
953 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_L_GAIN,
954 1 << 5, !enable << 5);
955 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_R_GAIN,
956 1 << 5, !enable << 5);
957 break;
958 case COMPANDER_2:
959 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_1_GAIN,
960 1 << 5, !enable << 5);
961 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_3_GAIN,
962 1 << 5, !enable << 5);
963 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_2_GAIN,
964 1 << 5, !enable << 5);
965 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_4_GAIN,
966 1 << 5, !enable << 5);
967 break;
968 default:
969 WARN_ON(1);
970 ret = -EINVAL;
971 }
972
973 return ret;
974}
975
976static void taiko_discharge_comp(struct snd_soc_codec *codec, int comp)
977{
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700978 /* Level meter DIV Factor to 5*/
Joonwoo Parkc7731432012-10-17 12:41:44 -0700979 snd_soc_update_bits(codec, TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8), 0xF0,
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700980 0x05 << 4);
981 /* RMS meter Sampling to 0x01 */
982 snd_soc_write(codec, TAIKO_A_CDC_COMP0_B3_CTL + (comp * 8), 0x01);
983
984 /* Worst case timeout for compander CnP sleep timeout */
985 usleep_range(3000, 3000);
986}
987
988static enum wcd9xxx_buck_volt taiko_codec_get_buck_mv(
989 struct snd_soc_codec *codec)
990{
991 int buck_volt = WCD9XXX_CDC_BUCK_UNSUPPORTED;
992 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
993 struct wcd9xxx_pdata *pdata = taiko->resmgr.pdata;
994 int i;
995
996 for (i = 0; i < ARRAY_SIZE(pdata->regulator); i++) {
997 if (!strncmp(pdata->regulator[i].name,
998 WCD9XXX_SUPPLY_BUCK_NAME,
999 sizeof(WCD9XXX_SUPPLY_BUCK_NAME))) {
1000 if ((pdata->regulator[i].min_uV ==
1001 WCD9XXX_CDC_BUCK_MV_1P8) ||
1002 (pdata->regulator[i].min_uV ==
1003 WCD9XXX_CDC_BUCK_MV_2P15))
1004 buck_volt = pdata->regulator[i].min_uV;
1005 break;
1006 }
1007 }
1008 return buck_volt;
Joonwoo Parkc7731432012-10-17 12:41:44 -07001009}
Kiran Kandic3b24402012-06-11 00:05:59 -07001010
1011static int taiko_config_compander(struct snd_soc_dapm_widget *w,
Joonwoo Parkc7731432012-10-17 12:41:44 -07001012 struct snd_kcontrol *kcontrol, int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07001013{
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001014 int mask, enable_mask;
Kiran Kandic3b24402012-06-11 00:05:59 -07001015 struct snd_soc_codec *codec = w->codec;
1016 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parkc7731432012-10-17 12:41:44 -07001017 const int comp = w->shift;
1018 const u32 rate = taiko->comp_fs[comp];
1019 const struct comp_sample_dependent_params *comp_params =
1020 &comp_samp_params[rate];
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001021 enum wcd9xxx_buck_volt buck_mv;
Kiran Kandic3b24402012-06-11 00:05:59 -07001022
Joonwoo Parkc7731432012-10-17 12:41:44 -07001023 pr_debug("%s: %s event %d compander %d, enabled %d", __func__,
1024 w->name, event, comp, taiko->comp_enabled[comp]);
1025
1026 if (!taiko->comp_enabled[comp])
1027 return 0;
1028
1029 /* Compander 0 has single channel */
1030 mask = (comp == COMPANDER_0 ? 0x01 : 0x03);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001031 enable_mask = (comp == COMPANDER_0 ? 0x02 : 0x03);
1032 buck_mv = taiko_codec_get_buck_mv(codec);
Kiran Kandid2b46332012-10-05 12:04:00 -07001033
Kiran Kandic3b24402012-06-11 00:05:59 -07001034 switch (event) {
1035 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001036 /* Set compander Sample rate */
1037 snd_soc_update_bits(codec,
1038 TAIKO_A_CDC_COMP0_FS_CFG + (comp * 8),
1039 0x07, rate);
1040 /* Set the static gain offset */
1041 if (comp == COMPANDER_1
1042 && buck_mv == WCD9XXX_CDC_BUCK_MV_2P15) {
1043 snd_soc_update_bits(codec,
1044 TAIKO_A_CDC_COMP0_B4_CTL + (comp * 8),
1045 0x80, 0x80);
1046 } else {
1047 snd_soc_update_bits(codec,
1048 TAIKO_A_CDC_COMP0_B4_CTL + (comp * 8),
1049 0x80, 0x00);
1050 }
1051 /* Enable RX interpolation path compander clocks */
Joonwoo Parkc7731432012-10-17 12:41:44 -07001052 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_B2_CTL,
1053 mask << comp_shift[comp],
1054 mask << comp_shift[comp]);
Joonwoo Parkc7731432012-10-17 12:41:44 -07001055 /* Toggle compander reset bits */
1056 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1057 mask << comp_shift[comp],
1058 mask << comp_shift[comp]);
1059 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1060 mask << comp_shift[comp], 0);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001061
1062 /* Set gain source to compander */
1063 taiko_config_gain_compander(codec, comp, true);
1064
1065 /* Compander enable */
1066 snd_soc_update_bits(codec, TAIKO_A_CDC_COMP0_B1_CTL +
1067 (comp * 8), enable_mask, enable_mask);
1068
1069 taiko_discharge_comp(codec, comp);
1070
Joonwoo Parkc7731432012-10-17 12:41:44 -07001071 /* Set sample rate dependent paramater */
Joonwoo Parkc7731432012-10-17 12:41:44 -07001072 snd_soc_write(codec, TAIKO_A_CDC_COMP0_B3_CTL + (comp * 8),
1073 comp_params->rms_meter_resamp_fact);
1074 snd_soc_update_bits(codec,
1075 TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8),
Joonwoo Parkc7731432012-10-17 12:41:44 -07001076 0xF0, comp_params->rms_meter_div_fact << 4);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001077 snd_soc_update_bits(codec,
1078 TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8),
1079 0x0F, comp_params->peak_det_timeout);
Kiran Kandic3b24402012-06-11 00:05:59 -07001080 break;
1081 case SND_SOC_DAPM_PRE_PMD:
Joonwoo Parkc7731432012-10-17 12:41:44 -07001082 /* Disable compander */
1083 snd_soc_update_bits(codec,
1084 TAIKO_A_CDC_COMP0_B1_CTL + (comp * 8),
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001085 enable_mask, 0x00);
1086
1087 /* Toggle compander reset bits */
1088 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1089 mask << comp_shift[comp],
1090 mask << comp_shift[comp]);
1091 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1092 mask << comp_shift[comp], 0);
1093
Joonwoo Parkc7731432012-10-17 12:41:44 -07001094 /* Turn off the clock for compander in pair */
1095 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_B2_CTL,
1096 mask << comp_shift[comp], 0);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001097
Joonwoo Parkc7731432012-10-17 12:41:44 -07001098 /* Set gain source to register */
1099 taiko_config_gain_compander(codec, comp, false);
Kiran Kandic3b24402012-06-11 00:05:59 -07001100 break;
1101 }
1102 return 0;
1103}
1104
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001105
Kiran Kandic3b24402012-06-11 00:05:59 -07001106
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08001107static const char *const taiko_anc_func_text[] = {"OFF", "ON"};
1108static const struct soc_enum taiko_anc_func_enum =
1109 SOC_ENUM_SINGLE_EXT(2, taiko_anc_func_text);
1110
1111static const char *const tabla_ear_pa_gain_text[] = {"POS_6_DB", "POS_2_DB"};
1112static const struct soc_enum tabla_ear_pa_gain_enum[] = {
1113 SOC_ENUM_SINGLE_EXT(2, tabla_ear_pa_gain_text),
1114};
1115
Kiran Kandic3b24402012-06-11 00:05:59 -07001116/*cut of frequency for high pass filter*/
1117static const char * const cf_text[] = {
1118 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
1119};
1120
1121static const struct soc_enum cf_dec1_enum =
1122 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
1123
1124static const struct soc_enum cf_dec2_enum =
1125 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
1126
1127static const struct soc_enum cf_dec3_enum =
1128 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
1129
1130static const struct soc_enum cf_dec4_enum =
1131 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
1132
1133static const struct soc_enum cf_dec5_enum =
1134 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX5_MUX_CTL, 4, 3, cf_text);
1135
1136static const struct soc_enum cf_dec6_enum =
1137 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX6_MUX_CTL, 4, 3, cf_text);
1138
1139static const struct soc_enum cf_dec7_enum =
1140 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX7_MUX_CTL, 4, 3, cf_text);
1141
1142static const struct soc_enum cf_dec8_enum =
1143 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX8_MUX_CTL, 4, 3, cf_text);
1144
1145static const struct soc_enum cf_dec9_enum =
1146 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX9_MUX_CTL, 4, 3, cf_text);
1147
1148static const struct soc_enum cf_dec10_enum =
1149 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX10_MUX_CTL, 4, 3, cf_text);
1150
1151static const struct soc_enum cf_rxmix1_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001152 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX1_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001153
1154static const struct soc_enum cf_rxmix2_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001155 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX2_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001156
1157static const struct soc_enum cf_rxmix3_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001158 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX3_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001159
1160static const struct soc_enum cf_rxmix4_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001161 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX4_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001162
1163static const struct soc_enum cf_rxmix5_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001164 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX5_B4_CTL, 0, 3, cf_text)
Kiran Kandic3b24402012-06-11 00:05:59 -07001165;
1166static const struct soc_enum cf_rxmix6_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001167 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX6_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001168
1169static const struct soc_enum cf_rxmix7_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001170 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX7_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001171
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08001172static const char * const class_h_dsm_text[] = {
1173 "ZERO", "DSM_HPHL_RX1", "DSM_SPKR_RX7"
1174};
1175
1176static const struct soc_enum class_h_dsm_enum =
1177 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_CLSH_CTL, 4, 3, class_h_dsm_text);
1178
1179static const struct snd_kcontrol_new class_h_dsm_mux =
1180 SOC_DAPM_ENUM("CLASS_H_DSM MUX Mux", class_h_dsm_enum);
1181
1182
Kiran Kandic3b24402012-06-11 00:05:59 -07001183static const struct snd_kcontrol_new taiko_snd_controls[] = {
1184
Kiran Kandic3b24402012-06-11 00:05:59 -07001185 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL,
1186 -84, 40, digital_gain),
1187 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL,
1188 -84, 40, digital_gain),
1189 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL,
1190 -84, 40, digital_gain),
1191 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL,
1192 -84, 40, digital_gain),
1193 SOC_SINGLE_S8_TLV("RX5 Digital Volume", TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL,
1194 -84, 40, digital_gain),
1195 SOC_SINGLE_S8_TLV("RX6 Digital Volume", TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL,
1196 -84, 40, digital_gain),
1197 SOC_SINGLE_S8_TLV("RX7 Digital Volume", TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL,
1198 -84, 40, digital_gain),
1199
1200 SOC_SINGLE_S8_TLV("DEC1 Volume", TAIKO_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
1201 digital_gain),
1202 SOC_SINGLE_S8_TLV("DEC2 Volume", TAIKO_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
1203 digital_gain),
1204 SOC_SINGLE_S8_TLV("DEC3 Volume", TAIKO_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
1205 digital_gain),
1206 SOC_SINGLE_S8_TLV("DEC4 Volume", TAIKO_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
1207 digital_gain),
1208 SOC_SINGLE_S8_TLV("DEC5 Volume", TAIKO_A_CDC_TX5_VOL_CTL_GAIN, -84, 40,
1209 digital_gain),
1210 SOC_SINGLE_S8_TLV("DEC6 Volume", TAIKO_A_CDC_TX6_VOL_CTL_GAIN, -84, 40,
1211 digital_gain),
1212 SOC_SINGLE_S8_TLV("DEC7 Volume", TAIKO_A_CDC_TX7_VOL_CTL_GAIN, -84, 40,
1213 digital_gain),
1214 SOC_SINGLE_S8_TLV("DEC8 Volume", TAIKO_A_CDC_TX8_VOL_CTL_GAIN, -84, 40,
1215 digital_gain),
1216 SOC_SINGLE_S8_TLV("DEC9 Volume", TAIKO_A_CDC_TX9_VOL_CTL_GAIN, -84, 40,
1217 digital_gain),
1218 SOC_SINGLE_S8_TLV("DEC10 Volume", TAIKO_A_CDC_TX10_VOL_CTL_GAIN, -84,
1219 40, digital_gain),
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001220
Kiran Kandic3b24402012-06-11 00:05:59 -07001221 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TAIKO_A_CDC_IIR1_GAIN_B1_CTL, -84,
1222 40, digital_gain),
1223 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TAIKO_A_CDC_IIR1_GAIN_B2_CTL, -84,
1224 40, digital_gain),
1225 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TAIKO_A_CDC_IIR1_GAIN_B3_CTL, -84,
1226 40, digital_gain),
1227 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TAIKO_A_CDC_IIR1_GAIN_B4_CTL, -84,
1228 40, digital_gain),
Fred Oh456fcb52013-02-28 19:08:15 -08001229 SOC_SINGLE_S8_TLV("IIR2 INP1 Volume", TAIKO_A_CDC_IIR2_GAIN_B1_CTL, -84,
1230 40, digital_gain),
1231 SOC_SINGLE_S8_TLV("IIR2 INP2 Volume", TAIKO_A_CDC_IIR2_GAIN_B2_CTL, -84,
1232 40, digital_gain),
1233 SOC_SINGLE_S8_TLV("IIR2 INP3 Volume", TAIKO_A_CDC_IIR2_GAIN_B3_CTL, -84,
1234 40, digital_gain),
1235 SOC_SINGLE_S8_TLV("IIR2 INP4 Volume", TAIKO_A_CDC_IIR2_GAIN_B4_CTL, -84,
1236 40, digital_gain),
Kiran Kandic3b24402012-06-11 00:05:59 -07001237
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08001238 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, taiko_get_anc_slot,
Kiran Kandic3b24402012-06-11 00:05:59 -07001239 taiko_put_anc_slot),
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08001240 SOC_ENUM_EXT("ANC Function", taiko_anc_func_enum, taiko_get_anc_func,
1241 taiko_put_anc_func),
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001242
Kiran Kandic3b24402012-06-11 00:05:59 -07001243 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
1244 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
1245 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
1246 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
1247 SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
1248 SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
1249 SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
1250 SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
1251 SOC_ENUM("TX9 HPF cut off", cf_dec9_enum),
1252 SOC_ENUM("TX10 HPF cut off", cf_dec10_enum),
1253
1254 SOC_SINGLE("TX1 HPF Switch", TAIKO_A_CDC_TX1_MUX_CTL, 3, 1, 0),
1255 SOC_SINGLE("TX2 HPF Switch", TAIKO_A_CDC_TX2_MUX_CTL, 3, 1, 0),
1256 SOC_SINGLE("TX3 HPF Switch", TAIKO_A_CDC_TX3_MUX_CTL, 3, 1, 0),
1257 SOC_SINGLE("TX4 HPF Switch", TAIKO_A_CDC_TX4_MUX_CTL, 3, 1, 0),
1258 SOC_SINGLE("TX5 HPF Switch", TAIKO_A_CDC_TX5_MUX_CTL, 3, 1, 0),
1259 SOC_SINGLE("TX6 HPF Switch", TAIKO_A_CDC_TX6_MUX_CTL, 3, 1, 0),
1260 SOC_SINGLE("TX7 HPF Switch", TAIKO_A_CDC_TX7_MUX_CTL, 3, 1, 0),
1261 SOC_SINGLE("TX8 HPF Switch", TAIKO_A_CDC_TX8_MUX_CTL, 3, 1, 0),
1262 SOC_SINGLE("TX9 HPF Switch", TAIKO_A_CDC_TX9_MUX_CTL, 3, 1, 0),
1263 SOC_SINGLE("TX10 HPF Switch", TAIKO_A_CDC_TX10_MUX_CTL, 3, 1, 0),
1264
1265 SOC_SINGLE("RX1 HPF Switch", TAIKO_A_CDC_RX1_B5_CTL, 2, 1, 0),
1266 SOC_SINGLE("RX2 HPF Switch", TAIKO_A_CDC_RX2_B5_CTL, 2, 1, 0),
1267 SOC_SINGLE("RX3 HPF Switch", TAIKO_A_CDC_RX3_B5_CTL, 2, 1, 0),
1268 SOC_SINGLE("RX4 HPF Switch", TAIKO_A_CDC_RX4_B5_CTL, 2, 1, 0),
1269 SOC_SINGLE("RX5 HPF Switch", TAIKO_A_CDC_RX5_B5_CTL, 2, 1, 0),
1270 SOC_SINGLE("RX6 HPF Switch", TAIKO_A_CDC_RX6_B5_CTL, 2, 1, 0),
1271 SOC_SINGLE("RX7 HPF Switch", TAIKO_A_CDC_RX7_B5_CTL, 2, 1, 0),
1272
1273 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
1274 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
1275 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
1276 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
1277 SOC_ENUM("RX5 HPF cut off", cf_rxmix5_enum),
1278 SOC_ENUM("RX6 HPF cut off", cf_rxmix6_enum),
1279 SOC_ENUM("RX7 HPF cut off", cf_rxmix7_enum),
1280
1281 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
1282 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1283 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
1284 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1285 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
1286 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1287 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
1288 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1289 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
1290 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1291 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
1292 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1293 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
1294 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1295 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
1296 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1297 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
1298 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1299 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
1300 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1301
1302 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
1303 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1304 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
1305 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1306 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
1307 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1308 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
1309 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1310 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
1311 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1312 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
1313 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1314 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
1315 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1316 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
1317 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1318 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
1319 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1320 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
1321 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1322
Joonwoo Parkc7731432012-10-17 12:41:44 -07001323 SOC_SINGLE_EXT("COMP0 Switch", SND_SOC_NOPM, COMPANDER_0, 1, 0,
1324 taiko_get_compander, taiko_set_compander),
1325 SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
1326 taiko_get_compander, taiko_set_compander),
1327 SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
1328 taiko_get_compander, taiko_set_compander),
Kiran Kandic3b24402012-06-11 00:05:59 -07001329
1330};
1331
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001332static int taiko_pa_gain_get(struct snd_kcontrol *kcontrol,
1333 struct snd_ctl_elem_value *ucontrol)
1334{
1335 u8 ear_pa_gain;
1336 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1337
1338 ear_pa_gain = snd_soc_read(codec, TAIKO_A_RX_EAR_GAIN);
1339
1340 ear_pa_gain = ear_pa_gain >> 5;
1341
1342 ucontrol->value.integer.value[0] = ear_pa_gain;
1343
1344 pr_debug("%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
1345
1346 return 0;
1347}
1348
1349static int taiko_pa_gain_put(struct snd_kcontrol *kcontrol,
1350 struct snd_ctl_elem_value *ucontrol)
1351{
1352 u8 ear_pa_gain;
1353 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1354
1355 pr_debug("%s: ucontrol->value.integer.value[0] = %ld\n", __func__,
1356 ucontrol->value.integer.value[0]);
1357
1358 ear_pa_gain = ucontrol->value.integer.value[0] << 5;
1359
1360 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_GAIN, 0xE0, ear_pa_gain);
1361 return 0;
1362}
1363
1364static const char * const taiko_1_x_ear_pa_gain_text[] = {
1365 "POS_6_DB", "UNDEFINED_1", "UNDEFINED_2", "UNDEFINED_3", "POS_2_DB",
1366 "NEG_2P5_DB", "UNDEFINED_4", "NEG_12_DB"
1367};
1368
1369static const struct soc_enum taiko_1_x_ear_pa_gain_enum =
1370 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(taiko_1_x_ear_pa_gain_text),
1371 taiko_1_x_ear_pa_gain_text);
1372
1373static const struct snd_kcontrol_new taiko_1_x_analog_gain_controls[] = {
1374
1375 SOC_ENUM_EXT("EAR PA Gain", taiko_1_x_ear_pa_gain_enum,
1376 taiko_pa_gain_get, taiko_pa_gain_put),
1377
1378 SOC_SINGLE_TLV("HPHL Volume", TAIKO_A_RX_HPH_L_GAIN, 0, 20, 1,
1379 line_gain),
1380 SOC_SINGLE_TLV("HPHR Volume", TAIKO_A_RX_HPH_R_GAIN, 0, 20, 1,
1381 line_gain),
1382
1383 SOC_SINGLE_TLV("LINEOUT1 Volume", TAIKO_A_RX_LINE_1_GAIN, 0, 20, 1,
1384 line_gain),
1385 SOC_SINGLE_TLV("LINEOUT2 Volume", TAIKO_A_RX_LINE_2_GAIN, 0, 20, 1,
1386 line_gain),
1387 SOC_SINGLE_TLV("LINEOUT3 Volume", TAIKO_A_RX_LINE_3_GAIN, 0, 20, 1,
1388 line_gain),
1389 SOC_SINGLE_TLV("LINEOUT4 Volume", TAIKO_A_RX_LINE_4_GAIN, 0, 20, 1,
1390 line_gain),
1391
1392 SOC_SINGLE_TLV("SPK DRV Volume", TAIKO_A_SPKR_DRV_GAIN, 3, 7, 1,
1393 line_gain),
1394
1395 SOC_SINGLE_TLV("ADC1 Volume", TAIKO_A_TX_1_2_EN, 5, 3, 0, analog_gain),
1396 SOC_SINGLE_TLV("ADC2 Volume", TAIKO_A_TX_1_2_EN, 1, 3, 0, analog_gain),
1397 SOC_SINGLE_TLV("ADC3 Volume", TAIKO_A_TX_3_4_EN, 5, 3, 0, analog_gain),
1398 SOC_SINGLE_TLV("ADC4 Volume", TAIKO_A_TX_3_4_EN, 1, 3, 0, analog_gain),
1399 SOC_SINGLE_TLV("ADC5 Volume", TAIKO_A_TX_5_6_EN, 5, 3, 0, analog_gain),
1400 SOC_SINGLE_TLV("ADC6 Volume", TAIKO_A_TX_5_6_EN, 1, 3, 0, analog_gain),
1401};
1402
1403static const char * const taiko_2_x_ear_pa_gain_text[] = {
1404 "POS_6_DB", "POS_4P5_DB", "POS_3_DB", "POS_1P5_DB",
1405 "POS_0_DB", "NEG_2P5_DB", "UNDEFINED", "NEG_12_DB"
1406};
1407
1408static const struct soc_enum taiko_2_x_ear_pa_gain_enum =
1409 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(taiko_2_x_ear_pa_gain_text),
1410 taiko_2_x_ear_pa_gain_text);
1411
1412static const struct snd_kcontrol_new taiko_2_x_analog_gain_controls[] = {
1413
1414 SOC_ENUM_EXT("EAR PA Gain", taiko_2_x_ear_pa_gain_enum,
1415 taiko_pa_gain_get, taiko_pa_gain_put),
1416
1417 SOC_SINGLE_TLV("HPHL Volume", TAIKO_A_RX_HPH_L_GAIN, 0, 20, 1,
1418 line_gain),
1419 SOC_SINGLE_TLV("HPHR Volume", TAIKO_A_RX_HPH_R_GAIN, 0, 20, 1,
1420 line_gain),
1421
1422 SOC_SINGLE_TLV("LINEOUT1 Volume", TAIKO_A_RX_LINE_1_GAIN, 0, 20, 1,
1423 line_gain),
1424 SOC_SINGLE_TLV("LINEOUT2 Volume", TAIKO_A_RX_LINE_2_GAIN, 0, 20, 1,
1425 line_gain),
1426 SOC_SINGLE_TLV("LINEOUT3 Volume", TAIKO_A_RX_LINE_3_GAIN, 0, 20, 1,
1427 line_gain),
1428 SOC_SINGLE_TLV("LINEOUT4 Volume", TAIKO_A_RX_LINE_4_GAIN, 0, 20, 1,
1429 line_gain),
1430
1431 SOC_SINGLE_TLV("SPK DRV Volume", TAIKO_A_SPKR_DRV_GAIN, 3, 8, 1,
1432 line_gain),
1433
1434 SOC_SINGLE_TLV("ADC1 Volume", TAIKO_A_CDC_TX_1_GAIN, 2, 19, 0,
1435 analog_gain),
1436 SOC_SINGLE_TLV("ADC2 Volume", TAIKO_A_CDC_TX_2_GAIN, 2, 19, 0,
1437 analog_gain),
1438 SOC_SINGLE_TLV("ADC3 Volume", TAIKO_A_CDC_TX_3_GAIN, 2, 19, 0,
1439 analog_gain),
1440 SOC_SINGLE_TLV("ADC4 Volume", TAIKO_A_CDC_TX_4_GAIN, 2, 19, 0,
1441 analog_gain),
1442 SOC_SINGLE_TLV("ADC5 Volume", TAIKO_A_CDC_TX_5_GAIN, 2, 19, 0,
1443 analog_gain),
1444 SOC_SINGLE_TLV("ADC6 Volume", TAIKO_A_CDC_TX_6_GAIN, 2, 19, 0,
1445 analog_gain),
1446};
1447
Kiran Kandic3b24402012-06-11 00:05:59 -07001448static const char * const rx_mix1_text[] = {
1449 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
1450 "RX5", "RX6", "RX7"
1451};
1452
1453static const char * const rx_mix2_text[] = {
1454 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2"
1455};
1456
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001457static const char * const rx_rdac5_text[] = {
1458 "DEM4", "DEM3_INV"
Kiran Kandic3b24402012-06-11 00:05:59 -07001459};
1460
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001461static const char * const rx_rdac7_text[] = {
1462 "DEM6", "DEM5_INV"
1463};
1464
1465
Kiran Kandic3b24402012-06-11 00:05:59 -07001466static const char * const sb_tx1_mux_text[] = {
1467 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1468 "DEC1"
1469};
1470
1471static const char * const sb_tx2_mux_text[] = {
1472 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1473 "DEC2"
1474};
1475
1476static const char * const sb_tx3_mux_text[] = {
1477 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1478 "DEC3"
1479};
1480
1481static const char * const sb_tx4_mux_text[] = {
1482 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1483 "DEC4"
1484};
1485
1486static const char * const sb_tx5_mux_text[] = {
1487 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1488 "DEC5"
1489};
1490
1491static const char * const sb_tx6_mux_text[] = {
1492 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1493 "DEC6"
1494};
1495
1496static const char * const sb_tx7_to_tx10_mux_text[] = {
1497 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1498 "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
1499 "DEC9", "DEC10"
1500};
1501
1502static const char * const dec1_mux_text[] = {
1503 "ZERO", "DMIC1", "ADC6",
1504};
1505
1506static const char * const dec2_mux_text[] = {
1507 "ZERO", "DMIC2", "ADC5",
1508};
1509
1510static const char * const dec3_mux_text[] = {
1511 "ZERO", "DMIC3", "ADC4",
1512};
1513
1514static const char * const dec4_mux_text[] = {
1515 "ZERO", "DMIC4", "ADC3",
1516};
1517
1518static const char * const dec5_mux_text[] = {
1519 "ZERO", "DMIC5", "ADC2",
1520};
1521
1522static const char * const dec6_mux_text[] = {
1523 "ZERO", "DMIC6", "ADC1",
1524};
1525
1526static const char * const dec7_mux_text[] = {
1527 "ZERO", "DMIC1", "DMIC6", "ADC1", "ADC6", "ANC1_FB", "ANC2_FB",
1528};
1529
1530static const char * const dec8_mux_text[] = {
1531 "ZERO", "DMIC2", "DMIC5", "ADC2", "ADC5",
1532};
1533
1534static const char * const dec9_mux_text[] = {
1535 "ZERO", "DMIC4", "DMIC5", "ADC2", "ADC3", "ADCMB", "ANC1_FB", "ANC2_FB",
1536};
1537
1538static const char * const dec10_mux_text[] = {
1539 "ZERO", "DMIC3", "DMIC6", "ADC1", "ADC4", "ADCMB", "ANC1_FB", "ANC2_FB",
1540};
1541
1542static const char * const anc_mux_text[] = {
1543 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6", "ADC_MB",
1544 "RSVD_1", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5", "DMIC6"
1545};
1546
1547static const char * const anc1_fb_mux_text[] = {
1548 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
1549};
1550
Fred Oh456fcb52013-02-28 19:08:15 -08001551static const char * const iir_inp1_text[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07001552 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
1553 "DEC9", "DEC10", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
1554};
1555
1556static const struct soc_enum rx_mix1_inp1_chain_enum =
1557 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_mix1_text);
1558
1559static const struct soc_enum rx_mix1_inp2_chain_enum =
1560 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_mix1_text);
1561
1562static const struct soc_enum rx_mix1_inp3_chain_enum =
1563 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B2_CTL, 0, 12, rx_mix1_text);
1564
1565static const struct soc_enum rx2_mix1_inp1_chain_enum =
1566 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_mix1_text);
1567
1568static const struct soc_enum rx2_mix1_inp2_chain_enum =
1569 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_mix1_text);
1570
1571static const struct soc_enum rx3_mix1_inp1_chain_enum =
1572 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX3_B1_CTL, 0, 12, rx_mix1_text);
1573
1574static const struct soc_enum rx3_mix1_inp2_chain_enum =
1575 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX3_B1_CTL, 4, 12, rx_mix1_text);
1576
1577static const struct soc_enum rx4_mix1_inp1_chain_enum =
1578 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX4_B1_CTL, 0, 12, rx_mix1_text);
1579
1580static const struct soc_enum rx4_mix1_inp2_chain_enum =
1581 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX4_B1_CTL, 4, 12, rx_mix1_text);
1582
1583static const struct soc_enum rx5_mix1_inp1_chain_enum =
1584 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX5_B1_CTL, 0, 12, rx_mix1_text);
1585
1586static const struct soc_enum rx5_mix1_inp2_chain_enum =
1587 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX5_B1_CTL, 4, 12, rx_mix1_text);
1588
1589static const struct soc_enum rx6_mix1_inp1_chain_enum =
1590 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX6_B1_CTL, 0, 12, rx_mix1_text);
1591
1592static const struct soc_enum rx6_mix1_inp2_chain_enum =
1593 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX6_B1_CTL, 4, 12, rx_mix1_text);
1594
1595static const struct soc_enum rx7_mix1_inp1_chain_enum =
1596 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B1_CTL, 0, 12, rx_mix1_text);
1597
1598static const struct soc_enum rx7_mix1_inp2_chain_enum =
1599 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B1_CTL, 4, 12, rx_mix1_text);
1600
1601static const struct soc_enum rx1_mix2_inp1_chain_enum =
1602 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B3_CTL, 0, 5, rx_mix2_text);
1603
1604static const struct soc_enum rx1_mix2_inp2_chain_enum =
1605 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B3_CTL, 3, 5, rx_mix2_text);
1606
1607static const struct soc_enum rx2_mix2_inp1_chain_enum =
1608 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B3_CTL, 0, 5, rx_mix2_text);
1609
1610static const struct soc_enum rx2_mix2_inp2_chain_enum =
1611 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B3_CTL, 3, 5, rx_mix2_text);
1612
1613static const struct soc_enum rx7_mix2_inp1_chain_enum =
1614 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B3_CTL, 0, 5, rx_mix2_text);
1615
1616static const struct soc_enum rx7_mix2_inp2_chain_enum =
1617 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B3_CTL, 3, 5, rx_mix2_text);
1618
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001619static const struct soc_enum rx_rdac5_enum =
1620 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_MISC, 2, 2, rx_rdac5_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001621
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001622static const struct soc_enum rx_rdac7_enum =
1623 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_MISC, 1, 2, rx_rdac7_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001624
1625static const struct soc_enum sb_tx1_mux_enum =
1626 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B1_CTL, 0, 9, sb_tx1_mux_text);
1627
1628static const struct soc_enum sb_tx2_mux_enum =
1629 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B2_CTL, 0, 9, sb_tx2_mux_text);
1630
1631static const struct soc_enum sb_tx3_mux_enum =
1632 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B3_CTL, 0, 9, sb_tx3_mux_text);
1633
1634static const struct soc_enum sb_tx4_mux_enum =
1635 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B4_CTL, 0, 9, sb_tx4_mux_text);
1636
1637static const struct soc_enum sb_tx5_mux_enum =
1638 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B5_CTL, 0, 9, sb_tx5_mux_text);
1639
1640static const struct soc_enum sb_tx6_mux_enum =
1641 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B6_CTL, 0, 9, sb_tx6_mux_text);
1642
1643static const struct soc_enum sb_tx7_mux_enum =
1644 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B7_CTL, 0, 18,
1645 sb_tx7_to_tx10_mux_text);
1646
1647static const struct soc_enum sb_tx8_mux_enum =
1648 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B8_CTL, 0, 18,
1649 sb_tx7_to_tx10_mux_text);
1650
1651static const struct soc_enum sb_tx9_mux_enum =
1652 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0, 18,
1653 sb_tx7_to_tx10_mux_text);
1654
1655static const struct soc_enum sb_tx10_mux_enum =
1656 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0, 18,
1657 sb_tx7_to_tx10_mux_text);
1658
1659static const struct soc_enum dec1_mux_enum =
1660 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 0, 3, dec1_mux_text);
1661
1662static const struct soc_enum dec2_mux_enum =
1663 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 2, 3, dec2_mux_text);
1664
1665static const struct soc_enum dec3_mux_enum =
1666 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 4, 3, dec3_mux_text);
1667
1668static const struct soc_enum dec4_mux_enum =
1669 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 6, 3, dec4_mux_text);
1670
1671static const struct soc_enum dec5_mux_enum =
1672 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 0, 3, dec5_mux_text);
1673
1674static const struct soc_enum dec6_mux_enum =
1675 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 2, 3, dec6_mux_text);
1676
1677static const struct soc_enum dec7_mux_enum =
1678 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 4, 7, dec7_mux_text);
1679
1680static const struct soc_enum dec8_mux_enum =
1681 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B3_CTL, 0, 7, dec8_mux_text);
1682
1683static const struct soc_enum dec9_mux_enum =
1684 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B3_CTL, 3, 8, dec9_mux_text);
1685
1686static const struct soc_enum dec10_mux_enum =
1687 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B4_CTL, 0, 8, dec10_mux_text);
1688
1689static const struct soc_enum anc1_mux_enum =
1690 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B1_CTL, 0, 16, anc_mux_text);
1691
1692static const struct soc_enum anc2_mux_enum =
1693 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B1_CTL, 4, 16, anc_mux_text);
1694
1695static const struct soc_enum anc1_fb_mux_enum =
1696 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B2_CTL, 0, 3, anc1_fb_mux_text);
1697
1698static const struct soc_enum iir1_inp1_mux_enum =
Fred Oh456fcb52013-02-28 19:08:15 -08001699 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_EQ1_B1_CTL, 0, 18, iir_inp1_text);
1700
1701static const struct soc_enum iir2_inp1_mux_enum =
1702 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_EQ2_B1_CTL, 0, 18, iir_inp1_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001703
1704static const struct snd_kcontrol_new rx_mix1_inp1_mux =
1705 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
1706
1707static const struct snd_kcontrol_new rx_mix1_inp2_mux =
1708 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
1709
1710static const struct snd_kcontrol_new rx_mix1_inp3_mux =
1711 SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
1712
1713static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
1714 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
1715
1716static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
1717 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
1718
1719static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
1720 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
1721
1722static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
1723 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
1724
1725static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
1726 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
1727
1728static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
1729 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
1730
1731static const struct snd_kcontrol_new rx5_mix1_inp1_mux =
1732 SOC_DAPM_ENUM("RX5 MIX1 INP1 Mux", rx5_mix1_inp1_chain_enum);
1733
1734static const struct snd_kcontrol_new rx5_mix1_inp2_mux =
1735 SOC_DAPM_ENUM("RX5 MIX1 INP2 Mux", rx5_mix1_inp2_chain_enum);
1736
1737static const struct snd_kcontrol_new rx6_mix1_inp1_mux =
1738 SOC_DAPM_ENUM("RX6 MIX1 INP1 Mux", rx6_mix1_inp1_chain_enum);
1739
1740static const struct snd_kcontrol_new rx6_mix1_inp2_mux =
1741 SOC_DAPM_ENUM("RX6 MIX1 INP2 Mux", rx6_mix1_inp2_chain_enum);
1742
1743static const struct snd_kcontrol_new rx7_mix1_inp1_mux =
1744 SOC_DAPM_ENUM("RX7 MIX1 INP1 Mux", rx7_mix1_inp1_chain_enum);
1745
1746static const struct snd_kcontrol_new rx7_mix1_inp2_mux =
1747 SOC_DAPM_ENUM("RX7 MIX1 INP2 Mux", rx7_mix1_inp2_chain_enum);
1748
1749static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
1750 SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx1_mix2_inp1_chain_enum);
1751
1752static const struct snd_kcontrol_new rx1_mix2_inp2_mux =
1753 SOC_DAPM_ENUM("RX1 MIX2 INP2 Mux", rx1_mix2_inp2_chain_enum);
1754
1755static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
1756 SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
1757
1758static const struct snd_kcontrol_new rx2_mix2_inp2_mux =
1759 SOC_DAPM_ENUM("RX2 MIX2 INP2 Mux", rx2_mix2_inp2_chain_enum);
1760
1761static const struct snd_kcontrol_new rx7_mix2_inp1_mux =
1762 SOC_DAPM_ENUM("RX7 MIX2 INP1 Mux", rx7_mix2_inp1_chain_enum);
1763
1764static const struct snd_kcontrol_new rx7_mix2_inp2_mux =
1765 SOC_DAPM_ENUM("RX7 MIX2 INP2 Mux", rx7_mix2_inp2_chain_enum);
1766
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001767static const struct snd_kcontrol_new rx_dac5_mux =
1768 SOC_DAPM_ENUM("RDAC5 MUX Mux", rx_rdac5_enum);
Kiran Kandic3b24402012-06-11 00:05:59 -07001769
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001770static const struct snd_kcontrol_new rx_dac7_mux =
1771 SOC_DAPM_ENUM("RDAC7 MUX Mux", rx_rdac7_enum);
Kiran Kandic3b24402012-06-11 00:05:59 -07001772
1773static const struct snd_kcontrol_new sb_tx1_mux =
1774 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
1775
1776static const struct snd_kcontrol_new sb_tx2_mux =
1777 SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
1778
1779static const struct snd_kcontrol_new sb_tx3_mux =
1780 SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
1781
1782static const struct snd_kcontrol_new sb_tx4_mux =
1783 SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
1784
1785static const struct snd_kcontrol_new sb_tx5_mux =
1786 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
1787
1788static const struct snd_kcontrol_new sb_tx6_mux =
1789 SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
1790
1791static const struct snd_kcontrol_new sb_tx7_mux =
1792 SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
1793
1794static const struct snd_kcontrol_new sb_tx8_mux =
1795 SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
1796
1797static const struct snd_kcontrol_new sb_tx9_mux =
1798 SOC_DAPM_ENUM("SLIM TX9 MUX Mux", sb_tx9_mux_enum);
1799
1800static const struct snd_kcontrol_new sb_tx10_mux =
1801 SOC_DAPM_ENUM("SLIM TX10 MUX Mux", sb_tx10_mux_enum);
1802
1803
1804static int wcd9320_put_dec_enum(struct snd_kcontrol *kcontrol,
1805 struct snd_ctl_elem_value *ucontrol)
1806{
1807 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1808 struct snd_soc_dapm_widget *w = wlist->widgets[0];
1809 struct snd_soc_codec *codec = w->codec;
1810 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1811 unsigned int dec_mux, decimator;
1812 char *dec_name = NULL;
1813 char *widget_name = NULL;
1814 char *temp;
1815 u16 tx_mux_ctl_reg;
1816 u8 adc_dmic_sel = 0x0;
1817 int ret = 0;
1818
1819 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1820 return -EINVAL;
1821
1822 dec_mux = ucontrol->value.enumerated.item[0];
1823
1824 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
1825 if (!widget_name)
1826 return -ENOMEM;
1827 temp = widget_name;
1828
1829 dec_name = strsep(&widget_name, " ");
1830 widget_name = temp;
1831 if (!dec_name) {
1832 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
1833 ret = -EINVAL;
1834 goto out;
1835 }
1836
1837 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
1838 if (ret < 0) {
1839 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
1840 ret = -EINVAL;
1841 goto out;
1842 }
1843
1844 dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
1845 , __func__, w->name, decimator, dec_mux);
1846
1847
1848 switch (decimator) {
1849 case 1:
1850 case 2:
1851 case 3:
1852 case 4:
1853 case 5:
1854 case 6:
1855 if (dec_mux == 1)
1856 adc_dmic_sel = 0x1;
1857 else
1858 adc_dmic_sel = 0x0;
1859 break;
1860 case 7:
1861 case 8:
1862 case 9:
1863 case 10:
1864 if ((dec_mux == 1) || (dec_mux == 2))
1865 adc_dmic_sel = 0x1;
1866 else
1867 adc_dmic_sel = 0x0;
1868 break;
1869 default:
1870 pr_err("%s: Invalid Decimator = %u\n", __func__, decimator);
1871 ret = -EINVAL;
1872 goto out;
1873 }
1874
1875 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
1876
1877 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
1878
1879 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1880
1881out:
1882 kfree(widget_name);
1883 return ret;
1884}
1885
1886#define WCD9320_DEC_ENUM(xname, xenum) \
1887{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1888 .info = snd_soc_info_enum_double, \
1889 .get = snd_soc_dapm_get_enum_double, \
1890 .put = wcd9320_put_dec_enum, \
1891 .private_value = (unsigned long)&xenum }
1892
1893static const struct snd_kcontrol_new dec1_mux =
1894 WCD9320_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
1895
1896static const struct snd_kcontrol_new dec2_mux =
1897 WCD9320_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
1898
1899static const struct snd_kcontrol_new dec3_mux =
1900 WCD9320_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
1901
1902static const struct snd_kcontrol_new dec4_mux =
1903 WCD9320_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
1904
1905static const struct snd_kcontrol_new dec5_mux =
1906 WCD9320_DEC_ENUM("DEC5 MUX Mux", dec5_mux_enum);
1907
1908static const struct snd_kcontrol_new dec6_mux =
1909 WCD9320_DEC_ENUM("DEC6 MUX Mux", dec6_mux_enum);
1910
1911static const struct snd_kcontrol_new dec7_mux =
1912 WCD9320_DEC_ENUM("DEC7 MUX Mux", dec7_mux_enum);
1913
1914static const struct snd_kcontrol_new dec8_mux =
1915 WCD9320_DEC_ENUM("DEC8 MUX Mux", dec8_mux_enum);
1916
1917static const struct snd_kcontrol_new dec9_mux =
1918 WCD9320_DEC_ENUM("DEC9 MUX Mux", dec9_mux_enum);
1919
1920static const struct snd_kcontrol_new dec10_mux =
1921 WCD9320_DEC_ENUM("DEC10 MUX Mux", dec10_mux_enum);
1922
1923static const struct snd_kcontrol_new iir1_inp1_mux =
1924 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
1925
Fred Oh456fcb52013-02-28 19:08:15 -08001926static const struct snd_kcontrol_new iir2_inp1_mux =
1927 SOC_DAPM_ENUM("IIR2 INP1 Mux", iir2_inp1_mux_enum);
1928
Kiran Kandic3b24402012-06-11 00:05:59 -07001929static const struct snd_kcontrol_new anc1_mux =
1930 SOC_DAPM_ENUM("ANC1 MUX Mux", anc1_mux_enum);
1931
1932static const struct snd_kcontrol_new anc2_mux =
1933 SOC_DAPM_ENUM("ANC2 MUX Mux", anc2_mux_enum);
1934
1935static const struct snd_kcontrol_new anc1_fb_mux =
1936 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
1937
1938static const struct snd_kcontrol_new dac1_switch[] = {
1939 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_EAR_EN, 5, 1, 0)
1940};
1941static const struct snd_kcontrol_new hphl_switch[] = {
1942 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
1943};
1944
1945static const struct snd_kcontrol_new hphl_pa_mix[] = {
1946 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1947 7, 1, 0),
1948};
1949
1950static const struct snd_kcontrol_new hphr_pa_mix[] = {
1951 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1952 6, 1, 0),
1953};
1954
1955static const struct snd_kcontrol_new ear_pa_mix[] = {
1956 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1957 5, 1, 0),
1958};
1959static const struct snd_kcontrol_new lineout1_pa_mix[] = {
1960 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1961 4, 1, 0),
1962};
1963
1964static const struct snd_kcontrol_new lineout2_pa_mix[] = {
1965 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1966 3, 1, 0),
1967};
1968
1969static const struct snd_kcontrol_new lineout3_pa_mix[] = {
1970 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1971 2, 1, 0),
1972};
1973
1974static const struct snd_kcontrol_new lineout4_pa_mix[] = {
1975 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1976 1, 1, 0),
1977};
1978
1979static const struct snd_kcontrol_new lineout3_ground_switch =
1980 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_LINE_3_DAC_CTL, 6, 1, 0);
1981
1982static const struct snd_kcontrol_new lineout4_ground_switch =
1983 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_LINE_4_DAC_CTL, 6, 1, 0);
1984
Joonwoo Park9ead0e92013-03-18 11:33:33 -07001985static const struct snd_kcontrol_new aif4_mad_switch =
1986 SOC_DAPM_SINGLE("Switch", TAIKO_A_CDC_CLK_OTHR_CTL, 4, 1, 0);
1987
Kuirong Wang906ac472012-07-09 12:54:44 -07001988/* virtual port entries */
1989static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
1990 struct snd_ctl_elem_value *ucontrol)
1991{
1992 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1993 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1994
1995 ucontrol->value.integer.value[0] = widget->value;
1996 return 0;
1997}
1998
1999static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
2000 struct snd_ctl_elem_value *ucontrol)
2001{
2002 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
2003 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
2004 struct snd_soc_codec *codec = widget->codec;
2005 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
2006 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2007 struct soc_multi_mixer_control *mixer =
2008 ((struct soc_multi_mixer_control *)kcontrol->private_value);
2009 u32 dai_id = widget->shift;
2010 u32 port_id = mixer->shift;
2011 u32 enable = ucontrol->value.integer.value[0];
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08002012 u32 vtable = vport_check_table[dai_id];
Kuirong Wang906ac472012-07-09 12:54:44 -07002013
2014
2015 pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
2016 widget->name, ucontrol->id.name, widget->value, widget->shift,
2017 ucontrol->value.integer.value[0]);
2018
2019 mutex_lock(&codec->mutex);
2020
2021 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
2022 if (dai_id != AIF1_CAP) {
2023 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
2024 __func__);
2025 mutex_unlock(&codec->mutex);
2026 return -EINVAL;
2027 }
2028 }
Venkat Sudhira41630a2012-10-27 00:57:31 -07002029 switch (dai_id) {
2030 case AIF1_CAP:
2031 case AIF2_CAP:
2032 case AIF3_CAP:
2033 /* only add to the list if value not set
2034 */
2035 if (enable && !(widget->value & 1 << port_id)) {
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08002036
2037 if (taiko_p->intf_type ==
2038 WCD9XXX_INTERFACE_TYPE_SLIMBUS)
2039 vtable = vport_check_table[dai_id];
2040 if (taiko_p->intf_type ==
2041 WCD9XXX_INTERFACE_TYPE_I2C)
2042 vtable = vport_i2s_check_table[dai_id];
2043
Venkat Sudhira41630a2012-10-27 00:57:31 -07002044 if (wcd9xxx_tx_vport_validation(
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08002045 vtable,
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002046 port_id,
2047 taiko_p->dai)) {
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002048 dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
Venkat Sudhira41630a2012-10-27 00:57:31 -07002049 __func__, port_id + 1);
2050 mutex_unlock(&codec->mutex);
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002051 return 0;
Venkat Sudhira41630a2012-10-27 00:57:31 -07002052 }
2053 widget->value |= 1 << port_id;
2054 list_add_tail(&core->tx_chs[port_id].list,
Kuirong Wang906ac472012-07-09 12:54:44 -07002055 &taiko_p->dai[dai_id].wcd9xxx_ch_list
Venkat Sudhira41630a2012-10-27 00:57:31 -07002056 );
2057 } else if (!enable && (widget->value & 1 << port_id)) {
2058 widget->value &= ~(1 << port_id);
2059 list_del_init(&core->tx_chs[port_id].list);
2060 } else {
2061 if (enable)
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002062 dev_dbg(codec->dev, "%s: TX%u port is used by\n"
Venkat Sudhira41630a2012-10-27 00:57:31 -07002063 "this virtual port\n",
2064 __func__, port_id + 1);
2065 else
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002066 dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
Venkat Sudhira41630a2012-10-27 00:57:31 -07002067 "this virtual port\n",
2068 __func__, port_id + 1);
2069 /* avoid update power function */
2070 mutex_unlock(&codec->mutex);
2071 return 0;
2072 }
2073 break;
2074 default:
2075 pr_err("Unknown AIF %d\n", dai_id);
Kuirong Wang906ac472012-07-09 12:54:44 -07002076 mutex_unlock(&codec->mutex);
Venkat Sudhira41630a2012-10-27 00:57:31 -07002077 return -EINVAL;
Kuirong Wang906ac472012-07-09 12:54:44 -07002078 }
Kuirong Wang906ac472012-07-09 12:54:44 -07002079 pr_debug("%s: name %s sname %s updated value %u shift %d\n", __func__,
2080 widget->name, widget->sname, widget->value, widget->shift);
2081
2082 snd_soc_dapm_mixer_update_power(widget, kcontrol, enable);
2083
2084 mutex_unlock(&codec->mutex);
2085 return 0;
2086}
2087
2088static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
2089 struct snd_ctl_elem_value *ucontrol)
2090{
2091 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
2092 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
2093
2094 ucontrol->value.enumerated.item[0] = widget->value;
2095 return 0;
2096}
2097
2098static const char *const slim_rx_mux_text[] = {
2099 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
2100};
2101
2102static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
2103 struct snd_ctl_elem_value *ucontrol)
2104{
2105 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
2106 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
2107 struct snd_soc_codec *codec = widget->codec;
2108 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
2109 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2110 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
2111 u32 port_id = widget->shift;
2112
2113 pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
2114 widget->name, ucontrol->id.name, widget->value, widget->shift,
2115 ucontrol->value.integer.value[0]);
2116
2117 widget->value = ucontrol->value.enumerated.item[0];
2118
2119 mutex_lock(&codec->mutex);
2120
2121 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
Venkat Sudhir994193b2012-12-17 17:30:51 -08002122 if (widget->value > 2) {
Kuirong Wang906ac472012-07-09 12:54:44 -07002123 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
2124 __func__);
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002125 goto err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002126 }
2127 }
2128 /* value need to match the Virtual port and AIF number
2129 */
2130 switch (widget->value) {
2131 case 0:
2132 list_del_init(&core->rx_chs[port_id].list);
2133 break;
2134 case 1:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002135 if (wcd9xxx_rx_vport_validation(port_id +
2136 TAIKO_RX_PORT_START_NUMBER,
2137 &taiko_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
2138 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
2139 __func__, port_id + 1);
2140 goto rtn;
2141 }
Kuirong Wang906ac472012-07-09 12:54:44 -07002142 list_add_tail(&core->rx_chs[port_id].list,
2143 &taiko_p->dai[AIF1_PB].wcd9xxx_ch_list);
2144 break;
2145 case 2:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002146 if (wcd9xxx_rx_vport_validation(port_id +
2147 TAIKO_RX_PORT_START_NUMBER,
2148 &taiko_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
2149 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
2150 __func__, port_id + 1);
2151 goto rtn;
2152 }
Kuirong Wang906ac472012-07-09 12:54:44 -07002153 list_add_tail(&core->rx_chs[port_id].list,
2154 &taiko_p->dai[AIF2_PB].wcd9xxx_ch_list);
2155 break;
2156 case 3:
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002157 if (wcd9xxx_rx_vport_validation(port_id +
2158 TAIKO_RX_PORT_START_NUMBER,
2159 &taiko_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
2160 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
2161 __func__, port_id + 1);
2162 goto rtn;
2163 }
Kuirong Wang906ac472012-07-09 12:54:44 -07002164 list_add_tail(&core->rx_chs[port_id].list,
2165 &taiko_p->dai[AIF3_PB].wcd9xxx_ch_list);
2166 break;
2167 default:
2168 pr_err("Unknown AIF %d\n", widget->value);
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002169 goto err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002170 }
Kuirong Wang80aca0d2013-05-09 14:51:09 -07002171rtn:
Kuirong Wang906ac472012-07-09 12:54:44 -07002172 snd_soc_dapm_mux_update_power(widget, kcontrol, 1, widget->value, e);
2173
2174 mutex_unlock(&codec->mutex);
2175 return 0;
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002176err:
2177 mutex_unlock(&codec->mutex);
2178 return -EINVAL;
Kuirong Wang906ac472012-07-09 12:54:44 -07002179}
2180
2181static const struct soc_enum slim_rx_mux_enum =
2182 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
2183
2184static const struct snd_kcontrol_new slim_rx_mux[TAIKO_RX_MAX] = {
2185 SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
2186 slim_rx_mux_get, slim_rx_mux_put),
2187 SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
2188 slim_rx_mux_get, slim_rx_mux_put),
2189 SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
2190 slim_rx_mux_get, slim_rx_mux_put),
2191 SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
2192 slim_rx_mux_get, slim_rx_mux_put),
2193 SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
2194 slim_rx_mux_get, slim_rx_mux_put),
2195 SOC_DAPM_ENUM_EXT("SLIM RX6 Mux", slim_rx_mux_enum,
2196 slim_rx_mux_get, slim_rx_mux_put),
2197 SOC_DAPM_ENUM_EXT("SLIM RX7 Mux", slim_rx_mux_enum,
2198 slim_rx_mux_get, slim_rx_mux_put),
2199};
2200
2201static const struct snd_kcontrol_new aif_cap_mixer[] = {
2202 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TAIKO_TX1, 1, 0,
2203 slim_tx_mixer_get, slim_tx_mixer_put),
2204 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TAIKO_TX2, 1, 0,
2205 slim_tx_mixer_get, slim_tx_mixer_put),
2206 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TAIKO_TX3, 1, 0,
2207 slim_tx_mixer_get, slim_tx_mixer_put),
2208 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TAIKO_TX4, 1, 0,
2209 slim_tx_mixer_get, slim_tx_mixer_put),
2210 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TAIKO_TX5, 1, 0,
2211 slim_tx_mixer_get, slim_tx_mixer_put),
2212 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TAIKO_TX6, 1, 0,
2213 slim_tx_mixer_get, slim_tx_mixer_put),
2214 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TAIKO_TX7, 1, 0,
2215 slim_tx_mixer_get, slim_tx_mixer_put),
2216 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TAIKO_TX8, 1, 0,
2217 slim_tx_mixer_get, slim_tx_mixer_put),
2218 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TAIKO_TX9, 1, 0,
2219 slim_tx_mixer_get, slim_tx_mixer_put),
2220 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TAIKO_TX10, 1, 0,
2221 slim_tx_mixer_get, slim_tx_mixer_put),
2222};
2223
Kiran Kandic3b24402012-06-11 00:05:59 -07002224static void taiko_codec_enable_adc_block(struct snd_soc_codec *codec,
2225 int enable)
2226{
2227 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2228
2229 pr_debug("%s %d\n", __func__, enable);
2230
2231 if (enable) {
2232 taiko->adc_count++;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002233 snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLK_OTHR_CTL,
2234 0x2, 0x2);
Kiran Kandic3b24402012-06-11 00:05:59 -07002235 } else {
2236 taiko->adc_count--;
2237 if (!taiko->adc_count)
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002238 snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLK_OTHR_CTL,
Kiran Kandic3b24402012-06-11 00:05:59 -07002239 0x2, 0x0);
2240 }
2241}
2242
2243static int taiko_codec_enable_adc(struct snd_soc_dapm_widget *w,
2244 struct snd_kcontrol *kcontrol, int event)
2245{
2246 struct snd_soc_codec *codec = w->codec;
2247 u16 adc_reg;
2248 u8 init_bit_shift;
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002249 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07002250
2251 pr_debug("%s %d\n", __func__, event);
2252
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002253 if (TAIKO_IS_1_0(core->version)) {
2254 if (w->reg == TAIKO_A_TX_1_2_EN) {
2255 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2256 } else if (w->reg == TAIKO_A_TX_3_4_EN) {
2257 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2258 } else if (w->reg == TAIKO_A_TX_5_6_EN) {
2259 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2260 } else {
2261 pr_err("%s: Error, invalid adc register\n", __func__);
2262 return -EINVAL;
2263 }
Kiran Kandic3b24402012-06-11 00:05:59 -07002264
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002265 if (w->shift == 3) {
2266 init_bit_shift = 6;
2267 } else if (w->shift == 7) {
2268 init_bit_shift = 7;
2269 } else {
2270 pr_err("%s: Error, invalid init bit postion adc register\n",
2271 __func__);
2272 return -EINVAL;
2273 }
2274 } else {
2275 switch (w->reg) {
2276 case TAIKO_A_CDC_TX_1_GAIN:
2277 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2278 init_bit_shift = 7;
2279 break;
2280 case TAIKO_A_CDC_TX_2_GAIN:
2281 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2282 init_bit_shift = 6;
2283 break;
2284 case TAIKO_A_CDC_TX_3_GAIN:
2285 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2286 init_bit_shift = 7;
2287 break;
2288 case TAIKO_A_CDC_TX_4_GAIN:
2289 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2290 init_bit_shift = 6;
2291 break;
2292 case TAIKO_A_CDC_TX_5_GAIN:
2293 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2294 init_bit_shift = 7;
2295 break;
2296 case TAIKO_A_CDC_TX_6_GAIN:
2297 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2298 init_bit_shift = 6;
2299 break;
2300 default:
2301 pr_err("%s: Error, invalid adc register\n", __func__);
2302 return -EINVAL;
2303 }
Kiran Kandic3b24402012-06-11 00:05:59 -07002304 }
2305
2306 switch (event) {
2307 case SND_SOC_DAPM_PRE_PMU:
2308 taiko_codec_enable_adc_block(codec, 1);
2309 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
2310 1 << init_bit_shift);
2311 break;
2312 case SND_SOC_DAPM_POST_PMU:
Kiran Kandic3b24402012-06-11 00:05:59 -07002313 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
Kiran Kandic3b24402012-06-11 00:05:59 -07002314 break;
2315 case SND_SOC_DAPM_POST_PMD:
2316 taiko_codec_enable_adc_block(codec, 0);
2317 break;
2318 }
2319 return 0;
2320}
2321
Kiran Kandic3b24402012-06-11 00:05:59 -07002322static int taiko_codec_enable_aux_pga(struct snd_soc_dapm_widget *w,
2323 struct snd_kcontrol *kcontrol, int event)
2324{
2325 struct snd_soc_codec *codec = w->codec;
2326 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2327
2328 pr_debug("%s: %d\n", __func__, event);
2329
2330 switch (event) {
2331 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07002332 WCD9XXX_BCL_LOCK(&taiko->resmgr);
2333 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
2334 WCD9XXX_BANDGAP_AUDIO_MODE);
2335 /* AUX PGA requires RCO or MCLK */
2336 wcd9xxx_resmgr_get_clk_block(&taiko->resmgr, WCD9XXX_CLK_RCO);
2337 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 1);
2338 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07002339 break;
2340
2341 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parka8890262012-10-15 12:04:27 -07002342 WCD9XXX_BCL_LOCK(&taiko->resmgr);
2343 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 0);
2344 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
2345 WCD9XXX_BANDGAP_AUDIO_MODE);
2346 wcd9xxx_resmgr_put_clk_block(&taiko->resmgr, WCD9XXX_CLK_RCO);
2347 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07002348 break;
2349 }
2350 return 0;
2351}
2352
2353static int taiko_codec_enable_lineout(struct snd_soc_dapm_widget *w,
2354 struct snd_kcontrol *kcontrol, int event)
2355{
2356 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002357 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07002358 u16 lineout_gain_reg;
2359
2360 pr_debug("%s %d %s\n", __func__, event, w->name);
2361
2362 switch (w->shift) {
2363 case 0:
2364 lineout_gain_reg = TAIKO_A_RX_LINE_1_GAIN;
2365 break;
2366 case 1:
2367 lineout_gain_reg = TAIKO_A_RX_LINE_2_GAIN;
2368 break;
2369 case 2:
2370 lineout_gain_reg = TAIKO_A_RX_LINE_3_GAIN;
2371 break;
2372 case 3:
2373 lineout_gain_reg = TAIKO_A_RX_LINE_4_GAIN;
2374 break;
2375 default:
2376 pr_err("%s: Error, incorrect lineout register value\n",
2377 __func__);
2378 return -EINVAL;
2379 }
2380
2381 switch (event) {
2382 case SND_SOC_DAPM_PRE_PMU:
2383 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x40);
2384 break;
2385 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002386 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
2387 WCD9XXX_CLSH_STATE_LO,
2388 WCD9XXX_CLSH_REQ_ENABLE,
2389 WCD9XXX_CLSH_EVENT_POST_PA);
2390 pr_debug("%s: sleeping 3 ms after %s PA turn on\n",
Kiran Kandic3b24402012-06-11 00:05:59 -07002391 __func__, w->name);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002392 usleep_range(3000, 3000);
Kiran Kandic3b24402012-06-11 00:05:59 -07002393 break;
2394 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002395 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
2396 WCD9XXX_CLSH_STATE_LO,
2397 WCD9XXX_CLSH_REQ_DISABLE,
2398 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandic3b24402012-06-11 00:05:59 -07002399 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x00);
2400 break;
2401 }
2402 return 0;
2403}
2404
Joonwoo Park7680b9f2012-07-13 11:36:48 -07002405static int taiko_codec_enable_spk_pa(struct snd_soc_dapm_widget *w,
2406 struct snd_kcontrol *kcontrol, int event)
2407{
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002408 struct snd_soc_codec *codec = w->codec;
2409 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2410
2411 pr_debug("%s: %d %s\n", __func__, event, w->name);
2412 WCD9XXX_BCL_LOCK(&taiko->resmgr);
2413 switch (event) {
2414 case SND_SOC_DAPM_PRE_PMU:
2415 taiko->spkr_pa_widget_on = true;
2416 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
2417 break;
2418 case SND_SOC_DAPM_POST_PMD:
2419 taiko->spkr_pa_widget_on = false;
2420 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x00);
2421 break;
2422 }
2423 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
Joonwoo Park7680b9f2012-07-13 11:36:48 -07002424 return 0;
2425}
Kiran Kandic3b24402012-06-11 00:05:59 -07002426
2427static int taiko_codec_enable_dmic(struct snd_soc_dapm_widget *w,
2428 struct snd_kcontrol *kcontrol, int event)
2429{
2430 struct snd_soc_codec *codec = w->codec;
2431 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2432 u8 dmic_clk_en;
2433 u16 dmic_clk_reg;
2434 s32 *dmic_clk_cnt;
2435 unsigned int dmic;
2436 int ret;
2437
2438 ret = kstrtouint(strpbrk(w->name, "123456"), 10, &dmic);
2439 if (ret < 0) {
2440 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
2441 return -EINVAL;
2442 }
2443
2444 switch (dmic) {
2445 case 1:
2446 case 2:
2447 dmic_clk_en = 0x01;
2448 dmic_clk_cnt = &(taiko->dmic_1_2_clk_cnt);
2449 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B1_CTL;
2450 pr_debug("%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
2451 __func__, event, dmic, *dmic_clk_cnt);
2452
2453 break;
2454
2455 case 3:
2456 case 4:
2457 dmic_clk_en = 0x10;
2458 dmic_clk_cnt = &(taiko->dmic_3_4_clk_cnt);
2459 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B1_CTL;
2460
2461 pr_debug("%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
2462 __func__, event, dmic, *dmic_clk_cnt);
2463 break;
2464
2465 case 5:
2466 case 6:
2467 dmic_clk_en = 0x01;
2468 dmic_clk_cnt = &(taiko->dmic_5_6_clk_cnt);
2469 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B2_CTL;
2470
2471 pr_debug("%s() event %d DMIC%d dmic_5_6_clk_cnt %d\n",
2472 __func__, event, dmic, *dmic_clk_cnt);
2473
2474 break;
2475
2476 default:
2477 pr_err("%s: Invalid DMIC Selection\n", __func__);
2478 return -EINVAL;
2479 }
2480
2481 switch (event) {
2482 case SND_SOC_DAPM_PRE_PMU:
2483
2484 (*dmic_clk_cnt)++;
2485 if (*dmic_clk_cnt == 1)
2486 snd_soc_update_bits(codec, dmic_clk_reg,
2487 dmic_clk_en, dmic_clk_en);
2488
2489 break;
2490 case SND_SOC_DAPM_POST_PMD:
2491
2492 (*dmic_clk_cnt)--;
2493 if (*dmic_clk_cnt == 0)
2494 snd_soc_update_bits(codec, dmic_clk_reg,
2495 dmic_clk_en, 0);
2496 break;
2497 }
2498 return 0;
2499}
2500
Joonwoo Park1d05bb92013-03-07 16:55:06 -08002501static int taiko_codec_config_mad(struct snd_soc_codec *codec)
2502{
2503 int ret;
2504 const struct firmware *fw;
2505 struct mad_audio_cal *mad_cal;
2506 const char *filename = TAIKO_MAD_AUDIO_FIRMWARE_PATH;
2507
2508 pr_debug("%s: enter\n", __func__);
2509 ret = request_firmware(&fw, filename, codec->dev);
2510 if (ret != 0) {
2511 pr_err("Failed to acquire MAD firwmare data %s: %d\n", filename,
2512 ret);
2513 return -ENODEV;
2514 }
2515
2516 if (fw->size < sizeof(struct mad_audio_cal)) {
2517 pr_err("%s: incorrect firmware size %u\n", __func__, fw->size);
2518 release_firmware(fw);
2519 return -ENOMEM;
2520 }
2521
2522 mad_cal = (struct mad_audio_cal *)(fw->data);
2523 if (!mad_cal) {
2524 pr_err("%s: Invalid calibration data\n", __func__);
2525 release_firmware(fw);
2526 return -EINVAL;
2527 }
2528
2529 snd_soc_update_bits(codec, TAIKO_A_CDC_CONN_MAD,
2530 0x0F, mad_cal->microphone_info.input_microphone);
2531 snd_soc_write(codec, TAIKO_A_CDC_MAD_MAIN_CTL_2,
2532 mad_cal->microphone_info.cycle_time);
2533 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_MAIN_CTL_1, 0xFF << 3,
2534 ((uint16_t)mad_cal->microphone_info.settle_time)
2535 << 3);
2536
2537 /* Audio */
2538 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_8,
2539 mad_cal->audio_info.rms_omit_samples);
2540 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_1,
2541 0x07 << 4, mad_cal->audio_info.rms_comp_time << 4);
2542 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_2, 0x03 << 2,
2543 mad_cal->audio_info.detection_mechanism << 2);
2544 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_7,
2545 mad_cal->audio_info.rms_diff_threshold & 0x3F);
2546 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_5,
2547 mad_cal->audio_info.rms_threshold_lsb);
2548 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_6,
2549 mad_cal->audio_info.rms_threshold_msb);
2550
2551
2552 /* Beacon */
2553 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_8,
2554 mad_cal->beacon_info.rms_omit_samples);
2555 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_1,
2556 0x07 << 4, mad_cal->beacon_info.rms_comp_time);
2557 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_2, 0x03 << 2,
2558 mad_cal->beacon_info.detection_mechanism << 2);
2559 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_7,
2560 mad_cal->beacon_info.rms_diff_threshold & 0x1F);
2561 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_5,
2562 mad_cal->beacon_info.rms_threshold_lsb);
2563 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_6,
2564 mad_cal->beacon_info.rms_threshold_msb);
2565
2566 /* Ultrasound */
2567 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_1,
2568 0x07 << 4, mad_cal->beacon_info.rms_comp_time);
2569 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_ULTR_CTL_2, 0x03 << 2,
2570 mad_cal->ultrasound_info.detection_mechanism);
2571 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_7,
2572 mad_cal->ultrasound_info.rms_diff_threshold & 0x1F);
2573 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_5,
2574 mad_cal->ultrasound_info.rms_threshold_lsb);
2575 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_6,
2576 mad_cal->ultrasound_info.rms_threshold_msb);
2577
2578 release_firmware(fw);
2579 pr_debug("%s: leave ret %d\n", __func__, ret);
2580
2581 return ret;
2582}
2583
2584static int taiko_codec_enable_mad(struct snd_soc_dapm_widget *w,
2585 struct snd_kcontrol *kcontrol, int event)
2586{
2587 struct snd_soc_codec *codec = w->codec;
2588 int ret = 0;
2589
2590 pr_debug("%s %d\n", __func__, event);
2591 switch (event) {
2592 case SND_SOC_DAPM_PRE_PMU:
2593 ret = taiko_codec_config_mad(codec);
2594 if (ret) {
2595 pr_err("%s: Failed to config MAD\n", __func__);
2596 break;
2597 }
2598 break;
2599 }
2600 return ret;
2601}
2602
Kiran Kandic3b24402012-06-11 00:05:59 -07002603static int taiko_codec_enable_micbias(struct snd_soc_dapm_widget *w,
2604 struct snd_kcontrol *kcontrol, int event)
2605{
2606 struct snd_soc_codec *codec = w->codec;
2607 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Park3699ca32013-02-08 12:06:15 -08002608 u16 micb_int_reg = 0, micb_ctl_reg = 0;
Kiran Kandic3b24402012-06-11 00:05:59 -07002609 u8 cfilt_sel_val = 0;
2610 char *internal1_text = "Internal1";
2611 char *internal2_text = "Internal2";
2612 char *internal3_text = "Internal3";
Joonwoo Parka8890262012-10-15 12:04:27 -07002613 enum wcd9xxx_notify_event e_post_off, e_pre_on, e_post_on;
Kiran Kandic3b24402012-06-11 00:05:59 -07002614
Joonwoo Park3699ca32013-02-08 12:06:15 -08002615 pr_debug("%s: w->name %s event %d\n", __func__, w->name, event);
2616 if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1"))) {
2617 micb_ctl_reg = TAIKO_A_MICB_1_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002618 micb_int_reg = TAIKO_A_MICB_1_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002619 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias1_cfilt_sel;
2620 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_1_ON;
2621 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_1_ON;
2622 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_1_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002623 } else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2"))) {
2624 micb_ctl_reg = TAIKO_A_MICB_2_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002625 micb_int_reg = TAIKO_A_MICB_2_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002626 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias2_cfilt_sel;
2627 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_2_ON;
2628 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_2_ON;
2629 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_2_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002630 } else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3"))) {
Damir Didjusto6e4f9d22013-03-07 10:10:57 -08002631 micb_ctl_reg = TAIKO_A_MICB_3_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002632 micb_int_reg = TAIKO_A_MICB_3_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002633 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias3_cfilt_sel;
2634 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_3_ON;
2635 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_3_ON;
2636 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_3_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002637 } else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4"))) {
Damir Didjusto6e4f9d22013-03-07 10:10:57 -08002638 micb_ctl_reg = TAIKO_A_MICB_4_CTL;
Joonwoo Parka8890262012-10-15 12:04:27 -07002639 micb_int_reg = taiko->resmgr.reg_addr->micb_4_int_rbias;
2640 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias4_cfilt_sel;
2641 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_4_ON;
2642 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_4_ON;
2643 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_4_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002644 } else {
2645 pr_err("%s: Error, invalid micbias %s\n", __func__, w->name);
Kiran Kandic3b24402012-06-11 00:05:59 -07002646 return -EINVAL;
2647 }
2648
2649 switch (event) {
2650 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07002651 /* Let MBHC module know so micbias switch to be off */
2652 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_pre_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07002653
Joonwoo Parka8890262012-10-15 12:04:27 -07002654 /* Get cfilt */
2655 wcd9xxx_resmgr_cfilt_get(&taiko->resmgr, cfilt_sel_val);
Kiran Kandic3b24402012-06-11 00:05:59 -07002656
2657 if (strnstr(w->name, internal1_text, 30))
2658 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
2659 else if (strnstr(w->name, internal2_text, 30))
2660 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
2661 else if (strnstr(w->name, internal3_text, 30))
2662 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
2663
Joonwoo Park88bfa842013-04-15 16:59:21 -07002664 if (taiko->mbhc_started &&
2665 taiko->resmgr.pdata->micbias.bias2_is_headset_only &&
2666 micb_ctl_reg == TAIKO_A_MICB_2_CTL)
Joonwoo Park3699ca32013-02-08 12:06:15 -08002667 wcd9xxx_resmgr_add_cond_update_bits(&taiko->resmgr,
2668 WCD9XXX_COND_HPH_MIC,
2669 micb_ctl_reg, w->shift,
2670 false);
Joonwoo Park3edb9892013-03-05 17:44:54 -08002671 else
Joonwoo Park3699ca32013-02-08 12:06:15 -08002672 snd_soc_update_bits(codec, micb_ctl_reg, 1 << w->shift,
2673 1 << w->shift);
Kiran Kandic3b24402012-06-11 00:05:59 -07002674 break;
2675 case SND_SOC_DAPM_POST_PMU:
Kiran Kandic3b24402012-06-11 00:05:59 -07002676 usleep_range(20000, 20000);
Joonwoo Parka8890262012-10-15 12:04:27 -07002677 /* Let MBHC module know so micbias is on */
2678 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07002679 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07002680 case SND_SOC_DAPM_POST_PMD:
Joonwoo Park88bfa842013-04-15 16:59:21 -07002681 if (taiko->mbhc_started &&
2682 taiko->resmgr.pdata->micbias.bias2_is_headset_only &&
2683 micb_ctl_reg == TAIKO_A_MICB_2_CTL)
Joonwoo Park3699ca32013-02-08 12:06:15 -08002684 wcd9xxx_resmgr_rm_cond_update_bits(&taiko->resmgr,
2685 WCD9XXX_COND_HPH_MIC,
2686 micb_ctl_reg, 7, false);
Joonwoo Park3edb9892013-03-05 17:44:54 -08002687 else
Joonwoo Park3699ca32013-02-08 12:06:15 -08002688 snd_soc_update_bits(codec, micb_ctl_reg, 1 << w->shift,
2689 0);
2690
Joonwoo Parka8890262012-10-15 12:04:27 -07002691 /* Let MBHC module know so micbias switch to be off */
2692 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_off);
Kiran Kandic3b24402012-06-11 00:05:59 -07002693
2694 if (strnstr(w->name, internal1_text, 30))
2695 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
2696 else if (strnstr(w->name, internal2_text, 30))
2697 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
2698 else if (strnstr(w->name, internal3_text, 30))
2699 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
2700
Joonwoo Parka8890262012-10-15 12:04:27 -07002701 /* Put cfilt */
2702 wcd9xxx_resmgr_cfilt_put(&taiko->resmgr, cfilt_sel_val);
Kiran Kandic3b24402012-06-11 00:05:59 -07002703 break;
2704 }
2705
2706 return 0;
2707}
2708
2709
2710static void tx_hpf_corner_freq_callback(struct work_struct *work)
2711{
2712 struct delayed_work *hpf_delayed_work;
2713 struct hpf_work *hpf_work;
2714 struct taiko_priv *taiko;
2715 struct snd_soc_codec *codec;
2716 u16 tx_mux_ctl_reg;
2717 u8 hpf_cut_of_freq;
2718
2719 hpf_delayed_work = to_delayed_work(work);
2720 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
2721 taiko = hpf_work->taiko;
2722 codec = hpf_work->taiko->codec;
2723 hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
2724
2725 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL +
2726 (hpf_work->decimator - 1) * 8;
2727
2728 pr_debug("%s(): decimator %u hpf_cut_of_freq 0x%x\n", __func__,
2729 hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
2730
2731 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
2732}
2733
2734#define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
2735#define CF_MIN_3DB_4HZ 0x0
2736#define CF_MIN_3DB_75HZ 0x1
2737#define CF_MIN_3DB_150HZ 0x2
2738
2739static int taiko_codec_enable_dec(struct snd_soc_dapm_widget *w,
2740 struct snd_kcontrol *kcontrol, int event)
2741{
2742 struct snd_soc_codec *codec = w->codec;
2743 unsigned int decimator;
2744 char *dec_name = NULL;
2745 char *widget_name = NULL;
2746 char *temp;
2747 int ret = 0;
2748 u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
2749 u8 dec_hpf_cut_of_freq;
2750 int offset;
2751
2752
2753 pr_debug("%s %d\n", __func__, event);
2754
2755 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
2756 if (!widget_name)
2757 return -ENOMEM;
2758 temp = widget_name;
2759
2760 dec_name = strsep(&widget_name, " ");
2761 widget_name = temp;
2762 if (!dec_name) {
2763 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
2764 ret = -EINVAL;
2765 goto out;
2766 }
2767
2768 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
2769 if (ret < 0) {
2770 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
2771 ret = -EINVAL;
2772 goto out;
2773 }
2774
2775 pr_debug("%s(): widget = %s dec_name = %s decimator = %u\n", __func__,
2776 w->name, dec_name, decimator);
2777
2778 if (w->reg == TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL) {
2779 dec_reset_reg = TAIKO_A_CDC_CLK_TX_RESET_B1_CTL;
2780 offset = 0;
2781 } else if (w->reg == TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL) {
2782 dec_reset_reg = TAIKO_A_CDC_CLK_TX_RESET_B2_CTL;
2783 offset = 8;
2784 } else {
2785 pr_err("%s: Error, incorrect dec\n", __func__);
2786 return -EINVAL;
2787 }
2788
2789 tx_vol_ctl_reg = TAIKO_A_CDC_TX1_VOL_CTL_CFG + 8 * (decimator - 1);
2790 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
2791
2792 switch (event) {
2793 case SND_SOC_DAPM_PRE_PMU:
2794
2795 /* Enableable TX digital mute */
2796 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2797
2798 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
2799 1 << w->shift);
2800 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
2801
2802 dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
2803
2804 dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
2805
2806 tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
2807 dec_hpf_cut_of_freq;
2808
2809 if ((dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ)) {
2810
2811 /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
2812 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2813 CF_MIN_3DB_150HZ << 4);
2814 }
2815
2816 /* enable HPF */
2817 snd_soc_update_bits(codec, tx_mux_ctl_reg , 0x08, 0x00);
2818
2819 break;
2820
2821 case SND_SOC_DAPM_POST_PMU:
2822
2823 /* Disable TX digital mute */
2824 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
2825
2826 if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
2827 CF_MIN_3DB_150HZ) {
2828
2829 schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
2830 msecs_to_jiffies(300));
2831 }
2832 /* apply the digital gain after the decimator is enabled*/
Damir Didjustoed406e22012-11-16 15:44:57 -08002833 if ((w->shift + offset) < ARRAY_SIZE(tx_digital_gain_reg))
Kiran Kandic3b24402012-06-11 00:05:59 -07002834 snd_soc_write(codec,
2835 tx_digital_gain_reg[w->shift + offset],
2836 snd_soc_read(codec,
2837 tx_digital_gain_reg[w->shift + offset])
2838 );
2839
2840 break;
2841
2842 case SND_SOC_DAPM_PRE_PMD:
2843
2844 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2845 cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
2846 break;
2847
2848 case SND_SOC_DAPM_POST_PMD:
2849
2850 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
2851 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2852 (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
2853
2854 break;
2855 }
2856out:
2857 kfree(widget_name);
2858 return ret;
2859}
2860
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002861static int taiko_codec_enable_vdd_spkr(struct snd_soc_dapm_widget *w,
2862 struct snd_kcontrol *kcontrol, int event)
2863{
2864 int ret = 0;
2865 struct snd_soc_codec *codec = w->codec;
2866 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002867 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002868
2869 pr_debug("%s: %d %s\n", __func__, event, w->name);
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002870
2871 WARN_ONCE(!priv->spkdrv_reg, "SPKDRV supply %s isn't defined\n",
2872 WCD9XXX_VDD_SPKDRV_NAME);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002873 switch (event) {
2874 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002875 if (priv->spkdrv_reg) {
2876 ret = regulator_enable(priv->spkdrv_reg);
2877 if (ret)
2878 pr_err("%s: Failed to enable spkdrv_reg %s\n",
2879 __func__, WCD9XXX_VDD_SPKDRV_NAME);
2880 }
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002881 if (spkr_drv_wrnd > 0) {
2882 WARN_ON(!(snd_soc_read(codec, TAIKO_A_SPKR_DRV_EN) &
2883 0x80));
2884 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
2885 0x00);
2886 }
2887 if (TAIKO_IS_1_0(core->version))
2888 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_DBG_PWRSTG,
2889 0x24, 0x00);
2890 break;
2891 case SND_SOC_DAPM_POST_PMD:
2892 if (TAIKO_IS_1_0(core->version))
2893 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_DBG_PWRSTG,
2894 0x24, 0x24);
2895 if (spkr_drv_wrnd > 0) {
2896 WARN_ON(!!(snd_soc_read(codec, TAIKO_A_SPKR_DRV_EN) &
2897 0x80));
2898 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
2899 0x80);
2900 }
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002901 if (priv->spkdrv_reg) {
2902 ret = regulator_disable(priv->spkdrv_reg);
2903 if (ret)
2904 pr_err("%s: Failed to disable spkdrv_reg %s\n",
2905 __func__, WCD9XXX_VDD_SPKDRV_NAME);
2906 }
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002907 break;
2908 }
2909
2910 return ret;
2911}
2912
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07002913static int taiko_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
Kiran Kandic3b24402012-06-11 00:05:59 -07002914 struct snd_kcontrol *kcontrol, int event)
2915{
2916 struct snd_soc_codec *codec = w->codec;
2917
2918 pr_debug("%s %d %s\n", __func__, event, w->name);
2919
2920 switch (event) {
2921 case SND_SOC_DAPM_PRE_PMU:
2922 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_RESET_CTL,
2923 1 << w->shift, 1 << w->shift);
2924 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_RESET_CTL,
2925 1 << w->shift, 0x0);
2926 break;
2927 case SND_SOC_DAPM_POST_PMU:
2928 /* apply the digital gain after the interpolator is enabled*/
2929 if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
2930 snd_soc_write(codec,
2931 rx_digital_gain_reg[w->shift],
2932 snd_soc_read(codec,
2933 rx_digital_gain_reg[w->shift])
2934 );
2935 break;
2936 }
2937 return 0;
2938}
2939
2940static int taiko_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
2941 struct snd_kcontrol *kcontrol, int event)
2942{
2943 switch (event) {
2944 case SND_SOC_DAPM_POST_PMU:
2945 case SND_SOC_DAPM_POST_PMD:
2946 usleep_range(1000, 1000);
2947 break;
2948 }
2949 return 0;
2950}
2951
2952static int taiko_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
2953 struct snd_kcontrol *kcontrol, int event)
2954{
2955 struct snd_soc_codec *codec = w->codec;
Joonwoo Parka8890262012-10-15 12:04:27 -07002956 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07002957
2958 pr_debug("%s %d\n", __func__, event);
2959
2960 switch (event) {
2961 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07002962 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 1);
Kiran Kandic3b24402012-06-11 00:05:59 -07002963 break;
2964 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parka8890262012-10-15 12:04:27 -07002965 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 0);
Kiran Kandic3b24402012-06-11 00:05:59 -07002966 break;
2967 }
2968 return 0;
2969}
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002970
2971static int taiko_hphl_dac_event(struct snd_soc_dapm_widget *w,
Kiran Kandic3b24402012-06-11 00:05:59 -07002972 struct snd_kcontrol *kcontrol, int event)
2973{
2974 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002975 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07002976
2977 pr_debug("%s %s %d\n", __func__, w->name, event);
2978
2979 switch (event) {
2980 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002981 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
2982 0x02, 0x02);
2983 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
2984 WCD9XXX_CLSH_STATE_HPHL,
2985 WCD9XXX_CLSH_REQ_ENABLE,
2986 WCD9XXX_CLSH_EVENT_PRE_DAC);
Kiran Kandic3b24402012-06-11 00:05:59 -07002987 break;
2988 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002989 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
2990 0x02, 0x00);
2991 }
2992 return 0;
2993}
2994
2995static int taiko_hphr_dac_event(struct snd_soc_dapm_widget *w,
2996 struct snd_kcontrol *kcontrol, int event)
2997{
2998 struct snd_soc_codec *codec = w->codec;
2999 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
3000
3001 pr_debug("%s %s %d\n", __func__, w->name, event);
3002
3003 switch (event) {
3004 case SND_SOC_DAPM_PRE_PMU:
3005 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
3006 0x04, 0x04);
3007 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
3008 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
3009 WCD9XXX_CLSH_STATE_HPHR,
3010 WCD9XXX_CLSH_REQ_ENABLE,
3011 WCD9XXX_CLSH_EVENT_PRE_DAC);
3012 break;
3013 case SND_SOC_DAPM_POST_PMD:
3014 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
3015 0x04, 0x00);
Kiran Kandic3b24402012-06-11 00:05:59 -07003016 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
3017 break;
3018 }
3019 return 0;
3020}
3021
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003022static int taiko_codec_enable_anc(struct snd_soc_dapm_widget *w,
3023 struct snd_kcontrol *kcontrol, int event)
3024{
3025 struct snd_soc_codec *codec = w->codec;
3026 const char *filename;
3027 const struct firmware *fw;
3028 int i;
3029 int ret;
3030 int num_anc_slots;
Simmi Pateriyadf675e92013-04-05 01:15:54 +05303031 struct wcd9xxx_anc_header *anc_head;
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003032 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
3033 u32 anc_writes_size = 0;
3034 int anc_size_remaining;
3035 u32 *anc_ptr;
3036 u16 reg;
3037 u8 mask, val, old_val;
3038
3039
3040 if (taiko->anc_func == 0)
3041 return 0;
3042
3043 switch (event) {
3044 case SND_SOC_DAPM_PRE_PMU:
3045 filename = "wcd9320/wcd9320_anc.bin";
3046
3047 ret = request_firmware(&fw, filename, codec->dev);
3048 if (ret != 0) {
3049 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
3050 ret);
3051 return -ENODEV;
3052 }
3053
Simmi Pateriyadf675e92013-04-05 01:15:54 +05303054 if (fw->size < sizeof(struct wcd9xxx_anc_header)) {
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003055 dev_err(codec->dev, "Not enough data\n");
3056 release_firmware(fw);
3057 return -ENOMEM;
3058 }
3059
3060 /* First number is the number of register writes */
Simmi Pateriyadf675e92013-04-05 01:15:54 +05303061 anc_head = (struct wcd9xxx_anc_header *)(fw->data);
3062 anc_ptr = (u32 *)((u32)fw->data +
3063 sizeof(struct wcd9xxx_anc_header));
3064 anc_size_remaining = fw->size -
3065 sizeof(struct wcd9xxx_anc_header);
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003066 num_anc_slots = anc_head->num_anc_slots;
3067
3068 if (taiko->anc_slot >= num_anc_slots) {
3069 dev_err(codec->dev, "Invalid ANC slot selected\n");
3070 release_firmware(fw);
3071 return -EINVAL;
3072 }
3073 for (i = 0; i < num_anc_slots; i++) {
3074 if (anc_size_remaining < TAIKO_PACKED_REG_SIZE) {
3075 dev_err(codec->dev, "Invalid register format\n");
3076 release_firmware(fw);
3077 return -EINVAL;
3078 }
3079 anc_writes_size = (u32)(*anc_ptr);
3080 anc_size_remaining -= sizeof(u32);
3081 anc_ptr += 1;
3082
3083 if (anc_writes_size * TAIKO_PACKED_REG_SIZE
3084 > anc_size_remaining) {
3085 dev_err(codec->dev, "Invalid register format\n");
3086 release_firmware(fw);
3087 return -ENOMEM;
3088 }
3089
3090 if (taiko->anc_slot == i)
3091 break;
3092
3093 anc_size_remaining -= (anc_writes_size *
3094 TAIKO_PACKED_REG_SIZE);
3095 anc_ptr += anc_writes_size;
3096 }
3097 if (i == num_anc_slots) {
3098 dev_err(codec->dev, "Selected ANC slot not present\n");
3099 release_firmware(fw);
3100 return -ENOMEM;
3101 }
3102 for (i = 0; i < anc_writes_size; i++) {
3103 TAIKO_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
3104 mask, val);
3105 old_val = snd_soc_read(codec, reg);
3106 snd_soc_write(codec, reg, (old_val & ~mask) |
3107 (val & mask));
3108 }
3109 release_firmware(fw);
3110 break;
Damir Didjustoaf0085c2013-05-02 17:47:45 -07003111 case SND_SOC_DAPM_PRE_PMD:
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003112 msleep(40);
3113 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC1_B1_CTL, 0x01, 0x00);
3114 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC2_B1_CTL, 0x02, 0x00);
3115 msleep(20);
3116 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_RESET_CTL, 0x0F);
3117 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
3118 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
3119 break;
3120 }
3121 return 0;
3122}
3123
Kiran Kandic3b24402012-06-11 00:05:59 -07003124static int taiko_hph_pa_event(struct snd_soc_dapm_widget *w,
Joonwoo Parka8890262012-10-15 12:04:27 -07003125 struct snd_kcontrol *kcontrol, int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07003126{
3127 struct snd_soc_codec *codec = w->codec;
3128 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parka8890262012-10-15 12:04:27 -07003129 enum wcd9xxx_notify_event e_pre_on, e_post_off;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003130 u8 req_clsh_state;
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003131 u32 pa_settle_time = TAIKO_HPH_PA_SETTLE_COMP_OFF;
Joonwoo Parka8890262012-10-15 12:04:27 -07003132
Kiran Kandi4c56c592012-07-25 11:04:55 -07003133 pr_debug("%s: %s event = %d\n", __func__, w->name, event);
Joonwoo Parka8890262012-10-15 12:04:27 -07003134 if (w->shift == 5) {
Joonwoo Parka8890262012-10-15 12:04:27 -07003135 e_pre_on = WCD9XXX_EVENT_PRE_HPHL_PA_ON;
3136 e_post_off = WCD9XXX_EVENT_POST_HPHL_PA_OFF;
Patrick Lai453cd742013-03-02 16:51:27 -08003137 req_clsh_state = WCD9XXX_CLSH_STATE_HPHL;
3138 } else if (w->shift == 4) {
3139 e_pre_on = WCD9XXX_EVENT_PRE_HPHR_PA_ON;
3140 e_post_off = WCD9XXX_EVENT_POST_HPHR_PA_OFF;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003141 req_clsh_state = WCD9XXX_CLSH_STATE_HPHR;
Joonwoo Parka8890262012-10-15 12:04:27 -07003142 } else {
3143 pr_err("%s: Invalid w->shift %d\n", __func__, w->shift);
3144 return -EINVAL;
3145 }
Kiran Kandic3b24402012-06-11 00:05:59 -07003146
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003147 if (taiko->comp_enabled[COMPANDER_1])
3148 pa_settle_time = TAIKO_HPH_PA_SETTLE_COMP_ON;
3149
Kiran Kandic3b24402012-06-11 00:05:59 -07003150 switch (event) {
3151 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07003152 /* Let MBHC module know PA is turning on */
3153 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_pre_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07003154 break;
3155
Kiran Kandi4c56c592012-07-25 11:04:55 -07003156 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003157 usleep_range(pa_settle_time, pa_settle_time + 1000);
3158 pr_debug("%s: sleep %d us after %s PA enable\n", __func__,
3159 pa_settle_time, w->name);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003160 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
3161 req_clsh_state,
3162 WCD9XXX_CLSH_REQ_ENABLE,
3163 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandi4c56c592012-07-25 11:04:55 -07003164
Kiran Kandi4c56c592012-07-25 11:04:55 -07003165 break;
3166
Kiran Kandic3b24402012-06-11 00:05:59 -07003167 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003168 usleep_range(pa_settle_time, pa_settle_time + 1000);
3169 pr_debug("%s: sleep %d us after %s PA disable\n", __func__,
3170 pa_settle_time, w->name);
3171
Joonwoo Parka8890262012-10-15 12:04:27 -07003172 /* Let MBHC module know PA turned off */
3173 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_off);
3174
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003175 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
3176 req_clsh_state,
3177 WCD9XXX_CLSH_REQ_DISABLE,
3178 WCD9XXX_CLSH_EVENT_POST_PA);
3179
Kiran Kandic3b24402012-06-11 00:05:59 -07003180 break;
3181 }
3182 return 0;
3183}
3184
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003185static int taiko_codec_enable_anc_hph(struct snd_soc_dapm_widget *w,
3186 struct snd_kcontrol *kcontrol, int event)
3187{
3188 struct snd_soc_codec *codec = w->codec;
3189 int ret = 0;
3190
3191 switch (event) {
3192 case SND_SOC_DAPM_PRE_PMU:
3193 ret = taiko_hph_pa_event(w, kcontrol, event);
3194 if (w->shift == 4) {
3195 ret |= taiko_codec_enable_anc(w, kcontrol, event);
3196 msleep(50);
3197 }
3198 break;
3199 case SND_SOC_DAPM_POST_PMU:
3200 if (w->shift == 4) {
3201 snd_soc_update_bits(codec,
3202 TAIKO_A_RX_HPH_CNP_EN, 0x30, 0x30);
3203 msleep(30);
3204 }
3205 ret = taiko_hph_pa_event(w, kcontrol, event);
3206 break;
3207 case SND_SOC_DAPM_PRE_PMD:
3208 if (w->shift == 5) {
3209 snd_soc_update_bits(codec,
3210 TAIKO_A_RX_HPH_CNP_EN, 0x30, 0x00);
3211 msleep(40);
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003212 snd_soc_update_bits(codec,
3213 TAIKO_A_TX_7_MBHC_EN, 0x80, 00);
3214 ret |= taiko_codec_enable_anc(w, kcontrol, event);
3215 }
3216 case SND_SOC_DAPM_POST_PMD:
3217 ret = taiko_hph_pa_event(w, kcontrol, event);
3218 break;
3219 }
3220 return ret;
3221}
3222
Kiran Kandic3b24402012-06-11 00:05:59 -07003223static const struct snd_soc_dapm_widget taiko_dapm_i2s_widgets[] = {
3224 SND_SOC_DAPM_SUPPLY("RX_I2S_CLK", TAIKO_A_CDC_CLK_RX_I2S_CTL,
3225 4, 0, NULL, 0),
3226 SND_SOC_DAPM_SUPPLY("TX_I2S_CLK", TAIKO_A_CDC_CLK_TX_I2S_CTL, 4,
3227 0, NULL, 0),
3228};
3229
3230static int taiko_lineout_dac_event(struct snd_soc_dapm_widget *w,
3231 struct snd_kcontrol *kcontrol, int event)
3232{
3233 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003234 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07003235
3236 pr_debug("%s %s %d\n", __func__, w->name, event);
3237
3238 switch (event) {
3239 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003240 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
3241 WCD9XXX_CLSH_STATE_LO,
3242 WCD9XXX_CLSH_REQ_ENABLE,
3243 WCD9XXX_CLSH_EVENT_PRE_DAC);
Kiran Kandic3b24402012-06-11 00:05:59 -07003244 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
3245 break;
3246
3247 case SND_SOC_DAPM_POST_PMD:
3248 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
3249 break;
3250 }
3251 return 0;
3252}
3253
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003254static int taiko_spk_dac_event(struct snd_soc_dapm_widget *w,
3255 struct snd_kcontrol *kcontrol, int event)
3256{
3257 pr_debug("%s %s %d\n", __func__, w->name, event);
3258 return 0;
3259}
3260
Kiran Kandic3b24402012-06-11 00:05:59 -07003261static const struct snd_soc_dapm_route audio_i2s_map[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07003262 {"SLIM RX1", NULL, "RX_I2S_CLK"},
3263 {"SLIM RX2", NULL, "RX_I2S_CLK"},
3264 {"SLIM RX3", NULL, "RX_I2S_CLK"},
3265 {"SLIM RX4", NULL, "RX_I2S_CLK"},
3266
Venkat Sudhira41630a2012-10-27 00:57:31 -07003267 {"SLIM TX7 MUX", NULL, "TX_I2S_CLK"},
3268 {"SLIM TX8 MUX", NULL, "TX_I2S_CLK"},
3269 {"SLIM TX9 MUX", NULL, "TX_I2S_CLK"},
3270 {"SLIM TX10 MUX", NULL, "TX_I2S_CLK"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003271};
3272
Joonwoo Park559a5bf2013-02-15 14:46:36 -08003273static const struct snd_soc_dapm_route audio_i2s_map_1_0[] = {
3274 {"RX_I2S_CLK", NULL, "CDC_CONN"},
3275};
3276
3277static const struct snd_soc_dapm_route audio_i2s_map_2_0[] = {
3278 {"RX_I2S_CLK", NULL, "CDC_I2S_RX_CONN"},
3279};
3280
Kiran Kandic3b24402012-06-11 00:05:59 -07003281static const struct snd_soc_dapm_route audio_map[] = {
3282 /* SLIMBUS Connections */
Kuirong Wang906ac472012-07-09 12:54:44 -07003283 {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
3284 {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
3285 {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05003286 {"AIF4 VI", NULL, "SPK_OUT"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003287
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003288 /* MAD */
3289 {"AIF4 MAD", NULL, "CDC_CONN"},
Joonwoo Park9ead0e92013-03-18 11:33:33 -07003290 {"MADONOFF", "Switch", "MADINPUT"},
3291 {"AIF4 MAD", NULL, "MADONOFF"},
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003292
Kuirong Wang906ac472012-07-09 12:54:44 -07003293 /* SLIM_MIXER("AIF1_CAP Mixer"),*/
3294 {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3295 {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3296 {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3297 {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3298 {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3299 {"AIF1_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3300 {"AIF1_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3301 {"AIF1_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3302 {"AIF1_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3303 {"AIF1_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3304 /* SLIM_MIXER("AIF2_CAP Mixer"),*/
3305 {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3306 {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3307 {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3308 {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3309 {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3310 {"AIF2_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3311 {"AIF2_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3312 {"AIF2_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3313 {"AIF2_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3314 {"AIF2_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3315 /* SLIM_MIXER("AIF3_CAP Mixer"),*/
3316 {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3317 {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3318 {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3319 {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3320 {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3321 {"AIF3_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3322 {"AIF3_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3323 {"AIF3_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3324 {"AIF3_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3325 {"AIF3_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3326
Kiran Kandic3b24402012-06-11 00:05:59 -07003327 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
3328
Kiran Kandic3b24402012-06-11 00:05:59 -07003329 {"SLIM TX2 MUX", "DEC2", "DEC2 MUX"},
3330
Kiran Kandic3b24402012-06-11 00:05:59 -07003331 {"SLIM TX3 MUX", "DEC3", "DEC3 MUX"},
3332 {"SLIM TX3 MUX", "RMIX1", "RX1 MIX1"},
3333 {"SLIM TX3 MUX", "RMIX2", "RX2 MIX1"},
3334 {"SLIM TX3 MUX", "RMIX3", "RX3 MIX1"},
3335 {"SLIM TX3 MUX", "RMIX4", "RX4 MIX1"},
3336 {"SLIM TX3 MUX", "RMIX5", "RX5 MIX1"},
3337 {"SLIM TX3 MUX", "RMIX6", "RX6 MIX1"},
3338 {"SLIM TX3 MUX", "RMIX7", "RX7 MIX1"},
3339
Kiran Kandic3b24402012-06-11 00:05:59 -07003340 {"SLIM TX4 MUX", "DEC4", "DEC4 MUX"},
3341
Kiran Kandic3b24402012-06-11 00:05:59 -07003342 {"SLIM TX5 MUX", "DEC5", "DEC5 MUX"},
3343 {"SLIM TX5 MUX", "RMIX1", "RX1 MIX1"},
3344 {"SLIM TX5 MUX", "RMIX2", "RX2 MIX1"},
3345 {"SLIM TX5 MUX", "RMIX3", "RX3 MIX1"},
3346 {"SLIM TX5 MUX", "RMIX4", "RX4 MIX1"},
3347 {"SLIM TX5 MUX", "RMIX5", "RX5 MIX1"},
3348 {"SLIM TX5 MUX", "RMIX6", "RX6 MIX1"},
3349 {"SLIM TX5 MUX", "RMIX7", "RX7 MIX1"},
3350
Kiran Kandic3b24402012-06-11 00:05:59 -07003351 {"SLIM TX6 MUX", "DEC6", "DEC6 MUX"},
3352
Kiran Kandic3b24402012-06-11 00:05:59 -07003353 {"SLIM TX7 MUX", "DEC1", "DEC1 MUX"},
3354 {"SLIM TX7 MUX", "DEC2", "DEC2 MUX"},
3355 {"SLIM TX7 MUX", "DEC3", "DEC3 MUX"},
3356 {"SLIM TX7 MUX", "DEC4", "DEC4 MUX"},
3357 {"SLIM TX7 MUX", "DEC5", "DEC5 MUX"},
3358 {"SLIM TX7 MUX", "DEC6", "DEC6 MUX"},
3359 {"SLIM TX7 MUX", "DEC7", "DEC7 MUX"},
3360 {"SLIM TX7 MUX", "DEC8", "DEC8 MUX"},
3361 {"SLIM TX7 MUX", "DEC9", "DEC9 MUX"},
3362 {"SLIM TX7 MUX", "DEC10", "DEC10 MUX"},
3363 {"SLIM TX7 MUX", "RMIX1", "RX1 MIX1"},
3364 {"SLIM TX7 MUX", "RMIX2", "RX2 MIX1"},
3365 {"SLIM TX7 MUX", "RMIX3", "RX3 MIX1"},
3366 {"SLIM TX7 MUX", "RMIX4", "RX4 MIX1"},
3367 {"SLIM TX7 MUX", "RMIX5", "RX5 MIX1"},
3368 {"SLIM TX7 MUX", "RMIX6", "RX6 MIX1"},
3369 {"SLIM TX7 MUX", "RMIX7", "RX7 MIX1"},
3370
Kiran Kandic3b24402012-06-11 00:05:59 -07003371 {"SLIM TX8 MUX", "DEC1", "DEC1 MUX"},
3372 {"SLIM TX8 MUX", "DEC2", "DEC2 MUX"},
3373 {"SLIM TX8 MUX", "DEC3", "DEC3 MUX"},
3374 {"SLIM TX8 MUX", "DEC4", "DEC4 MUX"},
3375 {"SLIM TX8 MUX", "DEC5", "DEC5 MUX"},
3376 {"SLIM TX8 MUX", "DEC6", "DEC6 MUX"},
3377 {"SLIM TX8 MUX", "DEC7", "DEC7 MUX"},
3378 {"SLIM TX8 MUX", "DEC8", "DEC8 MUX"},
3379 {"SLIM TX8 MUX", "DEC9", "DEC9 MUX"},
3380 {"SLIM TX8 MUX", "DEC10", "DEC10 MUX"},
3381
Kiran Kandic3b24402012-06-11 00:05:59 -07003382 {"SLIM TX9 MUX", "DEC1", "DEC1 MUX"},
3383 {"SLIM TX9 MUX", "DEC2", "DEC2 MUX"},
3384 {"SLIM TX9 MUX", "DEC3", "DEC3 MUX"},
3385 {"SLIM TX9 MUX", "DEC4", "DEC4 MUX"},
3386 {"SLIM TX9 MUX", "DEC5", "DEC5 MUX"},
3387 {"SLIM TX9 MUX", "DEC6", "DEC6 MUX"},
3388 {"SLIM TX9 MUX", "DEC7", "DEC7 MUX"},
3389 {"SLIM TX9 MUX", "DEC8", "DEC8 MUX"},
3390 {"SLIM TX9 MUX", "DEC9", "DEC9 MUX"},
3391 {"SLIM TX9 MUX", "DEC10", "DEC10 MUX"},
3392
Kiran Kandic3b24402012-06-11 00:05:59 -07003393 {"SLIM TX10 MUX", "DEC1", "DEC1 MUX"},
3394 {"SLIM TX10 MUX", "DEC2", "DEC2 MUX"},
3395 {"SLIM TX10 MUX", "DEC3", "DEC3 MUX"},
3396 {"SLIM TX10 MUX", "DEC4", "DEC4 MUX"},
3397 {"SLIM TX10 MUX", "DEC5", "DEC5 MUX"},
3398 {"SLIM TX10 MUX", "DEC6", "DEC6 MUX"},
3399 {"SLIM TX10 MUX", "DEC7", "DEC7 MUX"},
3400 {"SLIM TX10 MUX", "DEC8", "DEC8 MUX"},
3401 {"SLIM TX10 MUX", "DEC9", "DEC9 MUX"},
3402 {"SLIM TX10 MUX", "DEC10", "DEC10 MUX"},
3403
3404 /* Earpiece (RX MIX1) */
3405 {"EAR", NULL, "EAR PA"},
3406 {"EAR PA", NULL, "EAR_PA_MIXER"},
3407 {"EAR_PA_MIXER", NULL, "DAC1"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003408 {"DAC1", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003409
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003410 {"ANC EAR", NULL, "ANC EAR PA"},
3411 {"ANC EAR PA", NULL, "EAR_PA_MIXER"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003412 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX2"},
3413 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003414
3415 /* Headset (RX MIX1 and RX MIX2) */
3416 {"HEADPHONE", NULL, "HPHL"},
3417 {"HEADPHONE", NULL, "HPHR"},
3418
3419 {"HPHL", NULL, "HPHL_PA_MIXER"},
3420 {"HPHL_PA_MIXER", NULL, "HPHL DAC"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003421 {"HPHL DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003422
3423 {"HPHR", NULL, "HPHR_PA_MIXER"},
3424 {"HPHR_PA_MIXER", NULL, "HPHR DAC"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003425 {"HPHR DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003426
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003427 {"ANC HEADPHONE", NULL, "ANC HPHL"},
3428 {"ANC HEADPHONE", NULL, "ANC HPHR"},
3429
3430 {"ANC HPHL", NULL, "HPHL_PA_MIXER"},
3431 {"ANC HPHR", NULL, "HPHR_PA_MIXER"},
3432
Kiran Kandic3b24402012-06-11 00:05:59 -07003433 {"ANC1 MUX", "ADC1", "ADC1"},
3434 {"ANC1 MUX", "ADC2", "ADC2"},
3435 {"ANC1 MUX", "ADC3", "ADC3"},
3436 {"ANC1 MUX", "ADC4", "ADC4"},
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003437 {"ANC1 MUX", "DMIC1", "DMIC1"},
3438 {"ANC1 MUX", "DMIC2", "DMIC2"},
3439 {"ANC1 MUX", "DMIC3", "DMIC3"},
3440 {"ANC1 MUX", "DMIC4", "DMIC4"},
3441 {"ANC1 MUX", "DMIC5", "DMIC5"},
3442 {"ANC1 MUX", "DMIC6", "DMIC6"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003443 {"ANC2 MUX", "ADC1", "ADC1"},
3444 {"ANC2 MUX", "ADC2", "ADC2"},
3445 {"ANC2 MUX", "ADC3", "ADC3"},
3446 {"ANC2 MUX", "ADC4", "ADC4"},
3447
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003448 {"ANC HPHR", NULL, "CDC_CONN"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003449
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003450 {"DAC1", "Switch", "CLASS_H_DSM MUX"},
3451 {"HPHL DAC", "Switch", "CLASS_H_DSM MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003452 {"HPHR DAC", NULL, "RX2 CHAIN"},
3453
3454 {"LINEOUT1", NULL, "LINEOUT1 PA"},
3455 {"LINEOUT2", NULL, "LINEOUT2 PA"},
3456 {"LINEOUT3", NULL, "LINEOUT3 PA"},
3457 {"LINEOUT4", NULL, "LINEOUT4 PA"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003458 {"SPK_OUT", NULL, "SPK PA"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003459
3460 {"LINEOUT1 PA", NULL, "LINEOUT1_PA_MIXER"},
3461 {"LINEOUT1_PA_MIXER", NULL, "LINEOUT1 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003462
Kiran Kandic3b24402012-06-11 00:05:59 -07003463 {"LINEOUT2 PA", NULL, "LINEOUT2_PA_MIXER"},
3464 {"LINEOUT2_PA_MIXER", NULL, "LINEOUT2 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003465
Kiran Kandic3b24402012-06-11 00:05:59 -07003466 {"LINEOUT3 PA", NULL, "LINEOUT3_PA_MIXER"},
3467 {"LINEOUT3_PA_MIXER", NULL, "LINEOUT3 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003468
Kiran Kandic3b24402012-06-11 00:05:59 -07003469 {"LINEOUT4 PA", NULL, "LINEOUT4_PA_MIXER"},
3470 {"LINEOUT4_PA_MIXER", NULL, "LINEOUT4 DAC"},
3471
3472 {"LINEOUT1 DAC", NULL, "RX3 MIX1"},
3473
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02003474 {"RDAC5 MUX", "DEM3_INV", "RX3 MIX1"},
3475 {"RDAC5 MUX", "DEM4", "RX4 MIX1"},
3476
3477 {"LINEOUT3 DAC", NULL, "RDAC5 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003478
3479 {"LINEOUT2 DAC", NULL, "RX5 MIX1"},
3480
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02003481 {"RDAC7 MUX", "DEM5_INV", "RX5 MIX1"},
3482 {"RDAC7 MUX", "DEM6", "RX6 MIX1"},
3483
3484 {"LINEOUT4 DAC", NULL, "RDAC7 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003485
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003486 {"SPK PA", NULL, "SPK DAC"},
Kiran Kandid2b46332012-10-05 12:04:00 -07003487 {"SPK DAC", NULL, "RX7 MIX2"},
Joonwoo Park125cd4e2012-12-11 15:16:11 -08003488 {"SPK DAC", NULL, "VDD_SPKDRV"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003489
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003490 {"CLASS_H_DSM MUX", "DSM_HPHL_RX1", "RX1 CHAIN"},
3491
Kiran Kandic3b24402012-06-11 00:05:59 -07003492 {"RX1 CHAIN", NULL, "RX1 MIX2"},
3493 {"RX2 CHAIN", NULL, "RX2 MIX2"},
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003494 {"RX1 MIX2", NULL, "ANC1 MUX"},
3495 {"RX2 MIX2", NULL, "ANC2 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003496
Kiran Kandic3b24402012-06-11 00:05:59 -07003497 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
3498 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
3499 {"LINEOUT3 DAC", NULL, "RX_BIAS"},
3500 {"LINEOUT4 DAC", NULL, "RX_BIAS"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003501 {"SPK DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003502
Joonwoo Parkc7731432012-10-17 12:41:44 -07003503 {"RX7 MIX1", NULL, "COMP0_CLK"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003504 {"RX1 MIX1", NULL, "COMP1_CLK"},
3505 {"RX2 MIX1", NULL, "COMP1_CLK"},
3506 {"RX3 MIX1", NULL, "COMP2_CLK"},
3507 {"RX5 MIX1", NULL, "COMP2_CLK"},
3508
Kiran Kandic3b24402012-06-11 00:05:59 -07003509 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
3510 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
3511 {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
3512 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
3513 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
3514 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
3515 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
3516 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
3517 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
3518 {"RX5 MIX1", NULL, "RX5 MIX1 INP1"},
3519 {"RX5 MIX1", NULL, "RX5 MIX1 INP2"},
3520 {"RX6 MIX1", NULL, "RX6 MIX1 INP1"},
3521 {"RX6 MIX1", NULL, "RX6 MIX1 INP2"},
3522 {"RX7 MIX1", NULL, "RX7 MIX1 INP1"},
3523 {"RX7 MIX1", NULL, "RX7 MIX1 INP2"},
3524 {"RX1 MIX2", NULL, "RX1 MIX1"},
3525 {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
3526 {"RX1 MIX2", NULL, "RX1 MIX2 INP2"},
3527 {"RX2 MIX2", NULL, "RX2 MIX1"},
3528 {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
3529 {"RX2 MIX2", NULL, "RX2 MIX2 INP2"},
3530 {"RX7 MIX2", NULL, "RX7 MIX1"},
3531 {"RX7 MIX2", NULL, "RX7 MIX2 INP1"},
3532 {"RX7 MIX2", NULL, "RX7 MIX2 INP2"},
3533
Kuirong Wang906ac472012-07-09 12:54:44 -07003534 /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
3535 {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
3536 {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
3537 {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
3538 {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
3539 {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
3540 {"SLIM RX6 MUX", "AIF1_PB", "AIF1 PB"},
3541 {"SLIM RX7 MUX", "AIF1_PB", "AIF1 PB"},
3542 /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
3543 {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
3544 {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
3545 {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
3546 {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
3547 {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
3548 {"SLIM RX6 MUX", "AIF2_PB", "AIF2 PB"},
3549 {"SLIM RX7 MUX", "AIF2_PB", "AIF2 PB"},
3550 /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
3551 {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
3552 {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
3553 {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
3554 {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
3555 {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
3556 {"SLIM RX6 MUX", "AIF3_PB", "AIF3 PB"},
3557 {"SLIM RX7 MUX", "AIF3_PB", "AIF3 PB"},
3558
3559 {"SLIM RX1", NULL, "SLIM RX1 MUX"},
3560 {"SLIM RX2", NULL, "SLIM RX2 MUX"},
3561 {"SLIM RX3", NULL, "SLIM RX3 MUX"},
3562 {"SLIM RX4", NULL, "SLIM RX4 MUX"},
3563 {"SLIM RX5", NULL, "SLIM RX5 MUX"},
3564 {"SLIM RX6", NULL, "SLIM RX6 MUX"},
3565 {"SLIM RX7", NULL, "SLIM RX7 MUX"},
3566
Kiran Kandic3b24402012-06-11 00:05:59 -07003567 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
3568 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
3569 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
3570 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
3571 {"RX1 MIX1 INP1", "RX5", "SLIM RX5"},
3572 {"RX1 MIX1 INP1", "RX6", "SLIM RX6"},
3573 {"RX1 MIX1 INP1", "RX7", "SLIM RX7"},
3574 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003575 {"RX1 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003576 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
3577 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
3578 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
3579 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
3580 {"RX1 MIX1 INP2", "RX5", "SLIM RX5"},
3581 {"RX1 MIX1 INP2", "RX6", "SLIM RX6"},
3582 {"RX1 MIX1 INP2", "RX7", "SLIM RX7"},
3583 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003584 {"RX1 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003585 {"RX1 MIX1 INP3", "RX1", "SLIM RX1"},
3586 {"RX1 MIX1 INP3", "RX2", "SLIM RX2"},
3587 {"RX1 MIX1 INP3", "RX3", "SLIM RX3"},
3588 {"RX1 MIX1 INP3", "RX4", "SLIM RX4"},
3589 {"RX1 MIX1 INP3", "RX5", "SLIM RX5"},
3590 {"RX1 MIX1 INP3", "RX6", "SLIM RX6"},
3591 {"RX1 MIX1 INP3", "RX7", "SLIM RX7"},
3592 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
3593 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
3594 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
3595 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
3596 {"RX2 MIX1 INP1", "RX5", "SLIM RX5"},
3597 {"RX2 MIX1 INP1", "RX6", "SLIM RX6"},
3598 {"RX2 MIX1 INP1", "RX7", "SLIM RX7"},
3599 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003600 {"RX2 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003601 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
3602 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
3603 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
3604 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
3605 {"RX2 MIX1 INP2", "RX5", "SLIM RX5"},
3606 {"RX2 MIX1 INP2", "RX6", "SLIM RX6"},
3607 {"RX2 MIX1 INP2", "RX7", "SLIM RX7"},
3608 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003609 {"RX2 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003610 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
3611 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
3612 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
3613 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
3614 {"RX3 MIX1 INP1", "RX5", "SLIM RX5"},
3615 {"RX3 MIX1 INP1", "RX6", "SLIM RX6"},
3616 {"RX3 MIX1 INP1", "RX7", "SLIM RX7"},
3617 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003618 {"RX3 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003619 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
3620 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
3621 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
3622 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
3623 {"RX3 MIX1 INP2", "RX5", "SLIM RX5"},
3624 {"RX3 MIX1 INP2", "RX6", "SLIM RX6"},
3625 {"RX3 MIX1 INP2", "RX7", "SLIM RX7"},
3626 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003627 {"RX3 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003628 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
3629 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
3630 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
3631 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
3632 {"RX4 MIX1 INP1", "RX5", "SLIM RX5"},
3633 {"RX4 MIX1 INP1", "RX6", "SLIM RX6"},
3634 {"RX4 MIX1 INP1", "RX7", "SLIM RX7"},
3635 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003636 {"RX4 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003637 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
3638 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
3639 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
3640 {"RX4 MIX1 INP2", "RX5", "SLIM RX5"},
3641 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
3642 {"RX4 MIX1 INP2", "RX6", "SLIM RX6"},
3643 {"RX4 MIX1 INP2", "RX7", "SLIM RX7"},
3644 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003645 {"RX4 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003646 {"RX5 MIX1 INP1", "RX1", "SLIM RX1"},
3647 {"RX5 MIX1 INP1", "RX2", "SLIM RX2"},
3648 {"RX5 MIX1 INP1", "RX3", "SLIM RX3"},
3649 {"RX5 MIX1 INP1", "RX4", "SLIM RX4"},
3650 {"RX5 MIX1 INP1", "RX5", "SLIM RX5"},
3651 {"RX5 MIX1 INP1", "RX6", "SLIM RX6"},
3652 {"RX5 MIX1 INP1", "RX7", "SLIM RX7"},
3653 {"RX5 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003654 {"RX5 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003655 {"RX5 MIX1 INP2", "RX1", "SLIM RX1"},
3656 {"RX5 MIX1 INP2", "RX2", "SLIM RX2"},
3657 {"RX5 MIX1 INP2", "RX3", "SLIM RX3"},
3658 {"RX5 MIX1 INP2", "RX4", "SLIM RX4"},
3659 {"RX5 MIX1 INP2", "RX5", "SLIM RX5"},
3660 {"RX5 MIX1 INP2", "RX6", "SLIM RX6"},
3661 {"RX5 MIX1 INP2", "RX7", "SLIM RX7"},
3662 {"RX5 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003663 {"RX5 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003664 {"RX6 MIX1 INP1", "RX1", "SLIM RX1"},
3665 {"RX6 MIX1 INP1", "RX2", "SLIM RX2"},
3666 {"RX6 MIX1 INP1", "RX3", "SLIM RX3"},
3667 {"RX6 MIX1 INP1", "RX4", "SLIM RX4"},
3668 {"RX6 MIX1 INP1", "RX5", "SLIM RX5"},
3669 {"RX6 MIX1 INP1", "RX6", "SLIM RX6"},
3670 {"RX6 MIX1 INP1", "RX7", "SLIM RX7"},
3671 {"RX6 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003672 {"RX6 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003673 {"RX6 MIX1 INP2", "RX1", "SLIM RX1"},
3674 {"RX6 MIX1 INP2", "RX2", "SLIM RX2"},
3675 {"RX6 MIX1 INP2", "RX3", "SLIM RX3"},
3676 {"RX6 MIX1 INP2", "RX4", "SLIM RX4"},
3677 {"RX6 MIX1 INP2", "RX5", "SLIM RX5"},
3678 {"RX6 MIX1 INP2", "RX6", "SLIM RX6"},
3679 {"RX6 MIX1 INP2", "RX7", "SLIM RX7"},
3680 {"RX6 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003681 {"RX6 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003682 {"RX7 MIX1 INP1", "RX1", "SLIM RX1"},
3683 {"RX7 MIX1 INP1", "RX2", "SLIM RX2"},
3684 {"RX7 MIX1 INP1", "RX3", "SLIM RX3"},
3685 {"RX7 MIX1 INP1", "RX4", "SLIM RX4"},
3686 {"RX7 MIX1 INP1", "RX5", "SLIM RX5"},
3687 {"RX7 MIX1 INP1", "RX6", "SLIM RX6"},
3688 {"RX7 MIX1 INP1", "RX7", "SLIM RX7"},
3689 {"RX7 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003690 {"RX7 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003691 {"RX7 MIX1 INP2", "RX1", "SLIM RX1"},
3692 {"RX7 MIX1 INP2", "RX2", "SLIM RX2"},
3693 {"RX7 MIX1 INP2", "RX3", "SLIM RX3"},
3694 {"RX7 MIX1 INP2", "RX4", "SLIM RX4"},
3695 {"RX7 MIX1 INP2", "RX5", "SLIM RX5"},
3696 {"RX7 MIX1 INP2", "RX6", "SLIM RX6"},
3697 {"RX7 MIX1 INP2", "RX7", "SLIM RX7"},
3698 {"RX7 MIX1 INP2", "IIR1", "IIR1"},
3699 {"RX1 MIX2 INP1", "IIR1", "IIR1"},
3700 {"RX1 MIX2 INP2", "IIR1", "IIR1"},
3701 {"RX2 MIX2 INP1", "IIR1", "IIR1"},
3702 {"RX2 MIX2 INP2", "IIR1", "IIR1"},
3703 {"RX7 MIX2 INP1", "IIR1", "IIR1"},
3704 {"RX7 MIX2 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003705 {"RX7 MIX1 INP2", "IIR2", "IIR2"},
3706 {"RX1 MIX2 INP1", "IIR2", "IIR2"},
3707 {"RX1 MIX2 INP2", "IIR2", "IIR2"},
3708 {"RX2 MIX2 INP1", "IIR2", "IIR2"},
3709 {"RX2 MIX2 INP2", "IIR2", "IIR2"},
3710 {"RX7 MIX2 INP1", "IIR2", "IIR2"},
3711 {"RX7 MIX2 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003712
3713 /* Decimator Inputs */
3714 {"DEC1 MUX", "DMIC1", "DMIC1"},
3715 {"DEC1 MUX", "ADC6", "ADC6"},
3716 {"DEC1 MUX", NULL, "CDC_CONN"},
3717 {"DEC2 MUX", "DMIC2", "DMIC2"},
3718 {"DEC2 MUX", "ADC5", "ADC5"},
3719 {"DEC2 MUX", NULL, "CDC_CONN"},
3720 {"DEC3 MUX", "DMIC3", "DMIC3"},
3721 {"DEC3 MUX", "ADC4", "ADC4"},
3722 {"DEC3 MUX", NULL, "CDC_CONN"},
3723 {"DEC4 MUX", "DMIC4", "DMIC4"},
3724 {"DEC4 MUX", "ADC3", "ADC3"},
3725 {"DEC4 MUX", NULL, "CDC_CONN"},
3726 {"DEC5 MUX", "DMIC5", "DMIC5"},
3727 {"DEC5 MUX", "ADC2", "ADC2"},
3728 {"DEC5 MUX", NULL, "CDC_CONN"},
3729 {"DEC6 MUX", "DMIC6", "DMIC6"},
3730 {"DEC6 MUX", "ADC1", "ADC1"},
3731 {"DEC6 MUX", NULL, "CDC_CONN"},
3732 {"DEC7 MUX", "DMIC1", "DMIC1"},
3733 {"DEC7 MUX", "DMIC6", "DMIC6"},
3734 {"DEC7 MUX", "ADC1", "ADC1"},
3735 {"DEC7 MUX", "ADC6", "ADC6"},
3736 {"DEC7 MUX", NULL, "CDC_CONN"},
3737 {"DEC8 MUX", "DMIC2", "DMIC2"},
3738 {"DEC8 MUX", "DMIC5", "DMIC5"},
3739 {"DEC8 MUX", "ADC2", "ADC2"},
3740 {"DEC8 MUX", "ADC5", "ADC5"},
3741 {"DEC8 MUX", NULL, "CDC_CONN"},
3742 {"DEC9 MUX", "DMIC4", "DMIC4"},
3743 {"DEC9 MUX", "DMIC5", "DMIC5"},
3744 {"DEC9 MUX", "ADC2", "ADC2"},
3745 {"DEC9 MUX", "ADC3", "ADC3"},
3746 {"DEC9 MUX", NULL, "CDC_CONN"},
3747 {"DEC10 MUX", "DMIC3", "DMIC3"},
3748 {"DEC10 MUX", "DMIC6", "DMIC6"},
3749 {"DEC10 MUX", "ADC1", "ADC1"},
3750 {"DEC10 MUX", "ADC4", "ADC4"},
3751 {"DEC10 MUX", NULL, "CDC_CONN"},
3752
3753 /* ADC Connections */
3754 {"ADC1", NULL, "AMIC1"},
3755 {"ADC2", NULL, "AMIC2"},
3756 {"ADC3", NULL, "AMIC3"},
3757 {"ADC4", NULL, "AMIC4"},
3758 {"ADC5", NULL, "AMIC5"},
3759 {"ADC6", NULL, "AMIC6"},
3760
3761 /* AUX PGA Connections */
Kiran Kandic3b24402012-06-11 00:05:59 -07003762 {"EAR_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
Kiran Kandi4c56c592012-07-25 11:04:55 -07003763 {"HPHL_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3764 {"HPHR_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
3765 {"LINEOUT1_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3766 {"LINEOUT2_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
3767 {"LINEOUT3_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3768 {"LINEOUT4_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003769 {"AUX_PGA_Left", NULL, "AMIC5"},
3770 {"AUX_PGA_Right", NULL, "AMIC6"},
3771
Kiran Kandic3b24402012-06-11 00:05:59 -07003772 {"IIR1", NULL, "IIR1 INP1 MUX"},
3773 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
3774 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
3775 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
3776 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
3777 {"IIR1 INP1 MUX", "DEC5", "DEC5 MUX"},
3778 {"IIR1 INP1 MUX", "DEC6", "DEC6 MUX"},
3779 {"IIR1 INP1 MUX", "DEC7", "DEC7 MUX"},
3780 {"IIR1 INP1 MUX", "DEC8", "DEC8 MUX"},
3781 {"IIR1 INP1 MUX", "DEC9", "DEC9 MUX"},
3782 {"IIR1 INP1 MUX", "DEC10", "DEC10 MUX"},
3783
Fred Oh456fcb52013-02-28 19:08:15 -08003784 {"IIR2", NULL, "IIR2 INP1 MUX"},
3785 {"IIR2 INP1 MUX", "DEC1", "DEC1 MUX"},
3786 {"IIR2 INP1 MUX", "DEC2", "DEC2 MUX"},
3787 {"IIR2 INP1 MUX", "DEC3", "DEC3 MUX"},
3788 {"IIR2 INP1 MUX", "DEC4", "DEC4 MUX"},
3789 {"IIR2 INP1 MUX", "DEC5", "DEC5 MUX"},
3790 {"IIR2 INP1 MUX", "DEC6", "DEC6 MUX"},
3791 {"IIR2 INP1 MUX", "DEC7", "DEC7 MUX"},
3792 {"IIR2 INP1 MUX", "DEC8", "DEC8 MUX"},
3793 {"IIR2 INP1 MUX", "DEC9", "DEC9 MUX"},
3794 {"IIR2 INP1 MUX", "DEC10", "DEC10 MUX"},
3795
Kiran Kandic3b24402012-06-11 00:05:59 -07003796 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
3797 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
3798 {"MIC BIAS1 External", NULL, "LDO_H"},
3799 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
3800 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
3801 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
3802 {"MIC BIAS2 External", NULL, "LDO_H"},
3803 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
3804 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
3805 {"MIC BIAS3 External", NULL, "LDO_H"},
3806 {"MIC BIAS4 External", NULL, "LDO_H"},
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05003807
Kiran Kandic3b24402012-06-11 00:05:59 -07003808};
3809
3810static int taiko_readable(struct snd_soc_codec *ssc, unsigned int reg)
3811{
3812 return taiko_reg_readable[reg];
3813}
3814
3815static bool taiko_is_digital_gain_register(unsigned int reg)
3816{
3817 bool rtn = false;
3818 switch (reg) {
3819 case TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL:
3820 case TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL:
3821 case TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL:
3822 case TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL:
3823 case TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL:
3824 case TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL:
3825 case TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL:
3826 case TAIKO_A_CDC_TX1_VOL_CTL_GAIN:
3827 case TAIKO_A_CDC_TX2_VOL_CTL_GAIN:
3828 case TAIKO_A_CDC_TX3_VOL_CTL_GAIN:
3829 case TAIKO_A_CDC_TX4_VOL_CTL_GAIN:
3830 case TAIKO_A_CDC_TX5_VOL_CTL_GAIN:
3831 case TAIKO_A_CDC_TX6_VOL_CTL_GAIN:
3832 case TAIKO_A_CDC_TX7_VOL_CTL_GAIN:
3833 case TAIKO_A_CDC_TX8_VOL_CTL_GAIN:
3834 case TAIKO_A_CDC_TX9_VOL_CTL_GAIN:
3835 case TAIKO_A_CDC_TX10_VOL_CTL_GAIN:
3836 rtn = true;
3837 break;
3838 default:
3839 break;
3840 }
3841 return rtn;
3842}
3843
3844static int taiko_volatile(struct snd_soc_codec *ssc, unsigned int reg)
3845{
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003846 int i;
3847
Kiran Kandic3b24402012-06-11 00:05:59 -07003848 /* Registers lower than 0x100 are top level registers which can be
3849 * written by the Taiko core driver.
3850 */
3851
3852 if ((reg >= TAIKO_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
3853 return 1;
3854
3855 /* IIR Coeff registers are not cacheable */
3856 if ((reg >= TAIKO_A_CDC_IIR1_COEF_B1_CTL) &&
3857 (reg <= TAIKO_A_CDC_IIR2_COEF_B2_CTL))
3858 return 1;
3859
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003860 /* ANC filter registers are not cacheable */
3861 if ((reg >= TAIKO_A_CDC_ANC1_IIR_B1_CTL) &&
3862 (reg <= TAIKO_A_CDC_ANC1_LPF_B2_CTL))
3863 return 1;
3864 if ((reg >= TAIKO_A_CDC_ANC2_IIR_B1_CTL) &&
3865 (reg <= TAIKO_A_CDC_ANC2_LPF_B2_CTL))
3866 return 1;
3867
Kiran Kandic3b24402012-06-11 00:05:59 -07003868 /* Digital gain register is not cacheable so we have to write
3869 * the setting even it is the same
3870 */
3871 if (taiko_is_digital_gain_register(reg))
3872 return 1;
3873
3874 /* HPH status registers */
3875 if (reg == TAIKO_A_RX_HPH_L_STATUS || reg == TAIKO_A_RX_HPH_R_STATUS)
3876 return 1;
3877
Joonwoo Parka8890262012-10-15 12:04:27 -07003878 if (reg == TAIKO_A_MBHC_INSERT_DET_STATUS)
3879 return 1;
3880
Joonwoo Park559a5bf2013-02-15 14:46:36 -08003881 switch (reg) {
3882 case TAIKO_A_CDC_SPKR_CLIPDET_VAL0:
3883 case TAIKO_A_CDC_SPKR_CLIPDET_VAL1:
3884 case TAIKO_A_CDC_SPKR_CLIPDET_VAL2:
3885 case TAIKO_A_CDC_SPKR_CLIPDET_VAL3:
3886 case TAIKO_A_CDC_SPKR_CLIPDET_VAL4:
3887 case TAIKO_A_CDC_SPKR_CLIPDET_VAL5:
3888 case TAIKO_A_CDC_SPKR_CLIPDET_VAL6:
3889 case TAIKO_A_CDC_SPKR_CLIPDET_VAL7:
3890 case TAIKO_A_CDC_VBAT_GAIN_MON_VAL:
3891 return 1;
3892 }
3893
Damir Didjustodcfdff82013-03-21 23:26:41 -07003894 for (i = 0; i < ARRAY_SIZE(audio_reg_cfg); i++)
3895 if (audio_reg_cfg[i].reg_logical_addr -
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003896 TAIKO_REGISTER_START_OFFSET == reg)
3897 return 1;
3898
Kiran Kandic3b24402012-06-11 00:05:59 -07003899 return 0;
3900}
3901
Kiran Kandic3b24402012-06-11 00:05:59 -07003902static int taiko_write(struct snd_soc_codec *codec, unsigned int reg,
3903 unsigned int value)
3904{
3905 int ret;
Kuirong Wang906ac472012-07-09 12:54:44 -07003906
3907 if (reg == SND_SOC_NOPM)
3908 return 0;
3909
Kiran Kandic3b24402012-06-11 00:05:59 -07003910 BUG_ON(reg > TAIKO_MAX_REGISTER);
3911
3912 if (!taiko_volatile(codec, reg)) {
3913 ret = snd_soc_cache_write(codec, reg, value);
3914 if (ret != 0)
3915 dev_err(codec->dev, "Cache write to %x failed: %d\n",
3916 reg, ret);
3917 }
3918
3919 return wcd9xxx_reg_write(codec->control_data, reg, value);
3920}
3921static unsigned int taiko_read(struct snd_soc_codec *codec,
3922 unsigned int reg)
3923{
3924 unsigned int val;
3925 int ret;
3926
Kuirong Wang906ac472012-07-09 12:54:44 -07003927 if (reg == SND_SOC_NOPM)
3928 return 0;
3929
Kiran Kandic3b24402012-06-11 00:05:59 -07003930 BUG_ON(reg > TAIKO_MAX_REGISTER);
3931
3932 if (!taiko_volatile(codec, reg) && taiko_readable(codec, reg) &&
3933 reg < codec->driver->reg_cache_size) {
3934 ret = snd_soc_cache_read(codec, reg, &val);
3935 if (ret >= 0) {
3936 return val;
3937 } else
3938 dev_err(codec->dev, "Cache read from %x failed: %d\n",
3939 reg, ret);
3940 }
3941
3942 val = wcd9xxx_reg_read(codec->control_data, reg);
3943 return val;
3944}
3945
Kiran Kandic3b24402012-06-11 00:05:59 -07003946static int taiko_startup(struct snd_pcm_substream *substream,
3947 struct snd_soc_dai *dai)
3948{
3949 struct wcd9xxx *taiko_core = dev_get_drvdata(dai->codec->dev->parent);
3950 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
3951 substream->name, substream->stream);
3952 if ((taiko_core != NULL) &&
3953 (taiko_core->dev != NULL) &&
3954 (taiko_core->dev->parent != NULL))
3955 pm_runtime_get_sync(taiko_core->dev->parent);
3956
3957 return 0;
3958}
3959
3960static void taiko_shutdown(struct snd_pcm_substream *substream,
3961 struct snd_soc_dai *dai)
3962{
3963 struct wcd9xxx *taiko_core = dev_get_drvdata(dai->codec->dev->parent);
3964 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
3965 substream->name, substream->stream);
3966 if ((taiko_core != NULL) &&
3967 (taiko_core->dev != NULL) &&
3968 (taiko_core->dev->parent != NULL)) {
3969 pm_runtime_mark_last_busy(taiko_core->dev->parent);
3970 pm_runtime_put(taiko_core->dev->parent);
3971 }
3972}
3973
3974int taiko_mclk_enable(struct snd_soc_codec *codec, int mclk_enable, bool dapm)
3975{
3976 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
3977
3978 pr_debug("%s: mclk_enable = %u, dapm = %d\n", __func__, mclk_enable,
3979 dapm);
Joonwoo Parka8890262012-10-15 12:04:27 -07003980
3981 WCD9XXX_BCL_LOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07003982 if (mclk_enable) {
Joonwoo Parka8890262012-10-15 12:04:27 -07003983 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
3984 WCD9XXX_BANDGAP_AUDIO_MODE);
3985 wcd9xxx_resmgr_get_clk_block(&taiko->resmgr, WCD9XXX_CLK_MCLK);
Kiran Kandic3b24402012-06-11 00:05:59 -07003986 } else {
Joonwoo Parka8890262012-10-15 12:04:27 -07003987 /* Put clock and BG */
3988 wcd9xxx_resmgr_put_clk_block(&taiko->resmgr, WCD9XXX_CLK_MCLK);
3989 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
3990 WCD9XXX_BANDGAP_AUDIO_MODE);
Kiran Kandic3b24402012-06-11 00:05:59 -07003991 }
Joonwoo Parka8890262012-10-15 12:04:27 -07003992 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
3993
Kiran Kandic3b24402012-06-11 00:05:59 -07003994 return 0;
3995}
3996
3997static int taiko_set_dai_sysclk(struct snd_soc_dai *dai,
3998 int clk_id, unsigned int freq, int dir)
3999{
Venkat Sudhira50a3762012-11-26 12:12:15 -08004000 pr_debug("%s\n", __func__);
Kiran Kandic3b24402012-06-11 00:05:59 -07004001 return 0;
4002}
4003
4004static int taiko_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
4005{
4006 u8 val = 0;
4007 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
4008
4009 pr_debug("%s\n", __func__);
4010 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
4011 case SND_SOC_DAIFMT_CBS_CFS:
4012 /* CPU is master */
4013 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4014 if (dai->id == AIF1_CAP)
4015 snd_soc_update_bits(dai->codec,
4016 TAIKO_A_CDC_CLK_TX_I2S_CTL,
4017 TAIKO_I2S_MASTER_MODE_MASK, 0);
4018 else if (dai->id == AIF1_PB)
4019 snd_soc_update_bits(dai->codec,
4020 TAIKO_A_CDC_CLK_RX_I2S_CTL,
4021 TAIKO_I2S_MASTER_MODE_MASK, 0);
4022 }
4023 break;
4024 case SND_SOC_DAIFMT_CBM_CFM:
4025 /* CPU is slave */
4026 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4027 val = TAIKO_I2S_MASTER_MODE_MASK;
4028 if (dai->id == AIF1_CAP)
4029 snd_soc_update_bits(dai->codec,
4030 TAIKO_A_CDC_CLK_TX_I2S_CTL, val, val);
4031 else if (dai->id == AIF1_PB)
4032 snd_soc_update_bits(dai->codec,
4033 TAIKO_A_CDC_CLK_RX_I2S_CTL, val, val);
4034 }
4035 break;
4036 default:
4037 return -EINVAL;
4038 }
4039 return 0;
4040}
4041
4042static int taiko_set_channel_map(struct snd_soc_dai *dai,
4043 unsigned int tx_num, unsigned int *tx_slot,
4044 unsigned int rx_num, unsigned int *rx_slot)
4045
4046{
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004047 struct wcd9xxx_codec_dai_data *dai_data = NULL;
Kiran Kandic3b24402012-06-11 00:05:59 -07004048 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
Kuirong Wang906ac472012-07-09 12:54:44 -07004049 struct wcd9xxx *core = dev_get_drvdata(dai->codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07004050 if (!tx_slot && !rx_slot) {
4051 pr_err("%s: Invalid\n", __func__);
4052 return -EINVAL;
4053 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004054 pr_debug("%s(): dai_name = %s DAI-ID %x tx_ch %d rx_ch %d\n"
4055 "taiko->intf_type %d\n",
4056 __func__, dai->name, dai->id, tx_num, rx_num,
4057 taiko->intf_type);
Kiran Kandic3b24402012-06-11 00:05:59 -07004058
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004059 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
Kuirong Wang906ac472012-07-09 12:54:44 -07004060 wcd9xxx_init_slimslave(core, core->slim->laddr,
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004061 tx_num, tx_slot, rx_num, rx_slot);
4062 /*Reserve tx11 and tx12 for VI feedback path*/
4063 dai_data = &taiko->dai[AIF4_VIFEED];
4064 if (dai_data) {
4065 list_add_tail(&core->tx_chs[TAIKO_TX11].list,
4066 &dai_data->wcd9xxx_ch_list);
4067 list_add_tail(&core->tx_chs[TAIKO_TX12].list,
4068 &dai_data->wcd9xxx_ch_list);
4069 }
4070 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004071 return 0;
4072}
4073
4074static int taiko_get_channel_map(struct snd_soc_dai *dai,
4075 unsigned int *tx_num, unsigned int *tx_slot,
4076 unsigned int *rx_num, unsigned int *rx_slot)
4077
4078{
4079 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(dai->codec);
4080 u32 i = 0;
4081 struct wcd9xxx_ch *ch;
4082
4083 switch (dai->id) {
4084 case AIF1_PB:
4085 case AIF2_PB:
4086 case AIF3_PB:
4087 if (!rx_slot || !rx_num) {
4088 pr_err("%s: Invalid rx_slot %d or rx_num %d\n",
4089 __func__, (u32) rx_slot, (u32) rx_num);
4090 return -EINVAL;
Kiran Kandic3b24402012-06-11 00:05:59 -07004091 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004092 list_for_each_entry(ch, &taiko_p->dai[dai->id].wcd9xxx_ch_list,
4093 list) {
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05004094 pr_debug("%s: slot_num %u ch->ch_num %d\n",
4095 __func__, i, ch->ch_num);
Kuirong Wang906ac472012-07-09 12:54:44 -07004096 rx_slot[i++] = ch->ch_num;
4097 }
4098 pr_debug("%s: rx_num %d\n", __func__, i);
4099 *rx_num = i;
4100 break;
4101 case AIF1_CAP:
4102 case AIF2_CAP:
4103 case AIF3_CAP:
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004104 case AIF4_VIFEED:
Joonwoo Park1d05bb92013-03-07 16:55:06 -08004105 case AIF4_MAD_TX:
Kuirong Wang906ac472012-07-09 12:54:44 -07004106 if (!tx_slot || !tx_num) {
4107 pr_err("%s: Invalid tx_slot %d or tx_num %d\n",
4108 __func__, (u32) tx_slot, (u32) tx_num);
4109 return -EINVAL;
4110 }
4111 list_for_each_entry(ch, &taiko_p->dai[dai->id].wcd9xxx_ch_list,
4112 list) {
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05004113 pr_debug("%s: slot_num %u ch->ch_num %d\n",
4114 __func__, i, ch->ch_num);
Kuirong Wang906ac472012-07-09 12:54:44 -07004115 tx_slot[i++] = ch->ch_num;
4116 }
4117 pr_debug("%s: tx_num %d\n", __func__, i);
4118 *tx_num = i;
4119 break;
4120
4121 default:
4122 pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
4123 break;
4124 }
4125
4126 return 0;
4127}
4128
4129static int taiko_set_interpolator_rate(struct snd_soc_dai *dai,
4130 u8 rx_fs_rate_reg_val, u32 compander_fs, u32 sample_rate)
4131{
4132 u32 j;
4133 u8 rx_mix1_inp;
4134 u16 rx_mix_1_reg_1, rx_mix_1_reg_2;
4135 u16 rx_fs_reg;
4136 u8 rx_mix_1_reg_1_val, rx_mix_1_reg_2_val;
4137 struct snd_soc_codec *codec = dai->codec;
4138 struct wcd9xxx_ch *ch;
4139 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
4140
4141 list_for_each_entry(ch, &taiko->dai[dai->id].wcd9xxx_ch_list, list) {
4142 /* for RX port starting from 16 instead of 10 like tabla */
4143 rx_mix1_inp = ch->port + RX_MIX1_INP_SEL_RX1 -
4144 TAIKO_TX_PORT_NUMBER;
4145 if ((rx_mix1_inp < RX_MIX1_INP_SEL_RX1) ||
4146 (rx_mix1_inp > RX_MIX1_INP_SEL_RX7)) {
4147 pr_err("%s: Invalid TAIKO_RX%u port. Dai ID is %d\n",
4148 __func__, rx_mix1_inp - 5 , dai->id);
4149 return -EINVAL;
4150 }
4151
4152 rx_mix_1_reg_1 = TAIKO_A_CDC_CONN_RX1_B1_CTL;
4153
4154 for (j = 0; j < NUM_INTERPOLATORS; j++) {
4155 rx_mix_1_reg_2 = rx_mix_1_reg_1 + 1;
4156
4157 rx_mix_1_reg_1_val = snd_soc_read(codec,
4158 rx_mix_1_reg_1);
4159 rx_mix_1_reg_2_val = snd_soc_read(codec,
4160 rx_mix_1_reg_2);
4161
4162 if (((rx_mix_1_reg_1_val & 0x0F) == rx_mix1_inp) ||
4163 (((rx_mix_1_reg_1_val >> 4) & 0x0F)
4164 == rx_mix1_inp) ||
4165 ((rx_mix_1_reg_2_val & 0x0F) == rx_mix1_inp)) {
4166
4167 rx_fs_reg = TAIKO_A_CDC_RX1_B5_CTL + 8 * j;
4168
4169 pr_debug("%s: AIF_PB DAI(%d) connected to RX%u\n",
4170 __func__, dai->id, j + 1);
4171
4172 pr_debug("%s: set RX%u sample rate to %u\n",
4173 __func__, j + 1, sample_rate);
4174
4175 snd_soc_update_bits(codec, rx_fs_reg,
4176 0xE0, rx_fs_rate_reg_val);
4177
4178 if (comp_rx_path[j] < COMPANDER_MAX)
4179 taiko->comp_fs[comp_rx_path[j]]
4180 = compander_fs;
4181 }
Kuirong Wang94761952013-03-07 16:19:35 -08004182 if (j < 2)
Kuirong Wang906ac472012-07-09 12:54:44 -07004183 rx_mix_1_reg_1 += 3;
4184 else
4185 rx_mix_1_reg_1 += 2;
Kiran Kandic3b24402012-06-11 00:05:59 -07004186 }
4187 }
4188 return 0;
4189}
4190
Kuirong Wang906ac472012-07-09 12:54:44 -07004191static int taiko_set_decimator_rate(struct snd_soc_dai *dai,
4192 u8 tx_fs_rate_reg_val, u32 sample_rate)
Kiran Kandic3b24402012-06-11 00:05:59 -07004193{
Kuirong Wang906ac472012-07-09 12:54:44 -07004194 struct snd_soc_codec *codec = dai->codec;
4195 struct wcd9xxx_ch *ch;
4196 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
4197 u32 tx_port;
4198 u16 tx_port_reg, tx_fs_reg;
4199 u8 tx_port_reg_val;
4200 s8 decimator;
Kiran Kandic3b24402012-06-11 00:05:59 -07004201
Kuirong Wang906ac472012-07-09 12:54:44 -07004202 list_for_each_entry(ch, &taiko->dai[dai->id].wcd9xxx_ch_list, list) {
Kiran Kandic3b24402012-06-11 00:05:59 -07004203
Kuirong Wang906ac472012-07-09 12:54:44 -07004204 tx_port = ch->port + 1;
4205 pr_debug("%s: dai->id = %d, tx_port = %d",
4206 __func__, dai->id, tx_port);
4207
4208 if ((tx_port < 1) || (tx_port > NUM_DECIMATORS)) {
4209 pr_err("%s: Invalid SLIM TX%u port. DAI ID is %d\n",
4210 __func__, tx_port, dai->id);
4211 return -EINVAL;
4212 }
4213
4214 tx_port_reg = TAIKO_A_CDC_CONN_TX_SB_B1_CTL + (tx_port - 1);
4215 tx_port_reg_val = snd_soc_read(codec, tx_port_reg);
4216
4217 decimator = 0;
4218
4219 if ((tx_port >= 1) && (tx_port <= 6)) {
4220
4221 tx_port_reg_val = tx_port_reg_val & 0x0F;
4222 if (tx_port_reg_val == 0x8)
4223 decimator = tx_port;
4224
4225 } else if ((tx_port >= 7) && (tx_port <= NUM_DECIMATORS)) {
4226
4227 tx_port_reg_val = tx_port_reg_val & 0x1F;
4228
4229 if ((tx_port_reg_val >= 0x8) &&
4230 (tx_port_reg_val <= 0x11)) {
4231
4232 decimator = (tx_port_reg_val - 0x8) + 1;
4233 }
4234 }
4235
4236 if (decimator) { /* SLIM_TX port has a DEC as input */
4237
4238 tx_fs_reg = TAIKO_A_CDC_TX1_CLK_FS_CTL +
4239 8 * (decimator - 1);
4240
4241 pr_debug("%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
4242 __func__, decimator, tx_port, sample_rate);
4243
4244 snd_soc_update_bits(codec, tx_fs_reg, 0x07,
4245 tx_fs_rate_reg_val);
4246
4247 } else {
4248 if ((tx_port_reg_val >= 0x1) &&
4249 (tx_port_reg_val <= 0x7)) {
4250
4251 pr_debug("%s: RMIX%u going to SLIM TX%u\n",
4252 __func__, tx_port_reg_val, tx_port);
4253
4254 } else if ((tx_port_reg_val >= 0x8) &&
4255 (tx_port_reg_val <= 0x11)) {
4256
4257 pr_err("%s: ERROR: Should not be here\n",
4258 __func__);
4259 pr_err("%s: ERROR: DEC connected to SLIM TX%u\n",
4260 __func__, tx_port);
4261 return -EINVAL;
4262
4263 } else if (tx_port_reg_val == 0) {
4264 pr_debug("%s: no signal to SLIM TX%u\n",
4265 __func__, tx_port);
4266 } else {
4267 pr_err("%s: ERROR: wrong signal to SLIM TX%u\n",
4268 __func__, tx_port);
4269 pr_err("%s: ERROR: wrong signal = %u\n",
4270 __func__, tx_port_reg_val);
4271 return -EINVAL;
4272 }
4273 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004274 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004275 return 0;
4276}
4277
Patrick Laiff5a5782013-05-05 00:13:00 -07004278static void taiko_set_rxsb_port_format(struct snd_pcm_hw_params *params,
4279 struct snd_soc_dai *dai)
4280{
4281 struct snd_soc_codec *codec = dai->codec;
4282 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
4283 struct wcd9xxx_codec_dai_data *cdc_dai;
4284 struct wcd9xxx_ch *ch;
4285 int port;
4286 u8 bit_sel;
4287 u16 sb_ctl_reg, field_shift;
4288
4289 switch (params_format(params)) {
4290 case SNDRV_PCM_FORMAT_S16_LE:
4291 bit_sel = 0x2;
4292 taiko_p->dai[dai->id].bit_width = 16;
4293 break;
4294 case SNDRV_PCM_FORMAT_S24_LE:
4295 bit_sel = 0x0;
4296 taiko_p->dai[dai->id].bit_width = 24;
4297 break;
4298 default:
4299 dev_err(codec->dev, "Invalid format\n");
4300 return;
4301 }
4302
4303 cdc_dai = &taiko_p->dai[dai->id];
4304
4305 list_for_each_entry(ch, &cdc_dai->wcd9xxx_ch_list, list) {
4306 port = wcd9xxx_get_slave_port(ch->ch_num);
4307
4308 if (IS_ERR_VALUE(port) ||
4309 !TAIKO_VALIDATE_RX_SBPORT_RANGE(port)) {
4310 dev_warn(codec->dev,
4311 "%s: invalid port ID %d returned for RX DAI\n",
4312 __func__, port);
4313 return;
4314 }
4315
4316 port = TAIKO_CONVERT_RX_SBPORT_ID(port);
4317
4318 if (port <= 3) {
4319 sb_ctl_reg = TAIKO_A_CDC_CONN_RX_SB_B1_CTL;
4320 field_shift = port << 1;
4321 } else if (port <= 6) {
4322 sb_ctl_reg = TAIKO_A_CDC_CONN_RX_SB_B2_CTL;
4323 field_shift = (port - 4) << 1;
4324 } else { /* should not happen */
4325 dev_warn(codec->dev,
4326 "%s: bad port ID %d\n", __func__, port);
4327 return;
4328 }
4329
4330 dev_dbg(codec->dev, "%s: sb_ctl_reg %x field_shift %x\n",
4331 __func__, sb_ctl_reg, field_shift);
4332 snd_soc_update_bits(codec, sb_ctl_reg, 0x3 << field_shift,
4333 bit_sel << field_shift);
4334 }
4335}
4336
Kiran Kandic3b24402012-06-11 00:05:59 -07004337static int taiko_hw_params(struct snd_pcm_substream *substream,
4338 struct snd_pcm_hw_params *params,
4339 struct snd_soc_dai *dai)
4340{
4341 struct snd_soc_codec *codec = dai->codec;
4342 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
Kuirong Wang906ac472012-07-09 12:54:44 -07004343 u8 tx_fs_rate, rx_fs_rate;
Kiran Kandic3b24402012-06-11 00:05:59 -07004344 u32 compander_fs;
Kuirong Wang906ac472012-07-09 12:54:44 -07004345 int ret;
Kiran Kandic3b24402012-06-11 00:05:59 -07004346
4347 pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
4348 dai->name, dai->id, params_rate(params),
4349 params_channels(params));
4350
4351 switch (params_rate(params)) {
4352 case 8000:
4353 tx_fs_rate = 0x00;
4354 rx_fs_rate = 0x00;
4355 compander_fs = COMPANDER_FS_8KHZ;
4356 break;
4357 case 16000:
4358 tx_fs_rate = 0x01;
4359 rx_fs_rate = 0x20;
4360 compander_fs = COMPANDER_FS_16KHZ;
4361 break;
4362 case 32000:
4363 tx_fs_rate = 0x02;
4364 rx_fs_rate = 0x40;
4365 compander_fs = COMPANDER_FS_32KHZ;
4366 break;
4367 case 48000:
4368 tx_fs_rate = 0x03;
4369 rx_fs_rate = 0x60;
4370 compander_fs = COMPANDER_FS_48KHZ;
4371 break;
4372 case 96000:
4373 tx_fs_rate = 0x04;
4374 rx_fs_rate = 0x80;
4375 compander_fs = COMPANDER_FS_96KHZ;
4376 break;
4377 case 192000:
4378 tx_fs_rate = 0x05;
4379 rx_fs_rate = 0xA0;
4380 compander_fs = COMPANDER_FS_192KHZ;
4381 break;
4382 default:
4383 pr_err("%s: Invalid sampling rate %d\n", __func__,
Kuirong Wang906ac472012-07-09 12:54:44 -07004384 params_rate(params));
Kiran Kandic3b24402012-06-11 00:05:59 -07004385 return -EINVAL;
4386 }
4387
Kuirong Wang906ac472012-07-09 12:54:44 -07004388 switch (substream->stream) {
4389 case SNDRV_PCM_STREAM_CAPTURE:
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004390 if (dai->id != AIF4_VIFEED) {
4391 ret = taiko_set_decimator_rate(dai, tx_fs_rate,
4392 params_rate(params));
4393 if (ret < 0) {
4394 pr_err("%s: set decimator rate failed %d\n",
4395 __func__, ret);
4396 return ret;
4397 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004398 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004399
Kiran Kandic3b24402012-06-11 00:05:59 -07004400 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4401 switch (params_format(params)) {
4402 case SNDRV_PCM_FORMAT_S16_LE:
4403 snd_soc_update_bits(codec,
4404 TAIKO_A_CDC_CLK_TX_I2S_CTL,
4405 0x20, 0x20);
4406 break;
4407 case SNDRV_PCM_FORMAT_S32_LE:
4408 snd_soc_update_bits(codec,
4409 TAIKO_A_CDC_CLK_TX_I2S_CTL,
4410 0x20, 0x00);
4411 break;
4412 default:
4413 pr_err("invalid format\n");
4414 break;
4415 }
4416 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_TX_I2S_CTL,
Kuirong Wang906ac472012-07-09 12:54:44 -07004417 0x07, tx_fs_rate);
Kiran Kandic3b24402012-06-11 00:05:59 -07004418 } else {
Kuirong Wang906ac472012-07-09 12:54:44 -07004419 taiko->dai[dai->id].rate = params_rate(params);
Kiran Kandic3b24402012-06-11 00:05:59 -07004420 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004421 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004422
Kuirong Wang906ac472012-07-09 12:54:44 -07004423 case SNDRV_PCM_STREAM_PLAYBACK:
4424 ret = taiko_set_interpolator_rate(dai, rx_fs_rate,
4425 compander_fs,
4426 params_rate(params));
4427 if (ret < 0) {
4428 pr_err("%s: set decimator rate failed %d\n", __func__,
4429 ret);
4430 return ret;
Kiran Kandic3b24402012-06-11 00:05:59 -07004431 }
4432 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4433 switch (params_format(params)) {
4434 case SNDRV_PCM_FORMAT_S16_LE:
4435 snd_soc_update_bits(codec,
4436 TAIKO_A_CDC_CLK_RX_I2S_CTL,
4437 0x20, 0x20);
4438 break;
4439 case SNDRV_PCM_FORMAT_S32_LE:
4440 snd_soc_update_bits(codec,
4441 TAIKO_A_CDC_CLK_RX_I2S_CTL,
4442 0x20, 0x00);
4443 break;
4444 default:
4445 pr_err("invalid format\n");
4446 break;
4447 }
4448 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_I2S_CTL,
Kuirong Wang906ac472012-07-09 12:54:44 -07004449 0x03, (rx_fs_rate >> 0x05));
Kiran Kandic3b24402012-06-11 00:05:59 -07004450 } else {
Patrick Laiff5a5782013-05-05 00:13:00 -07004451 taiko_set_rxsb_port_format(params, dai);
Kuirong Wang906ac472012-07-09 12:54:44 -07004452 taiko->dai[dai->id].rate = params_rate(params);
Kiran Kandic3b24402012-06-11 00:05:59 -07004453 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004454 break;
4455 default:
4456 pr_err("%s: Invalid stream type %d\n", __func__,
4457 substream->stream);
4458 return -EINVAL;
Kiran Kandic3b24402012-06-11 00:05:59 -07004459 }
4460
4461 return 0;
4462}
4463
4464static struct snd_soc_dai_ops taiko_dai_ops = {
4465 .startup = taiko_startup,
4466 .shutdown = taiko_shutdown,
4467 .hw_params = taiko_hw_params,
4468 .set_sysclk = taiko_set_dai_sysclk,
4469 .set_fmt = taiko_set_dai_fmt,
4470 .set_channel_map = taiko_set_channel_map,
4471 .get_channel_map = taiko_get_channel_map,
4472};
4473
4474static struct snd_soc_dai_driver taiko_dai[] = {
4475 {
4476 .name = "taiko_rx1",
4477 .id = AIF1_PB,
4478 .playback = {
4479 .stream_name = "AIF1 Playback",
4480 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004481 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004482 .rate_max = 192000,
4483 .rate_min = 8000,
4484 .channels_min = 1,
4485 .channels_max = 2,
4486 },
4487 .ops = &taiko_dai_ops,
4488 },
4489 {
4490 .name = "taiko_tx1",
4491 .id = AIF1_CAP,
4492 .capture = {
4493 .stream_name = "AIF1 Capture",
4494 .rates = WCD9320_RATES,
4495 .formats = TAIKO_FORMATS,
4496 .rate_max = 192000,
4497 .rate_min = 8000,
4498 .channels_min = 1,
4499 .channels_max = 4,
4500 },
4501 .ops = &taiko_dai_ops,
4502 },
4503 {
4504 .name = "taiko_rx2",
4505 .id = AIF2_PB,
4506 .playback = {
4507 .stream_name = "AIF2 Playback",
4508 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004509 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004510 .rate_min = 8000,
4511 .rate_max = 192000,
4512 .channels_min = 1,
4513 .channels_max = 2,
4514 },
4515 .ops = &taiko_dai_ops,
4516 },
4517 {
4518 .name = "taiko_tx2",
4519 .id = AIF2_CAP,
4520 .capture = {
4521 .stream_name = "AIF2 Capture",
4522 .rates = WCD9320_RATES,
4523 .formats = TAIKO_FORMATS,
4524 .rate_max = 192000,
4525 .rate_min = 8000,
4526 .channels_min = 1,
Baruch Eruchimovitch64eb8da2013-04-08 14:33:17 +03004527 .channels_max = 5,
Kiran Kandic3b24402012-06-11 00:05:59 -07004528 },
4529 .ops = &taiko_dai_ops,
4530 },
4531 {
4532 .name = "taiko_tx3",
4533 .id = AIF3_CAP,
4534 .capture = {
4535 .stream_name = "AIF3 Capture",
4536 .rates = WCD9320_RATES,
4537 .formats = TAIKO_FORMATS,
4538 .rate_max = 48000,
4539 .rate_min = 8000,
4540 .channels_min = 1,
4541 .channels_max = 2,
4542 },
4543 .ops = &taiko_dai_ops,
4544 },
4545 {
4546 .name = "taiko_rx3",
4547 .id = AIF3_PB,
4548 .playback = {
4549 .stream_name = "AIF3 Playback",
4550 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004551 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004552 .rate_min = 8000,
4553 .rate_max = 192000,
4554 .channels_min = 1,
4555 .channels_max = 2,
4556 },
4557 .ops = &taiko_dai_ops,
4558 },
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004559 {
4560 .name = "taiko_vifeedback",
4561 .id = AIF4_VIFEED,
4562 .capture = {
4563 .stream_name = "VIfeed",
4564 .rates = SNDRV_PCM_RATE_48000,
4565 .formats = TAIKO_FORMATS,
4566 .rate_max = 48000,
4567 .rate_min = 48000,
4568 .channels_min = 2,
4569 .channels_max = 2,
4570 },
4571 .ops = &taiko_dai_ops,
4572 },
Joonwoo Park1d05bb92013-03-07 16:55:06 -08004573 {
4574 .name = "taiko_mad1",
4575 .id = AIF4_MAD_TX,
4576 .capture = {
4577 .stream_name = "AIF4 MAD TX",
4578 .rates = SNDRV_PCM_RATE_16000,
4579 .formats = TAIKO_FORMATS,
4580 .rate_min = 16000,
4581 .rate_max = 16000,
4582 .channels_min = 1,
4583 .channels_max = 1,
4584 },
4585 .ops = &taiko_dai_ops,
4586 },
Kiran Kandic3b24402012-06-11 00:05:59 -07004587};
4588
4589static struct snd_soc_dai_driver taiko_i2s_dai[] = {
4590 {
4591 .name = "taiko_i2s_rx1",
Kuirong Wang906ac472012-07-09 12:54:44 -07004592 .id = AIF1_PB,
Kiran Kandic3b24402012-06-11 00:05:59 -07004593 .playback = {
4594 .stream_name = "AIF1 Playback",
4595 .rates = WCD9320_RATES,
4596 .formats = TAIKO_FORMATS,
4597 .rate_max = 192000,
4598 .rate_min = 8000,
4599 .channels_min = 1,
4600 .channels_max = 4,
4601 },
4602 .ops = &taiko_dai_ops,
4603 },
4604 {
4605 .name = "taiko_i2s_tx1",
Kuirong Wang906ac472012-07-09 12:54:44 -07004606 .id = AIF1_CAP,
Kiran Kandic3b24402012-06-11 00:05:59 -07004607 .capture = {
4608 .stream_name = "AIF1 Capture",
4609 .rates = WCD9320_RATES,
4610 .formats = TAIKO_FORMATS,
4611 .rate_max = 192000,
4612 .rate_min = 8000,
4613 .channels_min = 1,
4614 .channels_max = 4,
4615 },
4616 .ops = &taiko_dai_ops,
4617 },
Venkat Sudhir994193b2012-12-17 17:30:51 -08004618 {
4619 .name = "taiko_i2s_rx2",
4620 .id = AIF1_PB,
4621 .playback = {
4622 .stream_name = "AIF2 Playback",
4623 .rates = WCD9320_RATES,
4624 .formats = TAIKO_FORMATS,
4625 .rate_max = 192000,
4626 .rate_min = 8000,
4627 .channels_min = 1,
4628 .channels_max = 4,
4629 },
4630 .ops = &taiko_dai_ops,
4631 },
4632 {
4633 .name = "taiko_i2s_tx2",
4634 .id = AIF1_CAP,
4635 .capture = {
4636 .stream_name = "AIF2 Capture",
4637 .rates = WCD9320_RATES,
4638 .formats = TAIKO_FORMATS,
4639 .rate_max = 192000,
4640 .rate_min = 8000,
4641 .channels_min = 1,
4642 .channels_max = 4,
4643 },
4644 .ops = &taiko_dai_ops,
4645 },
Kiran Kandic3b24402012-06-11 00:05:59 -07004646};
4647
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004648static int taiko_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
4649 bool up)
4650{
4651 int ret = 0;
4652 struct wcd9xxx_ch *ch;
4653
4654 if (up) {
4655 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
4656 ret = wcd9xxx_get_slave_port(ch->ch_num);
4657 if (ret < 0) {
4658 pr_err("%s: Invalid slave port ID: %d\n",
4659 __func__, ret);
4660 ret = -EINVAL;
4661 } else {
4662 set_bit(ret, &dai->ch_mask);
4663 }
4664 }
4665 } else {
4666 ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
4667 msecs_to_jiffies(
4668 TAIKO_SLIM_CLOSE_TIMEOUT));
4669 if (!ret) {
4670 pr_err("%s: Slim close tx/rx wait timeout\n", __func__);
4671 ret = -ETIMEDOUT;
4672 } else {
4673 ret = 0;
4674 }
4675 }
4676 return ret;
4677}
4678
Kiran Kandic3b24402012-06-11 00:05:59 -07004679static int taiko_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
Kuirong Wang906ac472012-07-09 12:54:44 -07004680 struct snd_kcontrol *kcontrol,
4681 int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07004682{
Kuirong Wang906ac472012-07-09 12:54:44 -07004683 struct wcd9xxx *core;
Kiran Kandic3b24402012-06-11 00:05:59 -07004684 struct snd_soc_codec *codec = w->codec;
4685 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004686 int ret = 0;
Kuirong Wang906ac472012-07-09 12:54:44 -07004687 struct wcd9xxx_codec_dai_data *dai;
4688
4689 core = dev_get_drvdata(codec->dev->parent);
4690
4691 pr_debug("%s: event called! codec name %s num_dai %d\n"
4692 "stream name %s event %d\n",
4693 __func__, w->codec->name, w->codec->num_dai, w->sname, event);
4694
Kiran Kandic3b24402012-06-11 00:05:59 -07004695 /* Execute the callback only if interface type is slimbus */
4696 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4697 return 0;
4698
Kuirong Wang906ac472012-07-09 12:54:44 -07004699 dai = &taiko_p->dai[w->shift];
4700 pr_debug("%s: w->name %s w->shift %d event %d\n",
4701 __func__, w->name, w->shift, event);
Kiran Kandic3b24402012-06-11 00:05:59 -07004702
4703 switch (event) {
4704 case SND_SOC_DAPM_POST_PMU:
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004705 (void) taiko_codec_enable_slim_chmask(dai, true);
Kuirong Wang906ac472012-07-09 12:54:44 -07004706 ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
4707 dai->rate, dai->bit_width,
4708 &dai->grph);
Kiran Kandic3b24402012-06-11 00:05:59 -07004709 break;
4710 case SND_SOC_DAPM_POST_PMD:
Kuirong Wang906ac472012-07-09 12:54:44 -07004711 ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
4712 dai->grph);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004713 ret = taiko_codec_enable_slim_chmask(dai, false);
4714 if (ret < 0) {
4715 ret = wcd9xxx_disconnect_port(core,
4716 &dai->wcd9xxx_ch_list,
4717 dai->grph);
4718 pr_debug("%s: Disconnect RX port, ret = %d\n",
4719 __func__, ret);
4720 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004721 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004722 }
4723 return ret;
4724}
4725
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004726static int taiko_codec_enable_slimvi_feedback(struct snd_soc_dapm_widget *w,
4727 struct snd_kcontrol *kcontrol,
4728 int event)
4729{
4730 struct wcd9xxx *core = NULL;
4731 struct snd_soc_codec *codec = NULL;
4732 struct taiko_priv *taiko_p = NULL;
4733 u32 ret = 0;
4734 struct wcd9xxx_codec_dai_data *dai = NULL;
4735
4736 if (!w || !w->codec) {
4737 pr_err("%s invalid params\n", __func__);
4738 return -EINVAL;
4739 }
4740 codec = w->codec;
4741 taiko_p = snd_soc_codec_get_drvdata(codec);
4742 core = dev_get_drvdata(codec->dev->parent);
4743
4744 pr_debug("%s: event called! codec name %s num_dai %d stream name %s\n",
4745 __func__, w->codec->name, w->codec->num_dai, w->sname);
4746
4747 /* Execute the callback only if interface type is slimbus */
4748 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
4749 pr_err("%s Interface is not correct", __func__);
4750 return 0;
4751 }
4752
4753 pr_debug("%s(): w->name %s event %d w->shift %d\n",
4754 __func__, w->name, event, w->shift);
4755 if (w->shift != AIF4_VIFEED) {
4756 pr_err("%s Error in enabling the tx path\n", __func__);
4757 ret = -EINVAL;
4758 goto out_vi;
4759 }
4760 dai = &taiko_p->dai[w->shift];
4761 switch (event) {
4762 case SND_SOC_DAPM_POST_PMU:
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004763 /*Enable V&I sensing*/
4764 snd_soc_update_bits(codec, TAIKO_A_SPKR_PROT_EN,
4765 0x88, 0x88);
4766 /*Enable spkr VI clocks*/
4767 snd_soc_update_bits(codec,
4768 TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 0xC, 0xC);
4769 /*Enable Voltage Decimator*/
4770 snd_soc_update_bits(codec,
4771 TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x1F, 0x12);
4772 /*Enable Current Decimator*/
4773 snd_soc_update_bits(codec,
4774 TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x1F, 0x13);
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -04004775 (void) taiko_codec_enable_slim_chmask(dai, true);
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004776 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4777 dai->rate, dai->bit_width,
4778 &dai->grph);
4779 break;
4780 case SND_SOC_DAPM_POST_PMD:
4781 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4782 dai->grph);
4783 if (ret)
4784 pr_err("%s error in close_slim_sch_tx %d\n",
4785 __func__, ret);
4786 /*Disable Voltage decimator*/
4787 snd_soc_update_bits(codec,
4788 TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x1F, 0x0);
4789 /*Disable Current decimator*/
4790 snd_soc_update_bits(codec,
4791 TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x1F, 0x0);
4792 /*Disable spkr VI clocks*/
4793 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL,
4794 0xC, 0x0);
4795 /*Disable V&I sensing*/
4796 snd_soc_update_bits(codec, TAIKO_A_SPKR_PROT_EN,
4797 0x88, 0x00);
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004798 break;
4799 }
4800out_vi:
4801 return ret;
4802}
4803
Kiran Kandic3b24402012-06-11 00:05:59 -07004804static int taiko_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
Kuirong Wang906ac472012-07-09 12:54:44 -07004805 struct snd_kcontrol *kcontrol,
4806 int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07004807{
Kuirong Wang906ac472012-07-09 12:54:44 -07004808 struct wcd9xxx *core;
Kiran Kandic3b24402012-06-11 00:05:59 -07004809 struct snd_soc_codec *codec = w->codec;
4810 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07004811 u32 ret = 0;
Kuirong Wang906ac472012-07-09 12:54:44 -07004812 struct wcd9xxx_codec_dai_data *dai;
Kiran Kandic3b24402012-06-11 00:05:59 -07004813
Kuirong Wang906ac472012-07-09 12:54:44 -07004814 core = dev_get_drvdata(codec->dev->parent);
4815
4816 pr_debug("%s: event called! codec name %s num_dai %d stream name %s\n",
4817 __func__, w->codec->name, w->codec->num_dai, w->sname);
Kiran Kandic3b24402012-06-11 00:05:59 -07004818
4819 /* Execute the callback only if interface type is slimbus */
4820 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4821 return 0;
4822
Kuirong Wang906ac472012-07-09 12:54:44 -07004823 pr_debug("%s(): w->name %s event %d w->shift %d\n",
4824 __func__, w->name, event, w->shift);
Kiran Kandic3b24402012-06-11 00:05:59 -07004825
Kuirong Wang906ac472012-07-09 12:54:44 -07004826 dai = &taiko_p->dai[w->shift];
Kiran Kandic3b24402012-06-11 00:05:59 -07004827 switch (event) {
4828 case SND_SOC_DAPM_POST_PMU:
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004829 (void) taiko_codec_enable_slim_chmask(dai, true);
Kuirong Wang906ac472012-07-09 12:54:44 -07004830 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4831 dai->rate, dai->bit_width,
4832 &dai->grph);
Kiran Kandic3b24402012-06-11 00:05:59 -07004833 break;
4834 case SND_SOC_DAPM_POST_PMD:
Kuirong Wang906ac472012-07-09 12:54:44 -07004835 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4836 dai->grph);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004837 ret = taiko_codec_enable_slim_chmask(dai, false);
4838 if (ret < 0) {
4839 ret = wcd9xxx_disconnect_port(core,
4840 &dai->wcd9xxx_ch_list,
4841 dai->grph);
4842 pr_debug("%s: Disconnect RX port, ret = %d\n",
4843 __func__, ret);
4844 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004845 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004846 }
4847 return ret;
4848}
4849
Kiran Kandi4c56c592012-07-25 11:04:55 -07004850static int taiko_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
4851 struct snd_kcontrol *kcontrol, int event)
4852{
4853 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004854 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Kiran Kandi4c56c592012-07-25 11:04:55 -07004855
4856 pr_debug("%s %s %d\n", __func__, w->name, event);
4857
4858 switch (event) {
Kiran Kandi4c56c592012-07-25 11:04:55 -07004859 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004860 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4861 WCD9XXX_CLSH_STATE_EAR,
4862 WCD9XXX_CLSH_REQ_ENABLE,
4863 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandi4c56c592012-07-25 11:04:55 -07004864
4865 usleep_range(5000, 5000);
4866 break;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004867 case SND_SOC_DAPM_POST_PMD:
4868 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4869 WCD9XXX_CLSH_STATE_EAR,
4870 WCD9XXX_CLSH_REQ_DISABLE,
4871 WCD9XXX_CLSH_EVENT_POST_PA);
4872 usleep_range(5000, 5000);
4873 }
4874 return 0;
4875}
4876
4877static int taiko_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
4878 struct snd_kcontrol *kcontrol, int event)
4879{
4880 struct snd_soc_codec *codec = w->codec;
4881 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
4882
4883 pr_debug("%s %s %d\n", __func__, w->name, event);
4884
4885 switch (event) {
4886 case SND_SOC_DAPM_PRE_PMU:
4887 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4888 WCD9XXX_CLSH_STATE_EAR,
4889 WCD9XXX_CLSH_REQ_ENABLE,
4890 WCD9XXX_CLSH_EVENT_PRE_DAC);
4891 break;
4892 }
4893
4894 return 0;
4895}
4896
4897static int taiko_codec_dsm_mux_event(struct snd_soc_dapm_widget *w,
4898 struct snd_kcontrol *kcontrol, int event)
4899{
4900 struct snd_soc_codec *codec = w->codec;
4901 u8 reg_val, zoh_mux_val = 0x00;
4902
4903 pr_debug("%s: event = %d\n", __func__, event);
4904
4905 switch (event) {
4906 case SND_SOC_DAPM_POST_PMU:
4907 reg_val = snd_soc_read(codec, TAIKO_A_CDC_CONN_CLSH_CTL);
4908
4909 if ((reg_val & 0x30) == 0x10)
4910 zoh_mux_val = 0x04;
4911 else if ((reg_val & 0x30) == 0x20)
4912 zoh_mux_val = 0x08;
4913
4914 if (zoh_mux_val != 0x00)
4915 snd_soc_update_bits(codec,
4916 TAIKO_A_CDC_CONN_CLSH_CTL,
4917 0x0C, zoh_mux_val);
4918 break;
4919
4920 case SND_SOC_DAPM_POST_PMD:
4921 snd_soc_update_bits(codec, TAIKO_A_CDC_CONN_CLSH_CTL,
4922 0x0C, 0x00);
4923 break;
Kiran Kandi4c56c592012-07-25 11:04:55 -07004924 }
4925 return 0;
4926}
4927
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08004928static int taiko_codec_enable_anc_ear(struct snd_soc_dapm_widget *w,
4929 struct snd_kcontrol *kcontrol, int event)
4930{
4931 struct snd_soc_codec *codec = w->codec;
4932 int ret = 0;
4933
4934 switch (event) {
4935 case SND_SOC_DAPM_PRE_PMU:
4936 ret = taiko_codec_enable_anc(w, kcontrol, event);
4937 msleep(50);
4938 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_EN, 0x10, 0x10);
4939 break;
4940 case SND_SOC_DAPM_POST_PMU:
4941 ret = taiko_codec_enable_ear_pa(w, kcontrol, event);
4942 break;
4943 case SND_SOC_DAPM_PRE_PMD:
4944 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_EN, 0x10, 0x00);
4945 msleep(40);
4946 ret |= taiko_codec_enable_anc(w, kcontrol, event);
4947 break;
4948 case SND_SOC_DAPM_POST_PMD:
4949 ret = taiko_codec_enable_ear_pa(w, kcontrol, event);
4950 break;
4951 }
4952 return ret;
4953}
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004954
Kiran Kandic3b24402012-06-11 00:05:59 -07004955/* Todo: Have seperate dapm widgets for I2S and Slimbus.
4956 * Might Need to have callbacks registered only for slimbus
4957 */
4958static const struct snd_soc_dapm_widget taiko_dapm_widgets[] = {
4959 /*RX stuff */
4960 SND_SOC_DAPM_OUTPUT("EAR"),
4961
Kiran Kandi4c56c592012-07-25 11:04:55 -07004962 SND_SOC_DAPM_PGA_E("EAR PA", TAIKO_A_RX_EAR_EN, 4, 0, NULL, 0,
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004963 taiko_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU |
4964 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07004965
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004966 SND_SOC_DAPM_MIXER_E("DAC1", TAIKO_A_RX_EAR_EN, 6, 0, dac1_switch,
4967 ARRAY_SIZE(dac1_switch), taiko_codec_ear_dac_event,
4968 SND_SOC_DAPM_PRE_PMU),
Kiran Kandic3b24402012-06-11 00:05:59 -07004969
Kuirong Wang906ac472012-07-09 12:54:44 -07004970 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
4971 AIF1_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07004972 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kuirong Wang906ac472012-07-09 12:54:44 -07004973 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
4974 AIF2_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07004975 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kuirong Wang906ac472012-07-09 12:54:44 -07004976 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
4977 AIF3_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07004978 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4979
Kuirong Wang906ac472012-07-09 12:54:44 -07004980 SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TAIKO_RX1, 0,
4981 &slim_rx_mux[TAIKO_RX1]),
4982 SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TAIKO_RX2, 0,
4983 &slim_rx_mux[TAIKO_RX2]),
4984 SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TAIKO_RX3, 0,
4985 &slim_rx_mux[TAIKO_RX3]),
4986 SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TAIKO_RX4, 0,
4987 &slim_rx_mux[TAIKO_RX4]),
4988 SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TAIKO_RX5, 0,
4989 &slim_rx_mux[TAIKO_RX5]),
4990 SND_SOC_DAPM_MUX("SLIM RX6 MUX", SND_SOC_NOPM, TAIKO_RX6, 0,
4991 &slim_rx_mux[TAIKO_RX6]),
4992 SND_SOC_DAPM_MUX("SLIM RX7 MUX", SND_SOC_NOPM, TAIKO_RX7, 0,
4993 &slim_rx_mux[TAIKO_RX7]),
Kiran Kandic3b24402012-06-11 00:05:59 -07004994
Kuirong Wang906ac472012-07-09 12:54:44 -07004995 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4996 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4997 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4998 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
4999 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
5000 SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
5001 SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
Kiran Kandic3b24402012-06-11 00:05:59 -07005002
5003 /* Headphone */
5004 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
5005 SND_SOC_DAPM_PGA_E("HPHL", TAIKO_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
5006 taiko_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
Kiran Kandi4c56c592012-07-25 11:04:55 -07005007 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005008 SND_SOC_DAPM_MIXER_E("HPHL DAC", TAIKO_A_RX_HPH_L_DAC_CTL, 7, 0,
5009 hphl_switch, ARRAY_SIZE(hphl_switch), taiko_hphl_dac_event,
5010 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005011
5012 SND_SOC_DAPM_PGA_E("HPHR", TAIKO_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
5013 taiko_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
Kiran Kandi4c56c592012-07-25 11:04:55 -07005014 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005015
5016 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TAIKO_A_RX_HPH_R_DAC_CTL, 7, 0,
5017 taiko_hphr_dac_event,
5018 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5019
5020 /* Speaker */
5021 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
5022 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
5023 SND_SOC_DAPM_OUTPUT("LINEOUT3"),
5024 SND_SOC_DAPM_OUTPUT("LINEOUT4"),
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005025 SND_SOC_DAPM_OUTPUT("SPK_OUT"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005026
5027 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TAIKO_A_RX_LINE_CNP_EN, 0, 0, NULL,
5028 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
5029 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5030 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TAIKO_A_RX_LINE_CNP_EN, 1, 0, NULL,
5031 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
5032 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5033 SND_SOC_DAPM_PGA_E("LINEOUT3 PA", TAIKO_A_RX_LINE_CNP_EN, 2, 0, NULL,
5034 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
5035 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5036 SND_SOC_DAPM_PGA_E("LINEOUT4 PA", TAIKO_A_RX_LINE_CNP_EN, 3, 0, NULL,
5037 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
5038 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005039 SND_SOC_DAPM_PGA_E("SPK PA", SND_SOC_NOPM, 0, 0 , NULL,
5040 0, taiko_codec_enable_spk_pa,
5041 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005042
5043 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TAIKO_A_RX_LINE_1_DAC_CTL, 7, 0
5044 , taiko_lineout_dac_event,
5045 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5046 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TAIKO_A_RX_LINE_2_DAC_CTL, 7, 0
5047 , taiko_lineout_dac_event,
5048 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5049 SND_SOC_DAPM_DAC_E("LINEOUT3 DAC", NULL, TAIKO_A_RX_LINE_3_DAC_CTL, 7, 0
5050 , taiko_lineout_dac_event,
5051 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5052 SND_SOC_DAPM_SWITCH("LINEOUT3 DAC GROUND", SND_SOC_NOPM, 0, 0,
5053 &lineout3_ground_switch),
5054 SND_SOC_DAPM_DAC_E("LINEOUT4 DAC", NULL, TAIKO_A_RX_LINE_4_DAC_CTL, 7, 0
5055 , taiko_lineout_dac_event,
5056 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5057 SND_SOC_DAPM_SWITCH("LINEOUT4 DAC GROUND", SND_SOC_NOPM, 0, 0,
5058 &lineout4_ground_switch),
5059
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005060 SND_SOC_DAPM_DAC_E("SPK DAC", NULL, SND_SOC_NOPM, 0, 0,
5061 taiko_spk_dac_event,
5062 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5063
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005064 SND_SOC_DAPM_SUPPLY("VDD_SPKDRV", SND_SOC_NOPM, 0, 0,
5065 taiko_codec_enable_vdd_spkr,
5066 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5067
Kiran Kandid2b46332012-10-05 12:04:00 -07005068 SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
5069 SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
5070 SND_SOC_DAPM_MIXER("RX7 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
5071
Kiran Kandic3b24402012-06-11 00:05:59 -07005072 SND_SOC_DAPM_MIXER_E("RX1 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005073 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005074 SND_SOC_DAPM_POST_PMU),
5075 SND_SOC_DAPM_MIXER_E("RX2 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005076 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005077 SND_SOC_DAPM_POST_PMU),
Kiran Kandid2b46332012-10-05 12:04:00 -07005078 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005079 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005080 SND_SOC_DAPM_POST_PMU),
5081 SND_SOC_DAPM_MIXER_E("RX4 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005082 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005083 SND_SOC_DAPM_POST_PMU),
5084 SND_SOC_DAPM_MIXER_E("RX5 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 4, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005085 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005086 SND_SOC_DAPM_POST_PMU),
5087 SND_SOC_DAPM_MIXER_E("RX6 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 5, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005088 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005089 SND_SOC_DAPM_POST_PMU),
Kiran Kandid2b46332012-10-05 12:04:00 -07005090 SND_SOC_DAPM_MIXER_E("RX7 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 6, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005091 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005092 SND_SOC_DAPM_POST_PMU),
5093
Kiran Kandic3b24402012-06-11 00:05:59 -07005094
5095 SND_SOC_DAPM_MIXER("RX1 CHAIN", TAIKO_A_CDC_RX1_B6_CTL, 5, 0, NULL, 0),
5096 SND_SOC_DAPM_MIXER("RX2 CHAIN", TAIKO_A_CDC_RX2_B6_CTL, 5, 0, NULL, 0),
5097
5098 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5099 &rx_mix1_inp1_mux),
5100 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5101 &rx_mix1_inp2_mux),
5102 SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
5103 &rx_mix1_inp3_mux),
5104 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5105 &rx2_mix1_inp1_mux),
5106 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5107 &rx2_mix1_inp2_mux),
5108 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5109 &rx3_mix1_inp1_mux),
5110 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5111 &rx3_mix1_inp2_mux),
5112 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5113 &rx4_mix1_inp1_mux),
5114 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5115 &rx4_mix1_inp2_mux),
5116 SND_SOC_DAPM_MUX("RX5 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5117 &rx5_mix1_inp1_mux),
5118 SND_SOC_DAPM_MUX("RX5 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5119 &rx5_mix1_inp2_mux),
5120 SND_SOC_DAPM_MUX("RX6 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5121 &rx6_mix1_inp1_mux),
5122 SND_SOC_DAPM_MUX("RX6 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5123 &rx6_mix1_inp2_mux),
5124 SND_SOC_DAPM_MUX("RX7 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5125 &rx7_mix1_inp1_mux),
5126 SND_SOC_DAPM_MUX("RX7 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5127 &rx7_mix1_inp2_mux),
5128 SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
5129 &rx1_mix2_inp1_mux),
5130 SND_SOC_DAPM_MUX("RX1 MIX2 INP2", SND_SOC_NOPM, 0, 0,
5131 &rx1_mix2_inp2_mux),
5132 SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
5133 &rx2_mix2_inp1_mux),
5134 SND_SOC_DAPM_MUX("RX2 MIX2 INP2", SND_SOC_NOPM, 0, 0,
5135 &rx2_mix2_inp2_mux),
5136 SND_SOC_DAPM_MUX("RX7 MIX2 INP1", SND_SOC_NOPM, 0, 0,
5137 &rx7_mix2_inp1_mux),
5138 SND_SOC_DAPM_MUX("RX7 MIX2 INP2", SND_SOC_NOPM, 0, 0,
5139 &rx7_mix2_inp2_mux),
5140
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02005141 SND_SOC_DAPM_MUX("RDAC5 MUX", SND_SOC_NOPM, 0, 0,
5142 &rx_dac5_mux),
5143 SND_SOC_DAPM_MUX("RDAC7 MUX", SND_SOC_NOPM, 0, 0,
5144 &rx_dac7_mux),
5145
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005146 SND_SOC_DAPM_MUX_E("CLASS_H_DSM MUX", SND_SOC_NOPM, 0, 0,
5147 &class_h_dsm_mux, taiko_codec_dsm_mux_event,
5148 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandi4c56c592012-07-25 11:04:55 -07005149
Kiran Kandic3b24402012-06-11 00:05:59 -07005150 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
5151 taiko_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
5152 SND_SOC_DAPM_POST_PMD),
5153
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005154 SND_SOC_DAPM_SUPPLY("CDC_I2S_RX_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 5, 0,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005155 NULL, 0),
5156
Kiran Kandic3b24402012-06-11 00:05:59 -07005157 /* TX */
5158
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005159 SND_SOC_DAPM_SUPPLY("CDC_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
Kiran Kandic3b24402012-06-11 00:05:59 -07005160 0),
5161
5162 SND_SOC_DAPM_SUPPLY("LDO_H", TAIKO_A_LDO_H_MODE_1, 7, 0,
5163 taiko_codec_enable_ldo_h, SND_SOC_DAPM_POST_PMU),
5164
Joonwoo Parkc7731432012-10-17 12:41:44 -07005165 SND_SOC_DAPM_SUPPLY("COMP0_CLK", SND_SOC_NOPM, 0, 0,
Kiran Kandic3b24402012-06-11 00:05:59 -07005166 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07005167 SND_SOC_DAPM_PRE_PMD),
Joonwoo Parkc7731432012-10-17 12:41:44 -07005168 SND_SOC_DAPM_SUPPLY("COMP1_CLK", SND_SOC_NOPM, 1, 0,
5169 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07005170 SND_SOC_DAPM_PRE_PMD),
Joonwoo Parkc7731432012-10-17 12:41:44 -07005171 SND_SOC_DAPM_SUPPLY("COMP2_CLK", SND_SOC_NOPM, 2, 0,
Kiran Kandic3b24402012-06-11 00:05:59 -07005172 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07005173 SND_SOC_DAPM_PRE_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005174
5175
5176 SND_SOC_DAPM_INPUT("AMIC1"),
Joonwoo Park3699ca32013-02-08 12:06:15 -08005177 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", SND_SOC_NOPM, 7, 0,
5178 taiko_codec_enable_micbias,
5179 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5180 SND_SOC_DAPM_POST_PMD),
5181 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", SND_SOC_NOPM, 7, 0,
5182 taiko_codec_enable_micbias,
5183 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5184 SND_SOC_DAPM_POST_PMD),
5185 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", SND_SOC_NOPM, 7, 0,
5186 taiko_codec_enable_micbias,
5187 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5188 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005189
5190 SND_SOC_DAPM_INPUT("AMIC3"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005191
5192 SND_SOC_DAPM_INPUT("AMIC4"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005193
5194 SND_SOC_DAPM_INPUT("AMIC5"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005195
5196 SND_SOC_DAPM_INPUT("AMIC6"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005197
5198 SND_SOC_DAPM_MUX_E("DEC1 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
5199 &dec1_mux, taiko_codec_enable_dec,
5200 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5201 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5202
5203 SND_SOC_DAPM_MUX_E("DEC2 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
5204 &dec2_mux, taiko_codec_enable_dec,
5205 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5206 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5207
5208 SND_SOC_DAPM_MUX_E("DEC3 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
5209 &dec3_mux, taiko_codec_enable_dec,
5210 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5211 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5212
5213 SND_SOC_DAPM_MUX_E("DEC4 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
5214 &dec4_mux, taiko_codec_enable_dec,
5215 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5216 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5217
5218 SND_SOC_DAPM_MUX_E("DEC5 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 4, 0,
5219 &dec5_mux, taiko_codec_enable_dec,
5220 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5221 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5222
5223 SND_SOC_DAPM_MUX_E("DEC6 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 5, 0,
5224 &dec6_mux, taiko_codec_enable_dec,
5225 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5226 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5227
5228 SND_SOC_DAPM_MUX_E("DEC7 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 6, 0,
5229 &dec7_mux, taiko_codec_enable_dec,
5230 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5231 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5232
5233 SND_SOC_DAPM_MUX_E("DEC8 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 7, 0,
5234 &dec8_mux, taiko_codec_enable_dec,
5235 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5236 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5237
5238 SND_SOC_DAPM_MUX_E("DEC9 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 0, 0,
5239 &dec9_mux, taiko_codec_enable_dec,
5240 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5241 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5242
5243 SND_SOC_DAPM_MUX_E("DEC10 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 1, 0,
5244 &dec10_mux, taiko_codec_enable_dec,
5245 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5246 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5247
5248 SND_SOC_DAPM_MUX("ANC1 MUX", SND_SOC_NOPM, 0, 0, &anc1_mux),
5249 SND_SOC_DAPM_MUX("ANC2 MUX", SND_SOC_NOPM, 0, 0, &anc2_mux),
5250
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08005251 SND_SOC_DAPM_OUTPUT("ANC HEADPHONE"),
5252 SND_SOC_DAPM_PGA_E("ANC HPHL", SND_SOC_NOPM, 5, 0, NULL, 0,
5253 taiko_codec_enable_anc_hph,
5254 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
5255 SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU),
5256 SND_SOC_DAPM_PGA_E("ANC HPHR", SND_SOC_NOPM, 4, 0, NULL, 0,
5257 taiko_codec_enable_anc_hph, SND_SOC_DAPM_PRE_PMU |
5258 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD |
5259 SND_SOC_DAPM_POST_PMU),
5260 SND_SOC_DAPM_OUTPUT("ANC EAR"),
5261 SND_SOC_DAPM_PGA_E("ANC EAR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
5262 taiko_codec_enable_anc_ear,
5263 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
5264 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005265 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
5266
5267 SND_SOC_DAPM_INPUT("AMIC2"),
Joonwoo Park3699ca32013-02-08 12:06:15 -08005268 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", SND_SOC_NOPM, 7, 0,
5269 taiko_codec_enable_micbias,
5270 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5271 SND_SOC_DAPM_POST_PMD),
5272 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", SND_SOC_NOPM, 7, 0,
5273 taiko_codec_enable_micbias,
5274 SND_SOC_DAPM_PRE_PMU |
5275 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5276 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", SND_SOC_NOPM, 7, 0,
5277 taiko_codec_enable_micbias,
5278 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5279 SND_SOC_DAPM_POST_PMD),
5280 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", SND_SOC_NOPM, 7, 0,
5281 taiko_codec_enable_micbias,
5282 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5283 SND_SOC_DAPM_POST_PMD),
5284 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", SND_SOC_NOPM, 7, 0,
5285 taiko_codec_enable_micbias,
5286 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5287 SND_SOC_DAPM_POST_PMD),
5288 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", SND_SOC_NOPM, 7, 0,
5289 taiko_codec_enable_micbias,
5290 SND_SOC_DAPM_PRE_PMU |
5291 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5292 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", SND_SOC_NOPM, 7, 0,
5293 taiko_codec_enable_micbias,
5294 SND_SOC_DAPM_PRE_PMU |
5295 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5296 SND_SOC_DAPM_MICBIAS_E("MIC BIAS4 External", SND_SOC_NOPM, 7,
5297 0, taiko_codec_enable_micbias,
5298 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5299 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005300
Kuirong Wang906ac472012-07-09 12:54:44 -07005301 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
5302 AIF1_CAP, 0, taiko_codec_enable_slimtx,
5303 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005304
Kuirong Wang906ac472012-07-09 12:54:44 -07005305 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
5306 AIF2_CAP, 0, taiko_codec_enable_slimtx,
5307 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005308
Kuirong Wang906ac472012-07-09 12:54:44 -07005309 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
5310 AIF3_CAP, 0, taiko_codec_enable_slimtx,
5311 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005312
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05005313 SND_SOC_DAPM_AIF_OUT_E("AIF4 VI", "VIfeed", 0, SND_SOC_NOPM,
5314 AIF4_VIFEED, 0, taiko_codec_enable_slimvi_feedback,
5315 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005316 SND_SOC_DAPM_AIF_OUT_E("AIF4 MAD", "AIF4 MAD TX", 0,
Joonwoo Park9ead0e92013-03-18 11:33:33 -07005317 SND_SOC_NOPM, 0, 0,
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005318 taiko_codec_enable_mad, SND_SOC_DAPM_PRE_PMU),
Joonwoo Park9ead0e92013-03-18 11:33:33 -07005319 SND_SOC_DAPM_SWITCH("MADONOFF", SND_SOC_NOPM, 0, 0,
5320 &aif4_mad_switch),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005321 SND_SOC_DAPM_INPUT("MADINPUT"),
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05005322
Kuirong Wang906ac472012-07-09 12:54:44 -07005323 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
5324 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005325
Kuirong Wang906ac472012-07-09 12:54:44 -07005326 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
5327 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005328
Kuirong Wang906ac472012-07-09 12:54:44 -07005329 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
5330 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005331
Kuirong Wang906ac472012-07-09 12:54:44 -07005332 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TAIKO_TX1, 0,
5333 &sb_tx1_mux),
5334 SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TAIKO_TX2, 0,
5335 &sb_tx2_mux),
5336 SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TAIKO_TX3, 0,
5337 &sb_tx3_mux),
5338 SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TAIKO_TX4, 0,
5339 &sb_tx4_mux),
5340 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TAIKO_TX5, 0,
5341 &sb_tx5_mux),
5342 SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, TAIKO_TX6, 0,
5343 &sb_tx6_mux),
5344 SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, TAIKO_TX7, 0,
5345 &sb_tx7_mux),
5346 SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, TAIKO_TX8, 0,
5347 &sb_tx8_mux),
5348 SND_SOC_DAPM_MUX("SLIM TX9 MUX", SND_SOC_NOPM, TAIKO_TX9, 0,
5349 &sb_tx9_mux),
5350 SND_SOC_DAPM_MUX("SLIM TX10 MUX", SND_SOC_NOPM, TAIKO_TX10, 0,
5351 &sb_tx10_mux),
Kiran Kandic3b24402012-06-11 00:05:59 -07005352
5353 /* Digital Mic Inputs */
5354 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
5355 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5356 SND_SOC_DAPM_POST_PMD),
5357
5358 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
5359 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5360 SND_SOC_DAPM_POST_PMD),
5361
5362 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
5363 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5364 SND_SOC_DAPM_POST_PMD),
5365
5366 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
5367 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5368 SND_SOC_DAPM_POST_PMD),
5369
5370 SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
5371 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5372 SND_SOC_DAPM_POST_PMD),
5373 SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 0, 0,
5374 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5375 SND_SOC_DAPM_POST_PMD),
5376
5377 /* Sidetone */
5378 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
5379 SND_SOC_DAPM_PGA("IIR1", TAIKO_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
5380
Fred Oh456fcb52013-02-28 19:08:15 -08005381 SND_SOC_DAPM_MUX("IIR2 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir2_inp1_mux),
5382 SND_SOC_DAPM_PGA("IIR2", TAIKO_A_CDC_CLK_SD_CTL, 1, 0, NULL, 0),
5383
Kiran Kandic3b24402012-06-11 00:05:59 -07005384 /* AUX PGA */
5385 SND_SOC_DAPM_ADC_E("AUX_PGA_Left", NULL, TAIKO_A_RX_AUX_SW_CTL, 7, 0,
5386 taiko_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
5387 SND_SOC_DAPM_POST_PMD),
5388
5389 SND_SOC_DAPM_ADC_E("AUX_PGA_Right", NULL, TAIKO_A_RX_AUX_SW_CTL, 6, 0,
5390 taiko_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
5391 SND_SOC_DAPM_POST_PMD),
5392
5393 /* Lineout, ear and HPH PA Mixers */
5394
5395 SND_SOC_DAPM_MIXER("EAR_PA_MIXER", SND_SOC_NOPM, 0, 0,
5396 ear_pa_mix, ARRAY_SIZE(ear_pa_mix)),
5397
5398 SND_SOC_DAPM_MIXER("HPHL_PA_MIXER", SND_SOC_NOPM, 0, 0,
5399 hphl_pa_mix, ARRAY_SIZE(hphl_pa_mix)),
5400
5401 SND_SOC_DAPM_MIXER("HPHR_PA_MIXER", SND_SOC_NOPM, 0, 0,
5402 hphr_pa_mix, ARRAY_SIZE(hphr_pa_mix)),
5403
5404 SND_SOC_DAPM_MIXER("LINEOUT1_PA_MIXER", SND_SOC_NOPM, 0, 0,
5405 lineout1_pa_mix, ARRAY_SIZE(lineout1_pa_mix)),
5406
5407 SND_SOC_DAPM_MIXER("LINEOUT2_PA_MIXER", SND_SOC_NOPM, 0, 0,
5408 lineout2_pa_mix, ARRAY_SIZE(lineout2_pa_mix)),
5409
5410 SND_SOC_DAPM_MIXER("LINEOUT3_PA_MIXER", SND_SOC_NOPM, 0, 0,
5411 lineout3_pa_mix, ARRAY_SIZE(lineout3_pa_mix)),
5412
5413 SND_SOC_DAPM_MIXER("LINEOUT4_PA_MIXER", SND_SOC_NOPM, 0, 0,
5414 lineout4_pa_mix, ARRAY_SIZE(lineout4_pa_mix)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005415};
5416
Kiran Kandic3b24402012-06-11 00:05:59 -07005417static irqreturn_t taiko_slimbus_irq(int irq, void *data)
5418{
5419 struct taiko_priv *priv = data;
5420 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005421 unsigned long status = 0;
5422 int i, j, port_id, k;
5423 u32 bit;
Kiran Kandic3b24402012-06-11 00:05:59 -07005424 u8 val;
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005425 bool tx, cleared;
Kiran Kandic3b24402012-06-11 00:05:59 -07005426
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005427 for (i = TAIKO_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
5428 i <= TAIKO_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
5429 val = wcd9xxx_interface_reg_read(codec->control_data, i);
5430 status |= ((u32)val << (8 * j));
5431 }
5432
5433 for_each_set_bit(j, &status, 32) {
5434 tx = (j >= 16 ? true : false);
5435 port_id = (tx ? j - 16 : j);
5436 val = wcd9xxx_interface_reg_read(codec->control_data,
5437 TAIKO_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
5438 if (val & TAIKO_SLIM_IRQ_OVERFLOW)
5439 pr_err_ratelimited(
5440 "%s: overflow error on %s port %d, value %x\n",
5441 __func__, (tx ? "TX" : "RX"), port_id, val);
5442 if (val & TAIKO_SLIM_IRQ_UNDERFLOW)
5443 pr_err_ratelimited(
5444 "%s: underflow error on %s port %d, value %x\n",
5445 __func__, (tx ? "TX" : "RX"), port_id, val);
5446 if (val & TAIKO_SLIM_IRQ_PORT_CLOSED) {
5447 /*
5448 * INT SOURCE register starts from RX to TX
5449 * but port number in the ch_mask is in opposite way
5450 */
5451 bit = (tx ? j - 16 : j + 16);
5452 pr_debug("%s: %s port %d closed value %x, bit %u\n",
5453 __func__, (tx ? "TX" : "RX"), port_id, val,
5454 bit);
5455 for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
5456 pr_debug("%s: priv->dai[%d].ch_mask = 0x%lx\n",
5457 __func__, k, priv->dai[k].ch_mask);
5458 if (test_and_clear_bit(bit,
5459 &priv->dai[k].ch_mask)) {
5460 cleared = true;
5461 if (!priv->dai[k].ch_mask)
5462 wake_up(&priv->dai[k].dai_wait);
5463 /*
5464 * There are cases when multiple DAIs
5465 * might be using the same slimbus
5466 * channel. Hence don't break here.
5467 */
5468 }
5469 }
5470 WARN(!cleared,
5471 "Couldn't find slimbus %s port %d for closing\n",
5472 (tx ? "TX" : "RX"), port_id);
Kiran Kandic3b24402012-06-11 00:05:59 -07005473 }
5474 wcd9xxx_interface_reg_write(codec->control_data,
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005475 TAIKO_SLIM_PGD_PORT_INT_CLR_RX_0 +
5476 (j / 8),
5477 1 << (j % 8));
Joonwoo Parka8890262012-10-15 12:04:27 -07005478 }
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005479
Kiran Kandic3b24402012-06-11 00:05:59 -07005480 return IRQ_HANDLED;
5481}
5482
5483static int taiko_handle_pdata(struct taiko_priv *taiko)
5484{
5485 struct snd_soc_codec *codec = taiko->codec;
Joonwoo Parka8890262012-10-15 12:04:27 -07005486 struct wcd9xxx_pdata *pdata = taiko->resmgr.pdata;
Kiran Kandic3b24402012-06-11 00:05:59 -07005487 int k1, k2, k3, rc = 0;
Kiran Kandi725f8492012-08-06 13:45:16 -07005488 u8 leg_mode, txfe_bypass, txfe_buff, flag;
Kiran Kandic3b24402012-06-11 00:05:59 -07005489 u8 i = 0, j = 0;
5490 u8 val_txfe = 0, value = 0;
Damir Didjusto1a353ce2013-04-02 11:45:47 -07005491 u8 dmic_sample_rate_value = 0;
5492 u8 dmic_b1_ctl_value = 0, dmic_b2_ctl_value = 0;
5493 u8 anc_ctl_value = 0;
Kiran Kandic3b24402012-06-11 00:05:59 -07005494
5495 if (!pdata) {
Kiran Kandi725f8492012-08-06 13:45:16 -07005496 pr_err("%s: NULL pdata\n", __func__);
Kiran Kandic3b24402012-06-11 00:05:59 -07005497 rc = -ENODEV;
5498 goto done;
5499 }
5500
Kiran Kandi725f8492012-08-06 13:45:16 -07005501 leg_mode = pdata->amic_settings.legacy_mode;
5502 txfe_bypass = pdata->amic_settings.txfe_enable;
5503 txfe_buff = pdata->amic_settings.txfe_buff;
5504 flag = pdata->amic_settings.use_pdata;
5505
Kiran Kandic3b24402012-06-11 00:05:59 -07005506 /* Make sure settings are correct */
Joonwoo Parka8890262012-10-15 12:04:27 -07005507 if ((pdata->micbias.ldoh_v > WCD9XXX_LDOH_3P0_V) ||
5508 (pdata->micbias.bias1_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5509 (pdata->micbias.bias2_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5510 (pdata->micbias.bias3_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5511 (pdata->micbias.bias4_cfilt_sel > WCD9XXX_CFILT3_SEL)) {
Kiran Kandic3b24402012-06-11 00:05:59 -07005512 rc = -EINVAL;
5513 goto done;
5514 }
Kiran Kandic3b24402012-06-11 00:05:59 -07005515 /* figure out k value */
Joonwoo Parka8890262012-10-15 12:04:27 -07005516 k1 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt1_mv);
5517 k2 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt2_mv);
5518 k3 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt3_mv);
Kiran Kandic3b24402012-06-11 00:05:59 -07005519
5520 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
5521 rc = -EINVAL;
5522 goto done;
5523 }
Kiran Kandic3b24402012-06-11 00:05:59 -07005524 /* Set voltage level and always use LDO */
5525 snd_soc_update_bits(codec, TAIKO_A_LDO_H_MODE_1, 0x0C,
Joonwoo Parka8890262012-10-15 12:04:27 -07005526 (pdata->micbias.ldoh_v << 2));
Kiran Kandic3b24402012-06-11 00:05:59 -07005527
Joonwoo Parka8890262012-10-15 12:04:27 -07005528 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_1_VAL, 0xFC, (k1 << 2));
5529 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_2_VAL, 0xFC, (k2 << 2));
5530 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_3_VAL, 0xFC, (k3 << 2));
Kiran Kandic3b24402012-06-11 00:05:59 -07005531
5532 snd_soc_update_bits(codec, TAIKO_A_MICB_1_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005533 (pdata->micbias.bias1_cfilt_sel << 5));
Kiran Kandic3b24402012-06-11 00:05:59 -07005534 snd_soc_update_bits(codec, TAIKO_A_MICB_2_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005535 (pdata->micbias.bias2_cfilt_sel << 5));
Kiran Kandic3b24402012-06-11 00:05:59 -07005536 snd_soc_update_bits(codec, TAIKO_A_MICB_3_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005537 (pdata->micbias.bias3_cfilt_sel << 5));
5538 snd_soc_update_bits(codec, taiko->resmgr.reg_addr->micb_4_ctl, 0x60,
Kiran Kandic3b24402012-06-11 00:05:59 -07005539 (pdata->micbias.bias4_cfilt_sel << 5));
5540
5541 for (i = 0; i < 6; j++, i += 2) {
5542 if (flag & (0x01 << i)) {
5543 value = (leg_mode & (0x01 << i)) ? 0x10 : 0x00;
5544 val_txfe = (txfe_bypass & (0x01 << i)) ? 0x20 : 0x00;
5545 val_txfe = val_txfe |
5546 ((txfe_buff & (0x01 << i)) ? 0x10 : 0x00);
5547 snd_soc_update_bits(codec, TAIKO_A_TX_1_2_EN + j * 10,
5548 0x10, value);
5549 snd_soc_update_bits(codec,
5550 TAIKO_A_TX_1_2_TEST_EN + j * 10,
5551 0x30, val_txfe);
5552 }
5553 if (flag & (0x01 << (i + 1))) {
5554 value = (leg_mode & (0x01 << (i + 1))) ? 0x01 : 0x00;
5555 val_txfe = (txfe_bypass &
5556 (0x01 << (i + 1))) ? 0x02 : 0x00;
5557 val_txfe |= (txfe_buff &
5558 (0x01 << (i + 1))) ? 0x01 : 0x00;
5559 snd_soc_update_bits(codec, TAIKO_A_TX_1_2_EN + j * 10,
5560 0x01, value);
5561 snd_soc_update_bits(codec,
5562 TAIKO_A_TX_1_2_TEST_EN + j * 10,
5563 0x03, val_txfe);
5564 }
5565 }
5566 if (flag & 0x40) {
5567 value = (leg_mode & 0x40) ? 0x10 : 0x00;
5568 value = value | ((txfe_bypass & 0x40) ? 0x02 : 0x00);
5569 value = value | ((txfe_buff & 0x40) ? 0x01 : 0x00);
5570 snd_soc_update_bits(codec, TAIKO_A_TX_7_MBHC_EN,
5571 0x13, value);
5572 }
5573
5574 if (pdata->ocp.use_pdata) {
5575 /* not defined in CODEC specification */
5576 if (pdata->ocp.hph_ocp_limit == 1 ||
5577 pdata->ocp.hph_ocp_limit == 5) {
5578 rc = -EINVAL;
5579 goto done;
5580 }
5581 snd_soc_update_bits(codec, TAIKO_A_RX_COM_OCP_CTL,
5582 0x0F, pdata->ocp.num_attempts);
5583 snd_soc_write(codec, TAIKO_A_RX_COM_OCP_COUNT,
5584 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
5585 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_OCP_CTL,
5586 0xE0, (pdata->ocp.hph_ocp_limit << 5));
5587 }
5588
5589 for (i = 0; i < ARRAY_SIZE(pdata->regulator); i++) {
Joonwoo Park448a8fc2013-04-10 15:25:58 -07005590 if (pdata->regulator[i].name &&
5591 !strncmp(pdata->regulator[i].name, "CDC_VDDA_RX", 11)) {
Kiran Kandic3b24402012-06-11 00:05:59 -07005592 if (pdata->regulator[i].min_uV == 1800000 &&
5593 pdata->regulator[i].max_uV == 1800000) {
5594 snd_soc_write(codec, TAIKO_A_BIAS_REF_CTL,
5595 0x1C);
5596 } else if (pdata->regulator[i].min_uV == 2200000 &&
5597 pdata->regulator[i].max_uV == 2200000) {
5598 snd_soc_write(codec, TAIKO_A_BIAS_REF_CTL,
5599 0x1E);
5600 } else {
5601 pr_err("%s: unsupported CDC_VDDA_RX voltage\n"
5602 "min %d, max %d\n", __func__,
5603 pdata->regulator[i].min_uV,
5604 pdata->regulator[i].max_uV);
5605 rc = -EINVAL;
5606 }
5607 break;
5608 }
5609 }
Kiran Kandi4c56c592012-07-25 11:04:55 -07005610
Joonwoo Park1848c762012-10-18 13:16:01 -07005611 /* Set micbias capless mode with tail current */
5612 value = (pdata->micbias.bias1_cap_mode == MICBIAS_EXT_BYP_CAP ?
5613 0x00 : 0x16);
5614 snd_soc_update_bits(codec, TAIKO_A_MICB_1_CTL, 0x1E, value);
5615 value = (pdata->micbias.bias2_cap_mode == MICBIAS_EXT_BYP_CAP ?
5616 0x00 : 0x16);
5617 snd_soc_update_bits(codec, TAIKO_A_MICB_2_CTL, 0x1E, value);
5618 value = (pdata->micbias.bias3_cap_mode == MICBIAS_EXT_BYP_CAP ?
5619 0x00 : 0x16);
5620 snd_soc_update_bits(codec, TAIKO_A_MICB_3_CTL, 0x1E, value);
5621 value = (pdata->micbias.bias4_cap_mode == MICBIAS_EXT_BYP_CAP ?
5622 0x00 : 0x16);
5623 snd_soc_update_bits(codec, TAIKO_A_MICB_4_CTL, 0x1E, value);
5624
Damir Didjusto1a353ce2013-04-02 11:45:47 -07005625 /* Set the DMIC sample rate */
5626 if (pdata->mclk_rate == TAIKO_MCLK_CLK_9P6HZ) {
5627 switch (pdata->dmic_sample_rate) {
5628 case TAIKO_DMIC_SAMPLE_RATE_2P4MHZ:
5629 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_4;
5630 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_4;
5631 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_4;
5632 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5633 break;
5634 case TAIKO_DMIC_SAMPLE_RATE_4P8MHZ:
5635 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_2;
5636 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_2;
5637 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_2;
5638 anc_ctl_value = TAIKO_ANC_DMIC_X2_ON;
5639 break;
5640 case TAIKO_DMIC_SAMPLE_RATE_3P2MHZ:
5641 case TAIKO_DMIC_SAMPLE_RATE_UNDEFINED:
5642 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_3;
5643 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_3;
5644 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_3;
5645 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5646 break;
5647 default:
5648 pr_err("%s Invalid sample rate %d for mclk %d\n",
5649 __func__, pdata->dmic_sample_rate, pdata->mclk_rate);
5650 rc = -EINVAL;
5651 goto done;
5652 break;
5653 }
5654 } else if (pdata->mclk_rate == TAIKO_MCLK_CLK_12P288MHZ) {
5655 switch (pdata->dmic_sample_rate) {
5656 case TAIKO_DMIC_SAMPLE_RATE_3P072MHZ:
5657 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_4;
5658 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_4;
5659 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_4;
5660 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5661 break;
5662 case TAIKO_DMIC_SAMPLE_RATE_6P144MHZ:
5663 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_2;
5664 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_2;
5665 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_2;
5666 anc_ctl_value = TAIKO_ANC_DMIC_X2_ON;
5667 break;
5668 case TAIKO_DMIC_SAMPLE_RATE_4P096MHZ:
5669 case TAIKO_DMIC_SAMPLE_RATE_UNDEFINED:
5670 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_3;
5671 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_3;
5672 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_3;
5673 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5674 break;
5675 default:
5676 pr_err("%s Invalid sample rate %d for mclk %d\n",
5677 __func__, pdata->dmic_sample_rate, pdata->mclk_rate);
5678 rc = -EINVAL;
5679 goto done;
5680 break;
5681 }
5682 } else {
5683 pr_err("%s MCLK is not set!\n", __func__);
5684 rc = -EINVAL;
5685 goto done;
5686 }
5687
5688 snd_soc_update_bits(codec, TAIKO_A_CDC_TX1_DMIC_CTL,
5689 0x7, dmic_sample_rate_value);
5690 snd_soc_update_bits(codec, TAIKO_A_CDC_TX2_DMIC_CTL,
5691 0x7, dmic_sample_rate_value);
5692 snd_soc_update_bits(codec, TAIKO_A_CDC_TX3_DMIC_CTL,
5693 0x7, dmic_sample_rate_value);
5694 snd_soc_update_bits(codec, TAIKO_A_CDC_TX4_DMIC_CTL,
5695 0x7, dmic_sample_rate_value);
5696 snd_soc_update_bits(codec, TAIKO_A_CDC_TX5_DMIC_CTL,
5697 0x7, dmic_sample_rate_value);
5698 snd_soc_update_bits(codec, TAIKO_A_CDC_TX6_DMIC_CTL,
5699 0x7, dmic_sample_rate_value);
5700 snd_soc_update_bits(codec, TAIKO_A_CDC_TX7_DMIC_CTL,
5701 0x7, dmic_sample_rate_value);
5702 snd_soc_update_bits(codec, TAIKO_A_CDC_TX8_DMIC_CTL,
5703 0x7, dmic_sample_rate_value);
5704 snd_soc_update_bits(codec, TAIKO_A_CDC_TX9_DMIC_CTL,
5705 0x7, dmic_sample_rate_value);
5706 snd_soc_update_bits(codec, TAIKO_A_CDC_TX10_DMIC_CTL,
5707 0x7, dmic_sample_rate_value);
5708 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_DMIC_B1_CTL,
5709 0xEE, dmic_b1_ctl_value);
5710 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_DMIC_B2_CTL,
5711 0xE, dmic_b2_ctl_value);
5712 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC1_B2_CTL,
5713 0x1, anc_ctl_value);
5714
Kiran Kandic3b24402012-06-11 00:05:59 -07005715done:
5716 return rc;
5717}
5718
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005719static const struct wcd9xxx_reg_mask_val taiko_reg_defaults[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07005720
Kiran Kandi4c56c592012-07-25 11:04:55 -07005721 /* set MCLk to 9.6 */
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05005722 TAIKO_REG_VAL(TAIKO_A_CHIP_CTL, 0x02),
Kiran Kandi4c56c592012-07-25 11:04:55 -07005723 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_POWER_CTL, 0x03),
Kiran Kandic3b24402012-06-11 00:05:59 -07005724
Kiran Kandi4c56c592012-07-25 11:04:55 -07005725 /* EAR PA deafults */
5726 TAIKO_REG_VAL(TAIKO_A_RX_EAR_CMBUFF, 0x05),
Kiran Kandic3b24402012-06-11 00:05:59 -07005727
Kiran Kandi4c56c592012-07-25 11:04:55 -07005728 /* RX deafults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005729 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B5_CTL, 0x78),
5730 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B5_CTL, 0x78),
5731 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B5_CTL, 0x78),
5732 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B5_CTL, 0x78),
5733 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B5_CTL, 0x78),
5734 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B5_CTL, 0x78),
5735 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B5_CTL, 0x78),
5736
Kiran Kandi4c56c592012-07-25 11:04:55 -07005737 /* RX1 and RX2 defaults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005738 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B6_CTL, 0xA0),
5739 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B6_CTL, 0xA0),
5740
Kiran Kandi4c56c592012-07-25 11:04:55 -07005741 /* RX3 to RX7 defaults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005742 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B6_CTL, 0x80),
5743 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B6_CTL, 0x80),
5744 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B6_CTL, 0x80),
5745 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B6_CTL, 0x80),
5746 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B6_CTL, 0x80),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005747
5748 /* MAD registers */
5749 TAIKO_REG_VAL(TAIKO_A_MAD_ANA_CTRL, 0xF1),
5750 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_MAIN_CTL_1, 0x00),
5751 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_MAIN_CTL_2, 0x00),
5752 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_1, 0x00),
5753 /* Set SAMPLE_TX_EN bit */
5754 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_2, 0x03),
5755 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_3, 0x00),
5756 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_4, 0x00),
5757 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_5, 0x00),
5758 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_6, 0x00),
5759 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_7, 0x00),
5760 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_8, 0x00),
5761 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_IIR_CTL_PTR, 0x00),
5762 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_IIR_CTL_VAL, 0x40),
5763 TAIKO_REG_VAL(TAIKO_A_CDC_DEBUG_B7_CTL, 0x00),
5764 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_OTHR_RESET_B1_CTL, 0x00),
5765 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_OTHR_CTL, 0x00),
5766 TAIKO_REG_VAL(TAIKO_A_CDC_CONN_MAD, 0x01),
Kiran Kandic3b24402012-06-11 00:05:59 -07005767};
5768
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005769static const struct wcd9xxx_reg_mask_val taiko_1_0_reg_defaults[] = {
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005770 /*
5771 * The following only need to be written for Taiko 1.0 parts.
5772 * Taiko 2.0 will have appropriate defaults for these registers.
5773 */
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005774
5775 /* BUCK default */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005776 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_4, 0x50),
5777
5778 /* Required defaults for class H operation */
5779 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CHOP_CTL, 0xF4),
5780 TAIKO_REG_VAL(TAIKO_A_BIAS_CURR_CTL_2, 0x08),
5781 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_1, 0x5B),
5782 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_3, 0x60),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005783
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005784 /* Choose max non-overlap time for NCP */
5785 TAIKO_REG_VAL(TAIKO_A_NCP_CLK, 0xFC),
5786 /* Use 25mV/50mV for deltap/m to reduce ripple */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005787 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x08),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005788 /*
5789 * Set DISABLE_MODE_SEL<1:0> to 0b10 (disable PWM in auto mode).
5790 * Note that the other bits of this register will be changed during
5791 * Rx PA bring up.
5792 */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005793 TAIKO_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005794 /* Reduce HPH DAC bias to 70% */
5795 TAIKO_REG_VAL(TAIKO_A_RX_HPH_BIAS_PA, 0x7A),
5796 /*Reduce EAR DAC bias to 70% */
5797 TAIKO_REG_VAL(TAIKO_A_RX_EAR_BIAS_PA, 0x76),
5798 /* Reduce LINE DAC bias to 70% */
5799 TAIKO_REG_VAL(TAIKO_A_RX_LINE_BIAS_PA, 0x78),
Joonwoo Parkd87ec4c2012-10-30 15:44:18 -07005800
5801 /*
5802 * There is a diode to pull down the micbias while doing
5803 * insertion detection. This diode can cause leakage.
5804 * Set bit 0 to 1 to prevent leakage.
5805 * Setting this bit of micbias 2 prevents leakage for all other micbias.
5806 */
5807 TAIKO_REG_VAL(TAIKO_A_MICB_2_MBHC, 0x41),
Joonwoo Park3c7bca62012-10-31 12:44:23 -07005808
5809 /* Disable TX7 internal biasing path which can cause leakage */
5810 TAIKO_REG_VAL(TAIKO_A_TX_SUP_SWITCH_CTRL_1, 0xBF),
Joonwoo Park03604052012-11-06 18:40:25 -08005811 /* Enable MICB 4 VDDIO switch to prevent leakage */
5812 TAIKO_REG_VAL(TAIKO_A_MICB_4_MBHC, 0x81),
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005813
5814 /* Close leakage on the spkdrv */
5815 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_DBG_PWRSTG, 0x24),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005816};
5817
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005818/*
5819 * Don't update TAIKO_A_CHIP_CTL, TAIKO_A_BUCK_CTRL_CCL_1 and
5820 * TAIKO_A_RX_EAR_CMBUFF as those are updated in taiko_reg_defaults
5821 */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005822static const struct wcd9xxx_reg_mask_val taiko_2_0_reg_defaults[] = {
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005823 TAIKO_REG_VAL(TAIKO_A_CDC_TX_1_GAIN, 0x2),
5824 TAIKO_REG_VAL(TAIKO_A_CDC_TX_2_GAIN, 0x2),
5825 TAIKO_REG_VAL(TAIKO_A_CDC_TX_1_2_ADC_IB, 0x44),
5826 TAIKO_REG_VAL(TAIKO_A_CDC_TX_3_GAIN, 0x2),
5827 TAIKO_REG_VAL(TAIKO_A_CDC_TX_4_GAIN, 0x2),
5828 TAIKO_REG_VAL(TAIKO_A_CDC_TX_3_4_ADC_IB, 0x44),
5829 TAIKO_REG_VAL(TAIKO_A_CDC_TX_5_GAIN, 0x2),
5830 TAIKO_REG_VAL(TAIKO_A_CDC_TX_6_GAIN, 0x2),
5831 TAIKO_REG_VAL(TAIKO_A_CDC_TX_5_6_ADC_IB, 0x44),
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005832 TAIKO_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
5833 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x8),
5834 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_4, 0x51),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005835 TAIKO_REG_VAL(TAIKO_A_NCP_DTEST, 0x10),
5836 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CHOP_CTL, 0xA4),
5837 TAIKO_REG_VAL(TAIKO_A_RX_HPH_BIAS_PA, 0x7A),
5838 TAIKO_REG_VAL(TAIKO_A_RX_HPH_OCP_CTL, 0x69),
5839 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CNP_WG_CTL, 0xDA),
5840 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CNP_WG_TIME, 0x15),
5841 TAIKO_REG_VAL(TAIKO_A_RX_EAR_BIAS_PA, 0x76),
5842 TAIKO_REG_VAL(TAIKO_A_RX_EAR_CNP, 0xC0),
5843 TAIKO_REG_VAL(TAIKO_A_RX_LINE_BIAS_PA, 0x78),
5844 TAIKO_REG_VAL(TAIKO_A_RX_LINE_1_TEST, 0x2),
5845 TAIKO_REG_VAL(TAIKO_A_RX_LINE_2_TEST, 0x2),
5846 TAIKO_REG_VAL(TAIKO_A_RX_LINE_3_TEST, 0x2),
5847 TAIKO_REG_VAL(TAIKO_A_RX_LINE_4_TEST, 0x2),
5848 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_OCP_CTL, 0x97),
5849 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_CLIP_DET, 0x1),
5850 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_IEC, 0x0),
5851 TAIKO_REG_VAL(TAIKO_A_CDC_TX1_MUX_CTL, 0x48),
5852 TAIKO_REG_VAL(TAIKO_A_CDC_TX2_MUX_CTL, 0x48),
5853 TAIKO_REG_VAL(TAIKO_A_CDC_TX3_MUX_CTL, 0x48),
5854 TAIKO_REG_VAL(TAIKO_A_CDC_TX4_MUX_CTL, 0x48),
5855 TAIKO_REG_VAL(TAIKO_A_CDC_TX5_MUX_CTL, 0x48),
5856 TAIKO_REG_VAL(TAIKO_A_CDC_TX6_MUX_CTL, 0x48),
5857 TAIKO_REG_VAL(TAIKO_A_CDC_TX7_MUX_CTL, 0x48),
5858 TAIKO_REG_VAL(TAIKO_A_CDC_TX8_MUX_CTL, 0x48),
5859 TAIKO_REG_VAL(TAIKO_A_CDC_TX9_MUX_CTL, 0x48),
5860 TAIKO_REG_VAL(TAIKO_A_CDC_TX10_MUX_CTL, 0x48),
5861 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B4_CTL, 0x8),
Joonwoo Parkdbbdac02013-03-21 19:24:31 -07005862 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B4_CTL, 0x8),
5863 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B4_CTL, 0x8),
5864 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B4_CTL, 0x8),
5865 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B4_CTL, 0x8),
5866 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B4_CTL, 0x8),
5867 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B4_CTL, 0x8),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005868 TAIKO_REG_VAL(TAIKO_A_CDC_VBAT_GAIN_UPD_MON, 0x0),
5869 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B1_CTL, 0x0),
5870 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B2_CTL, 0x0),
5871 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B3_CTL, 0x0),
5872 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B4_CTL, 0x0),
5873 TAIKO_REG_VAL(TAIKO_A_CDC_SPKR_CLIPDET_B1_CTL, 0x0),
5874 TAIKO_REG_VAL(TAIKO_A_CDC_COMP0_B4_CTL, 0x37),
5875 TAIKO_REG_VAL(TAIKO_A_CDC_COMP0_B5_CTL, 0x7f),
5876};
5877
Kiran Kandic3b24402012-06-11 00:05:59 -07005878static void taiko_update_reg_defaults(struct snd_soc_codec *codec)
5879{
5880 u32 i;
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005881 struct wcd9xxx *taiko_core = dev_get_drvdata(codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07005882
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005883 for (i = 0; i < ARRAY_SIZE(taiko_reg_defaults); i++)
5884 snd_soc_write(codec, taiko_reg_defaults[i].reg,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005885 taiko_reg_defaults[i].val);
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005886
5887 if (TAIKO_IS_1_0(taiko_core->version)) {
5888 for (i = 0; i < ARRAY_SIZE(taiko_1_0_reg_defaults); i++)
5889 snd_soc_write(codec, taiko_1_0_reg_defaults[i].reg,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005890 taiko_1_0_reg_defaults[i].val);
5891 if (spkr_drv_wrnd == 1)
5892 snd_soc_write(codec, TAIKO_A_SPKR_DRV_EN, 0xEF);
5893 } else {
5894 for (i = 0; i < ARRAY_SIZE(taiko_2_0_reg_defaults); i++)
5895 snd_soc_write(codec, taiko_2_0_reg_defaults[i].reg,
5896 taiko_2_0_reg_defaults[i].val);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005897 spkr_drv_wrnd = -1;
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005898 }
Kiran Kandic3b24402012-06-11 00:05:59 -07005899}
5900
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005901static const struct wcd9xxx_reg_mask_val taiko_codec_reg_init_val[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07005902 /* Initialize current threshold to 350MA
5903 * number of wait and run cycles to 4096
5904 */
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005905 {TAIKO_A_RX_HPH_OCP_CTL, 0xE1, 0x61},
Kiran Kandic3b24402012-06-11 00:05:59 -07005906 {TAIKO_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
Patrick Lai92833bf2012-12-01 10:31:35 -08005907 {TAIKO_A_RX_HPH_L_TEST, 0x01, 0x01},
5908 {TAIKO_A_RX_HPH_R_TEST, 0x01, 0x01},
Kiran Kandic3b24402012-06-11 00:05:59 -07005909
Kiran Kandic3b24402012-06-11 00:05:59 -07005910 /* Initialize gain registers to use register gain */
Kiran Kandi4c56c592012-07-25 11:04:55 -07005911 {TAIKO_A_RX_HPH_L_GAIN, 0x20, 0x20},
5912 {TAIKO_A_RX_HPH_R_GAIN, 0x20, 0x20},
5913 {TAIKO_A_RX_LINE_1_GAIN, 0x20, 0x20},
5914 {TAIKO_A_RX_LINE_2_GAIN, 0x20, 0x20},
5915 {TAIKO_A_RX_LINE_3_GAIN, 0x20, 0x20},
5916 {TAIKO_A_RX_LINE_4_GAIN, 0x20, 0x20},
Joonwoo Parkc7731432012-10-17 12:41:44 -07005917 {TAIKO_A_SPKR_DRV_GAIN, 0x04, 0x04},
Kiran Kandic3b24402012-06-11 00:05:59 -07005918
Kiran Kandic3b24402012-06-11 00:05:59 -07005919 /* Use 16 bit sample size for TX1 to TX6 */
5920 {TAIKO_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
5921 {TAIKO_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
5922 {TAIKO_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
5923 {TAIKO_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
5924 {TAIKO_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
5925 {TAIKO_A_CDC_CONN_TX_SB_B6_CTL, 0x30, 0x20},
5926
5927 /* Use 16 bit sample size for TX7 to TX10 */
5928 {TAIKO_A_CDC_CONN_TX_SB_B7_CTL, 0x60, 0x40},
5929 {TAIKO_A_CDC_CONN_TX_SB_B8_CTL, 0x60, 0x40},
5930 {TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x60, 0x40},
5931 {TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x60, 0x40},
5932
Kiran Kandic3b24402012-06-11 00:05:59 -07005933 /*enable HPF filter for TX paths */
5934 {TAIKO_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
5935 {TAIKO_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
5936 {TAIKO_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
5937 {TAIKO_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
5938 {TAIKO_A_CDC_TX5_MUX_CTL, 0x8, 0x0},
5939 {TAIKO_A_CDC_TX6_MUX_CTL, 0x8, 0x0},
5940 {TAIKO_A_CDC_TX7_MUX_CTL, 0x8, 0x0},
5941 {TAIKO_A_CDC_TX8_MUX_CTL, 0x8, 0x0},
5942 {TAIKO_A_CDC_TX9_MUX_CTL, 0x8, 0x0},
5943 {TAIKO_A_CDC_TX10_MUX_CTL, 0x8, 0x0},
5944
Joonwoo Parkc7731432012-10-17 12:41:44 -07005945 /* Compander zone selection */
5946 {TAIKO_A_CDC_COMP0_B4_CTL, 0x3F, 0x37},
5947 {TAIKO_A_CDC_COMP1_B4_CTL, 0x3F, 0x37},
5948 {TAIKO_A_CDC_COMP2_B4_CTL, 0x3F, 0x37},
5949 {TAIKO_A_CDC_COMP0_B5_CTL, 0x7F, 0x7F},
5950 {TAIKO_A_CDC_COMP1_B5_CTL, 0x7F, 0x7F},
5951 {TAIKO_A_CDC_COMP2_B5_CTL, 0x7F, 0x7F},
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07005952
5953 /*
5954 * Setup wavegen timer to 20msec and disable chopper
5955 * as default. This corresponds to Compander OFF
5956 */
5957 {TAIKO_A_RX_HPH_CNP_WG_CTL, 0xFF, 0xDB},
5958 {TAIKO_A_RX_HPH_CNP_WG_TIME, 0xFF, 0x58},
5959 {TAIKO_A_RX_HPH_BIAS_WG_OCP, 0xFF, 0x1A},
5960 {TAIKO_A_RX_HPH_CHOP_CTL, 0xFF, 0x24},
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -07005961
5962 /* Choose max non-overlap time for NCP */
5963 {TAIKO_A_NCP_CLK, 0xFF, 0xFC},
5964
5965 /* Program the 0.85 volt VBG_REFERENCE */
5966 {TAIKO_A_BIAS_CURR_CTL_2, 0xFF, 0x04},
Kiran Kandic3b24402012-06-11 00:05:59 -07005967};
5968
5969static void taiko_codec_init_reg(struct snd_soc_codec *codec)
5970{
5971 u32 i;
5972
5973 for (i = 0; i < ARRAY_SIZE(taiko_codec_reg_init_val); i++)
5974 snd_soc_update_bits(codec, taiko_codec_reg_init_val[i].reg,
5975 taiko_codec_reg_init_val[i].mask,
5976 taiko_codec_reg_init_val[i].val);
5977}
5978
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07005979static void taiko_slim_interface_init_reg(struct snd_soc_codec *codec)
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005980{
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005981 int i;
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005982
5983 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
5984 wcd9xxx_interface_reg_write(codec->control_data,
Joonwoo Parka8890262012-10-15 12:04:27 -07005985 TAIKO_SLIM_PGD_PORT_INT_EN0 + i,
5986 0xFF);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07005987}
5988
5989static int taiko_setup_irqs(struct taiko_priv *taiko)
5990{
5991 int ret = 0;
5992 struct snd_soc_codec *codec = taiko->codec;
5993
5994 ret = wcd9xxx_request_irq(codec->control_data, WCD9XXX_IRQ_SLIMBUS,
5995 taiko_slimbus_irq, "SLIMBUS Slave", taiko);
5996 if (ret)
5997 pr_err("%s: Failed to request irq %d\n", __func__,
5998 WCD9XXX_IRQ_SLIMBUS);
5999 else
6000 taiko_slim_interface_init_reg(codec);
6001
Joonwoo Park7680b9f2012-07-13 11:36:48 -07006002 return ret;
6003}
6004
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006005static void taiko_cleanup_irqs(struct taiko_priv *taiko)
6006{
6007 struct snd_soc_codec *codec = taiko->codec;
6008
6009 wcd9xxx_free_irq(codec->control_data, WCD9XXX_IRQ_SLIMBUS, taiko);
6010}
6011
Joonwoo Parka8890262012-10-15 12:04:27 -07006012int taiko_hs_detect(struct snd_soc_codec *codec,
6013 struct wcd9xxx_mbhc_config *mbhc_cfg)
6014{
Joonwoo Park88bfa842013-04-15 16:59:21 -07006015 int rc;
Joonwoo Parka8890262012-10-15 12:04:27 -07006016 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Park88bfa842013-04-15 16:59:21 -07006017 rc = wcd9xxx_mbhc_start(&taiko->mbhc, mbhc_cfg);
6018 if (!rc)
6019 taiko->mbhc_started = true;
6020 return rc;
Joonwoo Parka8890262012-10-15 12:04:27 -07006021}
6022EXPORT_SYMBOL_GPL(taiko_hs_detect);
6023
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006024static void taiko_init_slim_slave_cfg(struct snd_soc_codec *codec)
6025{
6026 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
6027 struct afe_param_cdc_slimbus_slave_cfg *cfg;
6028 struct wcd9xxx *wcd9xxx = codec->control_data;
6029 uint64_t eaddr = 0;
6030
6031 cfg = &priv->slimbus_slave_cfg;
6032 cfg->minor_version = 1;
6033 cfg->tx_slave_port_offset = 0;
6034 cfg->rx_slave_port_offset = 16;
6035
6036 memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
6037 WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
6038 cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
6039 cfg->device_enum_addr_msw = eaddr >> 32;
6040
6041 pr_debug("%s: slimbus logical address 0x%llx\n", __func__, eaddr);
6042}
6043
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006044static int taiko_post_reset_cb(struct wcd9xxx *wcd9xxx)
6045{
6046 int ret = 0;
6047 struct snd_soc_codec *codec;
6048 struct taiko_priv *taiko;
6049
6050 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
6051 taiko = snd_soc_codec_get_drvdata(codec);
6052 mutex_lock(&codec->mutex);
6053 WCD9XXX_BCL_LOCK(&taiko->resmgr);
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006054
6055 if (codec->reg_def_copy) {
6056 pr_debug("%s: Update ASOC cache", __func__);
6057 kfree(codec->reg_cache);
6058 codec->reg_cache = kmemdup(codec->reg_def_copy,
6059 codec->reg_size, GFP_KERNEL);
6060 }
6061
Ravishankar Sarawadi2293efe2013-01-11 16:37:23 -08006062 wcd9xxx_resmgr_post_ssr(&taiko->resmgr);
6063 if (spkr_drv_wrnd == 1)
6064 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
6065 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
6066
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006067 taiko_update_reg_defaults(codec);
6068 taiko_codec_init_reg(codec);
6069 ret = taiko_handle_pdata(taiko);
6070 if (IS_ERR_VALUE(ret))
6071 pr_err("%s: bad pdata\n", __func__);
Ravishankar Sarawadi2293efe2013-01-11 16:37:23 -08006072
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006073 taiko_init_slim_slave_cfg(codec);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006074 taiko_slim_interface_init_reg(codec);
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006075
Joonwoo Park88bfa842013-04-15 16:59:21 -07006076 if (taiko->mbhc_started) {
6077 wcd9xxx_mbhc_deinit(&taiko->mbhc);
6078 taiko->mbhc_started = false;
6079 ret = wcd9xxx_mbhc_init(&taiko->mbhc, &taiko->resmgr, codec,
6080 WCD9XXX_MBHC_VERSION_TAIKO);
6081 if (ret) {
6082 pr_err("%s: mbhc init failed %d\n", __func__, ret);
6083 } else {
6084 ret = wcd9xxx_mbhc_start(&taiko->mbhc,
6085 taiko->mbhc.mbhc_cfg);
6086 if (!ret)
6087 taiko->mbhc_started = true;
6088 }
6089 }
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006090 mutex_unlock(&codec->mutex);
6091 return ret;
6092}
6093
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006094void *taiko_get_afe_config(struct snd_soc_codec *codec,
6095 enum afe_config_type config_type)
6096{
6097 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -04006098 struct wcd9xxx *taiko_core = dev_get_drvdata(codec->dev->parent);
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006099
6100 switch (config_type) {
6101 case AFE_SLIMBUS_SLAVE_CONFIG:
6102 return &priv->slimbus_slave_cfg;
6103 case AFE_CDC_REGISTERS_CONFIG:
Damir Didjustodcfdff82013-03-21 23:26:41 -07006104 return &taiko_audio_reg_cfg;
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006105 case AFE_SLIMBUS_SLAVE_PORT_CONFIG:
6106 return &taiko_slimbus_slave_port_cfg;
Damir Didjustodcfdff82013-03-21 23:26:41 -07006107 case AFE_AANC_VERSION:
6108 return &taiko_cdc_aanc_version;
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -04006109 case AFE_CLIP_BANK_SEL:
6110 if (!TAIKO_IS_1_0(taiko_core->version))
6111 return &clip_bank_sel;
6112 else
6113 return NULL;
6114 case AFE_CDC_CLIP_REGISTERS_CONFIG:
6115 if (!TAIKO_IS_1_0(taiko_core->version))
6116 return &taiko_clip_reg_cfg;
6117 else
6118 return NULL;
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006119 default:
6120 pr_err("%s: Unknown config_type 0x%x\n", __func__, config_type);
6121 return NULL;
6122 }
6123}
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006124
Joonwoo Parka8890262012-10-15 12:04:27 -07006125static struct wcd9xxx_reg_address taiko_reg_address = {
6126 .micb_4_mbhc = TAIKO_A_MICB_4_MBHC,
6127 .micb_4_int_rbias = TAIKO_A_MICB_4_INT_RBIAS,
6128 .micb_4_ctl = TAIKO_A_MICB_4_CTL,
6129};
6130
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006131static int wcd9xxx_ssr_register(struct wcd9xxx *control,
6132 int (*post_reset_cb)(struct wcd9xxx *wcd9xxx), void *priv)
6133{
6134 control->post_reset = post_reset_cb;
6135 control->ssr_priv = priv;
6136 return 0;
6137}
6138
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006139static const struct snd_soc_dapm_widget taiko_1_dapm_widgets[] = {
6140 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAIKO_A_TX_1_2_EN, 7, 0,
6141 taiko_codec_enable_adc,
6142 SND_SOC_DAPM_PRE_PMU |
6143 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6144 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAIKO_A_TX_1_2_EN, 3, 0,
6145 taiko_codec_enable_adc,
6146 SND_SOC_DAPM_PRE_PMU |
6147 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6148 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAIKO_A_TX_3_4_EN, 7, 0,
6149 taiko_codec_enable_adc,
6150 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6151 SND_SOC_DAPM_POST_PMD),
6152 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAIKO_A_TX_3_4_EN, 3, 0,
6153 taiko_codec_enable_adc,
6154 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6155 SND_SOC_DAPM_POST_PMD),
6156 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAIKO_A_TX_5_6_EN, 7, 0,
6157 taiko_codec_enable_adc,
6158 SND_SOC_DAPM_POST_PMU),
6159 SND_SOC_DAPM_ADC_E("ADC6", NULL, TAIKO_A_TX_5_6_EN, 3, 0,
6160 taiko_codec_enable_adc,
6161 SND_SOC_DAPM_POST_PMU),
6162};
6163
6164static const struct snd_soc_dapm_widget taiko_2_dapm_widgets[] = {
6165 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAIKO_A_CDC_TX_1_GAIN, 7, 0,
6166 taiko_codec_enable_adc,
6167 SND_SOC_DAPM_PRE_PMU |
6168 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6169 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAIKO_A_CDC_TX_2_GAIN, 7, 0,
6170 taiko_codec_enable_adc,
6171 SND_SOC_DAPM_PRE_PMU |
6172 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6173 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAIKO_A_CDC_TX_3_GAIN, 7, 0,
6174 taiko_codec_enable_adc,
6175 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6176 SND_SOC_DAPM_POST_PMD),
6177 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAIKO_A_CDC_TX_4_GAIN, 7, 0,
6178 taiko_codec_enable_adc,
6179 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6180 SND_SOC_DAPM_POST_PMD),
6181 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAIKO_A_CDC_TX_5_GAIN, 7, 0,
6182 taiko_codec_enable_adc,
6183 SND_SOC_DAPM_POST_PMU),
6184 SND_SOC_DAPM_ADC_E("ADC6", NULL, TAIKO_A_CDC_TX_6_GAIN, 7, 0,
6185 taiko_codec_enable_adc,
6186 SND_SOC_DAPM_POST_PMU),
6187};
6188
Joonwoo Park448a8fc2013-04-10 15:25:58 -07006189static struct regulator *taiko_codec_find_regulator(struct snd_soc_codec *codec,
6190 const char *name)
6191{
6192 int i;
6193 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
6194
6195 for (i = 0; i < core->num_of_supplies; i++) {
6196 if (core->supplies[i].supply &&
6197 !strcmp(core->supplies[i].supply, name))
6198 return core->supplies[i].consumer;
6199 }
6200
6201 return NULL;
6202}
6203
Kiran Kandic3b24402012-06-11 00:05:59 -07006204static int taiko_codec_probe(struct snd_soc_codec *codec)
6205{
6206 struct wcd9xxx *control;
6207 struct taiko_priv *taiko;
Joonwoo Parka8890262012-10-15 12:04:27 -07006208 struct wcd9xxx_pdata *pdata;
6209 struct wcd9xxx *wcd9xxx;
Kiran Kandic3b24402012-06-11 00:05:59 -07006210 struct snd_soc_dapm_context *dapm = &codec->dapm;
6211 int ret = 0;
6212 int i;
Kuirong Wang906ac472012-07-09 12:54:44 -07006213 void *ptr = NULL;
Joonwoo Park559a5bf2013-02-15 14:46:36 -08006214 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07006215
6216 codec->control_data = dev_get_drvdata(codec->dev->parent);
6217 control = codec->control_data;
6218
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006219 wcd9xxx_ssr_register(control, taiko_post_reset_cb, (void *)codec);
6220
Kiran Kandi4c56c592012-07-25 11:04:55 -07006221 dev_info(codec->dev, "%s()\n", __func__);
6222
Kiran Kandic3b24402012-06-11 00:05:59 -07006223 taiko = kzalloc(sizeof(struct taiko_priv), GFP_KERNEL);
6224 if (!taiko) {
6225 dev_err(codec->dev, "Failed to allocate private data\n");
6226 return -ENOMEM;
6227 }
6228 for (i = 0 ; i < NUM_DECIMATORS; i++) {
6229 tx_hpf_work[i].taiko = taiko;
6230 tx_hpf_work[i].decimator = i + 1;
6231 INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
6232 tx_hpf_corner_freq_callback);
6233 }
6234
Kiran Kandic3b24402012-06-11 00:05:59 -07006235 snd_soc_codec_set_drvdata(codec, taiko);
6236
Joonwoo Parka8890262012-10-15 12:04:27 -07006237 /* codec resmgr module init */
6238 wcd9xxx = codec->control_data;
6239 pdata = dev_get_platdata(codec->dev->parent);
6240 ret = wcd9xxx_resmgr_init(&taiko->resmgr, codec, wcd9xxx, pdata,
6241 &taiko_reg_address);
6242 if (ret) {
6243 pr_err("%s: wcd9xxx init failed %d\n", __func__, ret);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006244 goto err_init;
Joonwoo Parka8890262012-10-15 12:04:27 -07006245 }
6246
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08006247 taiko->clsh_d.buck_mv = taiko_codec_get_buck_mv(codec);
Joonwoo Parka08e0552013-03-05 18:28:23 -08006248 wcd9xxx_clsh_init(&taiko->clsh_d, &taiko->resmgr);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08006249
Joonwoo Parka8890262012-10-15 12:04:27 -07006250 /* init and start mbhc */
Simmi Pateriya0a44d842013-04-03 01:12:42 +05306251 ret = wcd9xxx_mbhc_init(&taiko->mbhc, &taiko->resmgr, codec,
6252 WCD9XXX_MBHC_VERSION_TAIKO);
Joonwoo Parka8890262012-10-15 12:04:27 -07006253 if (ret) {
6254 pr_err("%s: mbhc init failed %d\n", __func__, ret);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006255 goto err_init;
Joonwoo Parka8890262012-10-15 12:04:27 -07006256 }
6257
Kiran Kandic3b24402012-06-11 00:05:59 -07006258 taiko->codec = codec;
Kiran Kandic3b24402012-06-11 00:05:59 -07006259 for (i = 0; i < COMPANDER_MAX; i++) {
6260 taiko->comp_enabled[i] = 0;
6261 taiko->comp_fs[i] = COMPANDER_FS_48KHZ;
6262 }
Kiran Kandic3b24402012-06-11 00:05:59 -07006263 taiko->intf_type = wcd9xxx_get_intf_type();
6264 taiko->aux_pga_cnt = 0;
6265 taiko->aux_l_gain = 0x1F;
6266 taiko->aux_r_gain = 0x1F;
Kiran Kandic3b24402012-06-11 00:05:59 -07006267 taiko_update_reg_defaults(codec);
Venkat Sudhira50a3762012-11-26 12:12:15 -08006268 pr_debug("%s: MCLK Rate = %x\n", __func__, wcd9xxx->mclk_rate);
6269 if (wcd9xxx->mclk_rate == TAIKO_MCLK_CLK_12P288MHZ)
Venkat Sudhir16d95e62013-02-04 16:57:33 -08006270 snd_soc_update_bits(codec, TAIKO_A_CHIP_CTL, 0x06, 0x0);
Venkat Sudhira50a3762012-11-26 12:12:15 -08006271 else if (wcd9xxx->mclk_rate == TAIKO_MCLK_CLK_9P6HZ)
Venkat Sudhir16d95e62013-02-04 16:57:33 -08006272 snd_soc_update_bits(codec, TAIKO_A_CHIP_CTL, 0x06, 0x2);
Kiran Kandic3b24402012-06-11 00:05:59 -07006273 taiko_codec_init_reg(codec);
6274 ret = taiko_handle_pdata(taiko);
6275 if (IS_ERR_VALUE(ret)) {
6276 pr_err("%s: bad pdata\n", __func__);
6277 goto err_pdata;
6278 }
6279
Joonwoo Park448a8fc2013-04-10 15:25:58 -07006280 taiko->spkdrv_reg = taiko_codec_find_regulator(codec,
6281 WCD9XXX_VDD_SPKDRV_NAME);
6282
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006283 if (spkr_drv_wrnd > 0) {
6284 WCD9XXX_BCL_LOCK(&taiko->resmgr);
6285 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
6286 WCD9XXX_BANDGAP_AUDIO_MODE);
6287 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
6288 }
6289
Kuirong Wang906ac472012-07-09 12:54:44 -07006290 ptr = kmalloc((sizeof(taiko_rx_chs) +
6291 sizeof(taiko_tx_chs)), GFP_KERNEL);
6292 if (!ptr) {
6293 pr_err("%s: no mem for slim chan ctl data\n", __func__);
6294 ret = -ENOMEM;
6295 goto err_nomem_slimch;
6296 }
6297
Kiran Kandic3b24402012-06-11 00:05:59 -07006298 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
6299 snd_soc_dapm_new_controls(dapm, taiko_dapm_i2s_widgets,
6300 ARRAY_SIZE(taiko_dapm_i2s_widgets));
6301 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
6302 ARRAY_SIZE(audio_i2s_map));
Joonwoo Park559a5bf2013-02-15 14:46:36 -08006303 if (TAIKO_IS_1_0(core->version))
6304 snd_soc_dapm_add_routes(dapm, audio_i2s_map_1_0,
6305 ARRAY_SIZE(audio_i2s_map_1_0));
6306 else
6307 snd_soc_dapm_add_routes(dapm, audio_i2s_map_2_0,
6308 ARRAY_SIZE(audio_i2s_map_2_0));
Kuirong Wang906ac472012-07-09 12:54:44 -07006309 for (i = 0; i < ARRAY_SIZE(taiko_i2s_dai); i++)
6310 INIT_LIST_HEAD(&taiko->dai[i].wcd9xxx_ch_list);
6311 } else if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
6312 for (i = 0; i < NUM_CODEC_DAIS; i++) {
6313 INIT_LIST_HEAD(&taiko->dai[i].wcd9xxx_ch_list);
6314 init_waitqueue_head(&taiko->dai[i].dai_wait);
6315 }
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006316 taiko_slimbus_slave_port_cfg.slave_dev_intfdev_la =
6317 control->slim_slave->laddr;
6318 taiko_slimbus_slave_port_cfg.slave_dev_pgd_la =
6319 control->slim->laddr;
6320 taiko_slimbus_slave_port_cfg.slave_port_mapping[0] =
6321 TAIKO_MAD_SLIMBUS_TX_PORT;
6322
6323 taiko_init_slim_slave_cfg(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07006324 }
6325
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006326 if (TAIKO_IS_1_0(control->version)) {
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006327 snd_soc_dapm_new_controls(dapm, taiko_1_dapm_widgets,
6328 ARRAY_SIZE(taiko_1_dapm_widgets));
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006329 snd_soc_add_codec_controls(codec,
6330 taiko_1_x_analog_gain_controls,
6331 ARRAY_SIZE(taiko_1_x_analog_gain_controls));
6332 } else {
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006333 snd_soc_dapm_new_controls(dapm, taiko_2_dapm_widgets,
6334 ARRAY_SIZE(taiko_2_dapm_widgets));
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006335 snd_soc_add_codec_controls(codec,
6336 taiko_2_x_analog_gain_controls,
6337 ARRAY_SIZE(taiko_2_x_analog_gain_controls));
6338 }
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006339
Kuirong Wang906ac472012-07-09 12:54:44 -07006340 control->num_rx_port = TAIKO_RX_MAX;
6341 control->rx_chs = ptr;
6342 memcpy(control->rx_chs, taiko_rx_chs, sizeof(taiko_rx_chs));
6343 control->num_tx_port = TAIKO_TX_MAX;
6344 control->tx_chs = ptr + sizeof(taiko_rx_chs);
6345 memcpy(control->tx_chs, taiko_tx_chs, sizeof(taiko_tx_chs));
6346
Kiran Kandic3b24402012-06-11 00:05:59 -07006347 snd_soc_dapm_sync(dapm);
6348
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006349 ret = taiko_setup_irqs(taiko);
6350 if (ret) {
6351 pr_err("%s: taiko irq setup failed %d\n", __func__, ret);
6352 goto err_irq;
6353 }
Kiran Kandic3b24402012-06-11 00:05:59 -07006354
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006355 atomic_set(&kp_taiko_priv, (unsigned long)taiko);
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08006356 mutex_lock(&dapm->codec->mutex);
6357 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
6358 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
6359 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
6360 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
6361 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
6362 snd_soc_dapm_sync(dapm);
6363 mutex_unlock(&dapm->codec->mutex);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006364
Kiran Kandic3b24402012-06-11 00:05:59 -07006365 codec->ignore_pmdown_time = 1;
6366 return ret;
6367
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006368err_irq:
6369 taiko_cleanup_irqs(taiko);
Kiran Kandic3b24402012-06-11 00:05:59 -07006370err_pdata:
Kuirong Wang906ac472012-07-09 12:54:44 -07006371 kfree(ptr);
6372err_nomem_slimch:
Kiran Kandic3b24402012-06-11 00:05:59 -07006373 kfree(taiko);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006374err_init:
Kiran Kandic3b24402012-06-11 00:05:59 -07006375 return ret;
6376}
6377static int taiko_codec_remove(struct snd_soc_codec *codec)
6378{
Kiran Kandic3b24402012-06-11 00:05:59 -07006379 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parka8890262012-10-15 12:04:27 -07006380
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006381 WCD9XXX_BCL_LOCK(&taiko->resmgr);
6382 atomic_set(&kp_taiko_priv, 0);
6383
6384 if (spkr_drv_wrnd > 0)
6385 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
6386 WCD9XXX_BANDGAP_AUDIO_MODE);
6387 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
6388
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006389 taiko_cleanup_irqs(taiko);
6390
Joonwoo Parka8890262012-10-15 12:04:27 -07006391 /* cleanup MBHC */
6392 wcd9xxx_mbhc_deinit(&taiko->mbhc);
6393 /* cleanup resmgr */
6394 wcd9xxx_resmgr_deinit(&taiko->resmgr);
6395
Joonwoo Park448a8fc2013-04-10 15:25:58 -07006396 taiko->spkdrv_reg = NULL;
6397
Kiran Kandic3b24402012-06-11 00:05:59 -07006398 kfree(taiko);
6399 return 0;
6400}
6401static struct snd_soc_codec_driver soc_codec_dev_taiko = {
6402 .probe = taiko_codec_probe,
6403 .remove = taiko_codec_remove,
6404
6405 .read = taiko_read,
6406 .write = taiko_write,
6407
6408 .readable_register = taiko_readable,
6409 .volatile_register = taiko_volatile,
6410
6411 .reg_cache_size = TAIKO_CACHE_SIZE,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07006412 .reg_cache_default = taiko_reset_reg_defaults,
Kiran Kandic3b24402012-06-11 00:05:59 -07006413 .reg_word_size = 1,
6414
6415 .controls = taiko_snd_controls,
6416 .num_controls = ARRAY_SIZE(taiko_snd_controls),
6417 .dapm_widgets = taiko_dapm_widgets,
6418 .num_dapm_widgets = ARRAY_SIZE(taiko_dapm_widgets),
6419 .dapm_routes = audio_map,
6420 .num_dapm_routes = ARRAY_SIZE(audio_map),
6421};
6422
6423#ifdef CONFIG_PM
6424static int taiko_suspend(struct device *dev)
6425{
6426 dev_dbg(dev, "%s: system suspend\n", __func__);
6427 return 0;
6428}
6429
6430static int taiko_resume(struct device *dev)
6431{
6432 struct platform_device *pdev = to_platform_device(dev);
6433 struct taiko_priv *taiko = platform_get_drvdata(pdev);
6434 dev_dbg(dev, "%s: system resume\n", __func__);
Joonwoo Parka8890262012-10-15 12:04:27 -07006435 /* Notify */
6436 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, WCD9XXX_EVENT_POST_RESUME);
Kiran Kandic3b24402012-06-11 00:05:59 -07006437 return 0;
6438}
6439
6440static const struct dev_pm_ops taiko_pm_ops = {
6441 .suspend = taiko_suspend,
6442 .resume = taiko_resume,
6443};
6444#endif
6445
6446static int __devinit taiko_probe(struct platform_device *pdev)
6447{
6448 int ret = 0;
6449 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
6450 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_taiko,
6451 taiko_dai, ARRAY_SIZE(taiko_dai));
6452 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
6453 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_taiko,
6454 taiko_i2s_dai, ARRAY_SIZE(taiko_i2s_dai));
6455 return ret;
6456}
6457static int __devexit taiko_remove(struct platform_device *pdev)
6458{
6459 snd_soc_unregister_codec(&pdev->dev);
6460 return 0;
6461}
6462static struct platform_driver taiko_codec_driver = {
6463 .probe = taiko_probe,
6464 .remove = taiko_remove,
6465 .driver = {
6466 .name = "taiko_codec",
6467 .owner = THIS_MODULE,
6468#ifdef CONFIG_PM
6469 .pm = &taiko_pm_ops,
6470#endif
6471 },
6472};
6473
6474static int __init taiko_codec_init(void)
6475{
6476 return platform_driver_register(&taiko_codec_driver);
6477}
6478
6479static void __exit taiko_codec_exit(void)
6480{
6481 platform_driver_unregister(&taiko_codec_driver);
6482}
6483
6484module_init(taiko_codec_init);
6485module_exit(taiko_codec_exit);
6486
6487MODULE_DESCRIPTION("Taiko codec driver");
6488MODULE_LICENSE("GPL v2");