blob: 230db8bd97443a8a38c2f9a0bceb7e7689fa90dc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Support for the SH7751
3 *
4 * Dustin McIntire (dustin@sensoria.com)
5 * Derived from arch/i386/kernel/pci-*.c which bore the message:
6 * (c) 1999--2000 Martin Mares <mj@ucw.cz>
7 *
8 * Ported to the new API by Paul Mundt <lethal@linux-sh.org>
9 * With cleanup by Paul van Gool <pvangool@mimotech.com>
10 *
11 * May be copied or modified under the terms of the GNU General Public
12 * License. See linux/COPYING for more information.
13 *
14 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#undef DEBUG
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18#include <linux/pci.h>
Paul Mundt959f85f2006-09-27 16:43:28 +090019#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/errno.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/delay.h>
Paul Mundt959f85f2006-09-27 16:43:28 +090022#include "pci-sh4.h"
23#include <asm/addrspace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26/*
27 * Initialization. Try all known PCI access methods. Note that we support
28 * using both PCI BIOS and direct access: in such cases, we use I/O ports
29 * to access config space.
Paul Mundtcd6c7ea2007-03-29 00:04:39 +090030 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 * Note that the platform specific initialization (BSC registers, and memory
Paul Mundt959f85f2006-09-27 16:43:28 +090032 * space mapping) will be called via the platform defined function
33 * pcibios_init_platform().
Linus Torvalds1da177e2005-04-16 15:20:36 -070034 */
Magnus Dammd0e3db42009-03-11 15:46:14 +090035int __init sh7751_pci_init(struct pci_channel *chan)
Linus Torvalds1da177e2005-04-16 15:20:36 -070036{
Paul Mundt959f85f2006-09-27 16:43:28 +090037 unsigned int id;
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 int ret;
39
40 pr_debug("PCI: Starting intialization.\n");
Paul Mundt959f85f2006-09-27 16:43:28 +090041
42 /* check for SH7751/SH7751R hardware */
Magnus Dammd0e3db42009-03-11 15:46:14 +090043 id = pci_read_reg(chan, SH7751_PCICONF0);
Paul Mundt959f85f2006-09-27 16:43:28 +090044 if (id != ((SH7751_DEVICE_ID << 16) | SH7751_VENDOR_ID) &&
45 id != ((SH7751R_DEVICE_ID << 16) | SH7751_VENDOR_ID)) {
46 pr_debug("PCI: This is not an SH7751(R) (%x)\n", id);
47 return -ENODEV;
48 }
49
Magnus Dammd0e3db42009-03-11 15:46:14 +090050 if ((ret = sh4_pci_check_direct(chan)) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 return ret;
52
53 return pcibios_init_platform();
54}
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Magnus Dammb8b47bf2009-03-11 15:41:51 +090056static int __init __area_sdram_check(struct pci_channel *chan,
57 unsigned int area)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058{
59 u32 word;
60
Magnus Damme036eaa2008-02-14 13:52:43 +090061 word = ctrl_inl(SH7751_BCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 /* check BCR for SDRAM in area */
Paul Mundt5283ecb2006-09-27 15:59:17 +090063 if (((word >> area) & 1) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 printk("PCI: Area %d is not configured for SDRAM. BCR1=0x%x\n",
65 area, word);
66 return 0;
67 }
Magnus Dammb8b47bf2009-03-11 15:41:51 +090068 pci_write_reg(chan, word, SH4_PCIBCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Magnus Damme036eaa2008-02-14 13:52:43 +090070 word = (u16)ctrl_inw(SH7751_BCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 /* check BCR2 for 32bit SDRAM interface*/
Paul Mundt5283ecb2006-09-27 15:59:17 +090072 if (((word >> (area << 1)) & 0x3) != 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 printk("PCI: Area %d is not 32 bit SDRAM. BCR2=0x%x\n",
74 area, word);
75 return 0;
76 }
Magnus Dammb8b47bf2009-03-11 15:41:51 +090077 pci_write_reg(chan, word, SH4_PCIBCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 return 1;
80}
81
Magnus Dammb8b47bf2009-03-11 15:41:51 +090082int __init sh7751_pcic_init(struct pci_channel *chan,
83 struct sh4_pci_address_map *map)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
85 u32 reg;
86 u32 word;
87
88 /* Set the BCR's to enable PCI access */
Magnus Damme036eaa2008-02-14 13:52:43 +090089 reg = ctrl_inl(SH7751_BCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 reg |= 0x80000;
Magnus Damme036eaa2008-02-14 13:52:43 +090091 ctrl_outl(reg, SH7751_BCR1);
Paul Mundt959f85f2006-09-27 16:43:28 +090092
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 /* Turn the clocks back on (not done in reset)*/
Magnus Dammb8b47bf2009-03-11 15:41:51 +090094 pci_write_reg(chan, 0, SH4_PCICLKR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 /* Clear Powerdown IRQ's (not done in reset) */
Paul Mundt959f85f2006-09-27 16:43:28 +090096 word = SH4_PCIPINT_D3 | SH4_PCIPINT_D0;
Magnus Dammb8b47bf2009-03-11 15:41:51 +090097 pci_write_reg(chan, word, SH4_PCIPINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99 /*
100 * This code is unused for some boards as it is done in the
101 * bootloader and doing it here means the MAC addresses loaded
102 * by the bootloader get lost.
103 */
Paul Mundt959f85f2006-09-27 16:43:28 +0900104 if (!(map->flags & SH4_PCIC_NO_RESET)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 /* toggle PCI reset pin */
Paul Mundt959f85f2006-09-27 16:43:28 +0900106 word = SH4_PCICR_PREFIX | SH4_PCICR_PRST;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900107 pci_write_reg(chan, word, SH4_PCICR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 /* Wait for a long time... not 1 sec. but long enough */
109 mdelay(100);
Paul Mundt959f85f2006-09-27 16:43:28 +0900110 word = SH4_PCICR_PREFIX;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900111 pci_write_reg(chan, word, SH4_PCICR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 }
Paul Mundt959f85f2006-09-27 16:43:28 +0900113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 /* set the command/status bits to:
115 * Wait Cycle Control + Parity Enable + Bus Master +
116 * Mem space enable
117 */
Paul Mundtcd6c7ea2007-03-29 00:04:39 +0900118 word = SH7751_PCICONF1_WCC | SH7751_PCICONF1_PER |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 SH7751_PCICONF1_BUM | SH7751_PCICONF1_MES;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900120 pci_write_reg(chan, word, SH7751_PCICONF1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
122 /* define this host as the host bridge */
Paul Mundt959f85f2006-09-27 16:43:28 +0900123 word = PCI_BASE_CLASS_BRIDGE << 24;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900124 pci_write_reg(chan, word, SH7751_PCICONF2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Paul Mundtcd6c7ea2007-03-29 00:04:39 +0900126 /* Set IO and Mem windows to local address
127 * Make PCI and local address the same for easy 1 to 1 mapping
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 * Window0 = map->window0.size @ non-cached area base = SDRAM
Paul Mundtcd6c7ea2007-03-29 00:04:39 +0900129 * Window1 = map->window1.size @ cached area base = SDRAM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 */
131 word = map->window0.size - 1;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900132 pci_write_reg(chan, word, SH4_PCILSR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 word = map->window1.size - 1;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900134 pci_write_reg(chan, word, SH4_PCILSR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 /* Set the values on window 0 PCI config registers */
136 word = P2SEGADDR(map->window0.base);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900137 pci_write_reg(chan, word, SH4_PCILAR0);
138 pci_write_reg(chan, word, SH7751_PCICONF5);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 /* Set the values on window 1 PCI config registers */
140 word = PHYSADDR(map->window1.base);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900141 pci_write_reg(chan, word, SH4_PCILAR1);
142 pci_write_reg(chan, word, SH7751_PCICONF6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Paul Mundt959f85f2006-09-27 16:43:28 +0900144 /* Set the local 16MB PCI memory space window to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 * the lowest PCI mapped address
146 */
Paul Mundt959f85f2006-09-27 16:43:28 +0900147 word = PCIBIOS_MIN_MEM & SH4_PCIMBR_MASK;
148 pr_debug("PCI: Setting upper bits of Memory window to 0x%x\n", word);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900149 pci_write_reg(chan, word , SH4_PCIMBR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
151 /* Map IO space into PCI IO window
152 * The IO window is 64K-PCIBIOS_MIN_IO in size
Paul Mundt959f85f2006-09-27 16:43:28 +0900153 * IO addresses will be translated to the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 * PCI IO window base address
155 */
Paul Mundt959f85f2006-09-27 16:43:28 +0900156 pr_debug("PCI: Mapping IO address 0x%x - 0x%x to base 0x%x\n",
157 PCIBIOS_MIN_IO, (64 << 10),
Jamie Lenehan58041002006-10-06 15:36:15 +0900158 SH7751_PCI_IO_BASE + PCIBIOS_MIN_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
Paul Mundt959f85f2006-09-27 16:43:28 +0900160 /* Make sure the MSB's of IO window are set to access PCI space
161 * correctly */
162 word = PCIBIOS_MIN_IO & SH4_PCIIOBR_MASK;
163 pr_debug("PCI: Setting upper bits of IO window to 0x%x\n", word);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900164 pci_write_reg(chan, word, SH4_PCIIOBR);
Paul Mundt959f85f2006-09-27 16:43:28 +0900165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 /* Set PCI WCRx, BCRx's, copy from BSC locations */
167
168 /* check BCR for SDRAM in specified area */
169 switch (map->window0.base) {
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900170 case SH7751_CS0_BASE_ADDR: word = __area_sdram_check(chan, 0); break;
171 case SH7751_CS1_BASE_ADDR: word = __area_sdram_check(chan, 1); break;
172 case SH7751_CS2_BASE_ADDR: word = __area_sdram_check(chan, 2); break;
173 case SH7751_CS3_BASE_ADDR: word = __area_sdram_check(chan, 3); break;
174 case SH7751_CS4_BASE_ADDR: word = __area_sdram_check(chan, 4); break;
175 case SH7751_CS5_BASE_ADDR: word = __area_sdram_check(chan, 5); break;
176 case SH7751_CS6_BASE_ADDR: word = __area_sdram_check(chan, 6); break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 }
Paul Mundtcd6c7ea2007-03-29 00:04:39 +0900178
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 if (!word)
Magnus Dammd0e3db42009-03-11 15:46:14 +0900180 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 /* configure the wait control registers */
Magnus Damme036eaa2008-02-14 13:52:43 +0900183 word = ctrl_inl(SH7751_WCR1);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900184 pci_write_reg(chan, word, SH4_PCIWCR1);
Magnus Damme036eaa2008-02-14 13:52:43 +0900185 word = ctrl_inl(SH7751_WCR2);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900186 pci_write_reg(chan, word, SH4_PCIWCR2);
Magnus Damme036eaa2008-02-14 13:52:43 +0900187 word = ctrl_inl(SH7751_WCR3);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900188 pci_write_reg(chan, word, SH4_PCIWCR3);
Magnus Damme036eaa2008-02-14 13:52:43 +0900189 word = ctrl_inl(SH7751_MCR);
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900190 pci_write_reg(chan, word, SH4_PCIMCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
192 /* NOTE: I'm ignoring the PCI error IRQs for now..
193 * TODO: add support for the internal error interrupts and
194 * DMA interrupts...
195 */
196
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900197 pci_fixup_pcic(chan);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
199 /* SH7751 init done, set central function init complete */
200 /* use round robin mode to stop a device starving/overruning */
Paul Mundt959f85f2006-09-27 16:43:28 +0900201 word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_ARBM;
Magnus Dammb8b47bf2009-03-11 15:41:51 +0900202 pci_write_reg(chan, word, SH4_PCICR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
Magnus Dammd0e3db42009-03-11 15:46:14 +0900204 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205}