blob: b721569faaf855eb8c8163511777229fa2238777 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050045#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRV_NAME "ahci"
Jeff Garzikcd70c262007-07-08 02:29:42 -040049#define DRV_VERSION "2.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090054 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
Jens Axboebe5d8212007-05-22 09:45:39 +020057 AHCI_USE_CLUSTERING = 1,
Tejun Heo12fad3f2006-05-15 21:03:55 +090058 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090059 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090071 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090072 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090076 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090080 board_ahci_vt8251 = 1,
81 board_ahci_ign_iferr = 2,
82 board_ahci_sb600 = 3,
83 board_ahci_mv = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 /* global controller registers */
86 HOST_CAP = 0x00, /* host capabilities */
87 HOST_CTL = 0x04, /* global host control */
88 HOST_IRQ_STAT = 0x08, /* interrupt status */
89 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
90 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
91
92 /* HOST_CTL bits */
93 HOST_RESET = (1 << 0), /* reset controller; self-clear */
94 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
95 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
96
97 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090098 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +090099 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900100 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900101 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900102 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900103 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105 /* registers for each SATA port */
106 PORT_LST_ADDR = 0x00, /* command list DMA addr */
107 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
108 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
109 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
110 PORT_IRQ_STAT = 0x10, /* interrupt status */
111 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
112 PORT_CMD = 0x18, /* port command */
113 PORT_TFDATA = 0x20, /* taskfile data */
114 PORT_SIG = 0x24, /* device TF signature */
115 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
117 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
118 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
119 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900120 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
122 /* PORT_IRQ_{STAT,MASK} bits */
123 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
124 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
125 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
126 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
127 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
128 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
129 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
130 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
131
132 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
133 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
134 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
135 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
136 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
137 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
138 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
139 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
140 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
141
Tejun Heo78cd52d2006-05-15 20:58:29 +0900142 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
143 PORT_IRQ_IF_ERR |
144 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900145 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900146 PORT_IRQ_UNK_FIS,
147 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
148 PORT_IRQ_TF_ERR |
149 PORT_IRQ_HBUS_DATA_ERR,
150 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
151 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
152 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500155 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
157 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
158 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900159 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
161 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
162 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
163
Tejun Heo0be0aa92006-07-26 15:59:26 +0900164 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
166 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
167 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400168
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200169 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900170 AHCI_FLAG_NO_NCQ = (1 << 24),
171 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Conke Hu55a61602007-03-27 18:33:05 +0800172 AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
Tejun Heoc7a42152007-05-18 16:23:19 +0200173 AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400174 AHCI_FLAG_MV_PATA = (1 << 29), /* PATA port */
175 AHCI_FLAG_NO_MSI = (1 << 30), /* no PCI MSI */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700176 AHCI_FLAG_NO_HOTPLUG = (1 << 31), /* ignore PxSERR.DIAG.N */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900177
178 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
179 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo3cadbcc2007-05-15 03:28:15 +0900180 ATA_FLAG_ACPI_SATA,
Tejun Heo0c887582007-08-06 18:36:23 +0900181 AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182};
183
184struct ahci_cmd_hdr {
185 u32 opts;
186 u32 status;
187 u32 tbl_addr;
188 u32 tbl_addr_hi;
189 u32 reserved[4];
190};
191
192struct ahci_sg {
193 u32 addr;
194 u32 addr_hi;
195 u32 reserved;
196 u32 flags_size;
197};
198
199struct ahci_host_priv {
Tejun Heod447df12007-03-18 22:15:33 +0900200 u32 cap; /* cap to use */
201 u32 port_map; /* port map to use */
202 u32 saved_cap; /* saved initial cap */
203 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204};
205
206struct ahci_port_priv {
207 struct ahci_cmd_hdr *cmd_slot;
208 dma_addr_t cmd_slot_dma;
209 void *cmd_tbl;
210 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 void *rx_fis;
212 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900213 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900214 unsigned int ncq_saw_d2h:1;
215 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900216 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700217 u32 intr_mask; /* interrupts to enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218};
219
Tejun Heoda3dbb12007-07-16 14:29:40 +0900220static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
221static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900223static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225static int ahci_port_start(struct ata_port *ap);
226static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
228static void ahci_qc_prep(struct ata_queued_cmd *qc);
229static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900230static void ahci_freeze(struct ata_port *ap);
231static void ahci_thaw(struct ata_port *ap);
232static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900233static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900234static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400235static int ahci_port_resume(struct ata_port *ap);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400236static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
237static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
238 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900239#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900240static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900241static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
242static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900243#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
Jeff Garzik193515d2005-11-07 00:59:37 -0500245static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 .module = THIS_MODULE,
247 .name = DRV_NAME,
248 .ioctl = ata_scsi_ioctl,
249 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900250 .change_queue_depth = ata_scsi_change_queue_depth,
251 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 .this_id = ATA_SHT_THIS_ID,
253 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
255 .emulated = ATA_SHT_EMULATED,
256 .use_clustering = AHCI_USE_CLUSTERING,
257 .proc_name = DRV_NAME,
258 .dma_boundary = AHCI_DMA_BOUNDARY,
259 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900260 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262};
263
Jeff Garzik057ace52005-10-22 14:27:05 -0400264static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 .check_status = ahci_check_status,
266 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 .dev_select = ata_noop_dev_select,
268
269 .tf_read = ahci_tf_read,
270
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 .qc_prep = ahci_qc_prep,
272 .qc_issue = ahci_qc_issue,
273
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 .irq_clear = ahci_irq_clear,
275
276 .scr_read = ahci_scr_read,
277 .scr_write = ahci_scr_write,
278
Tejun Heo78cd52d2006-05-15 20:58:29 +0900279 .freeze = ahci_freeze,
280 .thaw = ahci_thaw,
281
282 .error_handler = ahci_error_handler,
283 .post_internal_cmd = ahci_post_internal_cmd,
284
Tejun Heo438ac6d2007-03-02 17:31:26 +0900285#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900286 .port_suspend = ahci_port_suspend,
287 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900288#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900289
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 .port_start = ahci_port_start,
291 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292};
293
Tejun Heoad616ff2006-11-01 18:00:24 +0900294static const struct ata_port_operations ahci_vt8251_ops = {
Tejun Heoad616ff2006-11-01 18:00:24 +0900295 .check_status = ahci_check_status,
296 .check_altstatus = ahci_check_status,
297 .dev_select = ata_noop_dev_select,
298
299 .tf_read = ahci_tf_read,
300
301 .qc_prep = ahci_qc_prep,
302 .qc_issue = ahci_qc_issue,
303
Tejun Heoad616ff2006-11-01 18:00:24 +0900304 .irq_clear = ahci_irq_clear,
305
306 .scr_read = ahci_scr_read,
307 .scr_write = ahci_scr_write,
308
309 .freeze = ahci_freeze,
310 .thaw = ahci_thaw,
311
312 .error_handler = ahci_vt8251_error_handler,
313 .post_internal_cmd = ahci_post_internal_cmd,
314
Tejun Heo438ac6d2007-03-02 17:31:26 +0900315#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900316 .port_suspend = ahci_port_suspend,
317 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900318#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900319
320 .port_start = ahci_port_start,
321 .port_stop = ahci_port_stop,
322};
323
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100324static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 /* board_ahci */
326 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900327 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900328 .link_flags = AHCI_LFLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400329 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400330 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 .port_ops = &ahci_ops,
332 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200333 /* board_ahci_vt8251 */
334 {
Tejun Heo0c887582007-08-06 18:36:23 +0900335 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_NO_NCQ,
336 .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200337 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400338 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900339 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200340 },
Tejun Heo41669552006-11-29 11:33:14 +0900341 /* board_ahci_ign_iferr */
342 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900343 .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
Tejun Heo0c887582007-08-06 18:36:23 +0900344 .link_flags = AHCI_LFLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900345 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400346 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900347 .port_ops = &ahci_ops,
348 },
Conke Hu55a61602007-03-27 18:33:05 +0800349 /* board_ahci_sb600 */
350 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900351 .flags = AHCI_FLAG_COMMON |
Tejun Heoc7a42152007-05-18 16:23:19 +0200352 AHCI_FLAG_IGN_SERR_INTERNAL |
353 AHCI_FLAG_32BIT_ONLY,
Tejun Heo0c887582007-08-06 18:36:23 +0900354 .link_flags = AHCI_LFLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800355 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400356 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800357 .port_ops = &ahci_ops,
358 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400359 /* board_ahci_mv */
360 {
361 .sht = &ahci_sht,
362 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
363 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo7a234af2007-09-03 12:44:57 +0900364 AHCI_FLAG_NO_NCQ | AHCI_FLAG_NO_MSI |
365 AHCI_FLAG_MV_PATA,
Tejun Heo0c887582007-08-06 18:36:23 +0900366 .link_flags = AHCI_LFLAG_COMMON,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400367 .pio_mask = 0x1f, /* pio0-4 */
368 .udma_mask = ATA_UDMA6,
369 .port_ops = &ahci_ops,
370 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371};
372
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500373static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400374 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400375 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
376 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
377 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
378 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
379 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900380 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400381 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
382 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
383 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
384 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900385 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
386 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
387 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
388 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
389 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
390 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
391 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
392 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
393 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
394 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
395 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
396 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
397 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
398 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
399 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
400 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
401 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400402 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
403 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400404
Tejun Heoe34bb372007-02-26 20:24:03 +0900405 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
406 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
407 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400408
409 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800410 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
henry suc69c0892007-09-20 16:07:33 -0400411 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
412 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
413 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
414 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
415 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
416 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400417
418 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400419 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900420 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400421
422 /* NVIDIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400423 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
424 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
425 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
426 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500427 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
428 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
429 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
430 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
431 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
432 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
433 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
434 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500435 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
436 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
437 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
438 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
439 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
440 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
441 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
442 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800443 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
444 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
445 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
446 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
447 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
448 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
449 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
450 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
451 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
452 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
453 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
454 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
455 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
456 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
457 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
458 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
459 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
460 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
461 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
462 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
463 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
464 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
465 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
466 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400467
Jeff Garzik95916ed2006-07-29 04:10:14 -0400468 /* SiS */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400469 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
470 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
471 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400472
Jeff Garzikcd70c262007-07-08 02:29:42 -0400473 /* Marvell */
474 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
475
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500476 /* Generic, PCI class code for AHCI */
477 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500478 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500479
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 { } /* terminate list */
481};
482
483
484static struct pci_driver ahci_pci_driver = {
485 .name = DRV_NAME,
486 .id_table = ahci_pci_tbl,
487 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900488 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900489#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900490 .suspend = ahci_pci_device_suspend,
491 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900492#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493};
494
495
Tejun Heo98fa4b62006-11-02 12:17:23 +0900496static inline int ahci_nr_ports(u32 cap)
497{
498 return (cap & 0x1f) + 1;
499}
500
Jeff Garzikdab632e2007-05-28 08:33:01 -0400501static inline void __iomem *__ahci_port_base(struct ata_host *host,
502 unsigned int port_no)
503{
504 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
505
506 return mmio + 0x100 + (port_no * 0x80);
507}
508
Tejun Heo4447d352007-04-17 23:44:08 +0900509static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400511 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512}
513
Tejun Heod447df12007-03-18 22:15:33 +0900514/**
515 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900516 * @pdev: target PCI device
517 * @pi: associated ATA port info
518 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900519 *
520 * Some registers containing configuration info might be setup by
521 * BIOS and might be cleared on reset. This function saves the
522 * initial values of those registers into @hpriv such that they
523 * can be restored after controller reset.
524 *
525 * If inconsistent, config values are fixed up by this function.
526 *
527 * LOCKING:
528 * None.
529 */
Tejun Heo4447d352007-04-17 23:44:08 +0900530static void ahci_save_initial_config(struct pci_dev *pdev,
531 const struct ata_port_info *pi,
532 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900533{
Tejun Heo4447d352007-04-17 23:44:08 +0900534 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900535 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900536 int i;
Tejun Heod447df12007-03-18 22:15:33 +0900537
538 /* Values prefixed with saved_ are written back to host after
539 * reset. Values without are used for driver operation.
540 */
541 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
542 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
543
Tejun Heo274c1fd2007-07-16 14:29:40 +0900544 /* some chips have errata preventing 64bit use */
Tejun Heoc7a42152007-05-18 16:23:19 +0200545 if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
546 dev_printk(KERN_INFO, &pdev->dev,
547 "controller can't do 64bit DMA, forcing 32bit\n");
548 cap &= ~HOST_CAP_64;
549 }
550
Tejun Heo274c1fd2007-07-16 14:29:40 +0900551 if ((cap & HOST_CAP_NCQ) && (pi->flags & AHCI_FLAG_NO_NCQ)) {
552 dev_printk(KERN_INFO, &pdev->dev,
553 "controller can't do NCQ, turning off CAP_NCQ\n");
554 cap &= ~HOST_CAP_NCQ;
555 }
556
Jeff Garzikcd70c262007-07-08 02:29:42 -0400557 /*
558 * Temporary Marvell 6145 hack: PATA port presence
559 * is asserted through the standard AHCI port
560 * presence register, as bit 4 (counting from 0)
561 */
562 if (pi->flags & AHCI_FLAG_MV_PATA) {
563 dev_printk(KERN_ERR, &pdev->dev,
564 "MV_AHCI HACK: port_map %x -> %x\n",
565 hpriv->port_map,
566 hpriv->port_map & 0xf);
567
568 port_map &= 0xf;
569 }
570
Tejun Heo17199b12007-03-18 22:26:53 +0900571 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900572 if (port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900573 u32 tmp_port_map = port_map;
574 int n_ports = ahci_nr_ports(cap);
575
576 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
577 if (tmp_port_map & (1 << i)) {
578 n_ports--;
579 tmp_port_map &= ~(1 << i);
580 }
581 }
582
Tejun Heo7a234af2007-09-03 12:44:57 +0900583 /* If n_ports and port_map are inconsistent, whine and
584 * clear port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900585 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900586 if (n_ports || tmp_port_map) {
Tejun Heo4447d352007-04-17 23:44:08 +0900587 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo17199b12007-03-18 22:26:53 +0900588 "nr_ports (%u) and implemented port map "
Tejun Heo7a234af2007-09-03 12:44:57 +0900589 "(0x%x) don't match, using nr_ports\n",
Tejun Heo17199b12007-03-18 22:26:53 +0900590 ahci_nr_ports(cap), port_map);
Tejun Heo7a234af2007-09-03 12:44:57 +0900591 port_map = 0;
592 }
593 }
594
595 /* fabricate port_map from cap.nr_ports */
596 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900597 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900598 dev_printk(KERN_WARNING, &pdev->dev,
599 "forcing PORTS_IMPL to 0x%x\n", port_map);
600
601 /* write the fixed up value to the PI register */
602 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900603 }
604
Tejun Heod447df12007-03-18 22:15:33 +0900605 /* record values to use during operation */
606 hpriv->cap = cap;
607 hpriv->port_map = port_map;
608}
609
610/**
611 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900612 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900613 *
614 * Restore initial config stored by ahci_save_initial_config().
615 *
616 * LOCKING:
617 * None.
618 */
Tejun Heo4447d352007-04-17 23:44:08 +0900619static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900620{
Tejun Heo4447d352007-04-17 23:44:08 +0900621 struct ahci_host_priv *hpriv = host->private_data;
622 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
623
Tejun Heod447df12007-03-18 22:15:33 +0900624 writel(hpriv->saved_cap, mmio + HOST_CAP);
625 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
626 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
627}
628
Tejun Heo203ef6c2007-07-16 14:29:40 +0900629static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900631 static const int offset[] = {
632 [SCR_STATUS] = PORT_SCR_STAT,
633 [SCR_CONTROL] = PORT_SCR_CTL,
634 [SCR_ERROR] = PORT_SCR_ERR,
635 [SCR_ACTIVE] = PORT_SCR_ACT,
636 [SCR_NOTIFICATION] = PORT_SCR_NTF,
637 };
638 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
Tejun Heo203ef6c2007-07-16 14:29:40 +0900640 if (sc_reg < ARRAY_SIZE(offset) &&
641 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
642 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900643 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644}
645
Tejun Heo203ef6c2007-07-16 14:29:40 +0900646static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900648 void __iomem *port_mmio = ahci_port_base(ap);
649 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
Tejun Heo203ef6c2007-07-16 14:29:40 +0900651 if (offset) {
652 *val = readl(port_mmio + offset);
653 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900655 return -EINVAL;
656}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Tejun Heo203ef6c2007-07-16 14:29:40 +0900658static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
659{
660 void __iomem *port_mmio = ahci_port_base(ap);
661 int offset = ahci_scr_offset(ap, sc_reg);
662
663 if (offset) {
664 writel(val, port_mmio + offset);
665 return 0;
666 }
667 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668}
669
Tejun Heo4447d352007-04-17 23:44:08 +0900670static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900671{
Tejun Heo4447d352007-04-17 23:44:08 +0900672 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900673 u32 tmp;
674
Tejun Heod8fcd112006-07-26 15:59:25 +0900675 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900676 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900677 tmp |= PORT_CMD_START;
678 writel(tmp, port_mmio + PORT_CMD);
679 readl(port_mmio + PORT_CMD); /* flush */
680}
681
Tejun Heo4447d352007-04-17 23:44:08 +0900682static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900683{
Tejun Heo4447d352007-04-17 23:44:08 +0900684 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900685 u32 tmp;
686
687 tmp = readl(port_mmio + PORT_CMD);
688
Tejun Heod8fcd112006-07-26 15:59:25 +0900689 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900690 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
691 return 0;
692
Tejun Heod8fcd112006-07-26 15:59:25 +0900693 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900694 tmp &= ~PORT_CMD_START;
695 writel(tmp, port_mmio + PORT_CMD);
696
Tejun Heod8fcd112006-07-26 15:59:25 +0900697 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900698 tmp = ata_wait_register(port_mmio + PORT_CMD,
699 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900700 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900701 return -EIO;
702
703 return 0;
704}
705
Tejun Heo4447d352007-04-17 23:44:08 +0900706static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900707{
Tejun Heo4447d352007-04-17 23:44:08 +0900708 void __iomem *port_mmio = ahci_port_base(ap);
709 struct ahci_host_priv *hpriv = ap->host->private_data;
710 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900711 u32 tmp;
712
713 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900714 if (hpriv->cap & HOST_CAP_64)
715 writel((pp->cmd_slot_dma >> 16) >> 16,
716 port_mmio + PORT_LST_ADDR_HI);
717 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900718
Tejun Heo4447d352007-04-17 23:44:08 +0900719 if (hpriv->cap & HOST_CAP_64)
720 writel((pp->rx_fis_dma >> 16) >> 16,
721 port_mmio + PORT_FIS_ADDR_HI);
722 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900723
724 /* enable FIS reception */
725 tmp = readl(port_mmio + PORT_CMD);
726 tmp |= PORT_CMD_FIS_RX;
727 writel(tmp, port_mmio + PORT_CMD);
728
729 /* flush */
730 readl(port_mmio + PORT_CMD);
731}
732
Tejun Heo4447d352007-04-17 23:44:08 +0900733static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900734{
Tejun Heo4447d352007-04-17 23:44:08 +0900735 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900736 u32 tmp;
737
738 /* disable FIS reception */
739 tmp = readl(port_mmio + PORT_CMD);
740 tmp &= ~PORT_CMD_FIS_RX;
741 writel(tmp, port_mmio + PORT_CMD);
742
743 /* wait for completion, spec says 500ms, give it 1000 */
744 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
745 PORT_CMD_FIS_ON, 10, 1000);
746 if (tmp & PORT_CMD_FIS_ON)
747 return -EBUSY;
748
749 return 0;
750}
751
Tejun Heo4447d352007-04-17 23:44:08 +0900752static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900753{
Tejun Heo4447d352007-04-17 23:44:08 +0900754 struct ahci_host_priv *hpriv = ap->host->private_data;
755 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900756 u32 cmd;
757
758 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
759
760 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900761 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900762 cmd |= PORT_CMD_SPIN_UP;
763 writel(cmd, port_mmio + PORT_CMD);
764 }
765
766 /* wake up link */
767 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
768}
769
Tejun Heo438ac6d2007-03-02 17:31:26 +0900770#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900771static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900772{
Tejun Heo4447d352007-04-17 23:44:08 +0900773 struct ahci_host_priv *hpriv = ap->host->private_data;
774 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900775 u32 cmd, scontrol;
776
Tejun Heo4447d352007-04-17 23:44:08 +0900777 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +0900778 return;
779
780 /* put device into listen mode, first set PxSCTL.DET to 0 */
781 scontrol = readl(port_mmio + PORT_SCR_CTL);
782 scontrol &= ~0xf;
783 writel(scontrol, port_mmio + PORT_SCR_CTL);
784
785 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900786 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900787 cmd &= ~PORT_CMD_SPIN_UP;
788 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900789}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900790#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900791
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400792static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900793{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900794 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900795 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900796
797 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900798 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900799}
800
Tejun Heo4447d352007-04-17 23:44:08 +0900801static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900802{
803 int rc;
804
805 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900806 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900807 if (rc) {
808 *emsg = "failed to stop engine";
809 return rc;
810 }
811
812 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900813 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900814 if (rc) {
815 *emsg = "failed stop FIS RX";
816 return rc;
817 }
818
Tejun Heo0be0aa92006-07-26 15:59:26 +0900819 return 0;
820}
821
Tejun Heo4447d352007-04-17 23:44:08 +0900822static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900823{
Tejun Heo4447d352007-04-17 23:44:08 +0900824 struct pci_dev *pdev = to_pci_dev(host->dev);
825 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900826 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900827
828 /* global controller reset */
829 tmp = readl(mmio + HOST_CTL);
830 if ((tmp & HOST_RESET) == 0) {
831 writel(tmp | HOST_RESET, mmio + HOST_CTL);
832 readl(mmio + HOST_CTL); /* flush */
833 }
834
835 /* reset must complete within 1 second, or
836 * the hardware should be considered fried.
837 */
838 ssleep(1);
839
840 tmp = readl(mmio + HOST_CTL);
841 if (tmp & HOST_RESET) {
Tejun Heo4447d352007-04-17 23:44:08 +0900842 dev_printk(KERN_ERR, host->dev,
Tejun Heod91542c2006-07-26 15:59:26 +0900843 "controller reset failed (0x%x)\n", tmp);
844 return -EIO;
845 }
846
Tejun Heo98fa4b62006-11-02 12:17:23 +0900847 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900848 writel(HOST_AHCI_EN, mmio + HOST_CTL);
849 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900850
Tejun Heod447df12007-03-18 22:15:33 +0900851 /* some registers might be cleared on reset. restore initial values */
Tejun Heo4447d352007-04-17 23:44:08 +0900852 ahci_restore_initial_config(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900853
854 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
855 u16 tmp16;
856
857 /* configure PCS */
858 pci_read_config_word(pdev, 0x92, &tmp16);
859 tmp16 |= 0xf;
860 pci_write_config_word(pdev, 0x92, tmp16);
861 }
862
863 return 0;
864}
865
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400866static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
867 int port_no, void __iomem *mmio,
868 void __iomem *port_mmio)
869{
870 const char *emsg = NULL;
871 int rc;
872 u32 tmp;
873
874 /* make sure port is not active */
875 rc = ahci_deinit_port(ap, &emsg);
876 if (rc)
877 dev_printk(KERN_WARNING, &pdev->dev,
878 "%s (%d)\n", emsg, rc);
879
880 /* clear SError */
881 tmp = readl(port_mmio + PORT_SCR_ERR);
882 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
883 writel(tmp, port_mmio + PORT_SCR_ERR);
884
885 /* clear port IRQ */
886 tmp = readl(port_mmio + PORT_IRQ_STAT);
887 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
888 if (tmp)
889 writel(tmp, port_mmio + PORT_IRQ_STAT);
890
891 writel(1 << port_no, mmio + HOST_IRQ_STAT);
892}
893
Tejun Heo4447d352007-04-17 23:44:08 +0900894static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900895{
Tejun Heo4447d352007-04-17 23:44:08 +0900896 struct pci_dev *pdev = to_pci_dev(host->dev);
897 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400898 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400899 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +0900900 u32 tmp;
901
Jeff Garzikcd70c262007-07-08 02:29:42 -0400902 if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
903 port_mmio = __ahci_port_base(host, 4);
904
905 writel(0, port_mmio + PORT_IRQ_MASK);
906
907 /* clear port IRQ */
908 tmp = readl(port_mmio + PORT_IRQ_STAT);
909 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
910 if (tmp)
911 writel(tmp, port_mmio + PORT_IRQ_STAT);
912 }
913
Tejun Heo4447d352007-04-17 23:44:08 +0900914 for (i = 0; i < host->n_ports; i++) {
915 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +0900916
Jeff Garzikcd70c262007-07-08 02:29:42 -0400917 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +0900918 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +0900919 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900920
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400921 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +0900922 }
923
924 tmp = readl(mmio + HOST_CTL);
925 VPRINTK("HOST_CTL 0x%x\n", tmp);
926 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
927 tmp = readl(mmio + HOST_CTL);
928 VPRINTK("HOST_CTL 0x%x\n", tmp);
929}
930
Tejun Heo422b7592005-12-19 22:37:17 +0900931static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932{
Tejun Heo4447d352007-04-17 23:44:08 +0900933 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900935 u32 tmp;
936
937 tmp = readl(port_mmio + PORT_SIG);
938 tf.lbah = (tmp >> 24) & 0xff;
939 tf.lbam = (tmp >> 16) & 0xff;
940 tf.lbal = (tmp >> 8) & 0xff;
941 tf.nsect = (tmp) & 0xff;
942
943 return ata_dev_classify(&tf);
944}
945
Tejun Heo12fad3f2006-05-15 21:03:55 +0900946static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
947 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900948{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900949 dma_addr_t cmd_tbl_dma;
950
951 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
952
953 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
954 pp->cmd_slot[tag].status = 0;
955 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
956 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900957}
958
Tejun Heod2e75df2007-07-16 14:29:39 +0900959static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200960{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900961 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400962 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200963 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +0900964 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200965
Tejun Heod2e75df2007-07-16 14:29:39 +0900966 /* do we need to kick the port? */
967 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
968 if (!busy && !force_restart)
969 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200970
Tejun Heod2e75df2007-07-16 14:29:39 +0900971 /* stop engine */
972 rc = ahci_stop_engine(ap);
973 if (rc)
974 goto out_restart;
975
976 /* need to do CLO? */
977 if (!busy) {
978 rc = 0;
979 goto out_restart;
980 }
981
982 if (!(hpriv->cap & HOST_CAP_CLO)) {
983 rc = -EOPNOTSUPP;
984 goto out_restart;
985 }
986
987 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200988 tmp = readl(port_mmio + PORT_CMD);
989 tmp |= PORT_CMD_CLO;
990 writel(tmp, port_mmio + PORT_CMD);
991
Tejun Heod2e75df2007-07-16 14:29:39 +0900992 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200993 tmp = ata_wait_register(port_mmio + PORT_CMD,
994 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
995 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +0900996 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200997
Tejun Heod2e75df2007-07-16 14:29:39 +0900998 /* restart engine */
999 out_restart:
1000 ahci_start_engine(ap);
1001 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001002}
1003
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001004static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1005 struct ata_taskfile *tf, int is_cmd, u16 flags,
1006 unsigned long timeout_msec)
1007{
1008 const u32 cmd_fis_len = 5; /* five dwords */
1009 struct ahci_port_priv *pp = ap->private_data;
1010 void __iomem *port_mmio = ahci_port_base(ap);
1011 u8 *fis = pp->cmd_tbl;
1012 u32 tmp;
1013
1014 /* prep the command */
1015 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1016 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1017
1018 /* issue & wait */
1019 writel(1, port_mmio + PORT_CMD_ISSUE);
1020
1021 if (timeout_msec) {
1022 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1023 1, timeout_msec);
1024 if (tmp & 0x1) {
1025 ahci_kick_engine(ap, 1);
1026 return -EBUSY;
1027 }
1028 } else
1029 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1030
1031 return 0;
1032}
1033
Tejun Heocc0680a2007-08-06 18:36:23 +09001034static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001035 int pmp, unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +09001036{
Tejun Heocc0680a2007-08-06 18:36:23 +09001037 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001038 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001039 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001040 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001041 int rc;
1042
1043 DPRINTK("ENTER\n");
1044
Tejun Heocc0680a2007-08-06 18:36:23 +09001045 if (ata_link_offline(link)) {
Tejun Heoc2a65852006-04-03 01:58:06 +09001046 DPRINTK("PHY reports no device\n");
1047 *class = ATA_DEV_NONE;
1048 return 0;
1049 }
1050
Tejun Heo4658f792006-03-22 21:07:03 +09001051 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001052 rc = ahci_kick_engine(ap, 1);
1053 if (rc)
Tejun Heocc0680a2007-08-06 18:36:23 +09001054 ata_link_printk(link, KERN_WARNING,
Tejun Heod2e75df2007-07-16 14:29:39 +09001055 "failed to reset engine (errno=%d)", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001056
Tejun Heocc0680a2007-08-06 18:36:23 +09001057 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001058
1059 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001060 msecs = 0;
1061 now = jiffies;
1062 if (time_after(now, deadline))
1063 msecs = jiffies_to_msecs(deadline - now);
1064
Tejun Heo4658f792006-03-22 21:07:03 +09001065 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001066 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001067 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001068 rc = -EIO;
1069 reason = "1st FIS failed";
1070 goto fail;
1071 }
1072
1073 /* spec says at least 5us, but be generous and sleep for 1ms */
1074 msleep(1);
1075
1076 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001077 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001078 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001079
1080 /* spec mandates ">= 2ms" before checking status.
1081 * We wait 150ms, because that was the magic delay used for
1082 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
1083 * between when the ATA command register is written, and then
1084 * status is checked. Because waiting for "a while" before
1085 * checking status is fine, post SRST, we perform this magic
1086 * delay here as well.
1087 */
1088 msleep(150);
1089
Tejun Heo9b893912007-02-02 16:50:52 +09001090 rc = ata_wait_ready(ap, deadline);
1091 /* link occupied, -ENODEV too is an error */
1092 if (rc) {
1093 reason = "device not ready";
1094 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001095 }
Tejun Heo9b893912007-02-02 16:50:52 +09001096 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001097
1098 DPRINTK("EXIT, class=%u\n", *class);
1099 return 0;
1100
Tejun Heo4658f792006-03-22 21:07:03 +09001101 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001102 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001103 return rc;
1104}
1105
Tejun Heocc0680a2007-08-06 18:36:23 +09001106static int ahci_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001107 unsigned long deadline)
1108{
Tejun Heocc0680a2007-08-06 18:36:23 +09001109 return ahci_do_softreset(link, class, 0, deadline);
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001110}
1111
Tejun Heocc0680a2007-08-06 18:36:23 +09001112static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001113 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001114{
Tejun Heocc0680a2007-08-06 18:36:23 +09001115 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001116 struct ahci_port_priv *pp = ap->private_data;
1117 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1118 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001119 int rc;
1120
1121 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
Tejun Heo4447d352007-04-17 23:44:08 +09001123 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001124
1125 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001126 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001127 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001128 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001129
Tejun Heocc0680a2007-08-06 18:36:23 +09001130 rc = sata_std_hardreset(link, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +09001131
Tejun Heo4447d352007-04-17 23:44:08 +09001132 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
Tejun Heocc0680a2007-08-06 18:36:23 +09001134 if (rc == 0 && ata_link_online(link))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001135 *class = ahci_dev_classify(ap);
1136 if (*class == ATA_DEV_UNKNOWN)
1137 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
Tejun Heo4bd00f62006-02-11 16:26:02 +09001139 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1140 return rc;
1141}
1142
Tejun Heocc0680a2007-08-06 18:36:23 +09001143static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001144 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001145{
Tejun Heocc0680a2007-08-06 18:36:23 +09001146 struct ata_port *ap = link->ap;
Tejun Heoda3dbb12007-07-16 14:29:40 +09001147 u32 serror;
Tejun Heoad616ff2006-11-01 18:00:24 +09001148 int rc;
1149
1150 DPRINTK("ENTER\n");
1151
Tejun Heo4447d352007-04-17 23:44:08 +09001152 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001153
Tejun Heocc0680a2007-08-06 18:36:23 +09001154 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heod4b2bab2007-02-02 16:50:52 +09001155 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001156
1157 /* vt8251 needs SError cleared for the port to operate */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001158 ahci_scr_read(ap, SCR_ERROR, &serror);
1159 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heoad616ff2006-11-01 18:00:24 +09001160
Tejun Heo4447d352007-04-17 23:44:08 +09001161 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001162
1163 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1164
1165 /* vt8251 doesn't clear BSY on signature FIS reception,
1166 * request follow-up softreset.
1167 */
1168 return rc ?: -EAGAIN;
1169}
1170
Tejun Heocc0680a2007-08-06 18:36:23 +09001171static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001172{
Tejun Heocc0680a2007-08-06 18:36:23 +09001173 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001174 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001175 u32 new_tmp, tmp;
1176
Tejun Heocc0680a2007-08-06 18:36:23 +09001177 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001178
1179 /* Make sure port's ATAPI bit is set appropriately */
1180 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001181 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001182 new_tmp |= PORT_CMD_ATAPI;
1183 else
1184 new_tmp &= ~PORT_CMD_ATAPI;
1185 if (new_tmp != tmp) {
1186 writel(new_tmp, port_mmio + PORT_CMD);
1187 readl(port_mmio + PORT_CMD); /* flush */
1188 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189}
1190
1191static u8 ahci_check_status(struct ata_port *ap)
1192{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001193 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
1195 return readl(mmio + PORT_TFDATA) & 0xFF;
1196}
1197
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1199{
1200 struct ahci_port_priv *pp = ap->private_data;
1201 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1202
1203 ata_tf_from_fis(d2h_fis, tf);
1204}
1205
Tejun Heo12fad3f2006-05-15 21:03:55 +09001206static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001208 struct scatterlist *sg;
1209 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001210 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
1212 VPRINTK("ENTER\n");
1213
1214 /*
1215 * Next, the S/G list.
1216 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001217 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001218 ata_for_each_sg(sg, qc) {
1219 dma_addr_t addr = sg_dma_address(sg);
1220 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001222 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1223 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1224 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001225
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001226 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001227 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001229
1230 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231}
1232
1233static void ahci_qc_prep(struct ata_queued_cmd *qc)
1234{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001235 struct ata_port *ap = qc->ap;
1236 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001237 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001238 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 u32 opts;
1240 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001241 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242
1243 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 * Fill in command table information. First, the header,
1245 * a SATA Register - Host to Device command FIS.
1246 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001247 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1248
Tejun Heo99771262007-07-16 14:29:38 +09001249 ata_tf_to_fis(&qc->tf, 0, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001250 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001251 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1252 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001253 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254
Tejun Heocc9278e2006-02-10 17:25:47 +09001255 n_elem = 0;
1256 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001257 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258
Tejun Heocc9278e2006-02-10 17:25:47 +09001259 /*
1260 * Fill in command slot information.
1261 */
1262 opts = cmd_fis_len | n_elem << 16;
1263 if (qc->tf.flags & ATA_TFLAG_WRITE)
1264 opts |= AHCI_CMD_WRITE;
1265 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001266 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001267
Tejun Heo12fad3f2006-05-15 21:03:55 +09001268 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269}
1270
Tejun Heo78cd52d2006-05-15 20:58:29 +09001271static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001273 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001274 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001275 unsigned int err_mask = 0, action = 0;
1276 struct ata_queued_cmd *qc;
1277 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278
Tejun Heo78cd52d2006-05-15 20:58:29 +09001279 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001280
Tejun Heo78cd52d2006-05-15 20:58:29 +09001281 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001282 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001283 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284
Tejun Heo78cd52d2006-05-15 20:58:29 +09001285 /* analyze @irq_stat */
1286 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
Tejun Heo41669552006-11-29 11:33:14 +09001288 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1289 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1290 irq_stat &= ~PORT_IRQ_IF_ERR;
1291
Conke Hu55a61602007-03-27 18:33:05 +08001292 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001293 err_mask |= AC_ERR_DEV;
Conke Hu55a61602007-03-27 18:33:05 +08001294 if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
1295 serror &= ~SERR_INTERNAL;
1296 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001297
1298 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1299 err_mask |= AC_ERR_HOST_BUS;
1300 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 }
1302
Tejun Heo78cd52d2006-05-15 20:58:29 +09001303 if (irq_stat & PORT_IRQ_IF_ERR) {
1304 err_mask |= AC_ERR_ATA_BUS;
1305 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001306 ata_ehi_push_desc(ehi, "interface fatal error");
Tejun Heo78cd52d2006-05-15 20:58:29 +09001307 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
Tejun Heo78cd52d2006-05-15 20:58:29 +09001309 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001310 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001311 ata_ehi_push_desc(ehi, "%s", irq_stat & PORT_IRQ_CONNECT ?
Tejun Heo78cd52d2006-05-15 20:58:29 +09001312 "connection status changed" : "PHY RDY changed");
1313 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314
Tejun Heo78cd52d2006-05-15 20:58:29 +09001315 if (irq_stat & PORT_IRQ_UNK_FIS) {
1316 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317
Tejun Heo78cd52d2006-05-15 20:58:29 +09001318 err_mask |= AC_ERR_HSM;
1319 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001320 ata_ehi_push_desc(ehi, "unknown FIS %08x %08x %08x %08x",
Tejun Heo78cd52d2006-05-15 20:58:29 +09001321 unk[0], unk[1], unk[2], unk[3]);
1322 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001323
Tejun Heo78cd52d2006-05-15 20:58:29 +09001324 /* okay, let's hand over to EH */
1325 ehi->serror |= serror;
1326 ehi->action |= action;
1327
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001328 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001329 if (qc)
1330 qc->err_mask |= err_mask;
1331 else
1332 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333
Tejun Heo78cd52d2006-05-15 20:58:29 +09001334 if (irq_stat & PORT_IRQ_FREEZE)
1335 ata_port_freeze(ap);
1336 else
1337 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338}
1339
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001340static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341{
Tejun Heo4447d352007-04-17 23:44:08 +09001342 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001343 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001344 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001345 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001346 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347
1348 status = readl(port_mmio + PORT_IRQ_STAT);
1349 writel(status, port_mmio + PORT_IRQ_STAT);
1350
Tejun Heo78cd52d2006-05-15 20:58:29 +09001351 if (unlikely(status & PORT_IRQ_ERROR)) {
1352 ahci_error_intr(ap, status);
1353 return;
1354 }
1355
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001356 if (status & PORT_IRQ_SDB_FIS) {
1357 /*
1358 * if this is an ATAPI device with AN turned on,
1359 * then we should interrogate the device to
1360 * determine the cause of the interrupt
1361 *
1362 * for AN - this we should check the SDB FIS
1363 * and find the I and N bits set
1364 */
1365 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1366 u32 f0 = le32_to_cpu(f[0]);
1367
1368 /* check the 'N' bit in word 0 of the FIS */
1369 if (f0 & (1 << 15)) {
1370 int port_addr = ((f0 & 0x00000f00) >> 8);
1371 struct ata_device *adev;
1372 if (port_addr < ATA_MAX_DEVICES) {
1373 adev = &ap->link.device[port_addr];
1374 if (adev->flags & ATA_DFLAG_AN)
1375 ata_scsi_media_change_notify(adev);
1376 }
1377 }
1378 }
1379
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001380 if (ap->link.sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001381 qc_active = readl(port_mmio + PORT_SCR_ACT);
1382 else
1383 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1384
1385 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1386 if (rc > 0)
1387 return;
1388 if (rc < 0) {
1389 ehi->err_mask |= AC_ERR_HSM;
1390 ehi->action |= ATA_EH_SOFTRESET;
1391 ata_port_freeze(ap);
1392 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393 }
1394
Tejun Heo2a3917a2006-05-15 20:58:30 +09001395 /* hmmm... a spurious interupt */
1396
Tejun Heo0291f952007-01-25 19:16:28 +09001397 /* if !NCQ, ignore. No modern ATA device has broken HSM
1398 * implementation for non-NCQ commands.
1399 */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001400 if (!ap->link.sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001401 return;
1402
Tejun Heo0291f952007-01-25 19:16:28 +09001403 if (status & PORT_IRQ_D2H_REG_FIS) {
1404 if (!pp->ncq_saw_d2h)
1405 ata_port_printk(ap, KERN_INFO,
1406 "D2H reg with I during NCQ, "
1407 "this message won't be printed again\n");
1408 pp->ncq_saw_d2h = 1;
1409 known_irq = 1;
1410 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001411
Tejun Heo0291f952007-01-25 19:16:28 +09001412 if (status & PORT_IRQ_DMAS_FIS) {
1413 if (!pp->ncq_saw_dmas)
1414 ata_port_printk(ap, KERN_INFO,
1415 "DMAS FIS during NCQ, "
1416 "this message won't be printed again\n");
1417 pp->ncq_saw_dmas = 1;
1418 known_irq = 1;
1419 }
1420
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001421 if (status & PORT_IRQ_SDB_FIS) {
Al Viro04d4f7a2007-02-09 16:39:30 +00001422 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001423
Tejun Heoafb2d552007-02-27 13:24:19 +09001424 if (le32_to_cpu(f[1])) {
1425 /* SDB FIS containing spurious completions
1426 * might be dangerous, whine and fail commands
1427 * with HSM violation. EH will turn off NCQ
1428 * after several such failures.
1429 */
1430 ata_ehi_push_desc(ehi,
1431 "spurious completions during NCQ "
1432 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1433 readl(port_mmio + PORT_CMD_ISSUE),
1434 readl(port_mmio + PORT_SCR_ACT),
1435 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1436 ehi->err_mask |= AC_ERR_HSM;
1437 ehi->action |= ATA_EH_SOFTRESET;
1438 ata_port_freeze(ap);
1439 } else {
1440 if (!pp->ncq_saw_sdb)
1441 ata_port_printk(ap, KERN_INFO,
1442 "spurious SDB FIS %08x:%08x during NCQ, "
1443 "this message won't be printed again\n",
1444 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1445 pp->ncq_saw_sdb = 1;
1446 }
Tejun Heo0291f952007-01-25 19:16:28 +09001447 known_irq = 1;
1448 }
1449
1450 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001451 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001452 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001453 status, ap->link.active_tag, ap->link.sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454}
1455
1456static void ahci_irq_clear(struct ata_port *ap)
1457{
1458 /* TODO */
1459}
1460
David Howells7d12e782006-10-05 14:55:46 +01001461static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462{
Jeff Garzikcca39742006-08-24 03:19:22 -04001463 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 struct ahci_host_priv *hpriv;
1465 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001466 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 u32 irq_stat, irq_ack = 0;
1468
1469 VPRINTK("ENTER\n");
1470
Jeff Garzikcca39742006-08-24 03:19:22 -04001471 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001472 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473
1474 /* sigh. 0xffffffff is a valid return from h/w */
1475 irq_stat = readl(mmio + HOST_IRQ_STAT);
1476 irq_stat &= hpriv->port_map;
1477 if (!irq_stat)
1478 return IRQ_NONE;
1479
Jeff Garzikcca39742006-08-24 03:19:22 -04001480 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481
Jeff Garzikcca39742006-08-24 03:19:22 -04001482 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
Jeff Garzik67846b32005-10-05 02:58:32 -04001485 if (!(irq_stat & (1 << i)))
1486 continue;
1487
Jeff Garzikcca39742006-08-24 03:19:22 -04001488 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001489 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001490 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001491 VPRINTK("port %u\n", i);
1492 } else {
1493 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001494 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001495 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001496 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001498
1499 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 }
1501
1502 if (irq_ack) {
1503 writel(irq_ack, mmio + HOST_IRQ_STAT);
1504 handled = 1;
1505 }
1506
Jeff Garzikcca39742006-08-24 03:19:22 -04001507 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
1509 VPRINTK("EXIT\n");
1510
1511 return IRQ_RETVAL(handled);
1512}
1513
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001514static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515{
1516 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001517 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518
Tejun Heo12fad3f2006-05-15 21:03:55 +09001519 if (qc->tf.protocol == ATA_PROT_NCQ)
1520 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1521 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1523
1524 return 0;
1525}
1526
Tejun Heo78cd52d2006-05-15 20:58:29 +09001527static void ahci_freeze(struct ata_port *ap)
1528{
Tejun Heo4447d352007-04-17 23:44:08 +09001529 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001530
1531 /* turn IRQ off */
1532 writel(0, port_mmio + PORT_IRQ_MASK);
1533}
1534
1535static void ahci_thaw(struct ata_port *ap)
1536{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001537 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001538 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001539 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001540 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001541
1542 /* clear IRQ */
1543 tmp = readl(port_mmio + PORT_IRQ_STAT);
1544 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001545 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001546
1547 /* turn IRQ back on */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001548 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001549}
1550
1551static void ahci_error_handler(struct ata_port *ap)
1552{
Tejun Heob51e9e52006-06-29 01:29:30 +09001553 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001554 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001555 ahci_stop_engine(ap);
1556 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001557 }
1558
1559 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001560 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001561 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001562}
1563
Tejun Heoad616ff2006-11-01 18:00:24 +09001564static void ahci_vt8251_error_handler(struct ata_port *ap)
1565{
Tejun Heoad616ff2006-11-01 18:00:24 +09001566 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1567 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001568 ahci_stop_engine(ap);
1569 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001570 }
1571
1572 /* perform recovery */
1573 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1574 ahci_postreset);
1575}
1576
Tejun Heo78cd52d2006-05-15 20:58:29 +09001577static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1578{
1579 struct ata_port *ap = qc->ap;
1580
Tejun Heod2e75df2007-07-16 14:29:39 +09001581 /* make DMA engine forget about the failed command */
1582 if (qc->flags & ATA_QCFLAG_FAILED)
1583 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001584}
1585
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001586static int ahci_port_resume(struct ata_port *ap)
1587{
1588 ahci_power_up(ap);
1589 ahci_start_port(ap);
1590
1591 return 0;
1592}
1593
Tejun Heo438ac6d2007-03-02 17:31:26 +09001594#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001595static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1596{
Tejun Heoc1332872006-07-26 15:59:26 +09001597 const char *emsg = NULL;
1598 int rc;
1599
Tejun Heo4447d352007-04-17 23:44:08 +09001600 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001601 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001602 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001603 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001604 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001605 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001606 }
1607
1608 return rc;
1609}
1610
Tejun Heoc1332872006-07-26 15:59:26 +09001611static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1612{
Jeff Garzikcca39742006-08-24 03:19:22 -04001613 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001614 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001615 u32 ctl;
1616
1617 if (mesg.event == PM_EVENT_SUSPEND) {
1618 /* AHCI spec rev1.1 section 8.3.3:
1619 * Software must disable interrupts prior to requesting a
1620 * transition of the HBA to D3 state.
1621 */
1622 ctl = readl(mmio + HOST_CTL);
1623 ctl &= ~HOST_IRQ_EN;
1624 writel(ctl, mmio + HOST_CTL);
1625 readl(mmio + HOST_CTL); /* flush */
1626 }
1627
1628 return ata_pci_device_suspend(pdev, mesg);
1629}
1630
1631static int ahci_pci_device_resume(struct pci_dev *pdev)
1632{
Jeff Garzikcca39742006-08-24 03:19:22 -04001633 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001634 int rc;
1635
Tejun Heo553c4aa2006-12-26 19:39:50 +09001636 rc = ata_pci_device_do_resume(pdev);
1637 if (rc)
1638 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001639
1640 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001641 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001642 if (rc)
1643 return rc;
1644
Tejun Heo4447d352007-04-17 23:44:08 +09001645 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001646 }
1647
Jeff Garzikcca39742006-08-24 03:19:22 -04001648 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001649
1650 return 0;
1651}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001652#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001653
Tejun Heo254950c2006-07-26 15:59:25 +09001654static int ahci_port_start(struct ata_port *ap)
1655{
Jeff Garzikcca39742006-08-24 03:19:22 -04001656 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09001657 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09001658 void *mem;
1659 dma_addr_t mem_dma;
1660 int rc;
1661
Tejun Heo24dc5f32007-01-20 16:00:28 +09001662 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001663 if (!pp)
1664 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001665
1666 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001667 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001668 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001669
Tejun Heo24dc5f32007-01-20 16:00:28 +09001670 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1671 GFP_KERNEL);
1672 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001673 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001674 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1675
1676 /*
1677 * First item in chunk of DMA memory: 32-slot command table,
1678 * 32 bytes each in size
1679 */
1680 pp->cmd_slot = mem;
1681 pp->cmd_slot_dma = mem_dma;
1682
1683 mem += AHCI_CMD_SLOT_SZ;
1684 mem_dma += AHCI_CMD_SLOT_SZ;
1685
1686 /*
1687 * Second item: Received-FIS area
1688 */
1689 pp->rx_fis = mem;
1690 pp->rx_fis_dma = mem_dma;
1691
1692 mem += AHCI_RX_FIS_SZ;
1693 mem_dma += AHCI_RX_FIS_SZ;
1694
1695 /*
1696 * Third item: data area for storing a single command
1697 * and its scatter-gather table
1698 */
1699 pp->cmd_tbl = mem;
1700 pp->cmd_tbl_dma = mem_dma;
1701
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001702 /*
1703 * Save off initial list of interrupts to be enabled.
1704 * This could be changed later
1705 */
1706 pp->intr_mask = DEF_PORT_IRQ;
1707
Tejun Heo254950c2006-07-26 15:59:25 +09001708 ap->private_data = pp;
1709
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001710 /* engage engines, captain */
1711 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001712}
1713
1714static void ahci_port_stop(struct ata_port *ap)
1715{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001716 const char *emsg = NULL;
1717 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001718
Tejun Heo0be0aa92006-07-26 15:59:26 +09001719 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09001720 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001721 if (rc)
1722 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001723}
1724
Tejun Heo4447d352007-04-17 23:44:08 +09001725static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729 if (using_dac &&
1730 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1731 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1732 if (rc) {
1733 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1734 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001735 dev_printk(KERN_ERR, &pdev->dev,
1736 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 return rc;
1738 }
1739 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 } else {
1741 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1742 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001743 dev_printk(KERN_ERR, &pdev->dev,
1744 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 return rc;
1746 }
1747 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1748 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001749 dev_printk(KERN_ERR, &pdev->dev,
1750 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 return rc;
1752 }
1753 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 return 0;
1755}
1756
Tejun Heo4447d352007-04-17 23:44:08 +09001757static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758{
Tejun Heo4447d352007-04-17 23:44:08 +09001759 struct ahci_host_priv *hpriv = host->private_data;
1760 struct pci_dev *pdev = to_pci_dev(host->dev);
1761 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 u32 vers, cap, impl, speed;
1763 const char *speed_s;
1764 u16 cc;
1765 const char *scc_s;
1766
1767 vers = readl(mmio + HOST_VERSION);
1768 cap = hpriv->cap;
1769 impl = hpriv->port_map;
1770
1771 speed = (cap >> 20) & 0xf;
1772 if (speed == 1)
1773 speed_s = "1.5";
1774 else if (speed == 2)
1775 speed_s = "3";
1776 else
1777 speed_s = "?";
1778
1779 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05001780 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05001782 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05001784 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 scc_s = "RAID";
1786 else
1787 scc_s = "unknown";
1788
Jeff Garzika9524a72005-10-30 14:39:11 -05001789 dev_printk(KERN_INFO, &pdev->dev,
1790 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1792 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793
1794 (vers >> 24) & 0xff,
1795 (vers >> 16) & 0xff,
1796 (vers >> 8) & 0xff,
1797 vers & 0xff,
1798
1799 ((cap >> 8) & 0x1f) + 1,
1800 (cap & 0x1f) + 1,
1801 speed_s,
1802 impl,
1803 scc_s);
1804
Jeff Garzika9524a72005-10-30 14:39:11 -05001805 dev_printk(KERN_INFO, &pdev->dev,
1806 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09001807 "%s%s%s%s%s%s%s"
1808 "%s%s%s%s%s%s%s\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810
1811 cap & (1 << 31) ? "64bit " : "",
1812 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09001813 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 cap & (1 << 28) ? "ilck " : "",
1815 cap & (1 << 27) ? "stag " : "",
1816 cap & (1 << 26) ? "pm " : "",
1817 cap & (1 << 25) ? "led " : "",
1818
1819 cap & (1 << 24) ? "clo " : "",
1820 cap & (1 << 19) ? "nz " : "",
1821 cap & (1 << 18) ? "only " : "",
1822 cap & (1 << 17) ? "pmp " : "",
1823 cap & (1 << 15) ? "pio " : "",
1824 cap & (1 << 14) ? "slum " : "",
1825 cap & (1 << 13) ? "part " : ""
1826 );
1827}
1828
Tejun Heo24dc5f32007-01-20 16:00:28 +09001829static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830{
1831 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09001832 struct ata_port_info pi = ahci_port_info[ent->driver_data];
1833 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001834 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001836 struct ata_host *host;
1837 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838
1839 VPRINTK("ENTER\n");
1840
Tejun Heo12fad3f2006-05-15 21:03:55 +09001841 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1842
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001844 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845
Tejun Heo4447d352007-04-17 23:44:08 +09001846 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001847 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 if (rc)
1849 return rc;
1850
Tejun Heo0d5ff562007-02-01 15:06:36 +09001851 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1852 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001853 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001854 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001855 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856
Jeff Garzikcd70c262007-07-08 02:29:42 -04001857 if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
Jeff Garzik907f4672005-05-12 15:03:42 -04001858 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859
Tejun Heo24dc5f32007-01-20 16:00:28 +09001860 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1861 if (!hpriv)
1862 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863
Tejun Heo4447d352007-04-17 23:44:08 +09001864 /* save initial config */
1865 ahci_save_initial_config(pdev, &pi, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
Tejun Heo4447d352007-04-17 23:44:08 +09001867 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09001868 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09001869 pi.flags |= ATA_FLAG_NCQ;
1870
1871 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
1872 if (!host)
1873 return -ENOMEM;
1874 host->iomap = pcim_iomap_table(pdev);
1875 host->private_data = hpriv;
1876
1877 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001878 struct ata_port *ap = host->ports[i];
1879 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001880
Tejun Heocbcdd872007-08-18 13:14:55 +09001881 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1882 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1883 0x100 + ap->port_no * 0x80, "port");
1884
Jeff Garzikdab632e2007-05-28 08:33:01 -04001885 /* standard SATA port setup */
Tejun Heo203ef6c2007-07-16 14:29:40 +09001886 if (hpriv->port_map & (1 << i))
Tejun Heo4447d352007-04-17 23:44:08 +09001887 ap->ioaddr.cmd_addr = port_mmio;
Jeff Garzikdab632e2007-05-28 08:33:01 -04001888
1889 /* disabled/not-implemented port */
1890 else
1891 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001892 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893
1894 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001895 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001897 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898
Tejun Heo4447d352007-04-17 23:44:08 +09001899 rc = ahci_reset_controller(host);
1900 if (rc)
1901 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001902
Tejun Heo4447d352007-04-17 23:44:08 +09001903 ahci_init_controller(host);
1904 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905
Tejun Heo4447d352007-04-17 23:44:08 +09001906 pci_set_master(pdev);
1907 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1908 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001909}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910
1911static int __init ahci_init(void)
1912{
Pavel Roskinb7887192006-08-10 18:13:18 +09001913 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914}
1915
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916static void __exit ahci_exit(void)
1917{
1918 pci_unregister_driver(&ahci_pci_driver);
1919}
1920
1921
1922MODULE_AUTHOR("Jeff Garzik");
1923MODULE_DESCRIPTION("AHCI SATA low-level driver");
1924MODULE_LICENSE("GPL");
1925MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001926MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927
1928module_init(ahci_init);
1929module_exit(ahci_exit);