blob: cc1e8eb98322a05db24379c4703226453c3d49a6 [file] [log] [blame]
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Kiran Kandic3b24402012-06-11 00:05:59 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
14#include <linux/firmware.h>
15#include <linux/slab.h>
16#include <linux/platform_device.h>
17#include <linux/device.h>
18#include <linux/printk.h>
19#include <linux/ratelimit.h>
20#include <linux/debugfs.h>
Joonwoo Park9bbb4d12012-11-09 19:58:11 -080021#include <linux/wait.h>
22#include <linux/bitops.h>
Kiran Kandic3b24402012-06-11 00:05:59 -070023#include <linux/mfd/wcd9xxx/core.h>
24#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
25#include <linux/mfd/wcd9xxx/wcd9320_registers.h>
26#include <linux/mfd/wcd9xxx/pdata.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/soc-dapm.h>
31#include <sound/tlv.h>
32#include <linux/bitops.h>
33#include <linux/delay.h>
34#include <linux/pm_runtime.h>
35#include <linux/kernel.h>
36#include <linux/gpio.h>
37#include "wcd9320.h"
Joonwoo Parka8890262012-10-15 12:04:27 -070038#include "wcd9xxx-resmgr.h"
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -080039#include "wcd9xxx-common.h"
Kiran Kandic3b24402012-06-11 00:05:59 -070040
Joonwoo Park1d05bb92013-03-07 16:55:06 -080041#define TAIKO_MAD_SLIMBUS_TX_PORT 12
42#define TAIKO_MAD_AUDIO_FIRMWARE_PATH "wcd9320/wcd9320_mad_audio.bin"
43
Joonwoo Park125cd4e2012-12-11 15:16:11 -080044static atomic_t kp_taiko_priv;
45static int spkr_drv_wrnd_param_set(const char *val,
46 const struct kernel_param *kp);
47static int spkr_drv_wrnd = 1;
48
49static struct kernel_param_ops spkr_drv_wrnd_param_ops = {
50 .set = spkr_drv_wrnd_param_set,
51 .get = param_get_int,
52};
Joonwoo Park1d05bb92013-03-07 16:55:06 -080053
54static struct afe_param_slimbus_slave_port_cfg taiko_slimbus_slave_port_cfg = {
55 .minor_version = 1,
56 .slimbus_dev_id = AFE_SLIMBUS_DEVICE_1,
57 .slave_dev_pgd_la = 0,
58 .slave_dev_intfdev_la = 0,
59 .bit_width = 16,
60 .data_format = 0,
61 .num_channels = 1
62};
63
64enum {
65 RESERVED = 0,
66 AANC_LPF_FF_FB = 1,
67 AANC_LPF_COEFF_MSB,
68 AANC_LPF_COEFF_LSB,
69 HW_MAD_AUDIO_ENABLE,
70 HW_MAD_ULTR_ENABLE,
71 HW_MAD_BEACON_ENABLE,
72 HW_MAD_AUDIO_SLEEP_TIME,
73 HW_MAD_ULTR_SLEEP_TIME,
74 HW_MAD_BEACON_SLEEP_TIME,
75 HW_MAD_TX_AUDIO_SWITCH_OFF,
76 HW_MAD_TX_ULTR_SWITCH_OFF,
77 HW_MAD_TX_BEACON_SWITCH_OFF,
78 MAD_AUDIO_INT_DEST_SELECT_REG,
79 MAD_ULT_INT_DEST_SELECT_REG,
80 MAD_BEACON_INT_DEST_SELECT_REG,
81 MAD_CLIP_INT_DEST_SELECT_REG,
82 MAD_VBAT_INT_DEST_SELECT_REG,
83 MAD_AUDIO_INT_MASK_REG,
84 MAD_ULT_INT_MASK_REG,
85 MAD_BEACON_INT_MASK_REG,
86 MAD_CLIP_INT_MASK_REG,
87 MAD_VBAT_INT_MASK_REG,
88 MAD_AUDIO_INT_STATUS_REG,
89 MAD_ULT_INT_STATUS_REG,
90 MAD_BEACON_INT_STATUS_REG,
91 MAD_CLIP_INT_STATUS_REG,
92 MAD_VBAT_INT_STATUS_REG,
93 MAD_AUDIO_INT_CLEAR_REG,
94 MAD_ULT_INT_CLEAR_REG,
95 MAD_BEACON_INT_CLEAR_REG,
96 MAD_CLIP_INT_CLEAR_REG,
97 MAD_VBAT_INT_CLEAR_REG,
98 SB_PGD_PORT_TX_WATERMARK_n,
99 SB_PGD_PORT_TX_ENABLE_n,
100 SB_PGD_PORT_RX_WATERMARK_n,
101 SB_PGD_PORT_RX_ENABLE_n,
Damir Didjustodcfdff82013-03-21 23:26:41 -0700102 SB_PGD_TX_PORTn_MULTI_CHNL_0,
103 SB_PGD_TX_PORTn_MULTI_CHNL_1,
104 SB_PGD_RX_PORTn_MULTI_CHNL_0,
105 SB_PGD_RX_PORTn_MULTI_CHNL_1,
106 AANC_FF_GAIN_ADAPTIVE,
107 AANC_FFGAIN_ADAPTIVE_EN,
108 AANC_GAIN_CONTROL,
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800109 MAX_CFG_REGISTERS,
110};
111
Damir Didjustodcfdff82013-03-21 23:26:41 -0700112static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800113 {
114 1,
115 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_MAIN_CTL_1),
116 HW_MAD_AUDIO_ENABLE, 0x1, 8, 0
117 },
118 {
119 1,
120 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_AUDIO_CTL_3),
121 HW_MAD_AUDIO_SLEEP_TIME, 0xF, 8, 0
122 },
123 {
124 1,
125 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_AUDIO_CTL_4),
126 HW_MAD_TX_AUDIO_SWITCH_OFF, 0x1, 8, 0
127 },
128 {
129 1,
130 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_DESTN3),
131 MAD_AUDIO_INT_DEST_SELECT_REG, 0x1, 8, 0
132 },
133 {
134 1,
135 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_MASK3),
136 MAD_AUDIO_INT_MASK_REG, 0x1, 8, 0
137 },
138 {
139 1,
140 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_STATUS3),
141 MAD_AUDIO_INT_STATUS_REG, 0x1, 8, 0
142 },
143 {
144 1,
145 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_CLEAR3),
146 MAD_AUDIO_INT_CLEAR_REG, 0x1, 8, 0
147 },
148 {
149 1,
150 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_TX_BASE),
151 SB_PGD_PORT_TX_WATERMARK_n, 0x1E, 8, 0x1
152 },
153 {
154 1,
155 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_TX_BASE),
156 SB_PGD_PORT_TX_ENABLE_n, 0x1, 8, 0x1
157 },
158 {
159 1,
160 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_RX_BASE),
161 SB_PGD_PORT_RX_WATERMARK_n, 0x1E, 8, 0x1
162 },
163 {
164 1,
165 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_RX_BASE),
166 SB_PGD_PORT_RX_ENABLE_n, 0x1, 8, 0x1
Damir Didjustodcfdff82013-03-21 23:26:41 -0700167 },
168 { 1,
169 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_IIR_B1_CTL),
170 AANC_FF_GAIN_ADAPTIVE, 0x4, 8, 0
171 },
172 { 1,
173 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_IIR_B1_CTL),
174 AANC_FFGAIN_ADAPTIVE_EN, 0x8, 8, 0
175 },
176 {
177 1,
178 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_GAIN_CTL),
179 AANC_GAIN_CONTROL, 0xFF, 8, 0
180 },
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800181};
182
Damir Didjustodcfdff82013-03-21 23:26:41 -0700183static struct afe_param_cdc_reg_cfg_data taiko_audio_reg_cfg = {
184 .num_registers = ARRAY_SIZE(audio_reg_cfg),
185 .reg_data = audio_reg_cfg,
186};
187
188static struct afe_param_id_cdc_aanc_version taiko_cdc_aanc_version = {
189 .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
190 .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800191};
192
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800193module_param_cb(spkr_drv_wrnd, &spkr_drv_wrnd_param_ops, &spkr_drv_wrnd, 0644);
194MODULE_PARM_DESC(spkr_drv_wrnd,
195 "Run software workaround to avoid leakage on the speaker drive");
196
Kiran Kandic3b24402012-06-11 00:05:59 -0700197#define WCD9320_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
198 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
199 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
200
Kiran Kandic3b24402012-06-11 00:05:59 -0700201#define NUM_DECIMATORS 10
202#define NUM_INTERPOLATORS 7
203#define BITS_PER_REG 8
Kuirong Wang906ac472012-07-09 12:54:44 -0700204#define TAIKO_TX_PORT_NUMBER 16
Kiran Kandic3b24402012-06-11 00:05:59 -0700205
Kiran Kandic3b24402012-06-11 00:05:59 -0700206#define TAIKO_I2S_MASTER_MODE_MASK 0x08
Damir Didjusto1a353ce2013-04-02 11:45:47 -0700207
208#define TAIKO_DMIC_SAMPLE_RATE_DIV_2 0x0
209#define TAIKO_DMIC_SAMPLE_RATE_DIV_3 0x1
210#define TAIKO_DMIC_SAMPLE_RATE_DIV_4 0x2
211
212#define TAIKO_DMIC_B1_CTL_DIV_2 0x00
213#define TAIKO_DMIC_B1_CTL_DIV_3 0x22
214#define TAIKO_DMIC_B1_CTL_DIV_4 0x44
215
216#define TAIKO_DMIC_B2_CTL_DIV_2 0x00
217#define TAIKO_DMIC_B2_CTL_DIV_3 0x02
218#define TAIKO_DMIC_B2_CTL_DIV_4 0x04
219
220#define TAIKO_ANC_DMIC_X2_ON 0x1
221#define TAIKO_ANC_DMIC_X2_OFF 0x0
Joonwoo Park9bbb4d12012-11-09 19:58:11 -0800222
223#define TAIKO_SLIM_CLOSE_TIMEOUT 1000
224#define TAIKO_SLIM_IRQ_OVERFLOW (1 << 0)
225#define TAIKO_SLIM_IRQ_UNDERFLOW (1 << 1)
226#define TAIKO_SLIM_IRQ_PORT_CLOSED (1 << 2)
Venkat Sudhira50a3762012-11-26 12:12:15 -0800227#define TAIKO_MCLK_CLK_12P288MHZ 12288000
228#define TAIKO_MCLK_CLK_9P6HZ 9600000
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -0800229
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -0800230#define TAIKO_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
231 SNDRV_PCM_FORMAT_S24_LE)
232
233#define TAIKO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
234
Kuirong Wang906ac472012-07-09 12:54:44 -0700235enum {
236 AIF1_PB = 0,
237 AIF1_CAP,
238 AIF2_PB,
239 AIF2_CAP,
240 AIF3_PB,
241 AIF3_CAP,
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -0500242 AIF4_VIFEED,
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800243 AIF4_MAD_TX,
Kuirong Wang906ac472012-07-09 12:54:44 -0700244 NUM_CODEC_DAIS,
Kiran Kandic3b24402012-06-11 00:05:59 -0700245};
246
Kuirong Wang906ac472012-07-09 12:54:44 -0700247enum {
248 RX_MIX1_INP_SEL_ZERO = 0,
249 RX_MIX1_INP_SEL_SRC1,
250 RX_MIX1_INP_SEL_SRC2,
251 RX_MIX1_INP_SEL_IIR1,
252 RX_MIX1_INP_SEL_IIR2,
253 RX_MIX1_INP_SEL_RX1,
254 RX_MIX1_INP_SEL_RX2,
255 RX_MIX1_INP_SEL_RX3,
256 RX_MIX1_INP_SEL_RX4,
257 RX_MIX1_INP_SEL_RX5,
258 RX_MIX1_INP_SEL_RX6,
259 RX_MIX1_INP_SEL_RX7,
260 RX_MIX1_INP_SEL_AUXRX,
261};
262
263#define TAIKO_COMP_DIGITAL_GAIN_OFFSET 3
264
Kiran Kandic3b24402012-06-11 00:05:59 -0700265static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
266static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
267static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
268static struct snd_soc_dai_driver taiko_dai[];
269static const DECLARE_TLV_DB_SCALE(aux_pga_gain, 0, 2, 0);
270
Kiran Kandic3b24402012-06-11 00:05:59 -0700271/* Codec supports 2 IIR filters */
272enum {
273 IIR1 = 0,
274 IIR2,
275 IIR_MAX,
276};
277/* Codec supports 5 bands */
278enum {
279 BAND1 = 0,
280 BAND2,
281 BAND3,
282 BAND4,
283 BAND5,
284 BAND_MAX,
285};
286
287enum {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700288 COMPANDER_0,
289 COMPANDER_1,
Kiran Kandic3b24402012-06-11 00:05:59 -0700290 COMPANDER_2,
291 COMPANDER_MAX,
292};
293
294enum {
295 COMPANDER_FS_8KHZ = 0,
296 COMPANDER_FS_16KHZ,
297 COMPANDER_FS_32KHZ,
298 COMPANDER_FS_48KHZ,
299 COMPANDER_FS_96KHZ,
300 COMPANDER_FS_192KHZ,
301 COMPANDER_FS_MAX,
302};
303
Kiran Kandic3b24402012-06-11 00:05:59 -0700304struct comp_sample_dependent_params {
305 u32 peak_det_timeout;
306 u32 rms_meter_div_fact;
307 u32 rms_meter_resamp_fact;
308};
309
Kiran Kandic3b24402012-06-11 00:05:59 -0700310struct hpf_work {
311 struct taiko_priv *taiko;
312 u32 decimator;
313 u8 tx_hpf_cut_of_freq;
314 struct delayed_work dwork;
315};
316
317static struct hpf_work tx_hpf_work[NUM_DECIMATORS];
318
Kuirong Wang906ac472012-07-09 12:54:44 -0700319static const struct wcd9xxx_ch taiko_rx_chs[TAIKO_RX_MAX] = {
320 WCD9XXX_CH(16, 0),
321 WCD9XXX_CH(17, 1),
322 WCD9XXX_CH(18, 2),
323 WCD9XXX_CH(19, 3),
324 WCD9XXX_CH(20, 4),
325 WCD9XXX_CH(21, 5),
326 WCD9XXX_CH(22, 6),
327 WCD9XXX_CH(23, 7),
328 WCD9XXX_CH(24, 8),
329 WCD9XXX_CH(25, 9),
330 WCD9XXX_CH(26, 10),
331 WCD9XXX_CH(27, 11),
332 WCD9XXX_CH(28, 12),
333};
334
335static const struct wcd9xxx_ch taiko_tx_chs[TAIKO_TX_MAX] = {
336 WCD9XXX_CH(0, 0),
337 WCD9XXX_CH(1, 1),
338 WCD9XXX_CH(2, 2),
339 WCD9XXX_CH(3, 3),
340 WCD9XXX_CH(4, 4),
341 WCD9XXX_CH(5, 5),
342 WCD9XXX_CH(6, 6),
343 WCD9XXX_CH(7, 7),
344 WCD9XXX_CH(8, 8),
345 WCD9XXX_CH(9, 9),
346 WCD9XXX_CH(10, 10),
347 WCD9XXX_CH(11, 11),
348 WCD9XXX_CH(12, 12),
349 WCD9XXX_CH(13, 13),
350 WCD9XXX_CH(14, 14),
351 WCD9XXX_CH(15, 15),
352};
353
354static const u32 vport_check_table[NUM_CODEC_DAIS] = {
355 0, /* AIF1_PB */
356 (1 << AIF2_CAP) | (1 << AIF3_CAP), /* AIF1_CAP */
357 0, /* AIF2_PB */
358 (1 << AIF1_CAP) | (1 << AIF3_CAP), /* AIF2_CAP */
359 0, /* AIF2_PB */
360 (1 << AIF1_CAP) | (1 << AIF2_CAP), /* AIF2_CAP */
361};
362
Venkat Sudhir96dd28c2012-12-04 17:00:19 -0800363static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
364 0, /* AIF1_PB */
365 0, /* AIF1_CAP */
Venkat Sudhir994193b2012-12-17 17:30:51 -0800366 0, /* AIF2_PB */
367 0, /* AIF2_CAP */
Venkat Sudhir96dd28c2012-12-04 17:00:19 -0800368};
369
Kiran Kandic3b24402012-06-11 00:05:59 -0700370struct taiko_priv {
371 struct snd_soc_codec *codec;
Kiran Kandic3b24402012-06-11 00:05:59 -0700372 u32 adc_count;
Kiran Kandic3b24402012-06-11 00:05:59 -0700373 u32 rx_bias_count;
374 s32 dmic_1_2_clk_cnt;
375 s32 dmic_3_4_clk_cnt;
376 s32 dmic_5_6_clk_cnt;
377
Kiran Kandic3b24402012-06-11 00:05:59 -0700378 u32 anc_slot;
Damir Didjusto2cb06bd2013-01-30 23:14:55 -0800379 bool anc_func;
Kiran Kandic3b24402012-06-11 00:05:59 -0700380
Kiran Kandic3b24402012-06-11 00:05:59 -0700381 /*track taiko interface type*/
382 u8 intf_type;
383
Kiran Kandic3b24402012-06-11 00:05:59 -0700384 /* num of slim ports required */
Kuirong Wang906ac472012-07-09 12:54:44 -0700385 struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
Kiran Kandic3b24402012-06-11 00:05:59 -0700386
387 /*compander*/
388 int comp_enabled[COMPANDER_MAX];
389 u32 comp_fs[COMPANDER_MAX];
390
391 /* Maintain the status of AUX PGA */
392 int aux_pga_cnt;
393 u8 aux_l_gain;
394 u8 aux_r_gain;
395
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800396 bool spkr_pa_widget_on;
397
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800398 struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
399
Joonwoo Parka8890262012-10-15 12:04:27 -0700400 /* resmgr module */
401 struct wcd9xxx_resmgr resmgr;
402 /* mbhc module */
403 struct wcd9xxx_mbhc mbhc;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -0800404
405 /* class h specific data */
406 struct wcd9xxx_clsh_cdc_data clsh_d;
407
Kiran Kandic3b24402012-06-11 00:05:59 -0700408};
409
Kiran Kandic3b24402012-06-11 00:05:59 -0700410static const u32 comp_shift[] = {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700411 4, /* Compander 0's clock source is on interpolator 7 */
Kiran Kandic3b24402012-06-11 00:05:59 -0700412 0,
413 2,
414};
415
416static const int comp_rx_path[] = {
417 COMPANDER_1,
418 COMPANDER_1,
419 COMPANDER_2,
420 COMPANDER_2,
421 COMPANDER_2,
422 COMPANDER_2,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700423 COMPANDER_0,
Kiran Kandic3b24402012-06-11 00:05:59 -0700424 COMPANDER_MAX,
425};
426
427static const struct comp_sample_dependent_params comp_samp_params[] = {
428 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700429 /* 8 Khz */
430 .peak_det_timeout = 0x02,
431 .rms_meter_div_fact = 0x09,
432 .rms_meter_resamp_fact = 0x06,
Kiran Kandic3b24402012-06-11 00:05:59 -0700433 },
434 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700435 /* 16 Khz */
436 .peak_det_timeout = 0x03,
437 .rms_meter_div_fact = 0x0A,
438 .rms_meter_resamp_fact = 0x0C,
439 },
440 {
441 /* 32 Khz */
442 .peak_det_timeout = 0x05,
443 .rms_meter_div_fact = 0x0B,
444 .rms_meter_resamp_fact = 0x1E,
445 },
446 {
447 /* 48 Khz */
448 .peak_det_timeout = 0x05,
449 .rms_meter_div_fact = 0x0B,
Kiran Kandic3b24402012-06-11 00:05:59 -0700450 .rms_meter_resamp_fact = 0x28,
451 },
Kiran Kandic3b24402012-06-11 00:05:59 -0700452 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700453 /* 96 Khz */
454 .peak_det_timeout = 0x06,
455 .rms_meter_div_fact = 0x0C,
456 .rms_meter_resamp_fact = 0x50,
Kiran Kandic3b24402012-06-11 00:05:59 -0700457 },
Kiran Kandic3b24402012-06-11 00:05:59 -0700458 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700459 /* 192 Khz */
460 .peak_det_timeout = 0x07,
461 .rms_meter_div_fact = 0xD,
462 .rms_meter_resamp_fact = 0xA0,
Kiran Kandic3b24402012-06-11 00:05:59 -0700463 },
464};
465
466static unsigned short rx_digital_gain_reg[] = {
467 TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL,
468 TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL,
469 TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL,
470 TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL,
471 TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL,
472 TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL,
473 TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL,
474};
475
476
477static unsigned short tx_digital_gain_reg[] = {
478 TAIKO_A_CDC_TX1_VOL_CTL_GAIN,
479 TAIKO_A_CDC_TX2_VOL_CTL_GAIN,
480 TAIKO_A_CDC_TX3_VOL_CTL_GAIN,
481 TAIKO_A_CDC_TX4_VOL_CTL_GAIN,
482 TAIKO_A_CDC_TX5_VOL_CTL_GAIN,
483 TAIKO_A_CDC_TX6_VOL_CTL_GAIN,
484 TAIKO_A_CDC_TX7_VOL_CTL_GAIN,
485 TAIKO_A_CDC_TX8_VOL_CTL_GAIN,
486 TAIKO_A_CDC_TX9_VOL_CTL_GAIN,
487 TAIKO_A_CDC_TX10_VOL_CTL_GAIN,
488};
489
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800490static int spkr_drv_wrnd_param_set(const char *val,
491 const struct kernel_param *kp)
492{
493 struct snd_soc_codec *codec;
494 int ret, old;
495 struct taiko_priv *priv;
496
497 priv = (struct taiko_priv *)atomic_read(&kp_taiko_priv);
498 if (!priv) {
499 pr_debug("%s: codec isn't yet registered\n", __func__);
500 return 0;
501 }
502
503 WCD9XXX_BCL_LOCK(&priv->resmgr);
504 old = spkr_drv_wrnd;
505 ret = param_set_int(val, kp);
506 if (ret) {
507 WCD9XXX_BCL_UNLOCK(&priv->resmgr);
508 return ret;
509 }
510
511 pr_debug("%s: spkr_drv_wrnd %d -> %d\n", __func__, old, spkr_drv_wrnd);
512 codec = priv->codec;
513 if (old == 0 && spkr_drv_wrnd == 1) {
514 wcd9xxx_resmgr_get_bandgap(&priv->resmgr,
515 WCD9XXX_BANDGAP_AUDIO_MODE);
516 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
517 } else if (old == 1 && spkr_drv_wrnd == 0) {
518 wcd9xxx_resmgr_put_bandgap(&priv->resmgr,
519 WCD9XXX_BANDGAP_AUDIO_MODE);
520 if (!priv->spkr_pa_widget_on)
521 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
522 0x00);
523 }
524
525 WCD9XXX_BCL_UNLOCK(&priv->resmgr);
526 return 0;
527}
528
Kiran Kandic3b24402012-06-11 00:05:59 -0700529static int taiko_get_anc_slot(struct snd_kcontrol *kcontrol,
530 struct snd_ctl_elem_value *ucontrol)
531{
532 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
533 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
534 ucontrol->value.integer.value[0] = taiko->anc_slot;
535 return 0;
536}
537
538static int taiko_put_anc_slot(struct snd_kcontrol *kcontrol,
539 struct snd_ctl_elem_value *ucontrol)
540{
541 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
542 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
543 taiko->anc_slot = ucontrol->value.integer.value[0];
544 return 0;
545}
546
Damir Didjusto2cb06bd2013-01-30 23:14:55 -0800547static int taiko_get_anc_func(struct snd_kcontrol *kcontrol,
548 struct snd_ctl_elem_value *ucontrol)
549{
550 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
551 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
552
553 ucontrol->value.integer.value[0] = (taiko->anc_func == true ? 1 : 0);
554 return 0;
555}
556
557static int taiko_put_anc_func(struct snd_kcontrol *kcontrol,
558 struct snd_ctl_elem_value *ucontrol)
559{
560 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
561 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
562 struct snd_soc_dapm_context *dapm = &codec->dapm;
563
564 mutex_lock(&dapm->codec->mutex);
565 taiko->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
566
567 dev_dbg(codec->dev, "%s: anc_func %x", __func__, taiko->anc_func);
568
569 if (taiko->anc_func == true) {
570 snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
571 snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
572 snd_soc_dapm_enable_pin(dapm, "ANC HEADPHONE");
573 snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
574 snd_soc_dapm_enable_pin(dapm, "ANC EAR");
575 snd_soc_dapm_disable_pin(dapm, "HPHR");
576 snd_soc_dapm_disable_pin(dapm, "HPHL");
577 snd_soc_dapm_disable_pin(dapm, "HEADPHONE");
578 snd_soc_dapm_disable_pin(dapm, "EAR PA");
579 snd_soc_dapm_disable_pin(dapm, "EAR");
580 } else {
581 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
582 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
583 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
584 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
585 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
586 snd_soc_dapm_enable_pin(dapm, "HPHR");
587 snd_soc_dapm_enable_pin(dapm, "HPHL");
588 snd_soc_dapm_enable_pin(dapm, "HEADPHONE");
589 snd_soc_dapm_enable_pin(dapm, "EAR PA");
590 snd_soc_dapm_enable_pin(dapm, "EAR");
591 }
592 snd_soc_dapm_sync(dapm);
593 mutex_unlock(&dapm->codec->mutex);
594 return 0;
595}
596
Kiran Kandic3b24402012-06-11 00:05:59 -0700597static int taiko_get_iir_enable_audio_mixer(
598 struct snd_kcontrol *kcontrol,
599 struct snd_ctl_elem_value *ucontrol)
600{
601 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
602 int iir_idx = ((struct soc_multi_mixer_control *)
603 kcontrol->private_value)->reg;
604 int band_idx = ((struct soc_multi_mixer_control *)
605 kcontrol->private_value)->shift;
606
607 ucontrol->value.integer.value[0] =
Ben Romberger205e14d2013-02-06 12:31:53 -0800608 (snd_soc_read(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx)) &
609 (1 << band_idx)) != 0;
Kiran Kandic3b24402012-06-11 00:05:59 -0700610
611 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
612 iir_idx, band_idx,
613 (uint32_t)ucontrol->value.integer.value[0]);
614 return 0;
615}
616
617static int taiko_put_iir_enable_audio_mixer(
618 struct snd_kcontrol *kcontrol,
619 struct snd_ctl_elem_value *ucontrol)
620{
621 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
622 int iir_idx = ((struct soc_multi_mixer_control *)
623 kcontrol->private_value)->reg;
624 int band_idx = ((struct soc_multi_mixer_control *)
625 kcontrol->private_value)->shift;
626 int value = ucontrol->value.integer.value[0];
627
628 /* Mask first 5 bits, 6-8 are reserved */
629 snd_soc_update_bits(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx),
630 (1 << band_idx), (value << band_idx));
631
632 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
Ben Romberger205e14d2013-02-06 12:31:53 -0800633 iir_idx, band_idx,
634 ((snd_soc_read(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx)) &
635 (1 << band_idx)) != 0));
Kiran Kandic3b24402012-06-11 00:05:59 -0700636 return 0;
637}
638static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
639 int iir_idx, int band_idx,
640 int coeff_idx)
641{
Ben Romberger205e14d2013-02-06 12:31:53 -0800642 uint32_t value = 0;
643
Kiran Kandic3b24402012-06-11 00:05:59 -0700644 /* Address does not automatically update if reading */
645 snd_soc_write(codec,
646 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
Ben Romberger205e14d2013-02-06 12:31:53 -0800647 ((band_idx * BAND_MAX + coeff_idx)
648 * sizeof(uint32_t)) & 0x7F);
649
650 value |= snd_soc_read(codec,
651 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx));
652
653 snd_soc_write(codec,
654 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
655 ((band_idx * BAND_MAX + coeff_idx)
656 * sizeof(uint32_t) + 1) & 0x7F);
657
658 value |= (snd_soc_read(codec,
659 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 8);
660
661 snd_soc_write(codec,
662 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
663 ((band_idx * BAND_MAX + coeff_idx)
664 * sizeof(uint32_t) + 2) & 0x7F);
665
666 value |= (snd_soc_read(codec,
667 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 16);
668
669 snd_soc_write(codec,
670 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
671 ((band_idx * BAND_MAX + coeff_idx)
672 * sizeof(uint32_t) + 3) & 0x7F);
Kiran Kandic3b24402012-06-11 00:05:59 -0700673
674 /* Mask bits top 2 bits since they are reserved */
Ben Romberger205e14d2013-02-06 12:31:53 -0800675 value |= ((snd_soc_read(codec,
676 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) & 0x3F) << 24);
677
678 return value;
Kiran Kandic3b24402012-06-11 00:05:59 -0700679}
680
681static int taiko_get_iir_band_audio_mixer(
682 struct snd_kcontrol *kcontrol,
683 struct snd_ctl_elem_value *ucontrol)
684{
685 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
686 int iir_idx = ((struct soc_multi_mixer_control *)
687 kcontrol->private_value)->reg;
688 int band_idx = ((struct soc_multi_mixer_control *)
689 kcontrol->private_value)->shift;
690
691 ucontrol->value.integer.value[0] =
692 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
693 ucontrol->value.integer.value[1] =
694 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
695 ucontrol->value.integer.value[2] =
696 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
697 ucontrol->value.integer.value[3] =
698 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
699 ucontrol->value.integer.value[4] =
700 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
701
702 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
703 "%s: IIR #%d band #%d b1 = 0x%x\n"
704 "%s: IIR #%d band #%d b2 = 0x%x\n"
705 "%s: IIR #%d band #%d a1 = 0x%x\n"
706 "%s: IIR #%d band #%d a2 = 0x%x\n",
707 __func__, iir_idx, band_idx,
708 (uint32_t)ucontrol->value.integer.value[0],
709 __func__, iir_idx, band_idx,
710 (uint32_t)ucontrol->value.integer.value[1],
711 __func__, iir_idx, band_idx,
712 (uint32_t)ucontrol->value.integer.value[2],
713 __func__, iir_idx, band_idx,
714 (uint32_t)ucontrol->value.integer.value[3],
715 __func__, iir_idx, band_idx,
716 (uint32_t)ucontrol->value.integer.value[4]);
717 return 0;
718}
719
720static void set_iir_band_coeff(struct snd_soc_codec *codec,
721 int iir_idx, int band_idx,
Ben Romberger205e14d2013-02-06 12:31:53 -0800722 uint32_t value)
Kiran Kandic3b24402012-06-11 00:05:59 -0700723{
Kiran Kandic3b24402012-06-11 00:05:59 -0700724 snd_soc_write(codec,
Ben Romberger205e14d2013-02-06 12:31:53 -0800725 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
726 (value & 0xFF));
727
728 snd_soc_write(codec,
729 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
730 (value >> 8) & 0xFF);
731
732 snd_soc_write(codec,
733 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
734 (value >> 16) & 0xFF);
Kiran Kandic3b24402012-06-11 00:05:59 -0700735
736 /* Mask top 2 bits, 7-8 are reserved */
737 snd_soc_write(codec,
738 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
739 (value >> 24) & 0x3F);
Kiran Kandic3b24402012-06-11 00:05:59 -0700740}
741
742static int taiko_put_iir_band_audio_mixer(
743 struct snd_kcontrol *kcontrol,
744 struct snd_ctl_elem_value *ucontrol)
745{
746 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
747 int iir_idx = ((struct soc_multi_mixer_control *)
748 kcontrol->private_value)->reg;
749 int band_idx = ((struct soc_multi_mixer_control *)
750 kcontrol->private_value)->shift;
751
Ben Romberger205e14d2013-02-06 12:31:53 -0800752 /* Mask top bit it is reserved */
753 /* Updates addr automatically for each B2 write */
754 snd_soc_write(codec,
755 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
756 (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
757
758 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700759 ucontrol->value.integer.value[0]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800760 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700761 ucontrol->value.integer.value[1]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800762 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700763 ucontrol->value.integer.value[2]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800764 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700765 ucontrol->value.integer.value[3]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800766 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700767 ucontrol->value.integer.value[4]);
768
769 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
770 "%s: IIR #%d band #%d b1 = 0x%x\n"
771 "%s: IIR #%d band #%d b2 = 0x%x\n"
772 "%s: IIR #%d band #%d a1 = 0x%x\n"
773 "%s: IIR #%d band #%d a2 = 0x%x\n",
774 __func__, iir_idx, band_idx,
775 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
776 __func__, iir_idx, band_idx,
777 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
778 __func__, iir_idx, band_idx,
779 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
780 __func__, iir_idx, band_idx,
781 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
782 __func__, iir_idx, band_idx,
783 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
784 return 0;
785}
786
Kiran Kandic3b24402012-06-11 00:05:59 -0700787static int taiko_get_compander(struct snd_kcontrol *kcontrol,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700788 struct snd_ctl_elem_value *ucontrol)
Kiran Kandic3b24402012-06-11 00:05:59 -0700789{
790
791 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
792 int comp = ((struct soc_multi_mixer_control *)
Joonwoo Parkc7731432012-10-17 12:41:44 -0700793 kcontrol->private_value)->shift;
Kiran Kandic3b24402012-06-11 00:05:59 -0700794 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
795
796 ucontrol->value.integer.value[0] = taiko->comp_enabled[comp];
Kiran Kandic3b24402012-06-11 00:05:59 -0700797 return 0;
798}
799
800static int taiko_set_compander(struct snd_kcontrol *kcontrol,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700801 struct snd_ctl_elem_value *ucontrol)
Kiran Kandic3b24402012-06-11 00:05:59 -0700802{
803 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
804 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
805 int comp = ((struct soc_multi_mixer_control *)
Joonwoo Parkc7731432012-10-17 12:41:44 -0700806 kcontrol->private_value)->shift;
Kiran Kandic3b24402012-06-11 00:05:59 -0700807 int value = ucontrol->value.integer.value[0];
808
Joonwoo Parkc7731432012-10-17 12:41:44 -0700809 pr_debug("%s: Compander %d enable current %d, new %d\n",
810 __func__, comp, taiko->comp_enabled[comp], value);
Kiran Kandic3b24402012-06-11 00:05:59 -0700811 taiko->comp_enabled[comp] = value;
812 return 0;
813}
814
Joonwoo Parkc7731432012-10-17 12:41:44 -0700815static int taiko_config_gain_compander(struct snd_soc_codec *codec,
816 int comp, bool enable)
817{
818 int ret = 0;
819
820 switch (comp) {
821 case COMPANDER_0:
822 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_GAIN,
823 1 << 2, !enable << 2);
824 break;
825 case COMPANDER_1:
826 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_L_GAIN,
827 1 << 5, !enable << 5);
828 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_R_GAIN,
829 1 << 5, !enable << 5);
830 break;
831 case COMPANDER_2:
832 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_1_GAIN,
833 1 << 5, !enable << 5);
834 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_3_GAIN,
835 1 << 5, !enable << 5);
836 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_2_GAIN,
837 1 << 5, !enable << 5);
838 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_4_GAIN,
839 1 << 5, !enable << 5);
840 break;
841 default:
842 WARN_ON(1);
843 ret = -EINVAL;
844 }
845
846 return ret;
847}
848
849static void taiko_discharge_comp(struct snd_soc_codec *codec, int comp)
850{
851 /* Update RSM to 1, DIVF to 5 */
852 snd_soc_write(codec, TAIKO_A_CDC_COMP0_B3_CTL + (comp * 8), 1);
853 snd_soc_update_bits(codec, TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8), 0xF0,
854 1 << 5);
855 /* Wait for 1ms */
856 usleep_range(1000, 1000);
857}
Kiran Kandic3b24402012-06-11 00:05:59 -0700858
859static int taiko_config_compander(struct snd_soc_dapm_widget *w,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700860 struct snd_kcontrol *kcontrol, int event)
Kiran Kandic3b24402012-06-11 00:05:59 -0700861{
Joonwoo Parkc7731432012-10-17 12:41:44 -0700862 int mask, emask;
863 bool timedout;
864 unsigned long timeout;
Kiran Kandic3b24402012-06-11 00:05:59 -0700865 struct snd_soc_codec *codec = w->codec;
866 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parkc7731432012-10-17 12:41:44 -0700867 const int comp = w->shift;
868 const u32 rate = taiko->comp_fs[comp];
869 const struct comp_sample_dependent_params *comp_params =
870 &comp_samp_params[rate];
Kiran Kandic3b24402012-06-11 00:05:59 -0700871
Joonwoo Parkc7731432012-10-17 12:41:44 -0700872 pr_debug("%s: %s event %d compander %d, enabled %d", __func__,
873 w->name, event, comp, taiko->comp_enabled[comp]);
874
875 if (!taiko->comp_enabled[comp])
876 return 0;
877
878 /* Compander 0 has single channel */
879 mask = (comp == COMPANDER_0 ? 0x01 : 0x03);
880 emask = (comp == COMPANDER_0 ? 0x02 : 0x03);
Kiran Kandid2b46332012-10-05 12:04:00 -0700881
Kiran Kandic3b24402012-06-11 00:05:59 -0700882 switch (event) {
883 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parkc7731432012-10-17 12:41:44 -0700884 /* Set gain source to compander */
885 taiko_config_gain_compander(codec, comp, true);
886 /* Enable RX interpolation path clocks */
887 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_B2_CTL,
888 mask << comp_shift[comp],
889 mask << comp_shift[comp]);
890
891 taiko_discharge_comp(codec, comp);
892
893 /* Clear compander halt */
894 snd_soc_update_bits(codec, TAIKO_A_CDC_COMP0_B1_CTL +
895 (comp * 8),
896 1 << 2, 0);
897 /* Toggle compander reset bits */
898 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
899 mask << comp_shift[comp],
900 mask << comp_shift[comp]);
901 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
902 mask << comp_shift[comp], 0);
Kiran Kandic3b24402012-06-11 00:05:59 -0700903 break;
904 case SND_SOC_DAPM_POST_PMU:
Joonwoo Parkc7731432012-10-17 12:41:44 -0700905 /* Set sample rate dependent paramater */
906 snd_soc_update_bits(codec,
907 TAIKO_A_CDC_COMP0_FS_CFG + (comp * 8),
908 0x07, rate);
909 snd_soc_write(codec, TAIKO_A_CDC_COMP0_B3_CTL + (comp * 8),
910 comp_params->rms_meter_resamp_fact);
911 snd_soc_update_bits(codec,
912 TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8),
913 0x0F, comp_params->peak_det_timeout);
914 snd_soc_update_bits(codec,
915 TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8),
916 0xF0, comp_params->rms_meter_div_fact << 4);
917 /* Compander enable */
918 snd_soc_update_bits(codec, TAIKO_A_CDC_COMP0_B1_CTL +
919 (comp * 8), emask, emask);
Kiran Kandic3b24402012-06-11 00:05:59 -0700920 break;
921 case SND_SOC_DAPM_PRE_PMD:
Joonwoo Parkc7731432012-10-17 12:41:44 -0700922 /* Halt compander */
923 snd_soc_update_bits(codec,
924 TAIKO_A_CDC_COMP0_B1_CTL + (comp * 8),
925 1 << 2, 1 << 2);
926 /* Wait up to a second for shutdown complete */
927 timeout = jiffies + HZ;
928 do {
929 if ((snd_soc_read(codec,
930 TAIKO_A_CDC_COMP0_SHUT_DOWN_STATUS +
931 (comp * 8)) & mask) == mask)
932 break;
933 } while (!(timedout = time_after(jiffies, timeout)));
934 pr_debug("%s: Compander %d shutdown %s in %dms\n", __func__,
935 comp, timedout ? "timedout" : "completed",
936 jiffies_to_msecs(timeout - HZ - jiffies));
Kiran Kandic3b24402012-06-11 00:05:59 -0700937 break;
938 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parkc7731432012-10-17 12:41:44 -0700939 /* Disable compander */
940 snd_soc_update_bits(codec,
941 TAIKO_A_CDC_COMP0_B1_CTL + (comp * 8),
942 emask, 0x00);
943 /* Turn off the clock for compander in pair */
944 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_B2_CTL,
945 mask << comp_shift[comp], 0);
946 /* Set gain source to register */
947 taiko_config_gain_compander(codec, comp, false);
Kiran Kandic3b24402012-06-11 00:05:59 -0700948 break;
949 }
950 return 0;
951}
952
Kiran Kandiec0db5c2013-03-08 16:03:58 -0800953
Kiran Kandic3b24402012-06-11 00:05:59 -0700954
Damir Didjusto2cb06bd2013-01-30 23:14:55 -0800955static const char *const taiko_anc_func_text[] = {"OFF", "ON"};
956static const struct soc_enum taiko_anc_func_enum =
957 SOC_ENUM_SINGLE_EXT(2, taiko_anc_func_text);
958
959static const char *const tabla_ear_pa_gain_text[] = {"POS_6_DB", "POS_2_DB"};
960static const struct soc_enum tabla_ear_pa_gain_enum[] = {
961 SOC_ENUM_SINGLE_EXT(2, tabla_ear_pa_gain_text),
962};
963
Kiran Kandic3b24402012-06-11 00:05:59 -0700964/*cut of frequency for high pass filter*/
965static const char * const cf_text[] = {
966 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
967};
968
969static const struct soc_enum cf_dec1_enum =
970 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
971
972static const struct soc_enum cf_dec2_enum =
973 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
974
975static const struct soc_enum cf_dec3_enum =
976 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
977
978static const struct soc_enum cf_dec4_enum =
979 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
980
981static const struct soc_enum cf_dec5_enum =
982 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX5_MUX_CTL, 4, 3, cf_text);
983
984static const struct soc_enum cf_dec6_enum =
985 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX6_MUX_CTL, 4, 3, cf_text);
986
987static const struct soc_enum cf_dec7_enum =
988 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX7_MUX_CTL, 4, 3, cf_text);
989
990static const struct soc_enum cf_dec8_enum =
991 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX8_MUX_CTL, 4, 3, cf_text);
992
993static const struct soc_enum cf_dec9_enum =
994 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX9_MUX_CTL, 4, 3, cf_text);
995
996static const struct soc_enum cf_dec10_enum =
997 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX10_MUX_CTL, 4, 3, cf_text);
998
999static const struct soc_enum cf_rxmix1_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001000 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX1_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001001
1002static const struct soc_enum cf_rxmix2_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001003 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX2_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001004
1005static const struct soc_enum cf_rxmix3_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001006 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX3_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001007
1008static const struct soc_enum cf_rxmix4_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001009 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX4_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001010
1011static const struct soc_enum cf_rxmix5_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001012 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX5_B4_CTL, 0, 3, cf_text)
Kiran Kandic3b24402012-06-11 00:05:59 -07001013;
1014static const struct soc_enum cf_rxmix6_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001015 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX6_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001016
1017static const struct soc_enum cf_rxmix7_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001018 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX7_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001019
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08001020static const char * const class_h_dsm_text[] = {
1021 "ZERO", "DSM_HPHL_RX1", "DSM_SPKR_RX7"
1022};
1023
1024static const struct soc_enum class_h_dsm_enum =
1025 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_CLSH_CTL, 4, 3, class_h_dsm_text);
1026
1027static const struct snd_kcontrol_new class_h_dsm_mux =
1028 SOC_DAPM_ENUM("CLASS_H_DSM MUX Mux", class_h_dsm_enum);
1029
1030
Kiran Kandic3b24402012-06-11 00:05:59 -07001031static const struct snd_kcontrol_new taiko_snd_controls[] = {
1032
Kiran Kandic3b24402012-06-11 00:05:59 -07001033 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL,
1034 -84, 40, digital_gain),
1035 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL,
1036 -84, 40, digital_gain),
1037 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL,
1038 -84, 40, digital_gain),
1039 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL,
1040 -84, 40, digital_gain),
1041 SOC_SINGLE_S8_TLV("RX5 Digital Volume", TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL,
1042 -84, 40, digital_gain),
1043 SOC_SINGLE_S8_TLV("RX6 Digital Volume", TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL,
1044 -84, 40, digital_gain),
1045 SOC_SINGLE_S8_TLV("RX7 Digital Volume", TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL,
1046 -84, 40, digital_gain),
1047
1048 SOC_SINGLE_S8_TLV("DEC1 Volume", TAIKO_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
1049 digital_gain),
1050 SOC_SINGLE_S8_TLV("DEC2 Volume", TAIKO_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
1051 digital_gain),
1052 SOC_SINGLE_S8_TLV("DEC3 Volume", TAIKO_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
1053 digital_gain),
1054 SOC_SINGLE_S8_TLV("DEC4 Volume", TAIKO_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
1055 digital_gain),
1056 SOC_SINGLE_S8_TLV("DEC5 Volume", TAIKO_A_CDC_TX5_VOL_CTL_GAIN, -84, 40,
1057 digital_gain),
1058 SOC_SINGLE_S8_TLV("DEC6 Volume", TAIKO_A_CDC_TX6_VOL_CTL_GAIN, -84, 40,
1059 digital_gain),
1060 SOC_SINGLE_S8_TLV("DEC7 Volume", TAIKO_A_CDC_TX7_VOL_CTL_GAIN, -84, 40,
1061 digital_gain),
1062 SOC_SINGLE_S8_TLV("DEC8 Volume", TAIKO_A_CDC_TX8_VOL_CTL_GAIN, -84, 40,
1063 digital_gain),
1064 SOC_SINGLE_S8_TLV("DEC9 Volume", TAIKO_A_CDC_TX9_VOL_CTL_GAIN, -84, 40,
1065 digital_gain),
1066 SOC_SINGLE_S8_TLV("DEC10 Volume", TAIKO_A_CDC_TX10_VOL_CTL_GAIN, -84,
1067 40, digital_gain),
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001068
Kiran Kandic3b24402012-06-11 00:05:59 -07001069 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TAIKO_A_CDC_IIR1_GAIN_B1_CTL, -84,
1070 40, digital_gain),
1071 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TAIKO_A_CDC_IIR1_GAIN_B2_CTL, -84,
1072 40, digital_gain),
1073 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TAIKO_A_CDC_IIR1_GAIN_B3_CTL, -84,
1074 40, digital_gain),
1075 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TAIKO_A_CDC_IIR1_GAIN_B4_CTL, -84,
1076 40, digital_gain),
Fred Oh456fcb52013-02-28 19:08:15 -08001077 SOC_SINGLE_S8_TLV("IIR2 INP1 Volume", TAIKO_A_CDC_IIR2_GAIN_B1_CTL, -84,
1078 40, digital_gain),
1079 SOC_SINGLE_S8_TLV("IIR2 INP2 Volume", TAIKO_A_CDC_IIR2_GAIN_B2_CTL, -84,
1080 40, digital_gain),
1081 SOC_SINGLE_S8_TLV("IIR2 INP3 Volume", TAIKO_A_CDC_IIR2_GAIN_B3_CTL, -84,
1082 40, digital_gain),
1083 SOC_SINGLE_S8_TLV("IIR2 INP4 Volume", TAIKO_A_CDC_IIR2_GAIN_B4_CTL, -84,
1084 40, digital_gain),
1085 SOC_SINGLE_TLV("ADC1 Volume", TAIKO_A_TX_1_2_EN, 5, 3, 0, analog_gain),
1086 SOC_SINGLE_TLV("ADC2 Volume", TAIKO_A_TX_1_2_EN, 1, 3, 0, analog_gain),
1087 SOC_SINGLE_TLV("ADC3 Volume", TAIKO_A_TX_3_4_EN, 5, 3, 0, analog_gain),
1088 SOC_SINGLE_TLV("ADC4 Volume", TAIKO_A_TX_3_4_EN, 1, 3, 0, analog_gain),
1089 SOC_SINGLE_TLV("ADC5 Volume", TAIKO_A_TX_5_6_EN, 5, 3, 0, analog_gain),
1090 SOC_SINGLE_TLV("ADC6 Volume", TAIKO_A_TX_5_6_EN, 1, 3, 0, analog_gain),
1091
Kiran Kandic3b24402012-06-11 00:05:59 -07001092
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08001093 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, taiko_get_anc_slot,
Kiran Kandic3b24402012-06-11 00:05:59 -07001094 taiko_put_anc_slot),
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08001095 SOC_ENUM_EXT("ANC Function", taiko_anc_func_enum, taiko_get_anc_func,
1096 taiko_put_anc_func),
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001097
Kiran Kandic3b24402012-06-11 00:05:59 -07001098 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
1099 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
1100 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
1101 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
1102 SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
1103 SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
1104 SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
1105 SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
1106 SOC_ENUM("TX9 HPF cut off", cf_dec9_enum),
1107 SOC_ENUM("TX10 HPF cut off", cf_dec10_enum),
1108
1109 SOC_SINGLE("TX1 HPF Switch", TAIKO_A_CDC_TX1_MUX_CTL, 3, 1, 0),
1110 SOC_SINGLE("TX2 HPF Switch", TAIKO_A_CDC_TX2_MUX_CTL, 3, 1, 0),
1111 SOC_SINGLE("TX3 HPF Switch", TAIKO_A_CDC_TX3_MUX_CTL, 3, 1, 0),
1112 SOC_SINGLE("TX4 HPF Switch", TAIKO_A_CDC_TX4_MUX_CTL, 3, 1, 0),
1113 SOC_SINGLE("TX5 HPF Switch", TAIKO_A_CDC_TX5_MUX_CTL, 3, 1, 0),
1114 SOC_SINGLE("TX6 HPF Switch", TAIKO_A_CDC_TX6_MUX_CTL, 3, 1, 0),
1115 SOC_SINGLE("TX7 HPF Switch", TAIKO_A_CDC_TX7_MUX_CTL, 3, 1, 0),
1116 SOC_SINGLE("TX8 HPF Switch", TAIKO_A_CDC_TX8_MUX_CTL, 3, 1, 0),
1117 SOC_SINGLE("TX9 HPF Switch", TAIKO_A_CDC_TX9_MUX_CTL, 3, 1, 0),
1118 SOC_SINGLE("TX10 HPF Switch", TAIKO_A_CDC_TX10_MUX_CTL, 3, 1, 0),
1119
1120 SOC_SINGLE("RX1 HPF Switch", TAIKO_A_CDC_RX1_B5_CTL, 2, 1, 0),
1121 SOC_SINGLE("RX2 HPF Switch", TAIKO_A_CDC_RX2_B5_CTL, 2, 1, 0),
1122 SOC_SINGLE("RX3 HPF Switch", TAIKO_A_CDC_RX3_B5_CTL, 2, 1, 0),
1123 SOC_SINGLE("RX4 HPF Switch", TAIKO_A_CDC_RX4_B5_CTL, 2, 1, 0),
1124 SOC_SINGLE("RX5 HPF Switch", TAIKO_A_CDC_RX5_B5_CTL, 2, 1, 0),
1125 SOC_SINGLE("RX6 HPF Switch", TAIKO_A_CDC_RX6_B5_CTL, 2, 1, 0),
1126 SOC_SINGLE("RX7 HPF Switch", TAIKO_A_CDC_RX7_B5_CTL, 2, 1, 0),
1127
1128 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
1129 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
1130 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
1131 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
1132 SOC_ENUM("RX5 HPF cut off", cf_rxmix5_enum),
1133 SOC_ENUM("RX6 HPF cut off", cf_rxmix6_enum),
1134 SOC_ENUM("RX7 HPF cut off", cf_rxmix7_enum),
1135
1136 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
1137 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1138 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
1139 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1140 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
1141 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1142 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
1143 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1144 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
1145 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1146 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
1147 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1148 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
1149 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1150 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
1151 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1152 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
1153 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1154 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
1155 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1156
1157 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
1158 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1159 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
1160 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1161 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
1162 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1163 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
1164 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1165 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
1166 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1167 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
1168 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1169 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
1170 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1171 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
1172 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1173 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
1174 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1175 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
1176 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1177
Joonwoo Parkc7731432012-10-17 12:41:44 -07001178 SOC_SINGLE_EXT("COMP0 Switch", SND_SOC_NOPM, COMPANDER_0, 1, 0,
1179 taiko_get_compander, taiko_set_compander),
1180 SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
1181 taiko_get_compander, taiko_set_compander),
1182 SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
1183 taiko_get_compander, taiko_set_compander),
Kiran Kandic3b24402012-06-11 00:05:59 -07001184
1185};
1186
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001187static int taiko_pa_gain_get(struct snd_kcontrol *kcontrol,
1188 struct snd_ctl_elem_value *ucontrol)
1189{
1190 u8 ear_pa_gain;
1191 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1192
1193 ear_pa_gain = snd_soc_read(codec, TAIKO_A_RX_EAR_GAIN);
1194
1195 ear_pa_gain = ear_pa_gain >> 5;
1196
1197 ucontrol->value.integer.value[0] = ear_pa_gain;
1198
1199 pr_debug("%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
1200
1201 return 0;
1202}
1203
1204static int taiko_pa_gain_put(struct snd_kcontrol *kcontrol,
1205 struct snd_ctl_elem_value *ucontrol)
1206{
1207 u8 ear_pa_gain;
1208 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1209
1210 pr_debug("%s: ucontrol->value.integer.value[0] = %ld\n", __func__,
1211 ucontrol->value.integer.value[0]);
1212
1213 ear_pa_gain = ucontrol->value.integer.value[0] << 5;
1214
1215 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_GAIN, 0xE0, ear_pa_gain);
1216 return 0;
1217}
1218
1219static const char * const taiko_1_x_ear_pa_gain_text[] = {
1220 "POS_6_DB", "UNDEFINED_1", "UNDEFINED_2", "UNDEFINED_3", "POS_2_DB",
1221 "NEG_2P5_DB", "UNDEFINED_4", "NEG_12_DB"
1222};
1223
1224static const struct soc_enum taiko_1_x_ear_pa_gain_enum =
1225 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(taiko_1_x_ear_pa_gain_text),
1226 taiko_1_x_ear_pa_gain_text);
1227
1228static const struct snd_kcontrol_new taiko_1_x_analog_gain_controls[] = {
1229
1230 SOC_ENUM_EXT("EAR PA Gain", taiko_1_x_ear_pa_gain_enum,
1231 taiko_pa_gain_get, taiko_pa_gain_put),
1232
1233 SOC_SINGLE_TLV("HPHL Volume", TAIKO_A_RX_HPH_L_GAIN, 0, 20, 1,
1234 line_gain),
1235 SOC_SINGLE_TLV("HPHR Volume", TAIKO_A_RX_HPH_R_GAIN, 0, 20, 1,
1236 line_gain),
1237
1238 SOC_SINGLE_TLV("LINEOUT1 Volume", TAIKO_A_RX_LINE_1_GAIN, 0, 20, 1,
1239 line_gain),
1240 SOC_SINGLE_TLV("LINEOUT2 Volume", TAIKO_A_RX_LINE_2_GAIN, 0, 20, 1,
1241 line_gain),
1242 SOC_SINGLE_TLV("LINEOUT3 Volume", TAIKO_A_RX_LINE_3_GAIN, 0, 20, 1,
1243 line_gain),
1244 SOC_SINGLE_TLV("LINEOUT4 Volume", TAIKO_A_RX_LINE_4_GAIN, 0, 20, 1,
1245 line_gain),
1246
1247 SOC_SINGLE_TLV("SPK DRV Volume", TAIKO_A_SPKR_DRV_GAIN, 3, 7, 1,
1248 line_gain),
1249
1250 SOC_SINGLE_TLV("ADC1 Volume", TAIKO_A_TX_1_2_EN, 5, 3, 0, analog_gain),
1251 SOC_SINGLE_TLV("ADC2 Volume", TAIKO_A_TX_1_2_EN, 1, 3, 0, analog_gain),
1252 SOC_SINGLE_TLV("ADC3 Volume", TAIKO_A_TX_3_4_EN, 5, 3, 0, analog_gain),
1253 SOC_SINGLE_TLV("ADC4 Volume", TAIKO_A_TX_3_4_EN, 1, 3, 0, analog_gain),
1254 SOC_SINGLE_TLV("ADC5 Volume", TAIKO_A_TX_5_6_EN, 5, 3, 0, analog_gain),
1255 SOC_SINGLE_TLV("ADC6 Volume", TAIKO_A_TX_5_6_EN, 1, 3, 0, analog_gain),
1256};
1257
1258static const char * const taiko_2_x_ear_pa_gain_text[] = {
1259 "POS_6_DB", "POS_4P5_DB", "POS_3_DB", "POS_1P5_DB",
1260 "POS_0_DB", "NEG_2P5_DB", "UNDEFINED", "NEG_12_DB"
1261};
1262
1263static const struct soc_enum taiko_2_x_ear_pa_gain_enum =
1264 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(taiko_2_x_ear_pa_gain_text),
1265 taiko_2_x_ear_pa_gain_text);
1266
1267static const struct snd_kcontrol_new taiko_2_x_analog_gain_controls[] = {
1268
1269 SOC_ENUM_EXT("EAR PA Gain", taiko_2_x_ear_pa_gain_enum,
1270 taiko_pa_gain_get, taiko_pa_gain_put),
1271
1272 SOC_SINGLE_TLV("HPHL Volume", TAIKO_A_RX_HPH_L_GAIN, 0, 20, 1,
1273 line_gain),
1274 SOC_SINGLE_TLV("HPHR Volume", TAIKO_A_RX_HPH_R_GAIN, 0, 20, 1,
1275 line_gain),
1276
1277 SOC_SINGLE_TLV("LINEOUT1 Volume", TAIKO_A_RX_LINE_1_GAIN, 0, 20, 1,
1278 line_gain),
1279 SOC_SINGLE_TLV("LINEOUT2 Volume", TAIKO_A_RX_LINE_2_GAIN, 0, 20, 1,
1280 line_gain),
1281 SOC_SINGLE_TLV("LINEOUT3 Volume", TAIKO_A_RX_LINE_3_GAIN, 0, 20, 1,
1282 line_gain),
1283 SOC_SINGLE_TLV("LINEOUT4 Volume", TAIKO_A_RX_LINE_4_GAIN, 0, 20, 1,
1284 line_gain),
1285
1286 SOC_SINGLE_TLV("SPK DRV Volume", TAIKO_A_SPKR_DRV_GAIN, 3, 8, 1,
1287 line_gain),
1288
1289 SOC_SINGLE_TLV("ADC1 Volume", TAIKO_A_CDC_TX_1_GAIN, 2, 19, 0,
1290 analog_gain),
1291 SOC_SINGLE_TLV("ADC2 Volume", TAIKO_A_CDC_TX_2_GAIN, 2, 19, 0,
1292 analog_gain),
1293 SOC_SINGLE_TLV("ADC3 Volume", TAIKO_A_CDC_TX_3_GAIN, 2, 19, 0,
1294 analog_gain),
1295 SOC_SINGLE_TLV("ADC4 Volume", TAIKO_A_CDC_TX_4_GAIN, 2, 19, 0,
1296 analog_gain),
1297 SOC_SINGLE_TLV("ADC5 Volume", TAIKO_A_CDC_TX_5_GAIN, 2, 19, 0,
1298 analog_gain),
1299 SOC_SINGLE_TLV("ADC6 Volume", TAIKO_A_CDC_TX_6_GAIN, 2, 19, 0,
1300 analog_gain),
1301};
1302
Kiran Kandic3b24402012-06-11 00:05:59 -07001303static const char * const rx_mix1_text[] = {
1304 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
1305 "RX5", "RX6", "RX7"
1306};
1307
1308static const char * const rx_mix2_text[] = {
1309 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2"
1310};
1311
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001312static const char * const rx_rdac5_text[] = {
1313 "DEM4", "DEM3_INV"
Kiran Kandic3b24402012-06-11 00:05:59 -07001314};
1315
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001316static const char * const rx_rdac7_text[] = {
1317 "DEM6", "DEM5_INV"
1318};
1319
1320
Kiran Kandic3b24402012-06-11 00:05:59 -07001321static const char * const sb_tx1_mux_text[] = {
1322 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1323 "DEC1"
1324};
1325
1326static const char * const sb_tx2_mux_text[] = {
1327 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1328 "DEC2"
1329};
1330
1331static const char * const sb_tx3_mux_text[] = {
1332 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1333 "DEC3"
1334};
1335
1336static const char * const sb_tx4_mux_text[] = {
1337 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1338 "DEC4"
1339};
1340
1341static const char * const sb_tx5_mux_text[] = {
1342 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1343 "DEC5"
1344};
1345
1346static const char * const sb_tx6_mux_text[] = {
1347 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1348 "DEC6"
1349};
1350
1351static const char * const sb_tx7_to_tx10_mux_text[] = {
1352 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1353 "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
1354 "DEC9", "DEC10"
1355};
1356
1357static const char * const dec1_mux_text[] = {
1358 "ZERO", "DMIC1", "ADC6",
1359};
1360
1361static const char * const dec2_mux_text[] = {
1362 "ZERO", "DMIC2", "ADC5",
1363};
1364
1365static const char * const dec3_mux_text[] = {
1366 "ZERO", "DMIC3", "ADC4",
1367};
1368
1369static const char * const dec4_mux_text[] = {
1370 "ZERO", "DMIC4", "ADC3",
1371};
1372
1373static const char * const dec5_mux_text[] = {
1374 "ZERO", "DMIC5", "ADC2",
1375};
1376
1377static const char * const dec6_mux_text[] = {
1378 "ZERO", "DMIC6", "ADC1",
1379};
1380
1381static const char * const dec7_mux_text[] = {
1382 "ZERO", "DMIC1", "DMIC6", "ADC1", "ADC6", "ANC1_FB", "ANC2_FB",
1383};
1384
1385static const char * const dec8_mux_text[] = {
1386 "ZERO", "DMIC2", "DMIC5", "ADC2", "ADC5",
1387};
1388
1389static const char * const dec9_mux_text[] = {
1390 "ZERO", "DMIC4", "DMIC5", "ADC2", "ADC3", "ADCMB", "ANC1_FB", "ANC2_FB",
1391};
1392
1393static const char * const dec10_mux_text[] = {
1394 "ZERO", "DMIC3", "DMIC6", "ADC1", "ADC4", "ADCMB", "ANC1_FB", "ANC2_FB",
1395};
1396
1397static const char * const anc_mux_text[] = {
1398 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6", "ADC_MB",
1399 "RSVD_1", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5", "DMIC6"
1400};
1401
1402static const char * const anc1_fb_mux_text[] = {
1403 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
1404};
1405
Fred Oh456fcb52013-02-28 19:08:15 -08001406static const char * const iir_inp1_text[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07001407 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
1408 "DEC9", "DEC10", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
1409};
1410
1411static const struct soc_enum rx_mix1_inp1_chain_enum =
1412 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_mix1_text);
1413
1414static const struct soc_enum rx_mix1_inp2_chain_enum =
1415 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_mix1_text);
1416
1417static const struct soc_enum rx_mix1_inp3_chain_enum =
1418 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B2_CTL, 0, 12, rx_mix1_text);
1419
1420static const struct soc_enum rx2_mix1_inp1_chain_enum =
1421 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_mix1_text);
1422
1423static const struct soc_enum rx2_mix1_inp2_chain_enum =
1424 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_mix1_text);
1425
1426static const struct soc_enum rx3_mix1_inp1_chain_enum =
1427 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX3_B1_CTL, 0, 12, rx_mix1_text);
1428
1429static const struct soc_enum rx3_mix1_inp2_chain_enum =
1430 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX3_B1_CTL, 4, 12, rx_mix1_text);
1431
1432static const struct soc_enum rx4_mix1_inp1_chain_enum =
1433 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX4_B1_CTL, 0, 12, rx_mix1_text);
1434
1435static const struct soc_enum rx4_mix1_inp2_chain_enum =
1436 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX4_B1_CTL, 4, 12, rx_mix1_text);
1437
1438static const struct soc_enum rx5_mix1_inp1_chain_enum =
1439 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX5_B1_CTL, 0, 12, rx_mix1_text);
1440
1441static const struct soc_enum rx5_mix1_inp2_chain_enum =
1442 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX5_B1_CTL, 4, 12, rx_mix1_text);
1443
1444static const struct soc_enum rx6_mix1_inp1_chain_enum =
1445 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX6_B1_CTL, 0, 12, rx_mix1_text);
1446
1447static const struct soc_enum rx6_mix1_inp2_chain_enum =
1448 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX6_B1_CTL, 4, 12, rx_mix1_text);
1449
1450static const struct soc_enum rx7_mix1_inp1_chain_enum =
1451 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B1_CTL, 0, 12, rx_mix1_text);
1452
1453static const struct soc_enum rx7_mix1_inp2_chain_enum =
1454 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B1_CTL, 4, 12, rx_mix1_text);
1455
1456static const struct soc_enum rx1_mix2_inp1_chain_enum =
1457 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B3_CTL, 0, 5, rx_mix2_text);
1458
1459static const struct soc_enum rx1_mix2_inp2_chain_enum =
1460 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B3_CTL, 3, 5, rx_mix2_text);
1461
1462static const struct soc_enum rx2_mix2_inp1_chain_enum =
1463 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B3_CTL, 0, 5, rx_mix2_text);
1464
1465static const struct soc_enum rx2_mix2_inp2_chain_enum =
1466 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B3_CTL, 3, 5, rx_mix2_text);
1467
1468static const struct soc_enum rx7_mix2_inp1_chain_enum =
1469 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B3_CTL, 0, 5, rx_mix2_text);
1470
1471static const struct soc_enum rx7_mix2_inp2_chain_enum =
1472 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B3_CTL, 3, 5, rx_mix2_text);
1473
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001474static const struct soc_enum rx_rdac5_enum =
1475 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_MISC, 2, 2, rx_rdac5_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001476
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001477static const struct soc_enum rx_rdac7_enum =
1478 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_MISC, 1, 2, rx_rdac7_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001479
1480static const struct soc_enum sb_tx1_mux_enum =
1481 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B1_CTL, 0, 9, sb_tx1_mux_text);
1482
1483static const struct soc_enum sb_tx2_mux_enum =
1484 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B2_CTL, 0, 9, sb_tx2_mux_text);
1485
1486static const struct soc_enum sb_tx3_mux_enum =
1487 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B3_CTL, 0, 9, sb_tx3_mux_text);
1488
1489static const struct soc_enum sb_tx4_mux_enum =
1490 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B4_CTL, 0, 9, sb_tx4_mux_text);
1491
1492static const struct soc_enum sb_tx5_mux_enum =
1493 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B5_CTL, 0, 9, sb_tx5_mux_text);
1494
1495static const struct soc_enum sb_tx6_mux_enum =
1496 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B6_CTL, 0, 9, sb_tx6_mux_text);
1497
1498static const struct soc_enum sb_tx7_mux_enum =
1499 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B7_CTL, 0, 18,
1500 sb_tx7_to_tx10_mux_text);
1501
1502static const struct soc_enum sb_tx8_mux_enum =
1503 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B8_CTL, 0, 18,
1504 sb_tx7_to_tx10_mux_text);
1505
1506static const struct soc_enum sb_tx9_mux_enum =
1507 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0, 18,
1508 sb_tx7_to_tx10_mux_text);
1509
1510static const struct soc_enum sb_tx10_mux_enum =
1511 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0, 18,
1512 sb_tx7_to_tx10_mux_text);
1513
1514static const struct soc_enum dec1_mux_enum =
1515 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 0, 3, dec1_mux_text);
1516
1517static const struct soc_enum dec2_mux_enum =
1518 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 2, 3, dec2_mux_text);
1519
1520static const struct soc_enum dec3_mux_enum =
1521 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 4, 3, dec3_mux_text);
1522
1523static const struct soc_enum dec4_mux_enum =
1524 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 6, 3, dec4_mux_text);
1525
1526static const struct soc_enum dec5_mux_enum =
1527 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 0, 3, dec5_mux_text);
1528
1529static const struct soc_enum dec6_mux_enum =
1530 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 2, 3, dec6_mux_text);
1531
1532static const struct soc_enum dec7_mux_enum =
1533 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 4, 7, dec7_mux_text);
1534
1535static const struct soc_enum dec8_mux_enum =
1536 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B3_CTL, 0, 7, dec8_mux_text);
1537
1538static const struct soc_enum dec9_mux_enum =
1539 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B3_CTL, 3, 8, dec9_mux_text);
1540
1541static const struct soc_enum dec10_mux_enum =
1542 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B4_CTL, 0, 8, dec10_mux_text);
1543
1544static const struct soc_enum anc1_mux_enum =
1545 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B1_CTL, 0, 16, anc_mux_text);
1546
1547static const struct soc_enum anc2_mux_enum =
1548 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B1_CTL, 4, 16, anc_mux_text);
1549
1550static const struct soc_enum anc1_fb_mux_enum =
1551 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B2_CTL, 0, 3, anc1_fb_mux_text);
1552
1553static const struct soc_enum iir1_inp1_mux_enum =
Fred Oh456fcb52013-02-28 19:08:15 -08001554 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_EQ1_B1_CTL, 0, 18, iir_inp1_text);
1555
1556static const struct soc_enum iir2_inp1_mux_enum =
1557 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_EQ2_B1_CTL, 0, 18, iir_inp1_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001558
1559static const struct snd_kcontrol_new rx_mix1_inp1_mux =
1560 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
1561
1562static const struct snd_kcontrol_new rx_mix1_inp2_mux =
1563 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
1564
1565static const struct snd_kcontrol_new rx_mix1_inp3_mux =
1566 SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
1567
1568static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
1569 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
1570
1571static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
1572 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
1573
1574static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
1575 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
1576
1577static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
1578 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
1579
1580static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
1581 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
1582
1583static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
1584 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
1585
1586static const struct snd_kcontrol_new rx5_mix1_inp1_mux =
1587 SOC_DAPM_ENUM("RX5 MIX1 INP1 Mux", rx5_mix1_inp1_chain_enum);
1588
1589static const struct snd_kcontrol_new rx5_mix1_inp2_mux =
1590 SOC_DAPM_ENUM("RX5 MIX1 INP2 Mux", rx5_mix1_inp2_chain_enum);
1591
1592static const struct snd_kcontrol_new rx6_mix1_inp1_mux =
1593 SOC_DAPM_ENUM("RX6 MIX1 INP1 Mux", rx6_mix1_inp1_chain_enum);
1594
1595static const struct snd_kcontrol_new rx6_mix1_inp2_mux =
1596 SOC_DAPM_ENUM("RX6 MIX1 INP2 Mux", rx6_mix1_inp2_chain_enum);
1597
1598static const struct snd_kcontrol_new rx7_mix1_inp1_mux =
1599 SOC_DAPM_ENUM("RX7 MIX1 INP1 Mux", rx7_mix1_inp1_chain_enum);
1600
1601static const struct snd_kcontrol_new rx7_mix1_inp2_mux =
1602 SOC_DAPM_ENUM("RX7 MIX1 INP2 Mux", rx7_mix1_inp2_chain_enum);
1603
1604static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
1605 SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx1_mix2_inp1_chain_enum);
1606
1607static const struct snd_kcontrol_new rx1_mix2_inp2_mux =
1608 SOC_DAPM_ENUM("RX1 MIX2 INP2 Mux", rx1_mix2_inp2_chain_enum);
1609
1610static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
1611 SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
1612
1613static const struct snd_kcontrol_new rx2_mix2_inp2_mux =
1614 SOC_DAPM_ENUM("RX2 MIX2 INP2 Mux", rx2_mix2_inp2_chain_enum);
1615
1616static const struct snd_kcontrol_new rx7_mix2_inp1_mux =
1617 SOC_DAPM_ENUM("RX7 MIX2 INP1 Mux", rx7_mix2_inp1_chain_enum);
1618
1619static const struct snd_kcontrol_new rx7_mix2_inp2_mux =
1620 SOC_DAPM_ENUM("RX7 MIX2 INP2 Mux", rx7_mix2_inp2_chain_enum);
1621
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001622static const struct snd_kcontrol_new rx_dac5_mux =
1623 SOC_DAPM_ENUM("RDAC5 MUX Mux", rx_rdac5_enum);
Kiran Kandic3b24402012-06-11 00:05:59 -07001624
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001625static const struct snd_kcontrol_new rx_dac7_mux =
1626 SOC_DAPM_ENUM("RDAC7 MUX Mux", rx_rdac7_enum);
Kiran Kandic3b24402012-06-11 00:05:59 -07001627
1628static const struct snd_kcontrol_new sb_tx1_mux =
1629 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
1630
1631static const struct snd_kcontrol_new sb_tx2_mux =
1632 SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
1633
1634static const struct snd_kcontrol_new sb_tx3_mux =
1635 SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
1636
1637static const struct snd_kcontrol_new sb_tx4_mux =
1638 SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
1639
1640static const struct snd_kcontrol_new sb_tx5_mux =
1641 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
1642
1643static const struct snd_kcontrol_new sb_tx6_mux =
1644 SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
1645
1646static const struct snd_kcontrol_new sb_tx7_mux =
1647 SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
1648
1649static const struct snd_kcontrol_new sb_tx8_mux =
1650 SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
1651
1652static const struct snd_kcontrol_new sb_tx9_mux =
1653 SOC_DAPM_ENUM("SLIM TX9 MUX Mux", sb_tx9_mux_enum);
1654
1655static const struct snd_kcontrol_new sb_tx10_mux =
1656 SOC_DAPM_ENUM("SLIM TX10 MUX Mux", sb_tx10_mux_enum);
1657
1658
1659static int wcd9320_put_dec_enum(struct snd_kcontrol *kcontrol,
1660 struct snd_ctl_elem_value *ucontrol)
1661{
1662 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1663 struct snd_soc_dapm_widget *w = wlist->widgets[0];
1664 struct snd_soc_codec *codec = w->codec;
1665 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1666 unsigned int dec_mux, decimator;
1667 char *dec_name = NULL;
1668 char *widget_name = NULL;
1669 char *temp;
1670 u16 tx_mux_ctl_reg;
1671 u8 adc_dmic_sel = 0x0;
1672 int ret = 0;
1673
1674 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1675 return -EINVAL;
1676
1677 dec_mux = ucontrol->value.enumerated.item[0];
1678
1679 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
1680 if (!widget_name)
1681 return -ENOMEM;
1682 temp = widget_name;
1683
1684 dec_name = strsep(&widget_name, " ");
1685 widget_name = temp;
1686 if (!dec_name) {
1687 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
1688 ret = -EINVAL;
1689 goto out;
1690 }
1691
1692 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
1693 if (ret < 0) {
1694 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
1695 ret = -EINVAL;
1696 goto out;
1697 }
1698
1699 dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
1700 , __func__, w->name, decimator, dec_mux);
1701
1702
1703 switch (decimator) {
1704 case 1:
1705 case 2:
1706 case 3:
1707 case 4:
1708 case 5:
1709 case 6:
1710 if (dec_mux == 1)
1711 adc_dmic_sel = 0x1;
1712 else
1713 adc_dmic_sel = 0x0;
1714 break;
1715 case 7:
1716 case 8:
1717 case 9:
1718 case 10:
1719 if ((dec_mux == 1) || (dec_mux == 2))
1720 adc_dmic_sel = 0x1;
1721 else
1722 adc_dmic_sel = 0x0;
1723 break;
1724 default:
1725 pr_err("%s: Invalid Decimator = %u\n", __func__, decimator);
1726 ret = -EINVAL;
1727 goto out;
1728 }
1729
1730 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
1731
1732 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
1733
1734 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1735
1736out:
1737 kfree(widget_name);
1738 return ret;
1739}
1740
1741#define WCD9320_DEC_ENUM(xname, xenum) \
1742{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1743 .info = snd_soc_info_enum_double, \
1744 .get = snd_soc_dapm_get_enum_double, \
1745 .put = wcd9320_put_dec_enum, \
1746 .private_value = (unsigned long)&xenum }
1747
1748static const struct snd_kcontrol_new dec1_mux =
1749 WCD9320_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
1750
1751static const struct snd_kcontrol_new dec2_mux =
1752 WCD9320_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
1753
1754static const struct snd_kcontrol_new dec3_mux =
1755 WCD9320_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
1756
1757static const struct snd_kcontrol_new dec4_mux =
1758 WCD9320_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
1759
1760static const struct snd_kcontrol_new dec5_mux =
1761 WCD9320_DEC_ENUM("DEC5 MUX Mux", dec5_mux_enum);
1762
1763static const struct snd_kcontrol_new dec6_mux =
1764 WCD9320_DEC_ENUM("DEC6 MUX Mux", dec6_mux_enum);
1765
1766static const struct snd_kcontrol_new dec7_mux =
1767 WCD9320_DEC_ENUM("DEC7 MUX Mux", dec7_mux_enum);
1768
1769static const struct snd_kcontrol_new dec8_mux =
1770 WCD9320_DEC_ENUM("DEC8 MUX Mux", dec8_mux_enum);
1771
1772static const struct snd_kcontrol_new dec9_mux =
1773 WCD9320_DEC_ENUM("DEC9 MUX Mux", dec9_mux_enum);
1774
1775static const struct snd_kcontrol_new dec10_mux =
1776 WCD9320_DEC_ENUM("DEC10 MUX Mux", dec10_mux_enum);
1777
1778static const struct snd_kcontrol_new iir1_inp1_mux =
1779 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
1780
Fred Oh456fcb52013-02-28 19:08:15 -08001781static const struct snd_kcontrol_new iir2_inp1_mux =
1782 SOC_DAPM_ENUM("IIR2 INP1 Mux", iir2_inp1_mux_enum);
1783
Kiran Kandic3b24402012-06-11 00:05:59 -07001784static const struct snd_kcontrol_new anc1_mux =
1785 SOC_DAPM_ENUM("ANC1 MUX Mux", anc1_mux_enum);
1786
1787static const struct snd_kcontrol_new anc2_mux =
1788 SOC_DAPM_ENUM("ANC2 MUX Mux", anc2_mux_enum);
1789
1790static const struct snd_kcontrol_new anc1_fb_mux =
1791 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
1792
1793static const struct snd_kcontrol_new dac1_switch[] = {
1794 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_EAR_EN, 5, 1, 0)
1795};
1796static const struct snd_kcontrol_new hphl_switch[] = {
1797 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
1798};
1799
1800static const struct snd_kcontrol_new hphl_pa_mix[] = {
1801 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1802 7, 1, 0),
1803};
1804
1805static const struct snd_kcontrol_new hphr_pa_mix[] = {
1806 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1807 6, 1, 0),
1808};
1809
1810static const struct snd_kcontrol_new ear_pa_mix[] = {
1811 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1812 5, 1, 0),
1813};
1814static const struct snd_kcontrol_new lineout1_pa_mix[] = {
1815 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1816 4, 1, 0),
1817};
1818
1819static const struct snd_kcontrol_new lineout2_pa_mix[] = {
1820 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1821 3, 1, 0),
1822};
1823
1824static const struct snd_kcontrol_new lineout3_pa_mix[] = {
1825 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1826 2, 1, 0),
1827};
1828
1829static const struct snd_kcontrol_new lineout4_pa_mix[] = {
1830 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1831 1, 1, 0),
1832};
1833
1834static const struct snd_kcontrol_new lineout3_ground_switch =
1835 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_LINE_3_DAC_CTL, 6, 1, 0);
1836
1837static const struct snd_kcontrol_new lineout4_ground_switch =
1838 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_LINE_4_DAC_CTL, 6, 1, 0);
1839
Joonwoo Park9ead0e92013-03-18 11:33:33 -07001840static const struct snd_kcontrol_new aif4_mad_switch =
1841 SOC_DAPM_SINGLE("Switch", TAIKO_A_CDC_CLK_OTHR_CTL, 4, 1, 0);
1842
Kuirong Wang906ac472012-07-09 12:54:44 -07001843/* virtual port entries */
1844static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
1845 struct snd_ctl_elem_value *ucontrol)
1846{
1847 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1848 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1849
1850 ucontrol->value.integer.value[0] = widget->value;
1851 return 0;
1852}
1853
1854static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
1855 struct snd_ctl_elem_value *ucontrol)
1856{
1857 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1858 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1859 struct snd_soc_codec *codec = widget->codec;
1860 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
1861 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1862 struct soc_multi_mixer_control *mixer =
1863 ((struct soc_multi_mixer_control *)kcontrol->private_value);
1864 u32 dai_id = widget->shift;
1865 u32 port_id = mixer->shift;
1866 u32 enable = ucontrol->value.integer.value[0];
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08001867 u32 vtable = vport_check_table[dai_id];
Kuirong Wang906ac472012-07-09 12:54:44 -07001868
1869
1870 pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
1871 widget->name, ucontrol->id.name, widget->value, widget->shift,
1872 ucontrol->value.integer.value[0]);
1873
1874 mutex_lock(&codec->mutex);
1875
1876 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
1877 if (dai_id != AIF1_CAP) {
1878 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
1879 __func__);
1880 mutex_unlock(&codec->mutex);
1881 return -EINVAL;
1882 }
1883 }
Venkat Sudhira41630a2012-10-27 00:57:31 -07001884 switch (dai_id) {
1885 case AIF1_CAP:
1886 case AIF2_CAP:
1887 case AIF3_CAP:
1888 /* only add to the list if value not set
1889 */
1890 if (enable && !(widget->value & 1 << port_id)) {
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08001891
1892 if (taiko_p->intf_type ==
1893 WCD9XXX_INTERFACE_TYPE_SLIMBUS)
1894 vtable = vport_check_table[dai_id];
1895 if (taiko_p->intf_type ==
1896 WCD9XXX_INTERFACE_TYPE_I2C)
1897 vtable = vport_i2s_check_table[dai_id];
1898
Venkat Sudhira41630a2012-10-27 00:57:31 -07001899 if (wcd9xxx_tx_vport_validation(
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08001900 vtable,
Kuirong Wangdcc392e2012-10-19 00:33:38 -07001901 port_id,
1902 taiko_p->dai)) {
Venkat Sudhira41630a2012-10-27 00:57:31 -07001903 pr_debug("%s: TX%u is used by other\n"
1904 "virtual port\n",
1905 __func__, port_id + 1);
1906 mutex_unlock(&codec->mutex);
1907 return -EINVAL;
1908 }
1909 widget->value |= 1 << port_id;
1910 list_add_tail(&core->tx_chs[port_id].list,
Kuirong Wang906ac472012-07-09 12:54:44 -07001911 &taiko_p->dai[dai_id].wcd9xxx_ch_list
Venkat Sudhira41630a2012-10-27 00:57:31 -07001912 );
1913 } else if (!enable && (widget->value & 1 << port_id)) {
1914 widget->value &= ~(1 << port_id);
1915 list_del_init(&core->tx_chs[port_id].list);
1916 } else {
1917 if (enable)
1918 pr_debug("%s: TX%u port is used by\n"
1919 "this virtual port\n",
1920 __func__, port_id + 1);
1921 else
1922 pr_debug("%s: TX%u port is not used by\n"
1923 "this virtual port\n",
1924 __func__, port_id + 1);
1925 /* avoid update power function */
1926 mutex_unlock(&codec->mutex);
1927 return 0;
1928 }
1929 break;
1930 default:
1931 pr_err("Unknown AIF %d\n", dai_id);
Kuirong Wang906ac472012-07-09 12:54:44 -07001932 mutex_unlock(&codec->mutex);
Venkat Sudhira41630a2012-10-27 00:57:31 -07001933 return -EINVAL;
Kuirong Wang906ac472012-07-09 12:54:44 -07001934 }
Kuirong Wang906ac472012-07-09 12:54:44 -07001935 pr_debug("%s: name %s sname %s updated value %u shift %d\n", __func__,
1936 widget->name, widget->sname, widget->value, widget->shift);
1937
1938 snd_soc_dapm_mixer_update_power(widget, kcontrol, enable);
1939
1940 mutex_unlock(&codec->mutex);
1941 return 0;
1942}
1943
1944static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
1945 struct snd_ctl_elem_value *ucontrol)
1946{
1947 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1948 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1949
1950 ucontrol->value.enumerated.item[0] = widget->value;
1951 return 0;
1952}
1953
1954static const char *const slim_rx_mux_text[] = {
1955 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
1956};
1957
1958static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
1959 struct snd_ctl_elem_value *ucontrol)
1960{
1961 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1962 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1963 struct snd_soc_codec *codec = widget->codec;
1964 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
1965 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1966 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1967 u32 port_id = widget->shift;
1968
1969 pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
1970 widget->name, ucontrol->id.name, widget->value, widget->shift,
1971 ucontrol->value.integer.value[0]);
1972
1973 widget->value = ucontrol->value.enumerated.item[0];
1974
1975 mutex_lock(&codec->mutex);
1976
1977 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
Venkat Sudhir994193b2012-12-17 17:30:51 -08001978 if (widget->value > 2) {
Kuirong Wang906ac472012-07-09 12:54:44 -07001979 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
1980 __func__);
Kuirong Wangdcc392e2012-10-19 00:33:38 -07001981 goto err;
Kuirong Wang906ac472012-07-09 12:54:44 -07001982 }
1983 }
1984 /* value need to match the Virtual port and AIF number
1985 */
1986 switch (widget->value) {
1987 case 0:
1988 list_del_init(&core->rx_chs[port_id].list);
1989 break;
1990 case 1:
Kuirong Wangdcc392e2012-10-19 00:33:38 -07001991 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
1992 &taiko_p->dai[AIF1_PB].wcd9xxx_ch_list))
1993 goto pr_err;
Kuirong Wang906ac472012-07-09 12:54:44 -07001994 list_add_tail(&core->rx_chs[port_id].list,
1995 &taiko_p->dai[AIF1_PB].wcd9xxx_ch_list);
1996 break;
1997 case 2:
Kuirong Wangdcc392e2012-10-19 00:33:38 -07001998 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05001999 &taiko_p->dai[AIF2_PB].wcd9xxx_ch_list))
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002000 goto pr_err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002001 list_add_tail(&core->rx_chs[port_id].list,
2002 &taiko_p->dai[AIF2_PB].wcd9xxx_ch_list);
2003 break;
2004 case 3:
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002005 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05002006 &taiko_p->dai[AIF3_PB].wcd9xxx_ch_list))
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002007 goto pr_err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002008 list_add_tail(&core->rx_chs[port_id].list,
2009 &taiko_p->dai[AIF3_PB].wcd9xxx_ch_list);
2010 break;
2011 default:
2012 pr_err("Unknown AIF %d\n", widget->value);
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002013 goto err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002014 }
2015
2016 snd_soc_dapm_mux_update_power(widget, kcontrol, 1, widget->value, e);
2017
2018 mutex_unlock(&codec->mutex);
2019 return 0;
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002020pr_err:
2021 pr_err("%s: RX%u is used by current requesting AIF_PB itself\n",
2022 __func__, port_id + 1);
2023err:
2024 mutex_unlock(&codec->mutex);
2025 return -EINVAL;
Kuirong Wang906ac472012-07-09 12:54:44 -07002026}
2027
2028static const struct soc_enum slim_rx_mux_enum =
2029 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
2030
2031static const struct snd_kcontrol_new slim_rx_mux[TAIKO_RX_MAX] = {
2032 SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
2033 slim_rx_mux_get, slim_rx_mux_put),
2034 SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
2035 slim_rx_mux_get, slim_rx_mux_put),
2036 SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
2037 slim_rx_mux_get, slim_rx_mux_put),
2038 SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
2039 slim_rx_mux_get, slim_rx_mux_put),
2040 SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
2041 slim_rx_mux_get, slim_rx_mux_put),
2042 SOC_DAPM_ENUM_EXT("SLIM RX6 Mux", slim_rx_mux_enum,
2043 slim_rx_mux_get, slim_rx_mux_put),
2044 SOC_DAPM_ENUM_EXT("SLIM RX7 Mux", slim_rx_mux_enum,
2045 slim_rx_mux_get, slim_rx_mux_put),
2046};
2047
2048static const struct snd_kcontrol_new aif_cap_mixer[] = {
2049 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TAIKO_TX1, 1, 0,
2050 slim_tx_mixer_get, slim_tx_mixer_put),
2051 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TAIKO_TX2, 1, 0,
2052 slim_tx_mixer_get, slim_tx_mixer_put),
2053 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TAIKO_TX3, 1, 0,
2054 slim_tx_mixer_get, slim_tx_mixer_put),
2055 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TAIKO_TX4, 1, 0,
2056 slim_tx_mixer_get, slim_tx_mixer_put),
2057 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TAIKO_TX5, 1, 0,
2058 slim_tx_mixer_get, slim_tx_mixer_put),
2059 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TAIKO_TX6, 1, 0,
2060 slim_tx_mixer_get, slim_tx_mixer_put),
2061 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TAIKO_TX7, 1, 0,
2062 slim_tx_mixer_get, slim_tx_mixer_put),
2063 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TAIKO_TX8, 1, 0,
2064 slim_tx_mixer_get, slim_tx_mixer_put),
2065 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TAIKO_TX9, 1, 0,
2066 slim_tx_mixer_get, slim_tx_mixer_put),
2067 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TAIKO_TX10, 1, 0,
2068 slim_tx_mixer_get, slim_tx_mixer_put),
2069};
2070
Kiran Kandic3b24402012-06-11 00:05:59 -07002071static void taiko_codec_enable_adc_block(struct snd_soc_codec *codec,
2072 int enable)
2073{
2074 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2075
2076 pr_debug("%s %d\n", __func__, enable);
2077
2078 if (enable) {
2079 taiko->adc_count++;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002080 snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLK_OTHR_CTL,
2081 0x2, 0x2);
Kiran Kandic3b24402012-06-11 00:05:59 -07002082 } else {
2083 taiko->adc_count--;
2084 if (!taiko->adc_count)
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002085 snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLK_OTHR_CTL,
Kiran Kandic3b24402012-06-11 00:05:59 -07002086 0x2, 0x0);
2087 }
2088}
2089
2090static int taiko_codec_enable_adc(struct snd_soc_dapm_widget *w,
2091 struct snd_kcontrol *kcontrol, int event)
2092{
2093 struct snd_soc_codec *codec = w->codec;
2094 u16 adc_reg;
2095 u8 init_bit_shift;
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002096 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07002097
2098 pr_debug("%s %d\n", __func__, event);
2099
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002100 if (TAIKO_IS_1_0(core->version)) {
2101 if (w->reg == TAIKO_A_TX_1_2_EN) {
2102 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2103 } else if (w->reg == TAIKO_A_TX_3_4_EN) {
2104 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2105 } else if (w->reg == TAIKO_A_TX_5_6_EN) {
2106 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2107 } else {
2108 pr_err("%s: Error, invalid adc register\n", __func__);
2109 return -EINVAL;
2110 }
Kiran Kandic3b24402012-06-11 00:05:59 -07002111
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002112 if (w->shift == 3) {
2113 init_bit_shift = 6;
2114 } else if (w->shift == 7) {
2115 init_bit_shift = 7;
2116 } else {
2117 pr_err("%s: Error, invalid init bit postion adc register\n",
2118 __func__);
2119 return -EINVAL;
2120 }
2121 } else {
2122 switch (w->reg) {
2123 case TAIKO_A_CDC_TX_1_GAIN:
2124 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2125 init_bit_shift = 7;
2126 break;
2127 case TAIKO_A_CDC_TX_2_GAIN:
2128 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2129 init_bit_shift = 6;
2130 break;
2131 case TAIKO_A_CDC_TX_3_GAIN:
2132 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2133 init_bit_shift = 7;
2134 break;
2135 case TAIKO_A_CDC_TX_4_GAIN:
2136 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2137 init_bit_shift = 6;
2138 break;
2139 case TAIKO_A_CDC_TX_5_GAIN:
2140 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2141 init_bit_shift = 7;
2142 break;
2143 case TAIKO_A_CDC_TX_6_GAIN:
2144 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2145 init_bit_shift = 6;
2146 break;
2147 default:
2148 pr_err("%s: Error, invalid adc register\n", __func__);
2149 return -EINVAL;
2150 }
Kiran Kandic3b24402012-06-11 00:05:59 -07002151 }
2152
2153 switch (event) {
2154 case SND_SOC_DAPM_PRE_PMU:
2155 taiko_codec_enable_adc_block(codec, 1);
2156 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
2157 1 << init_bit_shift);
2158 break;
2159 case SND_SOC_DAPM_POST_PMU:
Kiran Kandic3b24402012-06-11 00:05:59 -07002160 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
Kiran Kandic3b24402012-06-11 00:05:59 -07002161 break;
2162 case SND_SOC_DAPM_POST_PMD:
2163 taiko_codec_enable_adc_block(codec, 0);
2164 break;
2165 }
2166 return 0;
2167}
2168
Kiran Kandic3b24402012-06-11 00:05:59 -07002169static int taiko_codec_enable_aux_pga(struct snd_soc_dapm_widget *w,
2170 struct snd_kcontrol *kcontrol, int event)
2171{
2172 struct snd_soc_codec *codec = w->codec;
2173 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2174
2175 pr_debug("%s: %d\n", __func__, event);
2176
2177 switch (event) {
2178 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07002179 WCD9XXX_BCL_LOCK(&taiko->resmgr);
2180 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
2181 WCD9XXX_BANDGAP_AUDIO_MODE);
2182 /* AUX PGA requires RCO or MCLK */
2183 wcd9xxx_resmgr_get_clk_block(&taiko->resmgr, WCD9XXX_CLK_RCO);
2184 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 1);
2185 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07002186 break;
2187
2188 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parka8890262012-10-15 12:04:27 -07002189 WCD9XXX_BCL_LOCK(&taiko->resmgr);
2190 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 0);
2191 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
2192 WCD9XXX_BANDGAP_AUDIO_MODE);
2193 wcd9xxx_resmgr_put_clk_block(&taiko->resmgr, WCD9XXX_CLK_RCO);
2194 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07002195 break;
2196 }
2197 return 0;
2198}
2199
2200static int taiko_codec_enable_lineout(struct snd_soc_dapm_widget *w,
2201 struct snd_kcontrol *kcontrol, int event)
2202{
2203 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002204 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07002205 u16 lineout_gain_reg;
2206
2207 pr_debug("%s %d %s\n", __func__, event, w->name);
2208
2209 switch (w->shift) {
2210 case 0:
2211 lineout_gain_reg = TAIKO_A_RX_LINE_1_GAIN;
2212 break;
2213 case 1:
2214 lineout_gain_reg = TAIKO_A_RX_LINE_2_GAIN;
2215 break;
2216 case 2:
2217 lineout_gain_reg = TAIKO_A_RX_LINE_3_GAIN;
2218 break;
2219 case 3:
2220 lineout_gain_reg = TAIKO_A_RX_LINE_4_GAIN;
2221 break;
2222 default:
2223 pr_err("%s: Error, incorrect lineout register value\n",
2224 __func__);
2225 return -EINVAL;
2226 }
2227
2228 switch (event) {
2229 case SND_SOC_DAPM_PRE_PMU:
2230 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x40);
2231 break;
2232 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002233 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
2234 WCD9XXX_CLSH_STATE_LO,
2235 WCD9XXX_CLSH_REQ_ENABLE,
2236 WCD9XXX_CLSH_EVENT_POST_PA);
2237 pr_debug("%s: sleeping 3 ms after %s PA turn on\n",
Kiran Kandic3b24402012-06-11 00:05:59 -07002238 __func__, w->name);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002239 usleep_range(3000, 3000);
Kiran Kandic3b24402012-06-11 00:05:59 -07002240 break;
2241 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002242 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
2243 WCD9XXX_CLSH_STATE_LO,
2244 WCD9XXX_CLSH_REQ_DISABLE,
2245 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandic3b24402012-06-11 00:05:59 -07002246 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x00);
2247 break;
2248 }
2249 return 0;
2250}
2251
Joonwoo Park7680b9f2012-07-13 11:36:48 -07002252static int taiko_codec_enable_spk_pa(struct snd_soc_dapm_widget *w,
2253 struct snd_kcontrol *kcontrol, int event)
2254{
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002255 struct snd_soc_codec *codec = w->codec;
2256 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2257
2258 pr_debug("%s: %d %s\n", __func__, event, w->name);
2259 WCD9XXX_BCL_LOCK(&taiko->resmgr);
2260 switch (event) {
2261 case SND_SOC_DAPM_PRE_PMU:
2262 taiko->spkr_pa_widget_on = true;
2263 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
2264 break;
2265 case SND_SOC_DAPM_POST_PMD:
2266 taiko->spkr_pa_widget_on = false;
2267 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x00);
2268 break;
2269 }
2270 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
Joonwoo Park7680b9f2012-07-13 11:36:48 -07002271 return 0;
2272}
Kiran Kandic3b24402012-06-11 00:05:59 -07002273
2274static int taiko_codec_enable_dmic(struct snd_soc_dapm_widget *w,
2275 struct snd_kcontrol *kcontrol, int event)
2276{
2277 struct snd_soc_codec *codec = w->codec;
2278 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2279 u8 dmic_clk_en;
2280 u16 dmic_clk_reg;
2281 s32 *dmic_clk_cnt;
2282 unsigned int dmic;
2283 int ret;
2284
2285 ret = kstrtouint(strpbrk(w->name, "123456"), 10, &dmic);
2286 if (ret < 0) {
2287 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
2288 return -EINVAL;
2289 }
2290
2291 switch (dmic) {
2292 case 1:
2293 case 2:
2294 dmic_clk_en = 0x01;
2295 dmic_clk_cnt = &(taiko->dmic_1_2_clk_cnt);
2296 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B1_CTL;
2297 pr_debug("%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
2298 __func__, event, dmic, *dmic_clk_cnt);
2299
2300 break;
2301
2302 case 3:
2303 case 4:
2304 dmic_clk_en = 0x10;
2305 dmic_clk_cnt = &(taiko->dmic_3_4_clk_cnt);
2306 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B1_CTL;
2307
2308 pr_debug("%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
2309 __func__, event, dmic, *dmic_clk_cnt);
2310 break;
2311
2312 case 5:
2313 case 6:
2314 dmic_clk_en = 0x01;
2315 dmic_clk_cnt = &(taiko->dmic_5_6_clk_cnt);
2316 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B2_CTL;
2317
2318 pr_debug("%s() event %d DMIC%d dmic_5_6_clk_cnt %d\n",
2319 __func__, event, dmic, *dmic_clk_cnt);
2320
2321 break;
2322
2323 default:
2324 pr_err("%s: Invalid DMIC Selection\n", __func__);
2325 return -EINVAL;
2326 }
2327
2328 switch (event) {
2329 case SND_SOC_DAPM_PRE_PMU:
2330
2331 (*dmic_clk_cnt)++;
2332 if (*dmic_clk_cnt == 1)
2333 snd_soc_update_bits(codec, dmic_clk_reg,
2334 dmic_clk_en, dmic_clk_en);
2335
2336 break;
2337 case SND_SOC_DAPM_POST_PMD:
2338
2339 (*dmic_clk_cnt)--;
2340 if (*dmic_clk_cnt == 0)
2341 snd_soc_update_bits(codec, dmic_clk_reg,
2342 dmic_clk_en, 0);
2343 break;
2344 }
2345 return 0;
2346}
2347
Joonwoo Park1d05bb92013-03-07 16:55:06 -08002348static int taiko_codec_config_mad(struct snd_soc_codec *codec)
2349{
2350 int ret;
2351 const struct firmware *fw;
2352 struct mad_audio_cal *mad_cal;
2353 const char *filename = TAIKO_MAD_AUDIO_FIRMWARE_PATH;
2354
2355 pr_debug("%s: enter\n", __func__);
2356 ret = request_firmware(&fw, filename, codec->dev);
2357 if (ret != 0) {
2358 pr_err("Failed to acquire MAD firwmare data %s: %d\n", filename,
2359 ret);
2360 return -ENODEV;
2361 }
2362
2363 if (fw->size < sizeof(struct mad_audio_cal)) {
2364 pr_err("%s: incorrect firmware size %u\n", __func__, fw->size);
2365 release_firmware(fw);
2366 return -ENOMEM;
2367 }
2368
2369 mad_cal = (struct mad_audio_cal *)(fw->data);
2370 if (!mad_cal) {
2371 pr_err("%s: Invalid calibration data\n", __func__);
2372 release_firmware(fw);
2373 return -EINVAL;
2374 }
2375
2376 snd_soc_update_bits(codec, TAIKO_A_CDC_CONN_MAD,
2377 0x0F, mad_cal->microphone_info.input_microphone);
2378 snd_soc_write(codec, TAIKO_A_CDC_MAD_MAIN_CTL_2,
2379 mad_cal->microphone_info.cycle_time);
2380 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_MAIN_CTL_1, 0xFF << 3,
2381 ((uint16_t)mad_cal->microphone_info.settle_time)
2382 << 3);
2383
2384 /* Audio */
2385 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_8,
2386 mad_cal->audio_info.rms_omit_samples);
2387 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_1,
2388 0x07 << 4, mad_cal->audio_info.rms_comp_time << 4);
2389 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_2, 0x03 << 2,
2390 mad_cal->audio_info.detection_mechanism << 2);
2391 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_7,
2392 mad_cal->audio_info.rms_diff_threshold & 0x3F);
2393 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_5,
2394 mad_cal->audio_info.rms_threshold_lsb);
2395 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_6,
2396 mad_cal->audio_info.rms_threshold_msb);
2397
2398
2399 /* Beacon */
2400 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_8,
2401 mad_cal->beacon_info.rms_omit_samples);
2402 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_1,
2403 0x07 << 4, mad_cal->beacon_info.rms_comp_time);
2404 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_2, 0x03 << 2,
2405 mad_cal->beacon_info.detection_mechanism << 2);
2406 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_7,
2407 mad_cal->beacon_info.rms_diff_threshold & 0x1F);
2408 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_5,
2409 mad_cal->beacon_info.rms_threshold_lsb);
2410 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_6,
2411 mad_cal->beacon_info.rms_threshold_msb);
2412
2413 /* Ultrasound */
2414 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_1,
2415 0x07 << 4, mad_cal->beacon_info.rms_comp_time);
2416 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_ULTR_CTL_2, 0x03 << 2,
2417 mad_cal->ultrasound_info.detection_mechanism);
2418 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_7,
2419 mad_cal->ultrasound_info.rms_diff_threshold & 0x1F);
2420 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_5,
2421 mad_cal->ultrasound_info.rms_threshold_lsb);
2422 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_6,
2423 mad_cal->ultrasound_info.rms_threshold_msb);
2424
2425 release_firmware(fw);
2426 pr_debug("%s: leave ret %d\n", __func__, ret);
2427
2428 return ret;
2429}
2430
2431static int taiko_codec_enable_mad(struct snd_soc_dapm_widget *w,
2432 struct snd_kcontrol *kcontrol, int event)
2433{
2434 struct snd_soc_codec *codec = w->codec;
2435 int ret = 0;
2436
2437 pr_debug("%s %d\n", __func__, event);
2438 switch (event) {
2439 case SND_SOC_DAPM_PRE_PMU:
2440 ret = taiko_codec_config_mad(codec);
2441 if (ret) {
2442 pr_err("%s: Failed to config MAD\n", __func__);
2443 break;
2444 }
2445 break;
2446 }
2447 return ret;
2448}
2449
Kiran Kandic3b24402012-06-11 00:05:59 -07002450static int taiko_codec_enable_micbias(struct snd_soc_dapm_widget *w,
2451 struct snd_kcontrol *kcontrol, int event)
2452{
2453 struct snd_soc_codec *codec = w->codec;
2454 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Park3699ca32013-02-08 12:06:15 -08002455 u16 micb_int_reg = 0, micb_ctl_reg = 0;
Kiran Kandic3b24402012-06-11 00:05:59 -07002456 u8 cfilt_sel_val = 0;
2457 char *internal1_text = "Internal1";
2458 char *internal2_text = "Internal2";
2459 char *internal3_text = "Internal3";
Joonwoo Parka8890262012-10-15 12:04:27 -07002460 enum wcd9xxx_notify_event e_post_off, e_pre_on, e_post_on;
Kiran Kandic3b24402012-06-11 00:05:59 -07002461
Joonwoo Park3699ca32013-02-08 12:06:15 -08002462 pr_debug("%s: w->name %s event %d\n", __func__, w->name, event);
2463 if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1"))) {
2464 micb_ctl_reg = TAIKO_A_MICB_1_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002465 micb_int_reg = TAIKO_A_MICB_1_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002466 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias1_cfilt_sel;
2467 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_1_ON;
2468 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_1_ON;
2469 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_1_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002470 } else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2"))) {
2471 micb_ctl_reg = TAIKO_A_MICB_2_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002472 micb_int_reg = TAIKO_A_MICB_2_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002473 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias2_cfilt_sel;
2474 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_2_ON;
2475 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_2_ON;
2476 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_2_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002477 } else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3"))) {
Damir Didjusto6e4f9d22013-03-07 10:10:57 -08002478 micb_ctl_reg = TAIKO_A_MICB_3_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002479 micb_int_reg = TAIKO_A_MICB_3_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002480 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias3_cfilt_sel;
2481 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_3_ON;
2482 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_3_ON;
2483 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_3_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002484 } else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4"))) {
Damir Didjusto6e4f9d22013-03-07 10:10:57 -08002485 micb_ctl_reg = TAIKO_A_MICB_4_CTL;
Joonwoo Parka8890262012-10-15 12:04:27 -07002486 micb_int_reg = taiko->resmgr.reg_addr->micb_4_int_rbias;
2487 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias4_cfilt_sel;
2488 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_4_ON;
2489 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_4_ON;
2490 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_4_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002491 } else {
2492 pr_err("%s: Error, invalid micbias %s\n", __func__, w->name);
Kiran Kandic3b24402012-06-11 00:05:59 -07002493 return -EINVAL;
2494 }
2495
2496 switch (event) {
2497 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07002498 /* Let MBHC module know so micbias switch to be off */
2499 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_pre_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07002500
Joonwoo Parka8890262012-10-15 12:04:27 -07002501 /* Get cfilt */
2502 wcd9xxx_resmgr_cfilt_get(&taiko->resmgr, cfilt_sel_val);
Kiran Kandic3b24402012-06-11 00:05:59 -07002503
2504 if (strnstr(w->name, internal1_text, 30))
2505 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
2506 else if (strnstr(w->name, internal2_text, 30))
2507 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
2508 else if (strnstr(w->name, internal3_text, 30))
2509 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
2510
Joonwoo Park3edb9892013-03-05 17:44:54 -08002511 if (micb_ctl_reg == TAIKO_A_MICB_2_CTL)
Joonwoo Park3699ca32013-02-08 12:06:15 -08002512 wcd9xxx_resmgr_add_cond_update_bits(&taiko->resmgr,
2513 WCD9XXX_COND_HPH_MIC,
2514 micb_ctl_reg, w->shift,
2515 false);
Joonwoo Park3edb9892013-03-05 17:44:54 -08002516 else
Joonwoo Park3699ca32013-02-08 12:06:15 -08002517 snd_soc_update_bits(codec, micb_ctl_reg, 1 << w->shift,
2518 1 << w->shift);
Kiran Kandic3b24402012-06-11 00:05:59 -07002519 break;
2520 case SND_SOC_DAPM_POST_PMU:
Kiran Kandic3b24402012-06-11 00:05:59 -07002521 usleep_range(20000, 20000);
Joonwoo Parka8890262012-10-15 12:04:27 -07002522 /* Let MBHC module know so micbias is on */
2523 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07002524 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07002525 case SND_SOC_DAPM_POST_PMD:
Joonwoo Park3edb9892013-03-05 17:44:54 -08002526 if (micb_ctl_reg == TAIKO_A_MICB_2_CTL)
Joonwoo Park3699ca32013-02-08 12:06:15 -08002527 wcd9xxx_resmgr_rm_cond_update_bits(&taiko->resmgr,
2528 WCD9XXX_COND_HPH_MIC,
2529 micb_ctl_reg, 7, false);
Joonwoo Park3edb9892013-03-05 17:44:54 -08002530 else
Joonwoo Park3699ca32013-02-08 12:06:15 -08002531 snd_soc_update_bits(codec, micb_ctl_reg, 1 << w->shift,
2532 0);
2533
Joonwoo Parka8890262012-10-15 12:04:27 -07002534 /* Let MBHC module know so micbias switch to be off */
2535 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_off);
Kiran Kandic3b24402012-06-11 00:05:59 -07002536
2537 if (strnstr(w->name, internal1_text, 30))
2538 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
2539 else if (strnstr(w->name, internal2_text, 30))
2540 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
2541 else if (strnstr(w->name, internal3_text, 30))
2542 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
2543
Joonwoo Parka8890262012-10-15 12:04:27 -07002544 /* Put cfilt */
2545 wcd9xxx_resmgr_cfilt_put(&taiko->resmgr, cfilt_sel_val);
Kiran Kandic3b24402012-06-11 00:05:59 -07002546 break;
2547 }
2548
2549 return 0;
2550}
2551
2552
2553static void tx_hpf_corner_freq_callback(struct work_struct *work)
2554{
2555 struct delayed_work *hpf_delayed_work;
2556 struct hpf_work *hpf_work;
2557 struct taiko_priv *taiko;
2558 struct snd_soc_codec *codec;
2559 u16 tx_mux_ctl_reg;
2560 u8 hpf_cut_of_freq;
2561
2562 hpf_delayed_work = to_delayed_work(work);
2563 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
2564 taiko = hpf_work->taiko;
2565 codec = hpf_work->taiko->codec;
2566 hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
2567
2568 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL +
2569 (hpf_work->decimator - 1) * 8;
2570
2571 pr_debug("%s(): decimator %u hpf_cut_of_freq 0x%x\n", __func__,
2572 hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
2573
2574 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
2575}
2576
2577#define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
2578#define CF_MIN_3DB_4HZ 0x0
2579#define CF_MIN_3DB_75HZ 0x1
2580#define CF_MIN_3DB_150HZ 0x2
2581
2582static int taiko_codec_enable_dec(struct snd_soc_dapm_widget *w,
2583 struct snd_kcontrol *kcontrol, int event)
2584{
2585 struct snd_soc_codec *codec = w->codec;
2586 unsigned int decimator;
2587 char *dec_name = NULL;
2588 char *widget_name = NULL;
2589 char *temp;
2590 int ret = 0;
2591 u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
2592 u8 dec_hpf_cut_of_freq;
2593 int offset;
2594
2595
2596 pr_debug("%s %d\n", __func__, event);
2597
2598 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
2599 if (!widget_name)
2600 return -ENOMEM;
2601 temp = widget_name;
2602
2603 dec_name = strsep(&widget_name, " ");
2604 widget_name = temp;
2605 if (!dec_name) {
2606 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
2607 ret = -EINVAL;
2608 goto out;
2609 }
2610
2611 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
2612 if (ret < 0) {
2613 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
2614 ret = -EINVAL;
2615 goto out;
2616 }
2617
2618 pr_debug("%s(): widget = %s dec_name = %s decimator = %u\n", __func__,
2619 w->name, dec_name, decimator);
2620
2621 if (w->reg == TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL) {
2622 dec_reset_reg = TAIKO_A_CDC_CLK_TX_RESET_B1_CTL;
2623 offset = 0;
2624 } else if (w->reg == TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL) {
2625 dec_reset_reg = TAIKO_A_CDC_CLK_TX_RESET_B2_CTL;
2626 offset = 8;
2627 } else {
2628 pr_err("%s: Error, incorrect dec\n", __func__);
2629 return -EINVAL;
2630 }
2631
2632 tx_vol_ctl_reg = TAIKO_A_CDC_TX1_VOL_CTL_CFG + 8 * (decimator - 1);
2633 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
2634
2635 switch (event) {
2636 case SND_SOC_DAPM_PRE_PMU:
2637
2638 /* Enableable TX digital mute */
2639 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2640
2641 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
2642 1 << w->shift);
2643 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
2644
2645 dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
2646
2647 dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
2648
2649 tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
2650 dec_hpf_cut_of_freq;
2651
2652 if ((dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ)) {
2653
2654 /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
2655 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2656 CF_MIN_3DB_150HZ << 4);
2657 }
2658
2659 /* enable HPF */
2660 snd_soc_update_bits(codec, tx_mux_ctl_reg , 0x08, 0x00);
2661
2662 break;
2663
2664 case SND_SOC_DAPM_POST_PMU:
2665
2666 /* Disable TX digital mute */
2667 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
2668
2669 if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
2670 CF_MIN_3DB_150HZ) {
2671
2672 schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
2673 msecs_to_jiffies(300));
2674 }
2675 /* apply the digital gain after the decimator is enabled*/
Damir Didjustoed406e22012-11-16 15:44:57 -08002676 if ((w->shift + offset) < ARRAY_SIZE(tx_digital_gain_reg))
Kiran Kandic3b24402012-06-11 00:05:59 -07002677 snd_soc_write(codec,
2678 tx_digital_gain_reg[w->shift + offset],
2679 snd_soc_read(codec,
2680 tx_digital_gain_reg[w->shift + offset])
2681 );
2682
2683 break;
2684
2685 case SND_SOC_DAPM_PRE_PMD:
2686
2687 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2688 cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
2689 break;
2690
2691 case SND_SOC_DAPM_POST_PMD:
2692
2693 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
2694 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2695 (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
2696
2697 break;
2698 }
2699out:
2700 kfree(widget_name);
2701 return ret;
2702}
2703
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002704static int taiko_codec_enable_vdd_spkr(struct snd_soc_dapm_widget *w,
2705 struct snd_kcontrol *kcontrol, int event)
2706{
2707 int ret = 0;
2708 struct snd_soc_codec *codec = w->codec;
2709 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2710
2711 pr_debug("%s: %d %s\n", __func__, event, w->name);
2712 switch (event) {
2713 case SND_SOC_DAPM_PRE_PMU:
2714 if (spkr_drv_wrnd > 0) {
2715 WARN_ON(!(snd_soc_read(codec, TAIKO_A_SPKR_DRV_EN) &
2716 0x80));
2717 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
2718 0x00);
2719 }
2720 if (TAIKO_IS_1_0(core->version))
2721 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_DBG_PWRSTG,
2722 0x24, 0x00);
2723 break;
2724 case SND_SOC_DAPM_POST_PMD:
2725 if (TAIKO_IS_1_0(core->version))
2726 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_DBG_PWRSTG,
2727 0x24, 0x24);
2728 if (spkr_drv_wrnd > 0) {
2729 WARN_ON(!!(snd_soc_read(codec, TAIKO_A_SPKR_DRV_EN) &
2730 0x80));
2731 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
2732 0x80);
2733 }
2734 break;
2735 }
2736
2737 return ret;
2738}
2739
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07002740static int taiko_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
Kiran Kandic3b24402012-06-11 00:05:59 -07002741 struct snd_kcontrol *kcontrol, int event)
2742{
2743 struct snd_soc_codec *codec = w->codec;
2744
2745 pr_debug("%s %d %s\n", __func__, event, w->name);
2746
2747 switch (event) {
2748 case SND_SOC_DAPM_PRE_PMU:
2749 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_RESET_CTL,
2750 1 << w->shift, 1 << w->shift);
2751 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_RESET_CTL,
2752 1 << w->shift, 0x0);
2753 break;
2754 case SND_SOC_DAPM_POST_PMU:
2755 /* apply the digital gain after the interpolator is enabled*/
2756 if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
2757 snd_soc_write(codec,
2758 rx_digital_gain_reg[w->shift],
2759 snd_soc_read(codec,
2760 rx_digital_gain_reg[w->shift])
2761 );
2762 break;
2763 }
2764 return 0;
2765}
2766
2767static int taiko_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
2768 struct snd_kcontrol *kcontrol, int event)
2769{
2770 switch (event) {
2771 case SND_SOC_DAPM_POST_PMU:
2772 case SND_SOC_DAPM_POST_PMD:
2773 usleep_range(1000, 1000);
2774 break;
2775 }
2776 return 0;
2777}
2778
2779static int taiko_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
2780 struct snd_kcontrol *kcontrol, int event)
2781{
2782 struct snd_soc_codec *codec = w->codec;
Joonwoo Parka8890262012-10-15 12:04:27 -07002783 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07002784
2785 pr_debug("%s %d\n", __func__, event);
2786
2787 switch (event) {
2788 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07002789 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 1);
Kiran Kandic3b24402012-06-11 00:05:59 -07002790 break;
2791 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parka8890262012-10-15 12:04:27 -07002792 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 0);
Kiran Kandic3b24402012-06-11 00:05:59 -07002793 break;
2794 }
2795 return 0;
2796}
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002797
2798static int taiko_hphl_dac_event(struct snd_soc_dapm_widget *w,
Kiran Kandic3b24402012-06-11 00:05:59 -07002799 struct snd_kcontrol *kcontrol, int event)
2800{
2801 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002802 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07002803
2804 pr_debug("%s %s %d\n", __func__, w->name, event);
2805
2806 switch (event) {
2807 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002808 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
2809 0x02, 0x02);
2810 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
2811 WCD9XXX_CLSH_STATE_HPHL,
2812 WCD9XXX_CLSH_REQ_ENABLE,
2813 WCD9XXX_CLSH_EVENT_PRE_DAC);
Kiran Kandic3b24402012-06-11 00:05:59 -07002814 break;
2815 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002816 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
2817 0x02, 0x00);
2818 }
2819 return 0;
2820}
2821
2822static int taiko_hphr_dac_event(struct snd_soc_dapm_widget *w,
2823 struct snd_kcontrol *kcontrol, int event)
2824{
2825 struct snd_soc_codec *codec = w->codec;
2826 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
2827
2828 pr_debug("%s %s %d\n", __func__, w->name, event);
2829
2830 switch (event) {
2831 case SND_SOC_DAPM_PRE_PMU:
2832 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
2833 0x04, 0x04);
2834 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
2835 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
2836 WCD9XXX_CLSH_STATE_HPHR,
2837 WCD9XXX_CLSH_REQ_ENABLE,
2838 WCD9XXX_CLSH_EVENT_PRE_DAC);
2839 break;
2840 case SND_SOC_DAPM_POST_PMD:
2841 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
2842 0x04, 0x00);
Kiran Kandic3b24402012-06-11 00:05:59 -07002843 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
2844 break;
2845 }
2846 return 0;
2847}
2848
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08002849static int taiko_codec_enable_anc(struct snd_soc_dapm_widget *w,
2850 struct snd_kcontrol *kcontrol, int event)
2851{
2852 struct snd_soc_codec *codec = w->codec;
2853 const char *filename;
2854 const struct firmware *fw;
2855 int i;
2856 int ret;
2857 int num_anc_slots;
Simmi Pateriyadf675e92013-04-05 01:15:54 +05302858 struct wcd9xxx_anc_header *anc_head;
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08002859 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2860 u32 anc_writes_size = 0;
2861 int anc_size_remaining;
2862 u32 *anc_ptr;
2863 u16 reg;
2864 u8 mask, val, old_val;
2865
2866
2867 if (taiko->anc_func == 0)
2868 return 0;
2869
2870 switch (event) {
2871 case SND_SOC_DAPM_PRE_PMU:
2872 filename = "wcd9320/wcd9320_anc.bin";
2873
2874 ret = request_firmware(&fw, filename, codec->dev);
2875 if (ret != 0) {
2876 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
2877 ret);
2878 return -ENODEV;
2879 }
2880
Simmi Pateriyadf675e92013-04-05 01:15:54 +05302881 if (fw->size < sizeof(struct wcd9xxx_anc_header)) {
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08002882 dev_err(codec->dev, "Not enough data\n");
2883 release_firmware(fw);
2884 return -ENOMEM;
2885 }
2886
2887 /* First number is the number of register writes */
Simmi Pateriyadf675e92013-04-05 01:15:54 +05302888 anc_head = (struct wcd9xxx_anc_header *)(fw->data);
2889 anc_ptr = (u32 *)((u32)fw->data +
2890 sizeof(struct wcd9xxx_anc_header));
2891 anc_size_remaining = fw->size -
2892 sizeof(struct wcd9xxx_anc_header);
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08002893 num_anc_slots = anc_head->num_anc_slots;
2894
2895 if (taiko->anc_slot >= num_anc_slots) {
2896 dev_err(codec->dev, "Invalid ANC slot selected\n");
2897 release_firmware(fw);
2898 return -EINVAL;
2899 }
2900 for (i = 0; i < num_anc_slots; i++) {
2901 if (anc_size_remaining < TAIKO_PACKED_REG_SIZE) {
2902 dev_err(codec->dev, "Invalid register format\n");
2903 release_firmware(fw);
2904 return -EINVAL;
2905 }
2906 anc_writes_size = (u32)(*anc_ptr);
2907 anc_size_remaining -= sizeof(u32);
2908 anc_ptr += 1;
2909
2910 if (anc_writes_size * TAIKO_PACKED_REG_SIZE
2911 > anc_size_remaining) {
2912 dev_err(codec->dev, "Invalid register format\n");
2913 release_firmware(fw);
2914 return -ENOMEM;
2915 }
2916
2917 if (taiko->anc_slot == i)
2918 break;
2919
2920 anc_size_remaining -= (anc_writes_size *
2921 TAIKO_PACKED_REG_SIZE);
2922 anc_ptr += anc_writes_size;
2923 }
2924 if (i == num_anc_slots) {
2925 dev_err(codec->dev, "Selected ANC slot not present\n");
2926 release_firmware(fw);
2927 return -ENOMEM;
2928 }
2929 for (i = 0; i < anc_writes_size; i++) {
2930 TAIKO_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
2931 mask, val);
2932 old_val = snd_soc_read(codec, reg);
2933 snd_soc_write(codec, reg, (old_val & ~mask) |
2934 (val & mask));
2935 }
2936 release_firmware(fw);
2937 break;
2938 case SND_SOC_DAPM_POST_PMD:
2939 msleep(40);
2940 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC1_B1_CTL, 0x01, 0x00);
2941 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC2_B1_CTL, 0x02, 0x00);
2942 msleep(20);
2943 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_RESET_CTL, 0x0F);
2944 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
2945 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
2946 break;
2947 }
2948 return 0;
2949}
2950
Kiran Kandic3b24402012-06-11 00:05:59 -07002951static int taiko_hph_pa_event(struct snd_soc_dapm_widget *w,
Joonwoo Parka8890262012-10-15 12:04:27 -07002952 struct snd_kcontrol *kcontrol, int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07002953{
2954 struct snd_soc_codec *codec = w->codec;
2955 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parka8890262012-10-15 12:04:27 -07002956 enum wcd9xxx_notify_event e_pre_on, e_post_off;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002957 u8 req_clsh_state;
Joonwoo Parka8890262012-10-15 12:04:27 -07002958
Kiran Kandi4c56c592012-07-25 11:04:55 -07002959 pr_debug("%s: %s event = %d\n", __func__, w->name, event);
Joonwoo Parka8890262012-10-15 12:04:27 -07002960 if (w->shift == 5) {
Joonwoo Parka8890262012-10-15 12:04:27 -07002961 e_pre_on = WCD9XXX_EVENT_PRE_HPHL_PA_ON;
2962 e_post_off = WCD9XXX_EVENT_POST_HPHL_PA_OFF;
Patrick Lai453cd742013-03-02 16:51:27 -08002963 req_clsh_state = WCD9XXX_CLSH_STATE_HPHL;
2964 } else if (w->shift == 4) {
2965 e_pre_on = WCD9XXX_EVENT_PRE_HPHR_PA_ON;
2966 e_post_off = WCD9XXX_EVENT_POST_HPHR_PA_OFF;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002967 req_clsh_state = WCD9XXX_CLSH_STATE_HPHR;
Joonwoo Parka8890262012-10-15 12:04:27 -07002968 } else {
2969 pr_err("%s: Invalid w->shift %d\n", __func__, w->shift);
2970 return -EINVAL;
2971 }
Kiran Kandic3b24402012-06-11 00:05:59 -07002972
2973 switch (event) {
2974 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07002975 /* Let MBHC module know PA is turning on */
2976 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_pre_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07002977 break;
2978
Kiran Kandi4c56c592012-07-25 11:04:55 -07002979 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002980 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
2981 req_clsh_state,
2982 WCD9XXX_CLSH_REQ_ENABLE,
2983 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandi4c56c592012-07-25 11:04:55 -07002984
Kiran Kandi4c56c592012-07-25 11:04:55 -07002985
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002986 usleep_range(5000, 5000);
Kiran Kandi4c56c592012-07-25 11:04:55 -07002987 break;
2988
Kiran Kandic3b24402012-06-11 00:05:59 -07002989 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parka8890262012-10-15 12:04:27 -07002990 /* Let MBHC module know PA turned off */
2991 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_off);
2992
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002993 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
2994 req_clsh_state,
2995 WCD9XXX_CLSH_REQ_DISABLE,
2996 WCD9XXX_CLSH_EVENT_POST_PA);
2997
Kiran Kandic3b24402012-06-11 00:05:59 -07002998 pr_debug("%s: sleep 10 ms after %s PA disable.\n", __func__,
Joonwoo Parka8890262012-10-15 12:04:27 -07002999 w->name);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003000 usleep_range(5000, 5000);
Kiran Kandic3b24402012-06-11 00:05:59 -07003001 break;
3002 }
3003 return 0;
3004}
3005
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003006static int taiko_codec_enable_anc_hph(struct snd_soc_dapm_widget *w,
3007 struct snd_kcontrol *kcontrol, int event)
3008{
3009 struct snd_soc_codec *codec = w->codec;
3010 int ret = 0;
3011
3012 switch (event) {
3013 case SND_SOC_DAPM_PRE_PMU:
3014 ret = taiko_hph_pa_event(w, kcontrol, event);
3015 if (w->shift == 4) {
3016 ret |= taiko_codec_enable_anc(w, kcontrol, event);
3017 msleep(50);
3018 }
3019 break;
3020 case SND_SOC_DAPM_POST_PMU:
3021 if (w->shift == 4) {
3022 snd_soc_update_bits(codec,
3023 TAIKO_A_RX_HPH_CNP_EN, 0x30, 0x30);
3024 msleep(30);
3025 }
3026 ret = taiko_hph_pa_event(w, kcontrol, event);
3027 break;
3028 case SND_SOC_DAPM_PRE_PMD:
3029 if (w->shift == 5) {
3030 snd_soc_update_bits(codec,
3031 TAIKO_A_RX_HPH_CNP_EN, 0x30, 0x00);
3032 msleep(40);
3033 }
3034 if (w->shift == 5) {
3035 snd_soc_update_bits(codec,
3036 TAIKO_A_TX_7_MBHC_EN, 0x80, 00);
3037 ret |= taiko_codec_enable_anc(w, kcontrol, event);
3038 }
3039 case SND_SOC_DAPM_POST_PMD:
3040 ret = taiko_hph_pa_event(w, kcontrol, event);
3041 break;
3042 }
3043 return ret;
3044}
3045
Kiran Kandic3b24402012-06-11 00:05:59 -07003046static const struct snd_soc_dapm_widget taiko_dapm_i2s_widgets[] = {
3047 SND_SOC_DAPM_SUPPLY("RX_I2S_CLK", TAIKO_A_CDC_CLK_RX_I2S_CTL,
3048 4, 0, NULL, 0),
3049 SND_SOC_DAPM_SUPPLY("TX_I2S_CLK", TAIKO_A_CDC_CLK_TX_I2S_CTL, 4,
3050 0, NULL, 0),
3051};
3052
3053static int taiko_lineout_dac_event(struct snd_soc_dapm_widget *w,
3054 struct snd_kcontrol *kcontrol, int event)
3055{
3056 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003057 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07003058
3059 pr_debug("%s %s %d\n", __func__, w->name, event);
3060
3061 switch (event) {
3062 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003063 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
3064 WCD9XXX_CLSH_STATE_LO,
3065 WCD9XXX_CLSH_REQ_ENABLE,
3066 WCD9XXX_CLSH_EVENT_PRE_DAC);
Kiran Kandic3b24402012-06-11 00:05:59 -07003067 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
3068 break;
3069
3070 case SND_SOC_DAPM_POST_PMD:
3071 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
3072 break;
3073 }
3074 return 0;
3075}
3076
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003077static int taiko_spk_dac_event(struct snd_soc_dapm_widget *w,
3078 struct snd_kcontrol *kcontrol, int event)
3079{
3080 pr_debug("%s %s %d\n", __func__, w->name, event);
3081 return 0;
3082}
3083
Kiran Kandic3b24402012-06-11 00:05:59 -07003084static const struct snd_soc_dapm_route audio_i2s_map[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07003085 {"SLIM RX1", NULL, "RX_I2S_CLK"},
3086 {"SLIM RX2", NULL, "RX_I2S_CLK"},
3087 {"SLIM RX3", NULL, "RX_I2S_CLK"},
3088 {"SLIM RX4", NULL, "RX_I2S_CLK"},
3089
Venkat Sudhira41630a2012-10-27 00:57:31 -07003090 {"SLIM TX7 MUX", NULL, "TX_I2S_CLK"},
3091 {"SLIM TX8 MUX", NULL, "TX_I2S_CLK"},
3092 {"SLIM TX9 MUX", NULL, "TX_I2S_CLK"},
3093 {"SLIM TX10 MUX", NULL, "TX_I2S_CLK"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003094};
3095
Joonwoo Park559a5bf2013-02-15 14:46:36 -08003096static const struct snd_soc_dapm_route audio_i2s_map_1_0[] = {
3097 {"RX_I2S_CLK", NULL, "CDC_CONN"},
3098};
3099
3100static const struct snd_soc_dapm_route audio_i2s_map_2_0[] = {
3101 {"RX_I2S_CLK", NULL, "CDC_I2S_RX_CONN"},
3102};
3103
Kiran Kandic3b24402012-06-11 00:05:59 -07003104static const struct snd_soc_dapm_route audio_map[] = {
3105 /* SLIMBUS Connections */
Kuirong Wang906ac472012-07-09 12:54:44 -07003106 {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
3107 {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
3108 {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05003109 {"AIF4 VI", NULL, "SPK_OUT"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003110
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003111 /* MAD */
3112 {"AIF4 MAD", NULL, "CDC_CONN"},
Joonwoo Park9ead0e92013-03-18 11:33:33 -07003113 {"MADONOFF", "Switch", "MADINPUT"},
3114 {"AIF4 MAD", NULL, "MADONOFF"},
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003115
Kuirong Wang906ac472012-07-09 12:54:44 -07003116 /* SLIM_MIXER("AIF1_CAP Mixer"),*/
3117 {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3118 {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3119 {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3120 {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3121 {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3122 {"AIF1_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3123 {"AIF1_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3124 {"AIF1_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3125 {"AIF1_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3126 {"AIF1_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3127 /* SLIM_MIXER("AIF2_CAP Mixer"),*/
3128 {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3129 {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3130 {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3131 {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3132 {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3133 {"AIF2_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3134 {"AIF2_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3135 {"AIF2_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3136 {"AIF2_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3137 {"AIF2_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3138 /* SLIM_MIXER("AIF3_CAP Mixer"),*/
3139 {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3140 {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3141 {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3142 {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3143 {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3144 {"AIF3_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3145 {"AIF3_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3146 {"AIF3_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3147 {"AIF3_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3148 {"AIF3_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3149
Kiran Kandic3b24402012-06-11 00:05:59 -07003150 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
3151
Kiran Kandic3b24402012-06-11 00:05:59 -07003152 {"SLIM TX2 MUX", "DEC2", "DEC2 MUX"},
3153
Kiran Kandic3b24402012-06-11 00:05:59 -07003154 {"SLIM TX3 MUX", "DEC3", "DEC3 MUX"},
3155 {"SLIM TX3 MUX", "RMIX1", "RX1 MIX1"},
3156 {"SLIM TX3 MUX", "RMIX2", "RX2 MIX1"},
3157 {"SLIM TX3 MUX", "RMIX3", "RX3 MIX1"},
3158 {"SLIM TX3 MUX", "RMIX4", "RX4 MIX1"},
3159 {"SLIM TX3 MUX", "RMIX5", "RX5 MIX1"},
3160 {"SLIM TX3 MUX", "RMIX6", "RX6 MIX1"},
3161 {"SLIM TX3 MUX", "RMIX7", "RX7 MIX1"},
3162
Kiran Kandic3b24402012-06-11 00:05:59 -07003163 {"SLIM TX4 MUX", "DEC4", "DEC4 MUX"},
3164
Kiran Kandic3b24402012-06-11 00:05:59 -07003165 {"SLIM TX5 MUX", "DEC5", "DEC5 MUX"},
3166 {"SLIM TX5 MUX", "RMIX1", "RX1 MIX1"},
3167 {"SLIM TX5 MUX", "RMIX2", "RX2 MIX1"},
3168 {"SLIM TX5 MUX", "RMIX3", "RX3 MIX1"},
3169 {"SLIM TX5 MUX", "RMIX4", "RX4 MIX1"},
3170 {"SLIM TX5 MUX", "RMIX5", "RX5 MIX1"},
3171 {"SLIM TX5 MUX", "RMIX6", "RX6 MIX1"},
3172 {"SLIM TX5 MUX", "RMIX7", "RX7 MIX1"},
3173
Kiran Kandic3b24402012-06-11 00:05:59 -07003174 {"SLIM TX6 MUX", "DEC6", "DEC6 MUX"},
3175
Kiran Kandic3b24402012-06-11 00:05:59 -07003176 {"SLIM TX7 MUX", "DEC1", "DEC1 MUX"},
3177 {"SLIM TX7 MUX", "DEC2", "DEC2 MUX"},
3178 {"SLIM TX7 MUX", "DEC3", "DEC3 MUX"},
3179 {"SLIM TX7 MUX", "DEC4", "DEC4 MUX"},
3180 {"SLIM TX7 MUX", "DEC5", "DEC5 MUX"},
3181 {"SLIM TX7 MUX", "DEC6", "DEC6 MUX"},
3182 {"SLIM TX7 MUX", "DEC7", "DEC7 MUX"},
3183 {"SLIM TX7 MUX", "DEC8", "DEC8 MUX"},
3184 {"SLIM TX7 MUX", "DEC9", "DEC9 MUX"},
3185 {"SLIM TX7 MUX", "DEC10", "DEC10 MUX"},
3186 {"SLIM TX7 MUX", "RMIX1", "RX1 MIX1"},
3187 {"SLIM TX7 MUX", "RMIX2", "RX2 MIX1"},
3188 {"SLIM TX7 MUX", "RMIX3", "RX3 MIX1"},
3189 {"SLIM TX7 MUX", "RMIX4", "RX4 MIX1"},
3190 {"SLIM TX7 MUX", "RMIX5", "RX5 MIX1"},
3191 {"SLIM TX7 MUX", "RMIX6", "RX6 MIX1"},
3192 {"SLIM TX7 MUX", "RMIX7", "RX7 MIX1"},
3193
Kiran Kandic3b24402012-06-11 00:05:59 -07003194 {"SLIM TX8 MUX", "DEC1", "DEC1 MUX"},
3195 {"SLIM TX8 MUX", "DEC2", "DEC2 MUX"},
3196 {"SLIM TX8 MUX", "DEC3", "DEC3 MUX"},
3197 {"SLIM TX8 MUX", "DEC4", "DEC4 MUX"},
3198 {"SLIM TX8 MUX", "DEC5", "DEC5 MUX"},
3199 {"SLIM TX8 MUX", "DEC6", "DEC6 MUX"},
3200 {"SLIM TX8 MUX", "DEC7", "DEC7 MUX"},
3201 {"SLIM TX8 MUX", "DEC8", "DEC8 MUX"},
3202 {"SLIM TX8 MUX", "DEC9", "DEC9 MUX"},
3203 {"SLIM TX8 MUX", "DEC10", "DEC10 MUX"},
3204
Kiran Kandic3b24402012-06-11 00:05:59 -07003205 {"SLIM TX9 MUX", "DEC1", "DEC1 MUX"},
3206 {"SLIM TX9 MUX", "DEC2", "DEC2 MUX"},
3207 {"SLIM TX9 MUX", "DEC3", "DEC3 MUX"},
3208 {"SLIM TX9 MUX", "DEC4", "DEC4 MUX"},
3209 {"SLIM TX9 MUX", "DEC5", "DEC5 MUX"},
3210 {"SLIM TX9 MUX", "DEC6", "DEC6 MUX"},
3211 {"SLIM TX9 MUX", "DEC7", "DEC7 MUX"},
3212 {"SLIM TX9 MUX", "DEC8", "DEC8 MUX"},
3213 {"SLIM TX9 MUX", "DEC9", "DEC9 MUX"},
3214 {"SLIM TX9 MUX", "DEC10", "DEC10 MUX"},
3215
Kiran Kandic3b24402012-06-11 00:05:59 -07003216 {"SLIM TX10 MUX", "DEC1", "DEC1 MUX"},
3217 {"SLIM TX10 MUX", "DEC2", "DEC2 MUX"},
3218 {"SLIM TX10 MUX", "DEC3", "DEC3 MUX"},
3219 {"SLIM TX10 MUX", "DEC4", "DEC4 MUX"},
3220 {"SLIM TX10 MUX", "DEC5", "DEC5 MUX"},
3221 {"SLIM TX10 MUX", "DEC6", "DEC6 MUX"},
3222 {"SLIM TX10 MUX", "DEC7", "DEC7 MUX"},
3223 {"SLIM TX10 MUX", "DEC8", "DEC8 MUX"},
3224 {"SLIM TX10 MUX", "DEC9", "DEC9 MUX"},
3225 {"SLIM TX10 MUX", "DEC10", "DEC10 MUX"},
3226
3227 /* Earpiece (RX MIX1) */
3228 {"EAR", NULL, "EAR PA"},
3229 {"EAR PA", NULL, "EAR_PA_MIXER"},
3230 {"EAR_PA_MIXER", NULL, "DAC1"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003231 {"DAC1", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003232
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003233 {"ANC EAR", NULL, "ANC EAR PA"},
3234 {"ANC EAR PA", NULL, "EAR_PA_MIXER"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003235 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX2"},
3236 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003237
3238 /* Headset (RX MIX1 and RX MIX2) */
3239 {"HEADPHONE", NULL, "HPHL"},
3240 {"HEADPHONE", NULL, "HPHR"},
3241
3242 {"HPHL", NULL, "HPHL_PA_MIXER"},
3243 {"HPHL_PA_MIXER", NULL, "HPHL DAC"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003244 {"HPHL DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003245
3246 {"HPHR", NULL, "HPHR_PA_MIXER"},
3247 {"HPHR_PA_MIXER", NULL, "HPHR DAC"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003248 {"HPHR DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003249
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003250 {"ANC HEADPHONE", NULL, "ANC HPHL"},
3251 {"ANC HEADPHONE", NULL, "ANC HPHR"},
3252
3253 {"ANC HPHL", NULL, "HPHL_PA_MIXER"},
3254 {"ANC HPHR", NULL, "HPHR_PA_MIXER"},
3255
Kiran Kandic3b24402012-06-11 00:05:59 -07003256 {"ANC1 MUX", "ADC1", "ADC1"},
3257 {"ANC1 MUX", "ADC2", "ADC2"},
3258 {"ANC1 MUX", "ADC3", "ADC3"},
3259 {"ANC1 MUX", "ADC4", "ADC4"},
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003260 {"ANC1 MUX", "DMIC1", "DMIC1"},
3261 {"ANC1 MUX", "DMIC2", "DMIC2"},
3262 {"ANC1 MUX", "DMIC3", "DMIC3"},
3263 {"ANC1 MUX", "DMIC4", "DMIC4"},
3264 {"ANC1 MUX", "DMIC5", "DMIC5"},
3265 {"ANC1 MUX", "DMIC6", "DMIC6"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003266 {"ANC2 MUX", "ADC1", "ADC1"},
3267 {"ANC2 MUX", "ADC2", "ADC2"},
3268 {"ANC2 MUX", "ADC3", "ADC3"},
3269 {"ANC2 MUX", "ADC4", "ADC4"},
3270
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003271 {"ANC HPHR", NULL, "CDC_CONN"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003272
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003273 {"DAC1", "Switch", "CLASS_H_DSM MUX"},
3274 {"HPHL DAC", "Switch", "CLASS_H_DSM MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003275 {"HPHR DAC", NULL, "RX2 CHAIN"},
3276
3277 {"LINEOUT1", NULL, "LINEOUT1 PA"},
3278 {"LINEOUT2", NULL, "LINEOUT2 PA"},
3279 {"LINEOUT3", NULL, "LINEOUT3 PA"},
3280 {"LINEOUT4", NULL, "LINEOUT4 PA"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003281 {"SPK_OUT", NULL, "SPK PA"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003282
3283 {"LINEOUT1 PA", NULL, "LINEOUT1_PA_MIXER"},
3284 {"LINEOUT1_PA_MIXER", NULL, "LINEOUT1 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003285
Kiran Kandic3b24402012-06-11 00:05:59 -07003286 {"LINEOUT2 PA", NULL, "LINEOUT2_PA_MIXER"},
3287 {"LINEOUT2_PA_MIXER", NULL, "LINEOUT2 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003288
Kiran Kandic3b24402012-06-11 00:05:59 -07003289 {"LINEOUT3 PA", NULL, "LINEOUT3_PA_MIXER"},
3290 {"LINEOUT3_PA_MIXER", NULL, "LINEOUT3 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003291
Kiran Kandic3b24402012-06-11 00:05:59 -07003292 {"LINEOUT4 PA", NULL, "LINEOUT4_PA_MIXER"},
3293 {"LINEOUT4_PA_MIXER", NULL, "LINEOUT4 DAC"},
3294
3295 {"LINEOUT1 DAC", NULL, "RX3 MIX1"},
3296
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02003297 {"RDAC5 MUX", "DEM3_INV", "RX3 MIX1"},
3298 {"RDAC5 MUX", "DEM4", "RX4 MIX1"},
3299
3300 {"LINEOUT3 DAC", NULL, "RDAC5 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003301
3302 {"LINEOUT2 DAC", NULL, "RX5 MIX1"},
3303
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02003304 {"RDAC7 MUX", "DEM5_INV", "RX5 MIX1"},
3305 {"RDAC7 MUX", "DEM6", "RX6 MIX1"},
3306
3307 {"LINEOUT4 DAC", NULL, "RDAC7 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003308
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003309 {"SPK PA", NULL, "SPK DAC"},
Kiran Kandid2b46332012-10-05 12:04:00 -07003310 {"SPK DAC", NULL, "RX7 MIX2"},
Joonwoo Park125cd4e2012-12-11 15:16:11 -08003311 {"SPK DAC", NULL, "VDD_SPKDRV"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003312
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003313 {"CLASS_H_DSM MUX", "DSM_HPHL_RX1", "RX1 CHAIN"},
3314
Kiran Kandic3b24402012-06-11 00:05:59 -07003315 {"RX1 CHAIN", NULL, "RX1 MIX2"},
3316 {"RX2 CHAIN", NULL, "RX2 MIX2"},
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003317 {"RX1 MIX2", NULL, "ANC1 MUX"},
3318 {"RX2 MIX2", NULL, "ANC2 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003319
Kiran Kandic3b24402012-06-11 00:05:59 -07003320 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
3321 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
3322 {"LINEOUT3 DAC", NULL, "RX_BIAS"},
3323 {"LINEOUT4 DAC", NULL, "RX_BIAS"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003324 {"SPK DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003325
Joonwoo Parkc7731432012-10-17 12:41:44 -07003326 {"RX7 MIX1", NULL, "COMP0_CLK"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003327 {"RX1 MIX1", NULL, "COMP1_CLK"},
3328 {"RX2 MIX1", NULL, "COMP1_CLK"},
3329 {"RX3 MIX1", NULL, "COMP2_CLK"},
3330 {"RX5 MIX1", NULL, "COMP2_CLK"},
3331
Kiran Kandic3b24402012-06-11 00:05:59 -07003332 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
3333 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
3334 {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
3335 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
3336 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
3337 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
3338 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
3339 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
3340 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
3341 {"RX5 MIX1", NULL, "RX5 MIX1 INP1"},
3342 {"RX5 MIX1", NULL, "RX5 MIX1 INP2"},
3343 {"RX6 MIX1", NULL, "RX6 MIX1 INP1"},
3344 {"RX6 MIX1", NULL, "RX6 MIX1 INP2"},
3345 {"RX7 MIX1", NULL, "RX7 MIX1 INP1"},
3346 {"RX7 MIX1", NULL, "RX7 MIX1 INP2"},
3347 {"RX1 MIX2", NULL, "RX1 MIX1"},
3348 {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
3349 {"RX1 MIX2", NULL, "RX1 MIX2 INP2"},
3350 {"RX2 MIX2", NULL, "RX2 MIX1"},
3351 {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
3352 {"RX2 MIX2", NULL, "RX2 MIX2 INP2"},
3353 {"RX7 MIX2", NULL, "RX7 MIX1"},
3354 {"RX7 MIX2", NULL, "RX7 MIX2 INP1"},
3355 {"RX7 MIX2", NULL, "RX7 MIX2 INP2"},
3356
Kuirong Wang906ac472012-07-09 12:54:44 -07003357 /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
3358 {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
3359 {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
3360 {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
3361 {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
3362 {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
3363 {"SLIM RX6 MUX", "AIF1_PB", "AIF1 PB"},
3364 {"SLIM RX7 MUX", "AIF1_PB", "AIF1 PB"},
3365 /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
3366 {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
3367 {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
3368 {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
3369 {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
3370 {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
3371 {"SLIM RX6 MUX", "AIF2_PB", "AIF2 PB"},
3372 {"SLIM RX7 MUX", "AIF2_PB", "AIF2 PB"},
3373 /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
3374 {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
3375 {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
3376 {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
3377 {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
3378 {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
3379 {"SLIM RX6 MUX", "AIF3_PB", "AIF3 PB"},
3380 {"SLIM RX7 MUX", "AIF3_PB", "AIF3 PB"},
3381
3382 {"SLIM RX1", NULL, "SLIM RX1 MUX"},
3383 {"SLIM RX2", NULL, "SLIM RX2 MUX"},
3384 {"SLIM RX3", NULL, "SLIM RX3 MUX"},
3385 {"SLIM RX4", NULL, "SLIM RX4 MUX"},
3386 {"SLIM RX5", NULL, "SLIM RX5 MUX"},
3387 {"SLIM RX6", NULL, "SLIM RX6 MUX"},
3388 {"SLIM RX7", NULL, "SLIM RX7 MUX"},
3389
Kiran Kandic3b24402012-06-11 00:05:59 -07003390 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
3391 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
3392 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
3393 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
3394 {"RX1 MIX1 INP1", "RX5", "SLIM RX5"},
3395 {"RX1 MIX1 INP1", "RX6", "SLIM RX6"},
3396 {"RX1 MIX1 INP1", "RX7", "SLIM RX7"},
3397 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003398 {"RX1 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003399 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
3400 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
3401 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
3402 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
3403 {"RX1 MIX1 INP2", "RX5", "SLIM RX5"},
3404 {"RX1 MIX1 INP2", "RX6", "SLIM RX6"},
3405 {"RX1 MIX1 INP2", "RX7", "SLIM RX7"},
3406 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003407 {"RX1 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003408 {"RX1 MIX1 INP3", "RX1", "SLIM RX1"},
3409 {"RX1 MIX1 INP3", "RX2", "SLIM RX2"},
3410 {"RX1 MIX1 INP3", "RX3", "SLIM RX3"},
3411 {"RX1 MIX1 INP3", "RX4", "SLIM RX4"},
3412 {"RX1 MIX1 INP3", "RX5", "SLIM RX5"},
3413 {"RX1 MIX1 INP3", "RX6", "SLIM RX6"},
3414 {"RX1 MIX1 INP3", "RX7", "SLIM RX7"},
3415 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
3416 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
3417 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
3418 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
3419 {"RX2 MIX1 INP1", "RX5", "SLIM RX5"},
3420 {"RX2 MIX1 INP1", "RX6", "SLIM RX6"},
3421 {"RX2 MIX1 INP1", "RX7", "SLIM RX7"},
3422 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003423 {"RX2 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003424 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
3425 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
3426 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
3427 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
3428 {"RX2 MIX1 INP2", "RX5", "SLIM RX5"},
3429 {"RX2 MIX1 INP2", "RX6", "SLIM RX6"},
3430 {"RX2 MIX1 INP2", "RX7", "SLIM RX7"},
3431 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003432 {"RX2 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003433 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
3434 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
3435 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
3436 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
3437 {"RX3 MIX1 INP1", "RX5", "SLIM RX5"},
3438 {"RX3 MIX1 INP1", "RX6", "SLIM RX6"},
3439 {"RX3 MIX1 INP1", "RX7", "SLIM RX7"},
3440 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003441 {"RX3 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003442 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
3443 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
3444 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
3445 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
3446 {"RX3 MIX1 INP2", "RX5", "SLIM RX5"},
3447 {"RX3 MIX1 INP2", "RX6", "SLIM RX6"},
3448 {"RX3 MIX1 INP2", "RX7", "SLIM RX7"},
3449 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003450 {"RX3 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003451 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
3452 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
3453 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
3454 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
3455 {"RX4 MIX1 INP1", "RX5", "SLIM RX5"},
3456 {"RX4 MIX1 INP1", "RX6", "SLIM RX6"},
3457 {"RX4 MIX1 INP1", "RX7", "SLIM RX7"},
3458 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003459 {"RX4 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003460 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
3461 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
3462 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
3463 {"RX4 MIX1 INP2", "RX5", "SLIM RX5"},
3464 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
3465 {"RX4 MIX1 INP2", "RX6", "SLIM RX6"},
3466 {"RX4 MIX1 INP2", "RX7", "SLIM RX7"},
3467 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003468 {"RX4 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003469 {"RX5 MIX1 INP1", "RX1", "SLIM RX1"},
3470 {"RX5 MIX1 INP1", "RX2", "SLIM RX2"},
3471 {"RX5 MIX1 INP1", "RX3", "SLIM RX3"},
3472 {"RX5 MIX1 INP1", "RX4", "SLIM RX4"},
3473 {"RX5 MIX1 INP1", "RX5", "SLIM RX5"},
3474 {"RX5 MIX1 INP1", "RX6", "SLIM RX6"},
3475 {"RX5 MIX1 INP1", "RX7", "SLIM RX7"},
3476 {"RX5 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003477 {"RX5 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003478 {"RX5 MIX1 INP2", "RX1", "SLIM RX1"},
3479 {"RX5 MIX1 INP2", "RX2", "SLIM RX2"},
3480 {"RX5 MIX1 INP2", "RX3", "SLIM RX3"},
3481 {"RX5 MIX1 INP2", "RX4", "SLIM RX4"},
3482 {"RX5 MIX1 INP2", "RX5", "SLIM RX5"},
3483 {"RX5 MIX1 INP2", "RX6", "SLIM RX6"},
3484 {"RX5 MIX1 INP2", "RX7", "SLIM RX7"},
3485 {"RX5 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003486 {"RX5 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003487 {"RX6 MIX1 INP1", "RX1", "SLIM RX1"},
3488 {"RX6 MIX1 INP1", "RX2", "SLIM RX2"},
3489 {"RX6 MIX1 INP1", "RX3", "SLIM RX3"},
3490 {"RX6 MIX1 INP1", "RX4", "SLIM RX4"},
3491 {"RX6 MIX1 INP1", "RX5", "SLIM RX5"},
3492 {"RX6 MIX1 INP1", "RX6", "SLIM RX6"},
3493 {"RX6 MIX1 INP1", "RX7", "SLIM RX7"},
3494 {"RX6 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003495 {"RX6 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003496 {"RX6 MIX1 INP2", "RX1", "SLIM RX1"},
3497 {"RX6 MIX1 INP2", "RX2", "SLIM RX2"},
3498 {"RX6 MIX1 INP2", "RX3", "SLIM RX3"},
3499 {"RX6 MIX1 INP2", "RX4", "SLIM RX4"},
3500 {"RX6 MIX1 INP2", "RX5", "SLIM RX5"},
3501 {"RX6 MIX1 INP2", "RX6", "SLIM RX6"},
3502 {"RX6 MIX1 INP2", "RX7", "SLIM RX7"},
3503 {"RX6 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003504 {"RX6 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003505 {"RX7 MIX1 INP1", "RX1", "SLIM RX1"},
3506 {"RX7 MIX1 INP1", "RX2", "SLIM RX2"},
3507 {"RX7 MIX1 INP1", "RX3", "SLIM RX3"},
3508 {"RX7 MIX1 INP1", "RX4", "SLIM RX4"},
3509 {"RX7 MIX1 INP1", "RX5", "SLIM RX5"},
3510 {"RX7 MIX1 INP1", "RX6", "SLIM RX6"},
3511 {"RX7 MIX1 INP1", "RX7", "SLIM RX7"},
3512 {"RX7 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003513 {"RX7 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003514 {"RX7 MIX1 INP2", "RX1", "SLIM RX1"},
3515 {"RX7 MIX1 INP2", "RX2", "SLIM RX2"},
3516 {"RX7 MIX1 INP2", "RX3", "SLIM RX3"},
3517 {"RX7 MIX1 INP2", "RX4", "SLIM RX4"},
3518 {"RX7 MIX1 INP2", "RX5", "SLIM RX5"},
3519 {"RX7 MIX1 INP2", "RX6", "SLIM RX6"},
3520 {"RX7 MIX1 INP2", "RX7", "SLIM RX7"},
3521 {"RX7 MIX1 INP2", "IIR1", "IIR1"},
3522 {"RX1 MIX2 INP1", "IIR1", "IIR1"},
3523 {"RX1 MIX2 INP2", "IIR1", "IIR1"},
3524 {"RX2 MIX2 INP1", "IIR1", "IIR1"},
3525 {"RX2 MIX2 INP2", "IIR1", "IIR1"},
3526 {"RX7 MIX2 INP1", "IIR1", "IIR1"},
3527 {"RX7 MIX2 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003528 {"RX7 MIX1 INP2", "IIR2", "IIR2"},
3529 {"RX1 MIX2 INP1", "IIR2", "IIR2"},
3530 {"RX1 MIX2 INP2", "IIR2", "IIR2"},
3531 {"RX2 MIX2 INP1", "IIR2", "IIR2"},
3532 {"RX2 MIX2 INP2", "IIR2", "IIR2"},
3533 {"RX7 MIX2 INP1", "IIR2", "IIR2"},
3534 {"RX7 MIX2 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003535
3536 /* Decimator Inputs */
3537 {"DEC1 MUX", "DMIC1", "DMIC1"},
3538 {"DEC1 MUX", "ADC6", "ADC6"},
3539 {"DEC1 MUX", NULL, "CDC_CONN"},
3540 {"DEC2 MUX", "DMIC2", "DMIC2"},
3541 {"DEC2 MUX", "ADC5", "ADC5"},
3542 {"DEC2 MUX", NULL, "CDC_CONN"},
3543 {"DEC3 MUX", "DMIC3", "DMIC3"},
3544 {"DEC3 MUX", "ADC4", "ADC4"},
3545 {"DEC3 MUX", NULL, "CDC_CONN"},
3546 {"DEC4 MUX", "DMIC4", "DMIC4"},
3547 {"DEC4 MUX", "ADC3", "ADC3"},
3548 {"DEC4 MUX", NULL, "CDC_CONN"},
3549 {"DEC5 MUX", "DMIC5", "DMIC5"},
3550 {"DEC5 MUX", "ADC2", "ADC2"},
3551 {"DEC5 MUX", NULL, "CDC_CONN"},
3552 {"DEC6 MUX", "DMIC6", "DMIC6"},
3553 {"DEC6 MUX", "ADC1", "ADC1"},
3554 {"DEC6 MUX", NULL, "CDC_CONN"},
3555 {"DEC7 MUX", "DMIC1", "DMIC1"},
3556 {"DEC7 MUX", "DMIC6", "DMIC6"},
3557 {"DEC7 MUX", "ADC1", "ADC1"},
3558 {"DEC7 MUX", "ADC6", "ADC6"},
3559 {"DEC7 MUX", NULL, "CDC_CONN"},
3560 {"DEC8 MUX", "DMIC2", "DMIC2"},
3561 {"DEC8 MUX", "DMIC5", "DMIC5"},
3562 {"DEC8 MUX", "ADC2", "ADC2"},
3563 {"DEC8 MUX", "ADC5", "ADC5"},
3564 {"DEC8 MUX", NULL, "CDC_CONN"},
3565 {"DEC9 MUX", "DMIC4", "DMIC4"},
3566 {"DEC9 MUX", "DMIC5", "DMIC5"},
3567 {"DEC9 MUX", "ADC2", "ADC2"},
3568 {"DEC9 MUX", "ADC3", "ADC3"},
3569 {"DEC9 MUX", NULL, "CDC_CONN"},
3570 {"DEC10 MUX", "DMIC3", "DMIC3"},
3571 {"DEC10 MUX", "DMIC6", "DMIC6"},
3572 {"DEC10 MUX", "ADC1", "ADC1"},
3573 {"DEC10 MUX", "ADC4", "ADC4"},
3574 {"DEC10 MUX", NULL, "CDC_CONN"},
3575
3576 /* ADC Connections */
3577 {"ADC1", NULL, "AMIC1"},
3578 {"ADC2", NULL, "AMIC2"},
3579 {"ADC3", NULL, "AMIC3"},
3580 {"ADC4", NULL, "AMIC4"},
3581 {"ADC5", NULL, "AMIC5"},
3582 {"ADC6", NULL, "AMIC6"},
3583
3584 /* AUX PGA Connections */
Kiran Kandic3b24402012-06-11 00:05:59 -07003585 {"EAR_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
Kiran Kandi4c56c592012-07-25 11:04:55 -07003586 {"HPHL_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3587 {"HPHR_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
3588 {"LINEOUT1_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3589 {"LINEOUT2_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
3590 {"LINEOUT3_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3591 {"LINEOUT4_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003592 {"AUX_PGA_Left", NULL, "AMIC5"},
3593 {"AUX_PGA_Right", NULL, "AMIC6"},
3594
Kiran Kandic3b24402012-06-11 00:05:59 -07003595 {"IIR1", NULL, "IIR1 INP1 MUX"},
3596 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
3597 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
3598 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
3599 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
3600 {"IIR1 INP1 MUX", "DEC5", "DEC5 MUX"},
3601 {"IIR1 INP1 MUX", "DEC6", "DEC6 MUX"},
3602 {"IIR1 INP1 MUX", "DEC7", "DEC7 MUX"},
3603 {"IIR1 INP1 MUX", "DEC8", "DEC8 MUX"},
3604 {"IIR1 INP1 MUX", "DEC9", "DEC9 MUX"},
3605 {"IIR1 INP1 MUX", "DEC10", "DEC10 MUX"},
3606
Fred Oh456fcb52013-02-28 19:08:15 -08003607 {"IIR2", NULL, "IIR2 INP1 MUX"},
3608 {"IIR2 INP1 MUX", "DEC1", "DEC1 MUX"},
3609 {"IIR2 INP1 MUX", "DEC2", "DEC2 MUX"},
3610 {"IIR2 INP1 MUX", "DEC3", "DEC3 MUX"},
3611 {"IIR2 INP1 MUX", "DEC4", "DEC4 MUX"},
3612 {"IIR2 INP1 MUX", "DEC5", "DEC5 MUX"},
3613 {"IIR2 INP1 MUX", "DEC6", "DEC6 MUX"},
3614 {"IIR2 INP1 MUX", "DEC7", "DEC7 MUX"},
3615 {"IIR2 INP1 MUX", "DEC8", "DEC8 MUX"},
3616 {"IIR2 INP1 MUX", "DEC9", "DEC9 MUX"},
3617 {"IIR2 INP1 MUX", "DEC10", "DEC10 MUX"},
3618
Kiran Kandic3b24402012-06-11 00:05:59 -07003619 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
3620 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
3621 {"MIC BIAS1 External", NULL, "LDO_H"},
3622 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
3623 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
3624 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
3625 {"MIC BIAS2 External", NULL, "LDO_H"},
3626 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
3627 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
3628 {"MIC BIAS3 External", NULL, "LDO_H"},
3629 {"MIC BIAS4 External", NULL, "LDO_H"},
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05003630
Kiran Kandic3b24402012-06-11 00:05:59 -07003631};
3632
3633static int taiko_readable(struct snd_soc_codec *ssc, unsigned int reg)
3634{
3635 return taiko_reg_readable[reg];
3636}
3637
3638static bool taiko_is_digital_gain_register(unsigned int reg)
3639{
3640 bool rtn = false;
3641 switch (reg) {
3642 case TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL:
3643 case TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL:
3644 case TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL:
3645 case TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL:
3646 case TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL:
3647 case TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL:
3648 case TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL:
3649 case TAIKO_A_CDC_TX1_VOL_CTL_GAIN:
3650 case TAIKO_A_CDC_TX2_VOL_CTL_GAIN:
3651 case TAIKO_A_CDC_TX3_VOL_CTL_GAIN:
3652 case TAIKO_A_CDC_TX4_VOL_CTL_GAIN:
3653 case TAIKO_A_CDC_TX5_VOL_CTL_GAIN:
3654 case TAIKO_A_CDC_TX6_VOL_CTL_GAIN:
3655 case TAIKO_A_CDC_TX7_VOL_CTL_GAIN:
3656 case TAIKO_A_CDC_TX8_VOL_CTL_GAIN:
3657 case TAIKO_A_CDC_TX9_VOL_CTL_GAIN:
3658 case TAIKO_A_CDC_TX10_VOL_CTL_GAIN:
3659 rtn = true;
3660 break;
3661 default:
3662 break;
3663 }
3664 return rtn;
3665}
3666
3667static int taiko_volatile(struct snd_soc_codec *ssc, unsigned int reg)
3668{
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003669 int i;
3670
Kiran Kandic3b24402012-06-11 00:05:59 -07003671 /* Registers lower than 0x100 are top level registers which can be
3672 * written by the Taiko core driver.
3673 */
3674
3675 if ((reg >= TAIKO_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
3676 return 1;
3677
3678 /* IIR Coeff registers are not cacheable */
3679 if ((reg >= TAIKO_A_CDC_IIR1_COEF_B1_CTL) &&
3680 (reg <= TAIKO_A_CDC_IIR2_COEF_B2_CTL))
3681 return 1;
3682
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003683 /* ANC filter registers are not cacheable */
3684 if ((reg >= TAIKO_A_CDC_ANC1_IIR_B1_CTL) &&
3685 (reg <= TAIKO_A_CDC_ANC1_LPF_B2_CTL))
3686 return 1;
3687 if ((reg >= TAIKO_A_CDC_ANC2_IIR_B1_CTL) &&
3688 (reg <= TAIKO_A_CDC_ANC2_LPF_B2_CTL))
3689 return 1;
3690
Kiran Kandic3b24402012-06-11 00:05:59 -07003691 /* Digital gain register is not cacheable so we have to write
3692 * the setting even it is the same
3693 */
3694 if (taiko_is_digital_gain_register(reg))
3695 return 1;
3696
3697 /* HPH status registers */
3698 if (reg == TAIKO_A_RX_HPH_L_STATUS || reg == TAIKO_A_RX_HPH_R_STATUS)
3699 return 1;
3700
Joonwoo Parka8890262012-10-15 12:04:27 -07003701 if (reg == TAIKO_A_MBHC_INSERT_DET_STATUS)
3702 return 1;
3703
Joonwoo Park559a5bf2013-02-15 14:46:36 -08003704 switch (reg) {
3705 case TAIKO_A_CDC_SPKR_CLIPDET_VAL0:
3706 case TAIKO_A_CDC_SPKR_CLIPDET_VAL1:
3707 case TAIKO_A_CDC_SPKR_CLIPDET_VAL2:
3708 case TAIKO_A_CDC_SPKR_CLIPDET_VAL3:
3709 case TAIKO_A_CDC_SPKR_CLIPDET_VAL4:
3710 case TAIKO_A_CDC_SPKR_CLIPDET_VAL5:
3711 case TAIKO_A_CDC_SPKR_CLIPDET_VAL6:
3712 case TAIKO_A_CDC_SPKR_CLIPDET_VAL7:
3713 case TAIKO_A_CDC_VBAT_GAIN_MON_VAL:
3714 return 1;
3715 }
3716
Damir Didjustodcfdff82013-03-21 23:26:41 -07003717 for (i = 0; i < ARRAY_SIZE(audio_reg_cfg); i++)
3718 if (audio_reg_cfg[i].reg_logical_addr -
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003719 TAIKO_REGISTER_START_OFFSET == reg)
3720 return 1;
3721
Kiran Kandic3b24402012-06-11 00:05:59 -07003722 return 0;
3723}
3724
Kiran Kandic3b24402012-06-11 00:05:59 -07003725static int taiko_write(struct snd_soc_codec *codec, unsigned int reg,
3726 unsigned int value)
3727{
3728 int ret;
Kuirong Wang906ac472012-07-09 12:54:44 -07003729
3730 if (reg == SND_SOC_NOPM)
3731 return 0;
3732
Kiran Kandic3b24402012-06-11 00:05:59 -07003733 BUG_ON(reg > TAIKO_MAX_REGISTER);
3734
3735 if (!taiko_volatile(codec, reg)) {
3736 ret = snd_soc_cache_write(codec, reg, value);
3737 if (ret != 0)
3738 dev_err(codec->dev, "Cache write to %x failed: %d\n",
3739 reg, ret);
3740 }
3741
3742 return wcd9xxx_reg_write(codec->control_data, reg, value);
3743}
3744static unsigned int taiko_read(struct snd_soc_codec *codec,
3745 unsigned int reg)
3746{
3747 unsigned int val;
3748 int ret;
3749
Kuirong Wang906ac472012-07-09 12:54:44 -07003750 if (reg == SND_SOC_NOPM)
3751 return 0;
3752
Kiran Kandic3b24402012-06-11 00:05:59 -07003753 BUG_ON(reg > TAIKO_MAX_REGISTER);
3754
3755 if (!taiko_volatile(codec, reg) && taiko_readable(codec, reg) &&
3756 reg < codec->driver->reg_cache_size) {
3757 ret = snd_soc_cache_read(codec, reg, &val);
3758 if (ret >= 0) {
3759 return val;
3760 } else
3761 dev_err(codec->dev, "Cache read from %x failed: %d\n",
3762 reg, ret);
3763 }
3764
3765 val = wcd9xxx_reg_read(codec->control_data, reg);
3766 return val;
3767}
3768
Kiran Kandic3b24402012-06-11 00:05:59 -07003769static int taiko_startup(struct snd_pcm_substream *substream,
3770 struct snd_soc_dai *dai)
3771{
3772 struct wcd9xxx *taiko_core = dev_get_drvdata(dai->codec->dev->parent);
3773 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
3774 substream->name, substream->stream);
3775 if ((taiko_core != NULL) &&
3776 (taiko_core->dev != NULL) &&
3777 (taiko_core->dev->parent != NULL))
3778 pm_runtime_get_sync(taiko_core->dev->parent);
3779
3780 return 0;
3781}
3782
3783static void taiko_shutdown(struct snd_pcm_substream *substream,
3784 struct snd_soc_dai *dai)
3785{
3786 struct wcd9xxx *taiko_core = dev_get_drvdata(dai->codec->dev->parent);
3787 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
3788 substream->name, substream->stream);
3789 if ((taiko_core != NULL) &&
3790 (taiko_core->dev != NULL) &&
3791 (taiko_core->dev->parent != NULL)) {
3792 pm_runtime_mark_last_busy(taiko_core->dev->parent);
3793 pm_runtime_put(taiko_core->dev->parent);
3794 }
3795}
3796
3797int taiko_mclk_enable(struct snd_soc_codec *codec, int mclk_enable, bool dapm)
3798{
3799 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
3800
3801 pr_debug("%s: mclk_enable = %u, dapm = %d\n", __func__, mclk_enable,
3802 dapm);
Joonwoo Parka8890262012-10-15 12:04:27 -07003803
3804 WCD9XXX_BCL_LOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07003805 if (mclk_enable) {
Joonwoo Parka8890262012-10-15 12:04:27 -07003806 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
3807 WCD9XXX_BANDGAP_AUDIO_MODE);
3808 wcd9xxx_resmgr_get_clk_block(&taiko->resmgr, WCD9XXX_CLK_MCLK);
Kiran Kandic3b24402012-06-11 00:05:59 -07003809 } else {
Joonwoo Parka8890262012-10-15 12:04:27 -07003810 /* Put clock and BG */
3811 wcd9xxx_resmgr_put_clk_block(&taiko->resmgr, WCD9XXX_CLK_MCLK);
3812 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
3813 WCD9XXX_BANDGAP_AUDIO_MODE);
Kiran Kandic3b24402012-06-11 00:05:59 -07003814 }
Joonwoo Parka8890262012-10-15 12:04:27 -07003815 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
3816
Kiran Kandic3b24402012-06-11 00:05:59 -07003817 return 0;
3818}
3819
3820static int taiko_set_dai_sysclk(struct snd_soc_dai *dai,
3821 int clk_id, unsigned int freq, int dir)
3822{
Venkat Sudhira50a3762012-11-26 12:12:15 -08003823 pr_debug("%s\n", __func__);
Kiran Kandic3b24402012-06-11 00:05:59 -07003824 return 0;
3825}
3826
3827static int taiko_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
3828{
3829 u8 val = 0;
3830 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
3831
3832 pr_debug("%s\n", __func__);
3833 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
3834 case SND_SOC_DAIFMT_CBS_CFS:
3835 /* CPU is master */
3836 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3837 if (dai->id == AIF1_CAP)
3838 snd_soc_update_bits(dai->codec,
3839 TAIKO_A_CDC_CLK_TX_I2S_CTL,
3840 TAIKO_I2S_MASTER_MODE_MASK, 0);
3841 else if (dai->id == AIF1_PB)
3842 snd_soc_update_bits(dai->codec,
3843 TAIKO_A_CDC_CLK_RX_I2S_CTL,
3844 TAIKO_I2S_MASTER_MODE_MASK, 0);
3845 }
3846 break;
3847 case SND_SOC_DAIFMT_CBM_CFM:
3848 /* CPU is slave */
3849 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
3850 val = TAIKO_I2S_MASTER_MODE_MASK;
3851 if (dai->id == AIF1_CAP)
3852 snd_soc_update_bits(dai->codec,
3853 TAIKO_A_CDC_CLK_TX_I2S_CTL, val, val);
3854 else if (dai->id == AIF1_PB)
3855 snd_soc_update_bits(dai->codec,
3856 TAIKO_A_CDC_CLK_RX_I2S_CTL, val, val);
3857 }
3858 break;
3859 default:
3860 return -EINVAL;
3861 }
3862 return 0;
3863}
3864
3865static int taiko_set_channel_map(struct snd_soc_dai *dai,
3866 unsigned int tx_num, unsigned int *tx_slot,
3867 unsigned int rx_num, unsigned int *rx_slot)
3868
3869{
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05003870 struct wcd9xxx_codec_dai_data *dai_data = NULL;
Kiran Kandic3b24402012-06-11 00:05:59 -07003871 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
Kuirong Wang906ac472012-07-09 12:54:44 -07003872 struct wcd9xxx *core = dev_get_drvdata(dai->codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07003873 if (!tx_slot && !rx_slot) {
3874 pr_err("%s: Invalid\n", __func__);
3875 return -EINVAL;
3876 }
Kuirong Wang906ac472012-07-09 12:54:44 -07003877 pr_debug("%s(): dai_name = %s DAI-ID %x tx_ch %d rx_ch %d\n"
3878 "taiko->intf_type %d\n",
3879 __func__, dai->name, dai->id, tx_num, rx_num,
3880 taiko->intf_type);
Kiran Kandic3b24402012-06-11 00:05:59 -07003881
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05003882 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
Kuirong Wang906ac472012-07-09 12:54:44 -07003883 wcd9xxx_init_slimslave(core, core->slim->laddr,
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05003884 tx_num, tx_slot, rx_num, rx_slot);
3885 /*Reserve tx11 and tx12 for VI feedback path*/
3886 dai_data = &taiko->dai[AIF4_VIFEED];
3887 if (dai_data) {
3888 list_add_tail(&core->tx_chs[TAIKO_TX11].list,
3889 &dai_data->wcd9xxx_ch_list);
3890 list_add_tail(&core->tx_chs[TAIKO_TX12].list,
3891 &dai_data->wcd9xxx_ch_list);
3892 }
3893 }
Kuirong Wang906ac472012-07-09 12:54:44 -07003894 return 0;
3895}
3896
3897static int taiko_get_channel_map(struct snd_soc_dai *dai,
3898 unsigned int *tx_num, unsigned int *tx_slot,
3899 unsigned int *rx_num, unsigned int *rx_slot)
3900
3901{
3902 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(dai->codec);
3903 u32 i = 0;
3904 struct wcd9xxx_ch *ch;
3905
3906 switch (dai->id) {
3907 case AIF1_PB:
3908 case AIF2_PB:
3909 case AIF3_PB:
3910 if (!rx_slot || !rx_num) {
3911 pr_err("%s: Invalid rx_slot %d or rx_num %d\n",
3912 __func__, (u32) rx_slot, (u32) rx_num);
3913 return -EINVAL;
Kiran Kandic3b24402012-06-11 00:05:59 -07003914 }
Kuirong Wang906ac472012-07-09 12:54:44 -07003915 list_for_each_entry(ch, &taiko_p->dai[dai->id].wcd9xxx_ch_list,
3916 list) {
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05003917 pr_debug("%s: slot_num %u ch->ch_num %d\n",
3918 __func__, i, ch->ch_num);
Kuirong Wang906ac472012-07-09 12:54:44 -07003919 rx_slot[i++] = ch->ch_num;
3920 }
3921 pr_debug("%s: rx_num %d\n", __func__, i);
3922 *rx_num = i;
3923 break;
3924 case AIF1_CAP:
3925 case AIF2_CAP:
3926 case AIF3_CAP:
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05003927 case AIF4_VIFEED:
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003928 case AIF4_MAD_TX:
Kuirong Wang906ac472012-07-09 12:54:44 -07003929 if (!tx_slot || !tx_num) {
3930 pr_err("%s: Invalid tx_slot %d or tx_num %d\n",
3931 __func__, (u32) tx_slot, (u32) tx_num);
3932 return -EINVAL;
3933 }
3934 list_for_each_entry(ch, &taiko_p->dai[dai->id].wcd9xxx_ch_list,
3935 list) {
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05003936 pr_debug("%s: slot_num %u ch->ch_num %d\n",
3937 __func__, i, ch->ch_num);
Kuirong Wang906ac472012-07-09 12:54:44 -07003938 tx_slot[i++] = ch->ch_num;
3939 }
3940 pr_debug("%s: tx_num %d\n", __func__, i);
3941 *tx_num = i;
3942 break;
3943
3944 default:
3945 pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
3946 break;
3947 }
3948
3949 return 0;
3950}
3951
3952static int taiko_set_interpolator_rate(struct snd_soc_dai *dai,
3953 u8 rx_fs_rate_reg_val, u32 compander_fs, u32 sample_rate)
3954{
3955 u32 j;
3956 u8 rx_mix1_inp;
3957 u16 rx_mix_1_reg_1, rx_mix_1_reg_2;
3958 u16 rx_fs_reg;
3959 u8 rx_mix_1_reg_1_val, rx_mix_1_reg_2_val;
3960 struct snd_soc_codec *codec = dai->codec;
3961 struct wcd9xxx_ch *ch;
3962 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
3963
3964 list_for_each_entry(ch, &taiko->dai[dai->id].wcd9xxx_ch_list, list) {
3965 /* for RX port starting from 16 instead of 10 like tabla */
3966 rx_mix1_inp = ch->port + RX_MIX1_INP_SEL_RX1 -
3967 TAIKO_TX_PORT_NUMBER;
3968 if ((rx_mix1_inp < RX_MIX1_INP_SEL_RX1) ||
3969 (rx_mix1_inp > RX_MIX1_INP_SEL_RX7)) {
3970 pr_err("%s: Invalid TAIKO_RX%u port. Dai ID is %d\n",
3971 __func__, rx_mix1_inp - 5 , dai->id);
3972 return -EINVAL;
3973 }
3974
3975 rx_mix_1_reg_1 = TAIKO_A_CDC_CONN_RX1_B1_CTL;
3976
3977 for (j = 0; j < NUM_INTERPOLATORS; j++) {
3978 rx_mix_1_reg_2 = rx_mix_1_reg_1 + 1;
3979
3980 rx_mix_1_reg_1_val = snd_soc_read(codec,
3981 rx_mix_1_reg_1);
3982 rx_mix_1_reg_2_val = snd_soc_read(codec,
3983 rx_mix_1_reg_2);
3984
3985 if (((rx_mix_1_reg_1_val & 0x0F) == rx_mix1_inp) ||
3986 (((rx_mix_1_reg_1_val >> 4) & 0x0F)
3987 == rx_mix1_inp) ||
3988 ((rx_mix_1_reg_2_val & 0x0F) == rx_mix1_inp)) {
3989
3990 rx_fs_reg = TAIKO_A_CDC_RX1_B5_CTL + 8 * j;
3991
3992 pr_debug("%s: AIF_PB DAI(%d) connected to RX%u\n",
3993 __func__, dai->id, j + 1);
3994
3995 pr_debug("%s: set RX%u sample rate to %u\n",
3996 __func__, j + 1, sample_rate);
3997
3998 snd_soc_update_bits(codec, rx_fs_reg,
3999 0xE0, rx_fs_rate_reg_val);
4000
4001 if (comp_rx_path[j] < COMPANDER_MAX)
4002 taiko->comp_fs[comp_rx_path[j]]
4003 = compander_fs;
4004 }
Kuirong Wang94761952013-03-07 16:19:35 -08004005 if (j < 2)
Kuirong Wang906ac472012-07-09 12:54:44 -07004006 rx_mix_1_reg_1 += 3;
4007 else
4008 rx_mix_1_reg_1 += 2;
Kiran Kandic3b24402012-06-11 00:05:59 -07004009 }
4010 }
4011 return 0;
4012}
4013
Kuirong Wang906ac472012-07-09 12:54:44 -07004014static int taiko_set_decimator_rate(struct snd_soc_dai *dai,
4015 u8 tx_fs_rate_reg_val, u32 sample_rate)
Kiran Kandic3b24402012-06-11 00:05:59 -07004016{
Kuirong Wang906ac472012-07-09 12:54:44 -07004017 struct snd_soc_codec *codec = dai->codec;
4018 struct wcd9xxx_ch *ch;
4019 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
4020 u32 tx_port;
4021 u16 tx_port_reg, tx_fs_reg;
4022 u8 tx_port_reg_val;
4023 s8 decimator;
Kiran Kandic3b24402012-06-11 00:05:59 -07004024
Kuirong Wang906ac472012-07-09 12:54:44 -07004025 list_for_each_entry(ch, &taiko->dai[dai->id].wcd9xxx_ch_list, list) {
Kiran Kandic3b24402012-06-11 00:05:59 -07004026
Kuirong Wang906ac472012-07-09 12:54:44 -07004027 tx_port = ch->port + 1;
4028 pr_debug("%s: dai->id = %d, tx_port = %d",
4029 __func__, dai->id, tx_port);
4030
4031 if ((tx_port < 1) || (tx_port > NUM_DECIMATORS)) {
4032 pr_err("%s: Invalid SLIM TX%u port. DAI ID is %d\n",
4033 __func__, tx_port, dai->id);
4034 return -EINVAL;
4035 }
4036
4037 tx_port_reg = TAIKO_A_CDC_CONN_TX_SB_B1_CTL + (tx_port - 1);
4038 tx_port_reg_val = snd_soc_read(codec, tx_port_reg);
4039
4040 decimator = 0;
4041
4042 if ((tx_port >= 1) && (tx_port <= 6)) {
4043
4044 tx_port_reg_val = tx_port_reg_val & 0x0F;
4045 if (tx_port_reg_val == 0x8)
4046 decimator = tx_port;
4047
4048 } else if ((tx_port >= 7) && (tx_port <= NUM_DECIMATORS)) {
4049
4050 tx_port_reg_val = tx_port_reg_val & 0x1F;
4051
4052 if ((tx_port_reg_val >= 0x8) &&
4053 (tx_port_reg_val <= 0x11)) {
4054
4055 decimator = (tx_port_reg_val - 0x8) + 1;
4056 }
4057 }
4058
4059 if (decimator) { /* SLIM_TX port has a DEC as input */
4060
4061 tx_fs_reg = TAIKO_A_CDC_TX1_CLK_FS_CTL +
4062 8 * (decimator - 1);
4063
4064 pr_debug("%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
4065 __func__, decimator, tx_port, sample_rate);
4066
4067 snd_soc_update_bits(codec, tx_fs_reg, 0x07,
4068 tx_fs_rate_reg_val);
4069
4070 } else {
4071 if ((tx_port_reg_val >= 0x1) &&
4072 (tx_port_reg_val <= 0x7)) {
4073
4074 pr_debug("%s: RMIX%u going to SLIM TX%u\n",
4075 __func__, tx_port_reg_val, tx_port);
4076
4077 } else if ((tx_port_reg_val >= 0x8) &&
4078 (tx_port_reg_val <= 0x11)) {
4079
4080 pr_err("%s: ERROR: Should not be here\n",
4081 __func__);
4082 pr_err("%s: ERROR: DEC connected to SLIM TX%u\n",
4083 __func__, tx_port);
4084 return -EINVAL;
4085
4086 } else if (tx_port_reg_val == 0) {
4087 pr_debug("%s: no signal to SLIM TX%u\n",
4088 __func__, tx_port);
4089 } else {
4090 pr_err("%s: ERROR: wrong signal to SLIM TX%u\n",
4091 __func__, tx_port);
4092 pr_err("%s: ERROR: wrong signal = %u\n",
4093 __func__, tx_port_reg_val);
4094 return -EINVAL;
4095 }
4096 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004097 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004098 return 0;
4099}
4100
4101static int taiko_hw_params(struct snd_pcm_substream *substream,
4102 struct snd_pcm_hw_params *params,
4103 struct snd_soc_dai *dai)
4104{
4105 struct snd_soc_codec *codec = dai->codec;
4106 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
Kuirong Wang906ac472012-07-09 12:54:44 -07004107 u8 tx_fs_rate, rx_fs_rate;
Kiran Kandic3b24402012-06-11 00:05:59 -07004108 u32 compander_fs;
Kuirong Wang906ac472012-07-09 12:54:44 -07004109 int ret;
Kiran Kandic3b24402012-06-11 00:05:59 -07004110
4111 pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
4112 dai->name, dai->id, params_rate(params),
4113 params_channels(params));
4114
4115 switch (params_rate(params)) {
4116 case 8000:
4117 tx_fs_rate = 0x00;
4118 rx_fs_rate = 0x00;
4119 compander_fs = COMPANDER_FS_8KHZ;
4120 break;
4121 case 16000:
4122 tx_fs_rate = 0x01;
4123 rx_fs_rate = 0x20;
4124 compander_fs = COMPANDER_FS_16KHZ;
4125 break;
4126 case 32000:
4127 tx_fs_rate = 0x02;
4128 rx_fs_rate = 0x40;
4129 compander_fs = COMPANDER_FS_32KHZ;
4130 break;
4131 case 48000:
4132 tx_fs_rate = 0x03;
4133 rx_fs_rate = 0x60;
4134 compander_fs = COMPANDER_FS_48KHZ;
4135 break;
4136 case 96000:
4137 tx_fs_rate = 0x04;
4138 rx_fs_rate = 0x80;
4139 compander_fs = COMPANDER_FS_96KHZ;
4140 break;
4141 case 192000:
4142 tx_fs_rate = 0x05;
4143 rx_fs_rate = 0xA0;
4144 compander_fs = COMPANDER_FS_192KHZ;
4145 break;
4146 default:
4147 pr_err("%s: Invalid sampling rate %d\n", __func__,
Kuirong Wang906ac472012-07-09 12:54:44 -07004148 params_rate(params));
Kiran Kandic3b24402012-06-11 00:05:59 -07004149 return -EINVAL;
4150 }
4151
Kuirong Wang906ac472012-07-09 12:54:44 -07004152 switch (substream->stream) {
4153 case SNDRV_PCM_STREAM_CAPTURE:
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004154 if (dai->id != AIF4_VIFEED) {
4155 ret = taiko_set_decimator_rate(dai, tx_fs_rate,
4156 params_rate(params));
4157 if (ret < 0) {
4158 pr_err("%s: set decimator rate failed %d\n",
4159 __func__, ret);
4160 return ret;
4161 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004162 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004163
Kiran Kandic3b24402012-06-11 00:05:59 -07004164 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4165 switch (params_format(params)) {
4166 case SNDRV_PCM_FORMAT_S16_LE:
4167 snd_soc_update_bits(codec,
4168 TAIKO_A_CDC_CLK_TX_I2S_CTL,
4169 0x20, 0x20);
4170 break;
4171 case SNDRV_PCM_FORMAT_S32_LE:
4172 snd_soc_update_bits(codec,
4173 TAIKO_A_CDC_CLK_TX_I2S_CTL,
4174 0x20, 0x00);
4175 break;
4176 default:
4177 pr_err("invalid format\n");
4178 break;
4179 }
4180 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_TX_I2S_CTL,
Kuirong Wang906ac472012-07-09 12:54:44 -07004181 0x07, tx_fs_rate);
Kiran Kandic3b24402012-06-11 00:05:59 -07004182 } else {
Kuirong Wang906ac472012-07-09 12:54:44 -07004183 taiko->dai[dai->id].rate = params_rate(params);
Kiran Kandic3b24402012-06-11 00:05:59 -07004184 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004185 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004186
Kuirong Wang906ac472012-07-09 12:54:44 -07004187 case SNDRV_PCM_STREAM_PLAYBACK:
4188 ret = taiko_set_interpolator_rate(dai, rx_fs_rate,
4189 compander_fs,
4190 params_rate(params));
4191 if (ret < 0) {
4192 pr_err("%s: set decimator rate failed %d\n", __func__,
4193 ret);
4194 return ret;
Kiran Kandic3b24402012-06-11 00:05:59 -07004195 }
4196 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4197 switch (params_format(params)) {
4198 case SNDRV_PCM_FORMAT_S16_LE:
4199 snd_soc_update_bits(codec,
4200 TAIKO_A_CDC_CLK_RX_I2S_CTL,
4201 0x20, 0x20);
4202 break;
4203 case SNDRV_PCM_FORMAT_S32_LE:
4204 snd_soc_update_bits(codec,
4205 TAIKO_A_CDC_CLK_RX_I2S_CTL,
4206 0x20, 0x00);
4207 break;
4208 default:
4209 pr_err("invalid format\n");
4210 break;
4211 }
4212 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_I2S_CTL,
Kuirong Wang906ac472012-07-09 12:54:44 -07004213 0x03, (rx_fs_rate >> 0x05));
Kiran Kandic3b24402012-06-11 00:05:59 -07004214 } else {
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004215 switch (params_format(params)) {
4216 case SNDRV_PCM_FORMAT_S16_LE:
4217 snd_soc_update_bits(codec,
4218 TAIKO_A_CDC_CONN_RX_SB_B1_CTL,
4219 0xFF, 0xAA);
4220 snd_soc_update_bits(codec,
4221 TAIKO_A_CDC_CONN_RX_SB_B2_CTL,
4222 0xFF, 0x2A);
4223 taiko->dai[dai->id].bit_width = 16;
4224 break;
4225 case SNDRV_PCM_FORMAT_S24_LE:
4226 snd_soc_update_bits(codec,
4227 TAIKO_A_CDC_CONN_RX_SB_B1_CTL,
4228 0xFF, 0x00);
4229 snd_soc_update_bits(codec,
4230 TAIKO_A_CDC_CONN_RX_SB_B2_CTL,
4231 0xFF, 0x00);
4232 taiko->dai[dai->id].bit_width = 24;
4233 break;
4234 default:
4235 dev_err(codec->dev, "Invalid format\n");
4236 break;
4237 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004238 taiko->dai[dai->id].rate = params_rate(params);
Kiran Kandic3b24402012-06-11 00:05:59 -07004239 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004240 break;
4241 default:
4242 pr_err("%s: Invalid stream type %d\n", __func__,
4243 substream->stream);
4244 return -EINVAL;
Kiran Kandic3b24402012-06-11 00:05:59 -07004245 }
4246
4247 return 0;
4248}
4249
4250static struct snd_soc_dai_ops taiko_dai_ops = {
4251 .startup = taiko_startup,
4252 .shutdown = taiko_shutdown,
4253 .hw_params = taiko_hw_params,
4254 .set_sysclk = taiko_set_dai_sysclk,
4255 .set_fmt = taiko_set_dai_fmt,
4256 .set_channel_map = taiko_set_channel_map,
4257 .get_channel_map = taiko_get_channel_map,
4258};
4259
4260static struct snd_soc_dai_driver taiko_dai[] = {
4261 {
4262 .name = "taiko_rx1",
4263 .id = AIF1_PB,
4264 .playback = {
4265 .stream_name = "AIF1 Playback",
4266 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004267 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004268 .rate_max = 192000,
4269 .rate_min = 8000,
4270 .channels_min = 1,
4271 .channels_max = 2,
4272 },
4273 .ops = &taiko_dai_ops,
4274 },
4275 {
4276 .name = "taiko_tx1",
4277 .id = AIF1_CAP,
4278 .capture = {
4279 .stream_name = "AIF1 Capture",
4280 .rates = WCD9320_RATES,
4281 .formats = TAIKO_FORMATS,
4282 .rate_max = 192000,
4283 .rate_min = 8000,
4284 .channels_min = 1,
4285 .channels_max = 4,
4286 },
4287 .ops = &taiko_dai_ops,
4288 },
4289 {
4290 .name = "taiko_rx2",
4291 .id = AIF2_PB,
4292 .playback = {
4293 .stream_name = "AIF2 Playback",
4294 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004295 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004296 .rate_min = 8000,
4297 .rate_max = 192000,
4298 .channels_min = 1,
4299 .channels_max = 2,
4300 },
4301 .ops = &taiko_dai_ops,
4302 },
4303 {
4304 .name = "taiko_tx2",
4305 .id = AIF2_CAP,
4306 .capture = {
4307 .stream_name = "AIF2 Capture",
4308 .rates = WCD9320_RATES,
4309 .formats = TAIKO_FORMATS,
4310 .rate_max = 192000,
4311 .rate_min = 8000,
4312 .channels_min = 1,
Baruch Eruchimovitch64eb8da2013-04-08 14:33:17 +03004313 .channels_max = 5,
Kiran Kandic3b24402012-06-11 00:05:59 -07004314 },
4315 .ops = &taiko_dai_ops,
4316 },
4317 {
4318 .name = "taiko_tx3",
4319 .id = AIF3_CAP,
4320 .capture = {
4321 .stream_name = "AIF3 Capture",
4322 .rates = WCD9320_RATES,
4323 .formats = TAIKO_FORMATS,
4324 .rate_max = 48000,
4325 .rate_min = 8000,
4326 .channels_min = 1,
4327 .channels_max = 2,
4328 },
4329 .ops = &taiko_dai_ops,
4330 },
4331 {
4332 .name = "taiko_rx3",
4333 .id = AIF3_PB,
4334 .playback = {
4335 .stream_name = "AIF3 Playback",
4336 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004337 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004338 .rate_min = 8000,
4339 .rate_max = 192000,
4340 .channels_min = 1,
4341 .channels_max = 2,
4342 },
4343 .ops = &taiko_dai_ops,
4344 },
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004345 {
4346 .name = "taiko_vifeedback",
4347 .id = AIF4_VIFEED,
4348 .capture = {
4349 .stream_name = "VIfeed",
4350 .rates = SNDRV_PCM_RATE_48000,
4351 .formats = TAIKO_FORMATS,
4352 .rate_max = 48000,
4353 .rate_min = 48000,
4354 .channels_min = 2,
4355 .channels_max = 2,
4356 },
4357 .ops = &taiko_dai_ops,
4358 },
Joonwoo Park1d05bb92013-03-07 16:55:06 -08004359 {
4360 .name = "taiko_mad1",
4361 .id = AIF4_MAD_TX,
4362 .capture = {
4363 .stream_name = "AIF4 MAD TX",
4364 .rates = SNDRV_PCM_RATE_16000,
4365 .formats = TAIKO_FORMATS,
4366 .rate_min = 16000,
4367 .rate_max = 16000,
4368 .channels_min = 1,
4369 .channels_max = 1,
4370 },
4371 .ops = &taiko_dai_ops,
4372 },
Kiran Kandic3b24402012-06-11 00:05:59 -07004373};
4374
4375static struct snd_soc_dai_driver taiko_i2s_dai[] = {
4376 {
4377 .name = "taiko_i2s_rx1",
Kuirong Wang906ac472012-07-09 12:54:44 -07004378 .id = AIF1_PB,
Kiran Kandic3b24402012-06-11 00:05:59 -07004379 .playback = {
4380 .stream_name = "AIF1 Playback",
4381 .rates = WCD9320_RATES,
4382 .formats = TAIKO_FORMATS,
4383 .rate_max = 192000,
4384 .rate_min = 8000,
4385 .channels_min = 1,
4386 .channels_max = 4,
4387 },
4388 .ops = &taiko_dai_ops,
4389 },
4390 {
4391 .name = "taiko_i2s_tx1",
Kuirong Wang906ac472012-07-09 12:54:44 -07004392 .id = AIF1_CAP,
Kiran Kandic3b24402012-06-11 00:05:59 -07004393 .capture = {
4394 .stream_name = "AIF1 Capture",
4395 .rates = WCD9320_RATES,
4396 .formats = TAIKO_FORMATS,
4397 .rate_max = 192000,
4398 .rate_min = 8000,
4399 .channels_min = 1,
4400 .channels_max = 4,
4401 },
4402 .ops = &taiko_dai_ops,
4403 },
Venkat Sudhir994193b2012-12-17 17:30:51 -08004404 {
4405 .name = "taiko_i2s_rx2",
4406 .id = AIF1_PB,
4407 .playback = {
4408 .stream_name = "AIF2 Playback",
4409 .rates = WCD9320_RATES,
4410 .formats = TAIKO_FORMATS,
4411 .rate_max = 192000,
4412 .rate_min = 8000,
4413 .channels_min = 1,
4414 .channels_max = 4,
4415 },
4416 .ops = &taiko_dai_ops,
4417 },
4418 {
4419 .name = "taiko_i2s_tx2",
4420 .id = AIF1_CAP,
4421 .capture = {
4422 .stream_name = "AIF2 Capture",
4423 .rates = WCD9320_RATES,
4424 .formats = TAIKO_FORMATS,
4425 .rate_max = 192000,
4426 .rate_min = 8000,
4427 .channels_min = 1,
4428 .channels_max = 4,
4429 },
4430 .ops = &taiko_dai_ops,
4431 },
Kiran Kandic3b24402012-06-11 00:05:59 -07004432};
4433
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004434static int taiko_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
4435 bool up)
4436{
4437 int ret = 0;
4438 struct wcd9xxx_ch *ch;
4439
4440 if (up) {
4441 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
4442 ret = wcd9xxx_get_slave_port(ch->ch_num);
4443 if (ret < 0) {
4444 pr_err("%s: Invalid slave port ID: %d\n",
4445 __func__, ret);
4446 ret = -EINVAL;
4447 } else {
4448 set_bit(ret, &dai->ch_mask);
4449 }
4450 }
4451 } else {
4452 ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
4453 msecs_to_jiffies(
4454 TAIKO_SLIM_CLOSE_TIMEOUT));
4455 if (!ret) {
4456 pr_err("%s: Slim close tx/rx wait timeout\n", __func__);
4457 ret = -ETIMEDOUT;
4458 } else {
4459 ret = 0;
4460 }
4461 }
4462 return ret;
4463}
4464
Kiran Kandic3b24402012-06-11 00:05:59 -07004465static int taiko_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
Kuirong Wang906ac472012-07-09 12:54:44 -07004466 struct snd_kcontrol *kcontrol,
4467 int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07004468{
Kuirong Wang906ac472012-07-09 12:54:44 -07004469 struct wcd9xxx *core;
Kiran Kandic3b24402012-06-11 00:05:59 -07004470 struct snd_soc_codec *codec = w->codec;
4471 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004472 int ret = 0;
Kuirong Wang906ac472012-07-09 12:54:44 -07004473 struct wcd9xxx_codec_dai_data *dai;
4474
4475 core = dev_get_drvdata(codec->dev->parent);
4476
4477 pr_debug("%s: event called! codec name %s num_dai %d\n"
4478 "stream name %s event %d\n",
4479 __func__, w->codec->name, w->codec->num_dai, w->sname, event);
4480
Kiran Kandic3b24402012-06-11 00:05:59 -07004481 /* Execute the callback only if interface type is slimbus */
4482 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4483 return 0;
4484
Kuirong Wang906ac472012-07-09 12:54:44 -07004485 dai = &taiko_p->dai[w->shift];
4486 pr_debug("%s: w->name %s w->shift %d event %d\n",
4487 __func__, w->name, w->shift, event);
Kiran Kandic3b24402012-06-11 00:05:59 -07004488
4489 switch (event) {
4490 case SND_SOC_DAPM_POST_PMU:
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004491 (void) taiko_codec_enable_slim_chmask(dai, true);
Kuirong Wang906ac472012-07-09 12:54:44 -07004492 ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
4493 dai->rate, dai->bit_width,
4494 &dai->grph);
Kiran Kandic3b24402012-06-11 00:05:59 -07004495 break;
4496 case SND_SOC_DAPM_POST_PMD:
Kuirong Wang906ac472012-07-09 12:54:44 -07004497 ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
4498 dai->grph);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004499 ret = taiko_codec_enable_slim_chmask(dai, false);
4500 if (ret < 0) {
4501 ret = wcd9xxx_disconnect_port(core,
4502 &dai->wcd9xxx_ch_list,
4503 dai->grph);
4504 pr_debug("%s: Disconnect RX port, ret = %d\n",
4505 __func__, ret);
4506 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004507 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004508 }
4509 return ret;
4510}
4511
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004512static int taiko_codec_enable_slimvi_feedback(struct snd_soc_dapm_widget *w,
4513 struct snd_kcontrol *kcontrol,
4514 int event)
4515{
4516 struct wcd9xxx *core = NULL;
4517 struct snd_soc_codec *codec = NULL;
4518 struct taiko_priv *taiko_p = NULL;
4519 u32 ret = 0;
4520 struct wcd9xxx_codec_dai_data *dai = NULL;
4521
4522 if (!w || !w->codec) {
4523 pr_err("%s invalid params\n", __func__);
4524 return -EINVAL;
4525 }
4526 codec = w->codec;
4527 taiko_p = snd_soc_codec_get_drvdata(codec);
4528 core = dev_get_drvdata(codec->dev->parent);
4529
4530 pr_debug("%s: event called! codec name %s num_dai %d stream name %s\n",
4531 __func__, w->codec->name, w->codec->num_dai, w->sname);
4532
4533 /* Execute the callback only if interface type is slimbus */
4534 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
4535 pr_err("%s Interface is not correct", __func__);
4536 return 0;
4537 }
4538
4539 pr_debug("%s(): w->name %s event %d w->shift %d\n",
4540 __func__, w->name, event, w->shift);
4541 if (w->shift != AIF4_VIFEED) {
4542 pr_err("%s Error in enabling the tx path\n", __func__);
4543 ret = -EINVAL;
4544 goto out_vi;
4545 }
4546 dai = &taiko_p->dai[w->shift];
4547 switch (event) {
4548 case SND_SOC_DAPM_POST_PMU:
4549 /*Enable Clip Detection*/
4550 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_CLIP_DET,
4551 0x8, 0x8);
4552 /*Enable V&I sensing*/
4553 snd_soc_update_bits(codec, TAIKO_A_SPKR_PROT_EN,
4554 0x88, 0x88);
4555 /*Enable spkr VI clocks*/
4556 snd_soc_update_bits(codec,
4557 TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 0xC, 0xC);
4558 /*Enable Voltage Decimator*/
4559 snd_soc_update_bits(codec,
4560 TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x1F, 0x12);
4561 /*Enable Current Decimator*/
4562 snd_soc_update_bits(codec,
4563 TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x1F, 0x13);
4564 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4565 dai->rate, dai->bit_width,
4566 &dai->grph);
4567 break;
4568 case SND_SOC_DAPM_POST_PMD:
4569 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4570 dai->grph);
4571 if (ret)
4572 pr_err("%s error in close_slim_sch_tx %d\n",
4573 __func__, ret);
4574 /*Disable Voltage decimator*/
4575 snd_soc_update_bits(codec,
4576 TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x1F, 0x0);
4577 /*Disable Current decimator*/
4578 snd_soc_update_bits(codec,
4579 TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x1F, 0x0);
4580 /*Disable spkr VI clocks*/
4581 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL,
4582 0xC, 0x0);
4583 /*Disable V&I sensing*/
4584 snd_soc_update_bits(codec, TAIKO_A_SPKR_PROT_EN,
4585 0x88, 0x00);
4586 /*Disable clip detection*/
4587 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_CLIP_DET,
4588 0x8, 0x0);
4589 break;
4590 }
4591out_vi:
4592 return ret;
4593}
4594
Kiran Kandic3b24402012-06-11 00:05:59 -07004595static int taiko_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
Kuirong Wang906ac472012-07-09 12:54:44 -07004596 struct snd_kcontrol *kcontrol,
4597 int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07004598{
Kuirong Wang906ac472012-07-09 12:54:44 -07004599 struct wcd9xxx *core;
Kiran Kandic3b24402012-06-11 00:05:59 -07004600 struct snd_soc_codec *codec = w->codec;
4601 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07004602 u32 ret = 0;
Kuirong Wang906ac472012-07-09 12:54:44 -07004603 struct wcd9xxx_codec_dai_data *dai;
Kiran Kandic3b24402012-06-11 00:05:59 -07004604
Kuirong Wang906ac472012-07-09 12:54:44 -07004605 core = dev_get_drvdata(codec->dev->parent);
4606
4607 pr_debug("%s: event called! codec name %s num_dai %d stream name %s\n",
4608 __func__, w->codec->name, w->codec->num_dai, w->sname);
Kiran Kandic3b24402012-06-11 00:05:59 -07004609
4610 /* Execute the callback only if interface type is slimbus */
4611 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4612 return 0;
4613
Kuirong Wang906ac472012-07-09 12:54:44 -07004614 pr_debug("%s(): w->name %s event %d w->shift %d\n",
4615 __func__, w->name, event, w->shift);
Kiran Kandic3b24402012-06-11 00:05:59 -07004616
Kuirong Wang906ac472012-07-09 12:54:44 -07004617 dai = &taiko_p->dai[w->shift];
Kiran Kandic3b24402012-06-11 00:05:59 -07004618 switch (event) {
4619 case SND_SOC_DAPM_POST_PMU:
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004620 (void) taiko_codec_enable_slim_chmask(dai, true);
Kuirong Wang906ac472012-07-09 12:54:44 -07004621 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4622 dai->rate, dai->bit_width,
4623 &dai->grph);
Kiran Kandic3b24402012-06-11 00:05:59 -07004624 break;
4625 case SND_SOC_DAPM_POST_PMD:
Kuirong Wang906ac472012-07-09 12:54:44 -07004626 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4627 dai->grph);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004628 ret = taiko_codec_enable_slim_chmask(dai, false);
4629 if (ret < 0) {
4630 ret = wcd9xxx_disconnect_port(core,
4631 &dai->wcd9xxx_ch_list,
4632 dai->grph);
4633 pr_debug("%s: Disconnect RX port, ret = %d\n",
4634 __func__, ret);
4635 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004636 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004637 }
4638 return ret;
4639}
4640
Kiran Kandi4c56c592012-07-25 11:04:55 -07004641static int taiko_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
4642 struct snd_kcontrol *kcontrol, int event)
4643{
4644 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004645 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Kiran Kandi4c56c592012-07-25 11:04:55 -07004646
4647 pr_debug("%s %s %d\n", __func__, w->name, event);
4648
4649 switch (event) {
Kiran Kandi4c56c592012-07-25 11:04:55 -07004650 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004651 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4652 WCD9XXX_CLSH_STATE_EAR,
4653 WCD9XXX_CLSH_REQ_ENABLE,
4654 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandi4c56c592012-07-25 11:04:55 -07004655
4656 usleep_range(5000, 5000);
4657 break;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004658 case SND_SOC_DAPM_POST_PMD:
4659 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4660 WCD9XXX_CLSH_STATE_EAR,
4661 WCD9XXX_CLSH_REQ_DISABLE,
4662 WCD9XXX_CLSH_EVENT_POST_PA);
4663 usleep_range(5000, 5000);
4664 }
4665 return 0;
4666}
4667
4668static int taiko_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
4669 struct snd_kcontrol *kcontrol, int event)
4670{
4671 struct snd_soc_codec *codec = w->codec;
4672 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
4673
4674 pr_debug("%s %s %d\n", __func__, w->name, event);
4675
4676 switch (event) {
4677 case SND_SOC_DAPM_PRE_PMU:
4678 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4679 WCD9XXX_CLSH_STATE_EAR,
4680 WCD9XXX_CLSH_REQ_ENABLE,
4681 WCD9XXX_CLSH_EVENT_PRE_DAC);
4682 break;
4683 }
4684
4685 return 0;
4686}
4687
4688static int taiko_codec_dsm_mux_event(struct snd_soc_dapm_widget *w,
4689 struct snd_kcontrol *kcontrol, int event)
4690{
4691 struct snd_soc_codec *codec = w->codec;
4692 u8 reg_val, zoh_mux_val = 0x00;
4693
4694 pr_debug("%s: event = %d\n", __func__, event);
4695
4696 switch (event) {
4697 case SND_SOC_DAPM_POST_PMU:
4698 reg_val = snd_soc_read(codec, TAIKO_A_CDC_CONN_CLSH_CTL);
4699
4700 if ((reg_val & 0x30) == 0x10)
4701 zoh_mux_val = 0x04;
4702 else if ((reg_val & 0x30) == 0x20)
4703 zoh_mux_val = 0x08;
4704
4705 if (zoh_mux_val != 0x00)
4706 snd_soc_update_bits(codec,
4707 TAIKO_A_CDC_CONN_CLSH_CTL,
4708 0x0C, zoh_mux_val);
4709 break;
4710
4711 case SND_SOC_DAPM_POST_PMD:
4712 snd_soc_update_bits(codec, TAIKO_A_CDC_CONN_CLSH_CTL,
4713 0x0C, 0x00);
4714 break;
Kiran Kandi4c56c592012-07-25 11:04:55 -07004715 }
4716 return 0;
4717}
4718
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08004719static int taiko_codec_enable_anc_ear(struct snd_soc_dapm_widget *w,
4720 struct snd_kcontrol *kcontrol, int event)
4721{
4722 struct snd_soc_codec *codec = w->codec;
4723 int ret = 0;
4724
4725 switch (event) {
4726 case SND_SOC_DAPM_PRE_PMU:
4727 ret = taiko_codec_enable_anc(w, kcontrol, event);
4728 msleep(50);
4729 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_EN, 0x10, 0x10);
4730 break;
4731 case SND_SOC_DAPM_POST_PMU:
4732 ret = taiko_codec_enable_ear_pa(w, kcontrol, event);
4733 break;
4734 case SND_SOC_DAPM_PRE_PMD:
4735 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_EN, 0x10, 0x00);
4736 msleep(40);
4737 ret |= taiko_codec_enable_anc(w, kcontrol, event);
4738 break;
4739 case SND_SOC_DAPM_POST_PMD:
4740 ret = taiko_codec_enable_ear_pa(w, kcontrol, event);
4741 break;
4742 }
4743 return ret;
4744}
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004745
Kiran Kandic3b24402012-06-11 00:05:59 -07004746/* Todo: Have seperate dapm widgets for I2S and Slimbus.
4747 * Might Need to have callbacks registered only for slimbus
4748 */
4749static const struct snd_soc_dapm_widget taiko_dapm_widgets[] = {
4750 /*RX stuff */
4751 SND_SOC_DAPM_OUTPUT("EAR"),
4752
Kiran Kandi4c56c592012-07-25 11:04:55 -07004753 SND_SOC_DAPM_PGA_E("EAR PA", TAIKO_A_RX_EAR_EN, 4, 0, NULL, 0,
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004754 taiko_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU |
4755 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07004756
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004757 SND_SOC_DAPM_MIXER_E("DAC1", TAIKO_A_RX_EAR_EN, 6, 0, dac1_switch,
4758 ARRAY_SIZE(dac1_switch), taiko_codec_ear_dac_event,
4759 SND_SOC_DAPM_PRE_PMU),
Kiran Kandic3b24402012-06-11 00:05:59 -07004760
Kuirong Wang906ac472012-07-09 12:54:44 -07004761 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
4762 AIF1_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07004763 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kuirong Wang906ac472012-07-09 12:54:44 -07004764 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
4765 AIF2_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07004766 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kuirong Wang906ac472012-07-09 12:54:44 -07004767 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
4768 AIF3_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07004769 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4770
Kuirong Wang906ac472012-07-09 12:54:44 -07004771 SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TAIKO_RX1, 0,
4772 &slim_rx_mux[TAIKO_RX1]),
4773 SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TAIKO_RX2, 0,
4774 &slim_rx_mux[TAIKO_RX2]),
4775 SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TAIKO_RX3, 0,
4776 &slim_rx_mux[TAIKO_RX3]),
4777 SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TAIKO_RX4, 0,
4778 &slim_rx_mux[TAIKO_RX4]),
4779 SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TAIKO_RX5, 0,
4780 &slim_rx_mux[TAIKO_RX5]),
4781 SND_SOC_DAPM_MUX("SLIM RX6 MUX", SND_SOC_NOPM, TAIKO_RX6, 0,
4782 &slim_rx_mux[TAIKO_RX6]),
4783 SND_SOC_DAPM_MUX("SLIM RX7 MUX", SND_SOC_NOPM, TAIKO_RX7, 0,
4784 &slim_rx_mux[TAIKO_RX7]),
Kiran Kandic3b24402012-06-11 00:05:59 -07004785
Kuirong Wang906ac472012-07-09 12:54:44 -07004786 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4787 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4788 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4789 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
4790 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
4791 SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
4792 SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
Kiran Kandic3b24402012-06-11 00:05:59 -07004793
4794 /* Headphone */
4795 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
4796 SND_SOC_DAPM_PGA_E("HPHL", TAIKO_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
4797 taiko_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
Kiran Kandi4c56c592012-07-25 11:04:55 -07004798 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004799 SND_SOC_DAPM_MIXER_E("HPHL DAC", TAIKO_A_RX_HPH_L_DAC_CTL, 7, 0,
4800 hphl_switch, ARRAY_SIZE(hphl_switch), taiko_hphl_dac_event,
4801 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07004802
4803 SND_SOC_DAPM_PGA_E("HPHR", TAIKO_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
4804 taiko_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
Kiran Kandi4c56c592012-07-25 11:04:55 -07004805 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07004806
4807 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TAIKO_A_RX_HPH_R_DAC_CTL, 7, 0,
4808 taiko_hphr_dac_event,
4809 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4810
4811 /* Speaker */
4812 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
4813 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
4814 SND_SOC_DAPM_OUTPUT("LINEOUT3"),
4815 SND_SOC_DAPM_OUTPUT("LINEOUT4"),
Joonwoo Park7680b9f2012-07-13 11:36:48 -07004816 SND_SOC_DAPM_OUTPUT("SPK_OUT"),
Kiran Kandic3b24402012-06-11 00:05:59 -07004817
4818 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TAIKO_A_RX_LINE_CNP_EN, 0, 0, NULL,
4819 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4820 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4821 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TAIKO_A_RX_LINE_CNP_EN, 1, 0, NULL,
4822 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4823 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4824 SND_SOC_DAPM_PGA_E("LINEOUT3 PA", TAIKO_A_RX_LINE_CNP_EN, 2, 0, NULL,
4825 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4826 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4827 SND_SOC_DAPM_PGA_E("LINEOUT4 PA", TAIKO_A_RX_LINE_CNP_EN, 3, 0, NULL,
4828 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4829 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Joonwoo Park125cd4e2012-12-11 15:16:11 -08004830 SND_SOC_DAPM_PGA_E("SPK PA", SND_SOC_NOPM, 0, 0 , NULL,
4831 0, taiko_codec_enable_spk_pa,
4832 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07004833
4834 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TAIKO_A_RX_LINE_1_DAC_CTL, 7, 0
4835 , taiko_lineout_dac_event,
4836 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4837 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TAIKO_A_RX_LINE_2_DAC_CTL, 7, 0
4838 , taiko_lineout_dac_event,
4839 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4840 SND_SOC_DAPM_DAC_E("LINEOUT3 DAC", NULL, TAIKO_A_RX_LINE_3_DAC_CTL, 7, 0
4841 , taiko_lineout_dac_event,
4842 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4843 SND_SOC_DAPM_SWITCH("LINEOUT3 DAC GROUND", SND_SOC_NOPM, 0, 0,
4844 &lineout3_ground_switch),
4845 SND_SOC_DAPM_DAC_E("LINEOUT4 DAC", NULL, TAIKO_A_RX_LINE_4_DAC_CTL, 7, 0
4846 , taiko_lineout_dac_event,
4847 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4848 SND_SOC_DAPM_SWITCH("LINEOUT4 DAC GROUND", SND_SOC_NOPM, 0, 0,
4849 &lineout4_ground_switch),
4850
Joonwoo Park7680b9f2012-07-13 11:36:48 -07004851 SND_SOC_DAPM_DAC_E("SPK DAC", NULL, SND_SOC_NOPM, 0, 0,
4852 taiko_spk_dac_event,
4853 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4854
Joonwoo Park125cd4e2012-12-11 15:16:11 -08004855 SND_SOC_DAPM_SUPPLY("VDD_SPKDRV", SND_SOC_NOPM, 0, 0,
4856 taiko_codec_enable_vdd_spkr,
4857 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4858
Kiran Kandid2b46332012-10-05 12:04:00 -07004859 SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4860 SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4861 SND_SOC_DAPM_MIXER("RX7 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4862
Kiran Kandic3b24402012-06-11 00:05:59 -07004863 SND_SOC_DAPM_MIXER_E("RX1 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07004864 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07004865 SND_SOC_DAPM_POST_PMU),
4866 SND_SOC_DAPM_MIXER_E("RX2 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07004867 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07004868 SND_SOC_DAPM_POST_PMU),
Kiran Kandid2b46332012-10-05 12:04:00 -07004869 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07004870 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07004871 SND_SOC_DAPM_POST_PMU),
4872 SND_SOC_DAPM_MIXER_E("RX4 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07004873 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07004874 SND_SOC_DAPM_POST_PMU),
4875 SND_SOC_DAPM_MIXER_E("RX5 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 4, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07004876 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07004877 SND_SOC_DAPM_POST_PMU),
4878 SND_SOC_DAPM_MIXER_E("RX6 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 5, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07004879 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07004880 SND_SOC_DAPM_POST_PMU),
Kiran Kandid2b46332012-10-05 12:04:00 -07004881 SND_SOC_DAPM_MIXER_E("RX7 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 6, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07004882 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07004883 SND_SOC_DAPM_POST_PMU),
4884
Kiran Kandic3b24402012-06-11 00:05:59 -07004885
4886 SND_SOC_DAPM_MIXER("RX1 CHAIN", TAIKO_A_CDC_RX1_B6_CTL, 5, 0, NULL, 0),
4887 SND_SOC_DAPM_MIXER("RX2 CHAIN", TAIKO_A_CDC_RX2_B6_CTL, 5, 0, NULL, 0),
4888
4889 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4890 &rx_mix1_inp1_mux),
4891 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4892 &rx_mix1_inp2_mux),
4893 SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
4894 &rx_mix1_inp3_mux),
4895 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4896 &rx2_mix1_inp1_mux),
4897 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4898 &rx2_mix1_inp2_mux),
4899 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4900 &rx3_mix1_inp1_mux),
4901 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4902 &rx3_mix1_inp2_mux),
4903 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4904 &rx4_mix1_inp1_mux),
4905 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4906 &rx4_mix1_inp2_mux),
4907 SND_SOC_DAPM_MUX("RX5 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4908 &rx5_mix1_inp1_mux),
4909 SND_SOC_DAPM_MUX("RX5 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4910 &rx5_mix1_inp2_mux),
4911 SND_SOC_DAPM_MUX("RX6 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4912 &rx6_mix1_inp1_mux),
4913 SND_SOC_DAPM_MUX("RX6 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4914 &rx6_mix1_inp2_mux),
4915 SND_SOC_DAPM_MUX("RX7 MIX1 INP1", SND_SOC_NOPM, 0, 0,
4916 &rx7_mix1_inp1_mux),
4917 SND_SOC_DAPM_MUX("RX7 MIX1 INP2", SND_SOC_NOPM, 0, 0,
4918 &rx7_mix1_inp2_mux),
4919 SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
4920 &rx1_mix2_inp1_mux),
4921 SND_SOC_DAPM_MUX("RX1 MIX2 INP2", SND_SOC_NOPM, 0, 0,
4922 &rx1_mix2_inp2_mux),
4923 SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
4924 &rx2_mix2_inp1_mux),
4925 SND_SOC_DAPM_MUX("RX2 MIX2 INP2", SND_SOC_NOPM, 0, 0,
4926 &rx2_mix2_inp2_mux),
4927 SND_SOC_DAPM_MUX("RX7 MIX2 INP1", SND_SOC_NOPM, 0, 0,
4928 &rx7_mix2_inp1_mux),
4929 SND_SOC_DAPM_MUX("RX7 MIX2 INP2", SND_SOC_NOPM, 0, 0,
4930 &rx7_mix2_inp2_mux),
4931
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02004932 SND_SOC_DAPM_MUX("RDAC5 MUX", SND_SOC_NOPM, 0, 0,
4933 &rx_dac5_mux),
4934 SND_SOC_DAPM_MUX("RDAC7 MUX", SND_SOC_NOPM, 0, 0,
4935 &rx_dac7_mux),
4936
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004937 SND_SOC_DAPM_MUX_E("CLASS_H_DSM MUX", SND_SOC_NOPM, 0, 0,
4938 &class_h_dsm_mux, taiko_codec_dsm_mux_event,
4939 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandi4c56c592012-07-25 11:04:55 -07004940
Kiran Kandic3b24402012-06-11 00:05:59 -07004941 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
4942 taiko_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
4943 SND_SOC_DAPM_POST_PMD),
4944
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004945 SND_SOC_DAPM_SUPPLY("CDC_I2S_RX_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 5, 0,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08004946 NULL, 0),
4947
Kiran Kandic3b24402012-06-11 00:05:59 -07004948 /* TX */
4949
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004950 SND_SOC_DAPM_SUPPLY("CDC_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
Kiran Kandic3b24402012-06-11 00:05:59 -07004951 0),
4952
4953 SND_SOC_DAPM_SUPPLY("LDO_H", TAIKO_A_LDO_H_MODE_1, 7, 0,
4954 taiko_codec_enable_ldo_h, SND_SOC_DAPM_POST_PMU),
4955
Joonwoo Parkc7731432012-10-17 12:41:44 -07004956 SND_SOC_DAPM_SUPPLY("COMP0_CLK", SND_SOC_NOPM, 0, 0,
Kiran Kandic3b24402012-06-11 00:05:59 -07004957 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
4958 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_POST_PMD),
Joonwoo Parkc7731432012-10-17 12:41:44 -07004959 SND_SOC_DAPM_SUPPLY("COMP1_CLK", SND_SOC_NOPM, 1, 0,
4960 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
4961 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_POST_PMD),
4962 SND_SOC_DAPM_SUPPLY("COMP2_CLK", SND_SOC_NOPM, 2, 0,
Kiran Kandic3b24402012-06-11 00:05:59 -07004963 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
4964 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_POST_PMD),
4965
4966
4967 SND_SOC_DAPM_INPUT("AMIC1"),
Joonwoo Park3699ca32013-02-08 12:06:15 -08004968 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", SND_SOC_NOPM, 7, 0,
4969 taiko_codec_enable_micbias,
4970 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4971 SND_SOC_DAPM_POST_PMD),
4972 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", SND_SOC_NOPM, 7, 0,
4973 taiko_codec_enable_micbias,
4974 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4975 SND_SOC_DAPM_POST_PMD),
4976 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", SND_SOC_NOPM, 7, 0,
4977 taiko_codec_enable_micbias,
4978 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4979 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07004980
4981 SND_SOC_DAPM_INPUT("AMIC3"),
Kiran Kandic3b24402012-06-11 00:05:59 -07004982
4983 SND_SOC_DAPM_INPUT("AMIC4"),
Kiran Kandic3b24402012-06-11 00:05:59 -07004984
4985 SND_SOC_DAPM_INPUT("AMIC5"),
Kiran Kandic3b24402012-06-11 00:05:59 -07004986
4987 SND_SOC_DAPM_INPUT("AMIC6"),
Kiran Kandic3b24402012-06-11 00:05:59 -07004988
4989 SND_SOC_DAPM_MUX_E("DEC1 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
4990 &dec1_mux, taiko_codec_enable_dec,
4991 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4992 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4993
4994 SND_SOC_DAPM_MUX_E("DEC2 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
4995 &dec2_mux, taiko_codec_enable_dec,
4996 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
4997 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
4998
4999 SND_SOC_DAPM_MUX_E("DEC3 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
5000 &dec3_mux, taiko_codec_enable_dec,
5001 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5002 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5003
5004 SND_SOC_DAPM_MUX_E("DEC4 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
5005 &dec4_mux, taiko_codec_enable_dec,
5006 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5007 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5008
5009 SND_SOC_DAPM_MUX_E("DEC5 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 4, 0,
5010 &dec5_mux, taiko_codec_enable_dec,
5011 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5012 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5013
5014 SND_SOC_DAPM_MUX_E("DEC6 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 5, 0,
5015 &dec6_mux, taiko_codec_enable_dec,
5016 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5017 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5018
5019 SND_SOC_DAPM_MUX_E("DEC7 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 6, 0,
5020 &dec7_mux, taiko_codec_enable_dec,
5021 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5022 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5023
5024 SND_SOC_DAPM_MUX_E("DEC8 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 7, 0,
5025 &dec8_mux, taiko_codec_enable_dec,
5026 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5027 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5028
5029 SND_SOC_DAPM_MUX_E("DEC9 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 0, 0,
5030 &dec9_mux, taiko_codec_enable_dec,
5031 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5032 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5033
5034 SND_SOC_DAPM_MUX_E("DEC10 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 1, 0,
5035 &dec10_mux, taiko_codec_enable_dec,
5036 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5037 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5038
5039 SND_SOC_DAPM_MUX("ANC1 MUX", SND_SOC_NOPM, 0, 0, &anc1_mux),
5040 SND_SOC_DAPM_MUX("ANC2 MUX", SND_SOC_NOPM, 0, 0, &anc2_mux),
5041
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08005042 SND_SOC_DAPM_OUTPUT("ANC HEADPHONE"),
5043 SND_SOC_DAPM_PGA_E("ANC HPHL", SND_SOC_NOPM, 5, 0, NULL, 0,
5044 taiko_codec_enable_anc_hph,
5045 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
5046 SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU),
5047 SND_SOC_DAPM_PGA_E("ANC HPHR", SND_SOC_NOPM, 4, 0, NULL, 0,
5048 taiko_codec_enable_anc_hph, SND_SOC_DAPM_PRE_PMU |
5049 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD |
5050 SND_SOC_DAPM_POST_PMU),
5051 SND_SOC_DAPM_OUTPUT("ANC EAR"),
5052 SND_SOC_DAPM_PGA_E("ANC EAR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
5053 taiko_codec_enable_anc_ear,
5054 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
5055 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005056 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
5057
5058 SND_SOC_DAPM_INPUT("AMIC2"),
Joonwoo Park3699ca32013-02-08 12:06:15 -08005059 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", SND_SOC_NOPM, 7, 0,
5060 taiko_codec_enable_micbias,
5061 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5062 SND_SOC_DAPM_POST_PMD),
5063 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", SND_SOC_NOPM, 7, 0,
5064 taiko_codec_enable_micbias,
5065 SND_SOC_DAPM_PRE_PMU |
5066 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5067 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", SND_SOC_NOPM, 7, 0,
5068 taiko_codec_enable_micbias,
5069 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5070 SND_SOC_DAPM_POST_PMD),
5071 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", SND_SOC_NOPM, 7, 0,
5072 taiko_codec_enable_micbias,
5073 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5074 SND_SOC_DAPM_POST_PMD),
5075 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", SND_SOC_NOPM, 7, 0,
5076 taiko_codec_enable_micbias,
5077 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5078 SND_SOC_DAPM_POST_PMD),
5079 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", SND_SOC_NOPM, 7, 0,
5080 taiko_codec_enable_micbias,
5081 SND_SOC_DAPM_PRE_PMU |
5082 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5083 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", SND_SOC_NOPM, 7, 0,
5084 taiko_codec_enable_micbias,
5085 SND_SOC_DAPM_PRE_PMU |
5086 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5087 SND_SOC_DAPM_MICBIAS_E("MIC BIAS4 External", SND_SOC_NOPM, 7,
5088 0, taiko_codec_enable_micbias,
5089 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5090 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005091
Kuirong Wang906ac472012-07-09 12:54:44 -07005092 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
5093 AIF1_CAP, 0, taiko_codec_enable_slimtx,
5094 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005095
Kuirong Wang906ac472012-07-09 12:54:44 -07005096 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
5097 AIF2_CAP, 0, taiko_codec_enable_slimtx,
5098 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005099
Kuirong Wang906ac472012-07-09 12:54:44 -07005100 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
5101 AIF3_CAP, 0, taiko_codec_enable_slimtx,
5102 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005103
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05005104 SND_SOC_DAPM_AIF_OUT_E("AIF4 VI", "VIfeed", 0, SND_SOC_NOPM,
5105 AIF4_VIFEED, 0, taiko_codec_enable_slimvi_feedback,
5106 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005107 SND_SOC_DAPM_AIF_OUT_E("AIF4 MAD", "AIF4 MAD TX", 0,
Joonwoo Park9ead0e92013-03-18 11:33:33 -07005108 SND_SOC_NOPM, 0, 0,
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005109 taiko_codec_enable_mad, SND_SOC_DAPM_PRE_PMU),
Joonwoo Park9ead0e92013-03-18 11:33:33 -07005110 SND_SOC_DAPM_SWITCH("MADONOFF", SND_SOC_NOPM, 0, 0,
5111 &aif4_mad_switch),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005112 SND_SOC_DAPM_INPUT("MADINPUT"),
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05005113
Kuirong Wang906ac472012-07-09 12:54:44 -07005114 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
5115 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005116
Kuirong Wang906ac472012-07-09 12:54:44 -07005117 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
5118 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005119
Kuirong Wang906ac472012-07-09 12:54:44 -07005120 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
5121 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005122
Kuirong Wang906ac472012-07-09 12:54:44 -07005123 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TAIKO_TX1, 0,
5124 &sb_tx1_mux),
5125 SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TAIKO_TX2, 0,
5126 &sb_tx2_mux),
5127 SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TAIKO_TX3, 0,
5128 &sb_tx3_mux),
5129 SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TAIKO_TX4, 0,
5130 &sb_tx4_mux),
5131 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TAIKO_TX5, 0,
5132 &sb_tx5_mux),
5133 SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, TAIKO_TX6, 0,
5134 &sb_tx6_mux),
5135 SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, TAIKO_TX7, 0,
5136 &sb_tx7_mux),
5137 SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, TAIKO_TX8, 0,
5138 &sb_tx8_mux),
5139 SND_SOC_DAPM_MUX("SLIM TX9 MUX", SND_SOC_NOPM, TAIKO_TX9, 0,
5140 &sb_tx9_mux),
5141 SND_SOC_DAPM_MUX("SLIM TX10 MUX", SND_SOC_NOPM, TAIKO_TX10, 0,
5142 &sb_tx10_mux),
Kiran Kandic3b24402012-06-11 00:05:59 -07005143
5144 /* Digital Mic Inputs */
5145 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
5146 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5147 SND_SOC_DAPM_POST_PMD),
5148
5149 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
5150 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5151 SND_SOC_DAPM_POST_PMD),
5152
5153 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
5154 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5155 SND_SOC_DAPM_POST_PMD),
5156
5157 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
5158 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5159 SND_SOC_DAPM_POST_PMD),
5160
5161 SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
5162 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5163 SND_SOC_DAPM_POST_PMD),
5164 SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 0, 0,
5165 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5166 SND_SOC_DAPM_POST_PMD),
5167
5168 /* Sidetone */
5169 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
5170 SND_SOC_DAPM_PGA("IIR1", TAIKO_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
5171
Fred Oh456fcb52013-02-28 19:08:15 -08005172 SND_SOC_DAPM_MUX("IIR2 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir2_inp1_mux),
5173 SND_SOC_DAPM_PGA("IIR2", TAIKO_A_CDC_CLK_SD_CTL, 1, 0, NULL, 0),
5174
Kiran Kandic3b24402012-06-11 00:05:59 -07005175 /* AUX PGA */
5176 SND_SOC_DAPM_ADC_E("AUX_PGA_Left", NULL, TAIKO_A_RX_AUX_SW_CTL, 7, 0,
5177 taiko_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
5178 SND_SOC_DAPM_POST_PMD),
5179
5180 SND_SOC_DAPM_ADC_E("AUX_PGA_Right", NULL, TAIKO_A_RX_AUX_SW_CTL, 6, 0,
5181 taiko_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
5182 SND_SOC_DAPM_POST_PMD),
5183
5184 /* Lineout, ear and HPH PA Mixers */
5185
5186 SND_SOC_DAPM_MIXER("EAR_PA_MIXER", SND_SOC_NOPM, 0, 0,
5187 ear_pa_mix, ARRAY_SIZE(ear_pa_mix)),
5188
5189 SND_SOC_DAPM_MIXER("HPHL_PA_MIXER", SND_SOC_NOPM, 0, 0,
5190 hphl_pa_mix, ARRAY_SIZE(hphl_pa_mix)),
5191
5192 SND_SOC_DAPM_MIXER("HPHR_PA_MIXER", SND_SOC_NOPM, 0, 0,
5193 hphr_pa_mix, ARRAY_SIZE(hphr_pa_mix)),
5194
5195 SND_SOC_DAPM_MIXER("LINEOUT1_PA_MIXER", SND_SOC_NOPM, 0, 0,
5196 lineout1_pa_mix, ARRAY_SIZE(lineout1_pa_mix)),
5197
5198 SND_SOC_DAPM_MIXER("LINEOUT2_PA_MIXER", SND_SOC_NOPM, 0, 0,
5199 lineout2_pa_mix, ARRAY_SIZE(lineout2_pa_mix)),
5200
5201 SND_SOC_DAPM_MIXER("LINEOUT3_PA_MIXER", SND_SOC_NOPM, 0, 0,
5202 lineout3_pa_mix, ARRAY_SIZE(lineout3_pa_mix)),
5203
5204 SND_SOC_DAPM_MIXER("LINEOUT4_PA_MIXER", SND_SOC_NOPM, 0, 0,
5205 lineout4_pa_mix, ARRAY_SIZE(lineout4_pa_mix)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005206};
5207
Kiran Kandic3b24402012-06-11 00:05:59 -07005208static irqreturn_t taiko_slimbus_irq(int irq, void *data)
5209{
5210 struct taiko_priv *priv = data;
5211 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005212 unsigned long status = 0;
5213 int i, j, port_id, k;
5214 u32 bit;
Kiran Kandic3b24402012-06-11 00:05:59 -07005215 u8 val;
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005216 bool tx, cleared;
Kiran Kandic3b24402012-06-11 00:05:59 -07005217
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005218 for (i = TAIKO_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
5219 i <= TAIKO_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
5220 val = wcd9xxx_interface_reg_read(codec->control_data, i);
5221 status |= ((u32)val << (8 * j));
5222 }
5223
5224 for_each_set_bit(j, &status, 32) {
5225 tx = (j >= 16 ? true : false);
5226 port_id = (tx ? j - 16 : j);
5227 val = wcd9xxx_interface_reg_read(codec->control_data,
5228 TAIKO_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
5229 if (val & TAIKO_SLIM_IRQ_OVERFLOW)
5230 pr_err_ratelimited(
5231 "%s: overflow error on %s port %d, value %x\n",
5232 __func__, (tx ? "TX" : "RX"), port_id, val);
5233 if (val & TAIKO_SLIM_IRQ_UNDERFLOW)
5234 pr_err_ratelimited(
5235 "%s: underflow error on %s port %d, value %x\n",
5236 __func__, (tx ? "TX" : "RX"), port_id, val);
5237 if (val & TAIKO_SLIM_IRQ_PORT_CLOSED) {
5238 /*
5239 * INT SOURCE register starts from RX to TX
5240 * but port number in the ch_mask is in opposite way
5241 */
5242 bit = (tx ? j - 16 : j + 16);
5243 pr_debug("%s: %s port %d closed value %x, bit %u\n",
5244 __func__, (tx ? "TX" : "RX"), port_id, val,
5245 bit);
5246 for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
5247 pr_debug("%s: priv->dai[%d].ch_mask = 0x%lx\n",
5248 __func__, k, priv->dai[k].ch_mask);
5249 if (test_and_clear_bit(bit,
5250 &priv->dai[k].ch_mask)) {
5251 cleared = true;
5252 if (!priv->dai[k].ch_mask)
5253 wake_up(&priv->dai[k].dai_wait);
5254 /*
5255 * There are cases when multiple DAIs
5256 * might be using the same slimbus
5257 * channel. Hence don't break here.
5258 */
5259 }
5260 }
5261 WARN(!cleared,
5262 "Couldn't find slimbus %s port %d for closing\n",
5263 (tx ? "TX" : "RX"), port_id);
Kiran Kandic3b24402012-06-11 00:05:59 -07005264 }
5265 wcd9xxx_interface_reg_write(codec->control_data,
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005266 TAIKO_SLIM_PGD_PORT_INT_CLR_RX_0 +
5267 (j / 8),
5268 1 << (j % 8));
Joonwoo Parka8890262012-10-15 12:04:27 -07005269 }
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005270
Kiran Kandic3b24402012-06-11 00:05:59 -07005271 return IRQ_HANDLED;
5272}
5273
5274static int taiko_handle_pdata(struct taiko_priv *taiko)
5275{
5276 struct snd_soc_codec *codec = taiko->codec;
Joonwoo Parka8890262012-10-15 12:04:27 -07005277 struct wcd9xxx_pdata *pdata = taiko->resmgr.pdata;
Kiran Kandic3b24402012-06-11 00:05:59 -07005278 int k1, k2, k3, rc = 0;
Kiran Kandi725f8492012-08-06 13:45:16 -07005279 u8 leg_mode, txfe_bypass, txfe_buff, flag;
Kiran Kandic3b24402012-06-11 00:05:59 -07005280 u8 i = 0, j = 0;
5281 u8 val_txfe = 0, value = 0;
Damir Didjusto1a353ce2013-04-02 11:45:47 -07005282 u8 dmic_sample_rate_value = 0;
5283 u8 dmic_b1_ctl_value = 0, dmic_b2_ctl_value = 0;
5284 u8 anc_ctl_value = 0;
Kiran Kandic3b24402012-06-11 00:05:59 -07005285
5286 if (!pdata) {
Kiran Kandi725f8492012-08-06 13:45:16 -07005287 pr_err("%s: NULL pdata\n", __func__);
Kiran Kandic3b24402012-06-11 00:05:59 -07005288 rc = -ENODEV;
5289 goto done;
5290 }
5291
Kiran Kandi725f8492012-08-06 13:45:16 -07005292 leg_mode = pdata->amic_settings.legacy_mode;
5293 txfe_bypass = pdata->amic_settings.txfe_enable;
5294 txfe_buff = pdata->amic_settings.txfe_buff;
5295 flag = pdata->amic_settings.use_pdata;
5296
Kiran Kandic3b24402012-06-11 00:05:59 -07005297 /* Make sure settings are correct */
Joonwoo Parka8890262012-10-15 12:04:27 -07005298 if ((pdata->micbias.ldoh_v > WCD9XXX_LDOH_3P0_V) ||
5299 (pdata->micbias.bias1_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5300 (pdata->micbias.bias2_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5301 (pdata->micbias.bias3_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5302 (pdata->micbias.bias4_cfilt_sel > WCD9XXX_CFILT3_SEL)) {
Kiran Kandic3b24402012-06-11 00:05:59 -07005303 rc = -EINVAL;
5304 goto done;
5305 }
Kiran Kandic3b24402012-06-11 00:05:59 -07005306 /* figure out k value */
Joonwoo Parka8890262012-10-15 12:04:27 -07005307 k1 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt1_mv);
5308 k2 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt2_mv);
5309 k3 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt3_mv);
Kiran Kandic3b24402012-06-11 00:05:59 -07005310
5311 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
5312 rc = -EINVAL;
5313 goto done;
5314 }
Kiran Kandic3b24402012-06-11 00:05:59 -07005315 /* Set voltage level and always use LDO */
5316 snd_soc_update_bits(codec, TAIKO_A_LDO_H_MODE_1, 0x0C,
Joonwoo Parka8890262012-10-15 12:04:27 -07005317 (pdata->micbias.ldoh_v << 2));
Kiran Kandic3b24402012-06-11 00:05:59 -07005318
Joonwoo Parka8890262012-10-15 12:04:27 -07005319 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_1_VAL, 0xFC, (k1 << 2));
5320 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_2_VAL, 0xFC, (k2 << 2));
5321 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_3_VAL, 0xFC, (k3 << 2));
Kiran Kandic3b24402012-06-11 00:05:59 -07005322
5323 snd_soc_update_bits(codec, TAIKO_A_MICB_1_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005324 (pdata->micbias.bias1_cfilt_sel << 5));
Kiran Kandic3b24402012-06-11 00:05:59 -07005325 snd_soc_update_bits(codec, TAIKO_A_MICB_2_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005326 (pdata->micbias.bias2_cfilt_sel << 5));
Kiran Kandic3b24402012-06-11 00:05:59 -07005327 snd_soc_update_bits(codec, TAIKO_A_MICB_3_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005328 (pdata->micbias.bias3_cfilt_sel << 5));
5329 snd_soc_update_bits(codec, taiko->resmgr.reg_addr->micb_4_ctl, 0x60,
Kiran Kandic3b24402012-06-11 00:05:59 -07005330 (pdata->micbias.bias4_cfilt_sel << 5));
5331
5332 for (i = 0; i < 6; j++, i += 2) {
5333 if (flag & (0x01 << i)) {
5334 value = (leg_mode & (0x01 << i)) ? 0x10 : 0x00;
5335 val_txfe = (txfe_bypass & (0x01 << i)) ? 0x20 : 0x00;
5336 val_txfe = val_txfe |
5337 ((txfe_buff & (0x01 << i)) ? 0x10 : 0x00);
5338 snd_soc_update_bits(codec, TAIKO_A_TX_1_2_EN + j * 10,
5339 0x10, value);
5340 snd_soc_update_bits(codec,
5341 TAIKO_A_TX_1_2_TEST_EN + j * 10,
5342 0x30, val_txfe);
5343 }
5344 if (flag & (0x01 << (i + 1))) {
5345 value = (leg_mode & (0x01 << (i + 1))) ? 0x01 : 0x00;
5346 val_txfe = (txfe_bypass &
5347 (0x01 << (i + 1))) ? 0x02 : 0x00;
5348 val_txfe |= (txfe_buff &
5349 (0x01 << (i + 1))) ? 0x01 : 0x00;
5350 snd_soc_update_bits(codec, TAIKO_A_TX_1_2_EN + j * 10,
5351 0x01, value);
5352 snd_soc_update_bits(codec,
5353 TAIKO_A_TX_1_2_TEST_EN + j * 10,
5354 0x03, val_txfe);
5355 }
5356 }
5357 if (flag & 0x40) {
5358 value = (leg_mode & 0x40) ? 0x10 : 0x00;
5359 value = value | ((txfe_bypass & 0x40) ? 0x02 : 0x00);
5360 value = value | ((txfe_buff & 0x40) ? 0x01 : 0x00);
5361 snd_soc_update_bits(codec, TAIKO_A_TX_7_MBHC_EN,
5362 0x13, value);
5363 }
5364
5365 if (pdata->ocp.use_pdata) {
5366 /* not defined in CODEC specification */
5367 if (pdata->ocp.hph_ocp_limit == 1 ||
5368 pdata->ocp.hph_ocp_limit == 5) {
5369 rc = -EINVAL;
5370 goto done;
5371 }
5372 snd_soc_update_bits(codec, TAIKO_A_RX_COM_OCP_CTL,
5373 0x0F, pdata->ocp.num_attempts);
5374 snd_soc_write(codec, TAIKO_A_RX_COM_OCP_COUNT,
5375 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
5376 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_OCP_CTL,
5377 0xE0, (pdata->ocp.hph_ocp_limit << 5));
5378 }
5379
5380 for (i = 0; i < ARRAY_SIZE(pdata->regulator); i++) {
5381 if (!strncmp(pdata->regulator[i].name, "CDC_VDDA_RX", 11)) {
5382 if (pdata->regulator[i].min_uV == 1800000 &&
5383 pdata->regulator[i].max_uV == 1800000) {
5384 snd_soc_write(codec, TAIKO_A_BIAS_REF_CTL,
5385 0x1C);
5386 } else if (pdata->regulator[i].min_uV == 2200000 &&
5387 pdata->regulator[i].max_uV == 2200000) {
5388 snd_soc_write(codec, TAIKO_A_BIAS_REF_CTL,
5389 0x1E);
5390 } else {
5391 pr_err("%s: unsupported CDC_VDDA_RX voltage\n"
5392 "min %d, max %d\n", __func__,
5393 pdata->regulator[i].min_uV,
5394 pdata->regulator[i].max_uV);
5395 rc = -EINVAL;
5396 }
5397 break;
5398 }
5399 }
Kiran Kandi4c56c592012-07-25 11:04:55 -07005400
Joonwoo Park1848c762012-10-18 13:16:01 -07005401 /* Set micbias capless mode with tail current */
5402 value = (pdata->micbias.bias1_cap_mode == MICBIAS_EXT_BYP_CAP ?
5403 0x00 : 0x16);
5404 snd_soc_update_bits(codec, TAIKO_A_MICB_1_CTL, 0x1E, value);
5405 value = (pdata->micbias.bias2_cap_mode == MICBIAS_EXT_BYP_CAP ?
5406 0x00 : 0x16);
5407 snd_soc_update_bits(codec, TAIKO_A_MICB_2_CTL, 0x1E, value);
5408 value = (pdata->micbias.bias3_cap_mode == MICBIAS_EXT_BYP_CAP ?
5409 0x00 : 0x16);
5410 snd_soc_update_bits(codec, TAIKO_A_MICB_3_CTL, 0x1E, value);
5411 value = (pdata->micbias.bias4_cap_mode == MICBIAS_EXT_BYP_CAP ?
5412 0x00 : 0x16);
5413 snd_soc_update_bits(codec, TAIKO_A_MICB_4_CTL, 0x1E, value);
5414
Damir Didjusto1a353ce2013-04-02 11:45:47 -07005415 /* Set the DMIC sample rate */
5416 if (pdata->mclk_rate == TAIKO_MCLK_CLK_9P6HZ) {
5417 switch (pdata->dmic_sample_rate) {
5418 case TAIKO_DMIC_SAMPLE_RATE_2P4MHZ:
5419 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_4;
5420 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_4;
5421 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_4;
5422 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5423 break;
5424 case TAIKO_DMIC_SAMPLE_RATE_4P8MHZ:
5425 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_2;
5426 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_2;
5427 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_2;
5428 anc_ctl_value = TAIKO_ANC_DMIC_X2_ON;
5429 break;
5430 case TAIKO_DMIC_SAMPLE_RATE_3P2MHZ:
5431 case TAIKO_DMIC_SAMPLE_RATE_UNDEFINED:
5432 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_3;
5433 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_3;
5434 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_3;
5435 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5436 break;
5437 default:
5438 pr_err("%s Invalid sample rate %d for mclk %d\n",
5439 __func__, pdata->dmic_sample_rate, pdata->mclk_rate);
5440 rc = -EINVAL;
5441 goto done;
5442 break;
5443 }
5444 } else if (pdata->mclk_rate == TAIKO_MCLK_CLK_12P288MHZ) {
5445 switch (pdata->dmic_sample_rate) {
5446 case TAIKO_DMIC_SAMPLE_RATE_3P072MHZ:
5447 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_4;
5448 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_4;
5449 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_4;
5450 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5451 break;
5452 case TAIKO_DMIC_SAMPLE_RATE_6P144MHZ:
5453 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_2;
5454 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_2;
5455 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_2;
5456 anc_ctl_value = TAIKO_ANC_DMIC_X2_ON;
5457 break;
5458 case TAIKO_DMIC_SAMPLE_RATE_4P096MHZ:
5459 case TAIKO_DMIC_SAMPLE_RATE_UNDEFINED:
5460 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_3;
5461 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_3;
5462 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_3;
5463 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5464 break;
5465 default:
5466 pr_err("%s Invalid sample rate %d for mclk %d\n",
5467 __func__, pdata->dmic_sample_rate, pdata->mclk_rate);
5468 rc = -EINVAL;
5469 goto done;
5470 break;
5471 }
5472 } else {
5473 pr_err("%s MCLK is not set!\n", __func__);
5474 rc = -EINVAL;
5475 goto done;
5476 }
5477
5478 snd_soc_update_bits(codec, TAIKO_A_CDC_TX1_DMIC_CTL,
5479 0x7, dmic_sample_rate_value);
5480 snd_soc_update_bits(codec, TAIKO_A_CDC_TX2_DMIC_CTL,
5481 0x7, dmic_sample_rate_value);
5482 snd_soc_update_bits(codec, TAIKO_A_CDC_TX3_DMIC_CTL,
5483 0x7, dmic_sample_rate_value);
5484 snd_soc_update_bits(codec, TAIKO_A_CDC_TX4_DMIC_CTL,
5485 0x7, dmic_sample_rate_value);
5486 snd_soc_update_bits(codec, TAIKO_A_CDC_TX5_DMIC_CTL,
5487 0x7, dmic_sample_rate_value);
5488 snd_soc_update_bits(codec, TAIKO_A_CDC_TX6_DMIC_CTL,
5489 0x7, dmic_sample_rate_value);
5490 snd_soc_update_bits(codec, TAIKO_A_CDC_TX7_DMIC_CTL,
5491 0x7, dmic_sample_rate_value);
5492 snd_soc_update_bits(codec, TAIKO_A_CDC_TX8_DMIC_CTL,
5493 0x7, dmic_sample_rate_value);
5494 snd_soc_update_bits(codec, TAIKO_A_CDC_TX9_DMIC_CTL,
5495 0x7, dmic_sample_rate_value);
5496 snd_soc_update_bits(codec, TAIKO_A_CDC_TX10_DMIC_CTL,
5497 0x7, dmic_sample_rate_value);
5498 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_DMIC_B1_CTL,
5499 0xEE, dmic_b1_ctl_value);
5500 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_DMIC_B2_CTL,
5501 0xE, dmic_b2_ctl_value);
5502 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC1_B2_CTL,
5503 0x1, anc_ctl_value);
5504
Kiran Kandic3b24402012-06-11 00:05:59 -07005505done:
5506 return rc;
5507}
5508
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005509static const struct wcd9xxx_reg_mask_val taiko_reg_defaults[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07005510
Kiran Kandi4c56c592012-07-25 11:04:55 -07005511 /* set MCLk to 9.6 */
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05005512 TAIKO_REG_VAL(TAIKO_A_CHIP_CTL, 0x02),
Kiran Kandi4c56c592012-07-25 11:04:55 -07005513 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_POWER_CTL, 0x03),
Kiran Kandic3b24402012-06-11 00:05:59 -07005514
Kiran Kandi4c56c592012-07-25 11:04:55 -07005515 /* EAR PA deafults */
5516 TAIKO_REG_VAL(TAIKO_A_RX_EAR_CMBUFF, 0x05),
Kiran Kandic3b24402012-06-11 00:05:59 -07005517
Kiran Kandi4c56c592012-07-25 11:04:55 -07005518 /* RX deafults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005519 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B5_CTL, 0x78),
5520 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B5_CTL, 0x78),
5521 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B5_CTL, 0x78),
5522 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B5_CTL, 0x78),
5523 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B5_CTL, 0x78),
5524 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B5_CTL, 0x78),
5525 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B5_CTL, 0x78),
5526
Kiran Kandi4c56c592012-07-25 11:04:55 -07005527 /* RX1 and RX2 defaults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005528 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B6_CTL, 0xA0),
5529 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B6_CTL, 0xA0),
5530
Kiran Kandi4c56c592012-07-25 11:04:55 -07005531 /* RX3 to RX7 defaults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005532 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B6_CTL, 0x80),
5533 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B6_CTL, 0x80),
5534 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B6_CTL, 0x80),
5535 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B6_CTL, 0x80),
5536 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B6_CTL, 0x80),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005537
5538 /* MAD registers */
5539 TAIKO_REG_VAL(TAIKO_A_MAD_ANA_CTRL, 0xF1),
5540 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_MAIN_CTL_1, 0x00),
5541 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_MAIN_CTL_2, 0x00),
5542 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_1, 0x00),
5543 /* Set SAMPLE_TX_EN bit */
5544 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_2, 0x03),
5545 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_3, 0x00),
5546 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_4, 0x00),
5547 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_5, 0x00),
5548 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_6, 0x00),
5549 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_7, 0x00),
5550 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_8, 0x00),
5551 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_IIR_CTL_PTR, 0x00),
5552 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_IIR_CTL_VAL, 0x40),
5553 TAIKO_REG_VAL(TAIKO_A_CDC_DEBUG_B7_CTL, 0x00),
5554 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_OTHR_RESET_B1_CTL, 0x00),
5555 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_OTHR_CTL, 0x00),
5556 TAIKO_REG_VAL(TAIKO_A_CDC_CONN_MAD, 0x01),
Kiran Kandic3b24402012-06-11 00:05:59 -07005557};
5558
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005559static const struct wcd9xxx_reg_mask_val taiko_1_0_reg_defaults[] = {
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005560 /*
5561 * The following only need to be written for Taiko 1.0 parts.
5562 * Taiko 2.0 will have appropriate defaults for these registers.
5563 */
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005564
5565 /* BUCK default */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005566 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_4, 0x50),
5567
5568 /* Required defaults for class H operation */
5569 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CHOP_CTL, 0xF4),
5570 TAIKO_REG_VAL(TAIKO_A_BIAS_CURR_CTL_2, 0x08),
5571 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_1, 0x5B),
5572 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_3, 0x60),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005573
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005574 /* Choose max non-overlap time for NCP */
5575 TAIKO_REG_VAL(TAIKO_A_NCP_CLK, 0xFC),
5576 /* Use 25mV/50mV for deltap/m to reduce ripple */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005577 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x08),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005578 /*
5579 * Set DISABLE_MODE_SEL<1:0> to 0b10 (disable PWM in auto mode).
5580 * Note that the other bits of this register will be changed during
5581 * Rx PA bring up.
5582 */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005583 TAIKO_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005584 /* Reduce HPH DAC bias to 70% */
5585 TAIKO_REG_VAL(TAIKO_A_RX_HPH_BIAS_PA, 0x7A),
5586 /*Reduce EAR DAC bias to 70% */
5587 TAIKO_REG_VAL(TAIKO_A_RX_EAR_BIAS_PA, 0x76),
5588 /* Reduce LINE DAC bias to 70% */
5589 TAIKO_REG_VAL(TAIKO_A_RX_LINE_BIAS_PA, 0x78),
Joonwoo Parkd87ec4c2012-10-30 15:44:18 -07005590
5591 /*
5592 * There is a diode to pull down the micbias while doing
5593 * insertion detection. This diode can cause leakage.
5594 * Set bit 0 to 1 to prevent leakage.
5595 * Setting this bit of micbias 2 prevents leakage for all other micbias.
5596 */
5597 TAIKO_REG_VAL(TAIKO_A_MICB_2_MBHC, 0x41),
Joonwoo Park3c7bca62012-10-31 12:44:23 -07005598
5599 /* Disable TX7 internal biasing path which can cause leakage */
5600 TAIKO_REG_VAL(TAIKO_A_TX_SUP_SWITCH_CTRL_1, 0xBF),
Joonwoo Park03604052012-11-06 18:40:25 -08005601 /* Enable MICB 4 VDDIO switch to prevent leakage */
5602 TAIKO_REG_VAL(TAIKO_A_MICB_4_MBHC, 0x81),
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005603
5604 /* Close leakage on the spkdrv */
5605 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_DBG_PWRSTG, 0x24),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005606};
5607
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005608/*
5609 * Don't update TAIKO_A_CHIP_CTL, TAIKO_A_BUCK_CTRL_CCL_1 and
5610 * TAIKO_A_RX_EAR_CMBUFF as those are updated in taiko_reg_defaults
5611 */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005612static const struct wcd9xxx_reg_mask_val taiko_2_0_reg_defaults[] = {
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005613 TAIKO_REG_VAL(TAIKO_A_CDC_TX_1_GAIN, 0x2),
5614 TAIKO_REG_VAL(TAIKO_A_CDC_TX_2_GAIN, 0x2),
5615 TAIKO_REG_VAL(TAIKO_A_CDC_TX_1_2_ADC_IB, 0x44),
5616 TAIKO_REG_VAL(TAIKO_A_CDC_TX_3_GAIN, 0x2),
5617 TAIKO_REG_VAL(TAIKO_A_CDC_TX_4_GAIN, 0x2),
5618 TAIKO_REG_VAL(TAIKO_A_CDC_TX_3_4_ADC_IB, 0x44),
5619 TAIKO_REG_VAL(TAIKO_A_CDC_TX_5_GAIN, 0x2),
5620 TAIKO_REG_VAL(TAIKO_A_CDC_TX_6_GAIN, 0x2),
5621 TAIKO_REG_VAL(TAIKO_A_CDC_TX_5_6_ADC_IB, 0x44),
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005622 TAIKO_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
5623 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x8),
5624 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_4, 0x51),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005625 TAIKO_REG_VAL(TAIKO_A_NCP_DTEST, 0x10),
5626 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CHOP_CTL, 0xA4),
5627 TAIKO_REG_VAL(TAIKO_A_RX_HPH_BIAS_PA, 0x7A),
5628 TAIKO_REG_VAL(TAIKO_A_RX_HPH_OCP_CTL, 0x69),
5629 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CNP_WG_CTL, 0xDA),
5630 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CNP_WG_TIME, 0x15),
5631 TAIKO_REG_VAL(TAIKO_A_RX_EAR_BIAS_PA, 0x76),
5632 TAIKO_REG_VAL(TAIKO_A_RX_EAR_CNP, 0xC0),
5633 TAIKO_REG_VAL(TAIKO_A_RX_LINE_BIAS_PA, 0x78),
5634 TAIKO_REG_VAL(TAIKO_A_RX_LINE_1_TEST, 0x2),
5635 TAIKO_REG_VAL(TAIKO_A_RX_LINE_2_TEST, 0x2),
5636 TAIKO_REG_VAL(TAIKO_A_RX_LINE_3_TEST, 0x2),
5637 TAIKO_REG_VAL(TAIKO_A_RX_LINE_4_TEST, 0x2),
5638 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_OCP_CTL, 0x97),
5639 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_CLIP_DET, 0x1),
5640 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_IEC, 0x0),
5641 TAIKO_REG_VAL(TAIKO_A_CDC_TX1_MUX_CTL, 0x48),
5642 TAIKO_REG_VAL(TAIKO_A_CDC_TX2_MUX_CTL, 0x48),
5643 TAIKO_REG_VAL(TAIKO_A_CDC_TX3_MUX_CTL, 0x48),
5644 TAIKO_REG_VAL(TAIKO_A_CDC_TX4_MUX_CTL, 0x48),
5645 TAIKO_REG_VAL(TAIKO_A_CDC_TX5_MUX_CTL, 0x48),
5646 TAIKO_REG_VAL(TAIKO_A_CDC_TX6_MUX_CTL, 0x48),
5647 TAIKO_REG_VAL(TAIKO_A_CDC_TX7_MUX_CTL, 0x48),
5648 TAIKO_REG_VAL(TAIKO_A_CDC_TX8_MUX_CTL, 0x48),
5649 TAIKO_REG_VAL(TAIKO_A_CDC_TX9_MUX_CTL, 0x48),
5650 TAIKO_REG_VAL(TAIKO_A_CDC_TX10_MUX_CTL, 0x48),
5651 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B4_CTL, 0x8),
Joonwoo Parkdbbdac02013-03-21 19:24:31 -07005652 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B4_CTL, 0x8),
5653 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B4_CTL, 0x8),
5654 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B4_CTL, 0x8),
5655 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B4_CTL, 0x8),
5656 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B4_CTL, 0x8),
5657 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B4_CTL, 0x8),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005658 TAIKO_REG_VAL(TAIKO_A_CDC_VBAT_GAIN_UPD_MON, 0x0),
5659 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B1_CTL, 0x0),
5660 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B2_CTL, 0x0),
5661 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B3_CTL, 0x0),
5662 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B4_CTL, 0x0),
5663 TAIKO_REG_VAL(TAIKO_A_CDC_SPKR_CLIPDET_B1_CTL, 0x0),
5664 TAIKO_REG_VAL(TAIKO_A_CDC_COMP0_B4_CTL, 0x37),
5665 TAIKO_REG_VAL(TAIKO_A_CDC_COMP0_B5_CTL, 0x7f),
5666};
5667
Kiran Kandic3b24402012-06-11 00:05:59 -07005668static void taiko_update_reg_defaults(struct snd_soc_codec *codec)
5669{
5670 u32 i;
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005671 struct wcd9xxx *taiko_core = dev_get_drvdata(codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07005672
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005673 for (i = 0; i < ARRAY_SIZE(taiko_reg_defaults); i++)
5674 snd_soc_write(codec, taiko_reg_defaults[i].reg,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005675 taiko_reg_defaults[i].val);
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005676
5677 if (TAIKO_IS_1_0(taiko_core->version)) {
5678 for (i = 0; i < ARRAY_SIZE(taiko_1_0_reg_defaults); i++)
5679 snd_soc_write(codec, taiko_1_0_reg_defaults[i].reg,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005680 taiko_1_0_reg_defaults[i].val);
5681 if (spkr_drv_wrnd == 1)
5682 snd_soc_write(codec, TAIKO_A_SPKR_DRV_EN, 0xEF);
5683 } else {
5684 for (i = 0; i < ARRAY_SIZE(taiko_2_0_reg_defaults); i++)
5685 snd_soc_write(codec, taiko_2_0_reg_defaults[i].reg,
5686 taiko_2_0_reg_defaults[i].val);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005687 spkr_drv_wrnd = -1;
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005688 }
Kiran Kandic3b24402012-06-11 00:05:59 -07005689}
5690
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005691static const struct wcd9xxx_reg_mask_val taiko_codec_reg_init_val[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07005692 /* Initialize current threshold to 350MA
5693 * number of wait and run cycles to 4096
5694 */
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005695 {TAIKO_A_RX_HPH_OCP_CTL, 0xE1, 0x61},
Kiran Kandic3b24402012-06-11 00:05:59 -07005696 {TAIKO_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
Patrick Lai92833bf2012-12-01 10:31:35 -08005697 {TAIKO_A_RX_HPH_L_TEST, 0x01, 0x01},
5698 {TAIKO_A_RX_HPH_R_TEST, 0x01, 0x01},
Kiran Kandic3b24402012-06-11 00:05:59 -07005699
Kiran Kandic3b24402012-06-11 00:05:59 -07005700 /* Initialize gain registers to use register gain */
Kiran Kandi4c56c592012-07-25 11:04:55 -07005701 {TAIKO_A_RX_HPH_L_GAIN, 0x20, 0x20},
5702 {TAIKO_A_RX_HPH_R_GAIN, 0x20, 0x20},
5703 {TAIKO_A_RX_LINE_1_GAIN, 0x20, 0x20},
5704 {TAIKO_A_RX_LINE_2_GAIN, 0x20, 0x20},
5705 {TAIKO_A_RX_LINE_3_GAIN, 0x20, 0x20},
5706 {TAIKO_A_RX_LINE_4_GAIN, 0x20, 0x20},
Joonwoo Parkc7731432012-10-17 12:41:44 -07005707 {TAIKO_A_SPKR_DRV_GAIN, 0x04, 0x04},
Kiran Kandic3b24402012-06-11 00:05:59 -07005708
Kiran Kandic3b24402012-06-11 00:05:59 -07005709 /* Use 16 bit sample size for TX1 to TX6 */
5710 {TAIKO_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
5711 {TAIKO_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
5712 {TAIKO_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
5713 {TAIKO_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
5714 {TAIKO_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
5715 {TAIKO_A_CDC_CONN_TX_SB_B6_CTL, 0x30, 0x20},
5716
5717 /* Use 16 bit sample size for TX7 to TX10 */
5718 {TAIKO_A_CDC_CONN_TX_SB_B7_CTL, 0x60, 0x40},
5719 {TAIKO_A_CDC_CONN_TX_SB_B8_CTL, 0x60, 0x40},
5720 {TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x60, 0x40},
5721 {TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x60, 0x40},
5722
Kiran Kandic3b24402012-06-11 00:05:59 -07005723 /*enable HPF filter for TX paths */
5724 {TAIKO_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
5725 {TAIKO_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
5726 {TAIKO_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
5727 {TAIKO_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
5728 {TAIKO_A_CDC_TX5_MUX_CTL, 0x8, 0x0},
5729 {TAIKO_A_CDC_TX6_MUX_CTL, 0x8, 0x0},
5730 {TAIKO_A_CDC_TX7_MUX_CTL, 0x8, 0x0},
5731 {TAIKO_A_CDC_TX8_MUX_CTL, 0x8, 0x0},
5732 {TAIKO_A_CDC_TX9_MUX_CTL, 0x8, 0x0},
5733 {TAIKO_A_CDC_TX10_MUX_CTL, 0x8, 0x0},
5734
Joonwoo Parkc7731432012-10-17 12:41:44 -07005735 /* Compander zone selection */
5736 {TAIKO_A_CDC_COMP0_B4_CTL, 0x3F, 0x37},
5737 {TAIKO_A_CDC_COMP1_B4_CTL, 0x3F, 0x37},
5738 {TAIKO_A_CDC_COMP2_B4_CTL, 0x3F, 0x37},
5739 {TAIKO_A_CDC_COMP0_B5_CTL, 0x7F, 0x7F},
5740 {TAIKO_A_CDC_COMP1_B5_CTL, 0x7F, 0x7F},
5741 {TAIKO_A_CDC_COMP2_B5_CTL, 0x7F, 0x7F},
Kiran Kandic3b24402012-06-11 00:05:59 -07005742};
5743
5744static void taiko_codec_init_reg(struct snd_soc_codec *codec)
5745{
5746 u32 i;
5747
5748 for (i = 0; i < ARRAY_SIZE(taiko_codec_reg_init_val); i++)
5749 snd_soc_update_bits(codec, taiko_codec_reg_init_val[i].reg,
5750 taiko_codec_reg_init_val[i].mask,
5751 taiko_codec_reg_init_val[i].val);
5752}
5753
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005754static int taiko_setup_irqs(struct taiko_priv *taiko)
5755{
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005756 int i;
Joonwoo Parka8890262012-10-15 12:04:27 -07005757 int ret = 0;
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005758 struct snd_soc_codec *codec = taiko->codec;
5759
Joonwoo Parkf6574c72012-10-10 17:29:57 -07005760 ret = wcd9xxx_request_irq(codec->control_data, WCD9XXX_IRQ_SLIMBUS,
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005761 taiko_slimbus_irq, "SLIMBUS Slave", taiko);
5762 if (ret) {
5763 pr_err("%s: Failed to request irq %d\n", __func__,
Joonwoo Parkf6574c72012-10-10 17:29:57 -07005764 WCD9XXX_IRQ_SLIMBUS);
Joonwoo Parka8890262012-10-15 12:04:27 -07005765 goto exit;
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005766 }
5767
5768 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
5769 wcd9xxx_interface_reg_write(codec->control_data,
Joonwoo Parka8890262012-10-15 12:04:27 -07005770 TAIKO_SLIM_PGD_PORT_INT_EN0 + i,
5771 0xFF);
5772exit:
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005773 return ret;
5774}
5775
Joonwoo Parka8890262012-10-15 12:04:27 -07005776int taiko_hs_detect(struct snd_soc_codec *codec,
5777 struct wcd9xxx_mbhc_config *mbhc_cfg)
5778{
5779 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
5780 return wcd9xxx_mbhc_start(&taiko->mbhc, mbhc_cfg);
5781}
5782EXPORT_SYMBOL_GPL(taiko_hs_detect);
5783
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005784static void taiko_init_slim_slave_cfg(struct snd_soc_codec *codec)
5785{
5786 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
5787 struct afe_param_cdc_slimbus_slave_cfg *cfg;
5788 struct wcd9xxx *wcd9xxx = codec->control_data;
5789 uint64_t eaddr = 0;
5790
5791 cfg = &priv->slimbus_slave_cfg;
5792 cfg->minor_version = 1;
5793 cfg->tx_slave_port_offset = 0;
5794 cfg->rx_slave_port_offset = 16;
5795
5796 memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
5797 WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
5798 cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
5799 cfg->device_enum_addr_msw = eaddr >> 32;
5800
5801 pr_debug("%s: slimbus logical address 0x%llx\n", __func__, eaddr);
5802}
5803
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08005804static int taiko_post_reset_cb(struct wcd9xxx *wcd9xxx)
5805{
5806 int ret = 0;
5807 struct snd_soc_codec *codec;
5808 struct taiko_priv *taiko;
5809
5810 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
5811 taiko = snd_soc_codec_get_drvdata(codec);
5812 mutex_lock(&codec->mutex);
5813 WCD9XXX_BCL_LOCK(&taiko->resmgr);
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08005814
5815 if (codec->reg_def_copy) {
5816 pr_debug("%s: Update ASOC cache", __func__);
5817 kfree(codec->reg_cache);
5818 codec->reg_cache = kmemdup(codec->reg_def_copy,
5819 codec->reg_size, GFP_KERNEL);
5820 }
5821
Ravishankar Sarawadi2293efe2013-01-11 16:37:23 -08005822 wcd9xxx_resmgr_post_ssr(&taiko->resmgr);
5823 if (spkr_drv_wrnd == 1)
5824 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
5825 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
5826
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08005827 taiko_update_reg_defaults(codec);
5828 taiko_codec_init_reg(codec);
5829 ret = taiko_handle_pdata(taiko);
5830 if (IS_ERR_VALUE(ret))
5831 pr_err("%s: bad pdata\n", __func__);
Ravishankar Sarawadi2293efe2013-01-11 16:37:23 -08005832
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005833 taiko_init_slim_slave_cfg(codec);
5834
Ravishankar Sarawadi2293efe2013-01-11 16:37:23 -08005835 wcd9xxx_mbhc_deinit(&taiko->mbhc);
Simmi Pateriya0a44d842013-04-03 01:12:42 +05305836 ret = wcd9xxx_mbhc_init(&taiko->mbhc, &taiko->resmgr, codec,
5837 WCD9XXX_MBHC_VERSION_TAIKO);
Ravishankar Sarawadi2293efe2013-01-11 16:37:23 -08005838 if (ret)
5839 pr_err("%s: mbhc init failed %d\n", __func__, ret);
5840 else
5841 wcd9xxx_mbhc_start(&taiko->mbhc, taiko->mbhc.mbhc_cfg);
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08005842 mutex_unlock(&codec->mutex);
5843 return ret;
5844}
5845
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005846void *taiko_get_afe_config(struct snd_soc_codec *codec,
5847 enum afe_config_type config_type)
5848{
5849 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
5850
5851 switch (config_type) {
5852 case AFE_SLIMBUS_SLAVE_CONFIG:
5853 return &priv->slimbus_slave_cfg;
5854 case AFE_CDC_REGISTERS_CONFIG:
Damir Didjustodcfdff82013-03-21 23:26:41 -07005855 return &taiko_audio_reg_cfg;
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005856 case AFE_SLIMBUS_SLAVE_PORT_CONFIG:
5857 return &taiko_slimbus_slave_port_cfg;
Damir Didjustodcfdff82013-03-21 23:26:41 -07005858 case AFE_AANC_VERSION:
5859 return &taiko_cdc_aanc_version;
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005860 default:
5861 pr_err("%s: Unknown config_type 0x%x\n", __func__, config_type);
5862 return NULL;
5863 }
5864}
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08005865
Joonwoo Parka8890262012-10-15 12:04:27 -07005866static struct wcd9xxx_reg_address taiko_reg_address = {
5867 .micb_4_mbhc = TAIKO_A_MICB_4_MBHC,
5868 .micb_4_int_rbias = TAIKO_A_MICB_4_INT_RBIAS,
5869 .micb_4_ctl = TAIKO_A_MICB_4_CTL,
5870};
5871
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08005872static int wcd9xxx_ssr_register(struct wcd9xxx *control,
5873 int (*post_reset_cb)(struct wcd9xxx *wcd9xxx), void *priv)
5874{
5875 control->post_reset = post_reset_cb;
5876 control->ssr_priv = priv;
5877 return 0;
5878}
5879
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005880static int taiko_codec_get_buck_mv(struct snd_soc_codec *codec)
5881{
5882 int buck_volt = WCD9XXX_CDC_BUCK_UNSUPPORTED;
5883 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
5884 struct wcd9xxx_pdata *pdata = taiko->resmgr.pdata;
5885 int i;
5886
5887 for (i = 0; i < ARRAY_SIZE(pdata->regulator); i++) {
5888 if (!strncmp(pdata->regulator[i].name,
5889 WCD9XXX_SUPPLY_BUCK_NAME,
5890 sizeof(WCD9XXX_SUPPLY_BUCK_NAME))) {
5891 buck_volt = pdata->regulator[i].min_uV;
5892 break;
5893 }
5894 }
5895 return buck_volt;
5896}
5897
Joonwoo Park2a9170a2013-03-04 17:05:57 -08005898static const struct snd_soc_dapm_widget taiko_1_dapm_widgets[] = {
5899 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAIKO_A_TX_1_2_EN, 7, 0,
5900 taiko_codec_enable_adc,
5901 SND_SOC_DAPM_PRE_PMU |
5902 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5903 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAIKO_A_TX_1_2_EN, 3, 0,
5904 taiko_codec_enable_adc,
5905 SND_SOC_DAPM_PRE_PMU |
5906 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5907 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAIKO_A_TX_3_4_EN, 7, 0,
5908 taiko_codec_enable_adc,
5909 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5910 SND_SOC_DAPM_POST_PMD),
5911 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAIKO_A_TX_3_4_EN, 3, 0,
5912 taiko_codec_enable_adc,
5913 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5914 SND_SOC_DAPM_POST_PMD),
5915 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAIKO_A_TX_5_6_EN, 7, 0,
5916 taiko_codec_enable_adc,
5917 SND_SOC_DAPM_POST_PMU),
5918 SND_SOC_DAPM_ADC_E("ADC6", NULL, TAIKO_A_TX_5_6_EN, 3, 0,
5919 taiko_codec_enable_adc,
5920 SND_SOC_DAPM_POST_PMU),
5921};
5922
5923static const struct snd_soc_dapm_widget taiko_2_dapm_widgets[] = {
5924 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAIKO_A_CDC_TX_1_GAIN, 7, 0,
5925 taiko_codec_enable_adc,
5926 SND_SOC_DAPM_PRE_PMU |
5927 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5928 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAIKO_A_CDC_TX_2_GAIN, 7, 0,
5929 taiko_codec_enable_adc,
5930 SND_SOC_DAPM_PRE_PMU |
5931 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5932 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAIKO_A_CDC_TX_3_GAIN, 7, 0,
5933 taiko_codec_enable_adc,
5934 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5935 SND_SOC_DAPM_POST_PMD),
5936 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAIKO_A_CDC_TX_4_GAIN, 7, 0,
5937 taiko_codec_enable_adc,
5938 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5939 SND_SOC_DAPM_POST_PMD),
5940 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAIKO_A_CDC_TX_5_GAIN, 7, 0,
5941 taiko_codec_enable_adc,
5942 SND_SOC_DAPM_POST_PMU),
5943 SND_SOC_DAPM_ADC_E("ADC6", NULL, TAIKO_A_CDC_TX_6_GAIN, 7, 0,
5944 taiko_codec_enable_adc,
5945 SND_SOC_DAPM_POST_PMU),
5946};
5947
Kiran Kandic3b24402012-06-11 00:05:59 -07005948static int taiko_codec_probe(struct snd_soc_codec *codec)
5949{
5950 struct wcd9xxx *control;
5951 struct taiko_priv *taiko;
Joonwoo Parka8890262012-10-15 12:04:27 -07005952 struct wcd9xxx_pdata *pdata;
5953 struct wcd9xxx *wcd9xxx;
Kiran Kandic3b24402012-06-11 00:05:59 -07005954 struct snd_soc_dapm_context *dapm = &codec->dapm;
5955 int ret = 0;
5956 int i;
Kuirong Wang906ac472012-07-09 12:54:44 -07005957 void *ptr = NULL;
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005958 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07005959
5960 codec->control_data = dev_get_drvdata(codec->dev->parent);
5961 control = codec->control_data;
5962
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08005963 wcd9xxx_ssr_register(control, taiko_post_reset_cb, (void *)codec);
5964
Kiran Kandi4c56c592012-07-25 11:04:55 -07005965 dev_info(codec->dev, "%s()\n", __func__);
5966
Kiran Kandic3b24402012-06-11 00:05:59 -07005967 taiko = kzalloc(sizeof(struct taiko_priv), GFP_KERNEL);
5968 if (!taiko) {
5969 dev_err(codec->dev, "Failed to allocate private data\n");
5970 return -ENOMEM;
5971 }
5972 for (i = 0 ; i < NUM_DECIMATORS; i++) {
5973 tx_hpf_work[i].taiko = taiko;
5974 tx_hpf_work[i].decimator = i + 1;
5975 INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
5976 tx_hpf_corner_freq_callback);
5977 }
5978
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005979
Kiran Kandic3b24402012-06-11 00:05:59 -07005980 snd_soc_codec_set_drvdata(codec, taiko);
5981
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005982
Joonwoo Parka8890262012-10-15 12:04:27 -07005983 /* codec resmgr module init */
5984 wcd9xxx = codec->control_data;
5985 pdata = dev_get_platdata(codec->dev->parent);
5986 ret = wcd9xxx_resmgr_init(&taiko->resmgr, codec, wcd9xxx, pdata,
5987 &taiko_reg_address);
5988 if (ret) {
5989 pr_err("%s: wcd9xxx init failed %d\n", __func__, ret);
5990 return ret;
5991 }
5992
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005993 taiko->clsh_d.buck_mv = taiko_codec_get_buck_mv(codec);
Joonwoo Parka08e0552013-03-05 18:28:23 -08005994 wcd9xxx_clsh_init(&taiko->clsh_d, &taiko->resmgr);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005995
Joonwoo Parka8890262012-10-15 12:04:27 -07005996 /* init and start mbhc */
Simmi Pateriya0a44d842013-04-03 01:12:42 +05305997 ret = wcd9xxx_mbhc_init(&taiko->mbhc, &taiko->resmgr, codec,
5998 WCD9XXX_MBHC_VERSION_TAIKO);
Joonwoo Parka8890262012-10-15 12:04:27 -07005999 if (ret) {
6000 pr_err("%s: mbhc init failed %d\n", __func__, ret);
6001 return ret;
6002 }
6003
Kiran Kandic3b24402012-06-11 00:05:59 -07006004 taiko->codec = codec;
Kiran Kandic3b24402012-06-11 00:05:59 -07006005 for (i = 0; i < COMPANDER_MAX; i++) {
6006 taiko->comp_enabled[i] = 0;
6007 taiko->comp_fs[i] = COMPANDER_FS_48KHZ;
6008 }
Kiran Kandic3b24402012-06-11 00:05:59 -07006009 taiko->intf_type = wcd9xxx_get_intf_type();
6010 taiko->aux_pga_cnt = 0;
6011 taiko->aux_l_gain = 0x1F;
6012 taiko->aux_r_gain = 0x1F;
Kiran Kandic3b24402012-06-11 00:05:59 -07006013 taiko_update_reg_defaults(codec);
Venkat Sudhira50a3762012-11-26 12:12:15 -08006014 pr_debug("%s: MCLK Rate = %x\n", __func__, wcd9xxx->mclk_rate);
6015 if (wcd9xxx->mclk_rate == TAIKO_MCLK_CLK_12P288MHZ)
Venkat Sudhir16d95e62013-02-04 16:57:33 -08006016 snd_soc_update_bits(codec, TAIKO_A_CHIP_CTL, 0x06, 0x0);
Venkat Sudhira50a3762012-11-26 12:12:15 -08006017 else if (wcd9xxx->mclk_rate == TAIKO_MCLK_CLK_9P6HZ)
Venkat Sudhir16d95e62013-02-04 16:57:33 -08006018 snd_soc_update_bits(codec, TAIKO_A_CHIP_CTL, 0x06, 0x2);
Kiran Kandic3b24402012-06-11 00:05:59 -07006019 taiko_codec_init_reg(codec);
6020 ret = taiko_handle_pdata(taiko);
6021 if (IS_ERR_VALUE(ret)) {
6022 pr_err("%s: bad pdata\n", __func__);
6023 goto err_pdata;
6024 }
6025
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006026 if (spkr_drv_wrnd > 0) {
6027 WCD9XXX_BCL_LOCK(&taiko->resmgr);
6028 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
6029 WCD9XXX_BANDGAP_AUDIO_MODE);
6030 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
6031 }
6032
Kuirong Wang906ac472012-07-09 12:54:44 -07006033 ptr = kmalloc((sizeof(taiko_rx_chs) +
6034 sizeof(taiko_tx_chs)), GFP_KERNEL);
6035 if (!ptr) {
6036 pr_err("%s: no mem for slim chan ctl data\n", __func__);
6037 ret = -ENOMEM;
6038 goto err_nomem_slimch;
6039 }
6040
Kiran Kandic3b24402012-06-11 00:05:59 -07006041 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
6042 snd_soc_dapm_new_controls(dapm, taiko_dapm_i2s_widgets,
6043 ARRAY_SIZE(taiko_dapm_i2s_widgets));
6044 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
6045 ARRAY_SIZE(audio_i2s_map));
Joonwoo Park559a5bf2013-02-15 14:46:36 -08006046 if (TAIKO_IS_1_0(core->version))
6047 snd_soc_dapm_add_routes(dapm, audio_i2s_map_1_0,
6048 ARRAY_SIZE(audio_i2s_map_1_0));
6049 else
6050 snd_soc_dapm_add_routes(dapm, audio_i2s_map_2_0,
6051 ARRAY_SIZE(audio_i2s_map_2_0));
Kuirong Wang906ac472012-07-09 12:54:44 -07006052 for (i = 0; i < ARRAY_SIZE(taiko_i2s_dai); i++)
6053 INIT_LIST_HEAD(&taiko->dai[i].wcd9xxx_ch_list);
6054 } else if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
6055 for (i = 0; i < NUM_CODEC_DAIS; i++) {
6056 INIT_LIST_HEAD(&taiko->dai[i].wcd9xxx_ch_list);
6057 init_waitqueue_head(&taiko->dai[i].dai_wait);
6058 }
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006059 taiko_slimbus_slave_port_cfg.slave_dev_intfdev_la =
6060 control->slim_slave->laddr;
6061 taiko_slimbus_slave_port_cfg.slave_dev_pgd_la =
6062 control->slim->laddr;
6063 taiko_slimbus_slave_port_cfg.slave_port_mapping[0] =
6064 TAIKO_MAD_SLIMBUS_TX_PORT;
6065
6066 taiko_init_slim_slave_cfg(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07006067 }
6068
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006069 if (TAIKO_IS_1_0(control->version)) {
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006070 snd_soc_dapm_new_controls(dapm, taiko_1_dapm_widgets,
6071 ARRAY_SIZE(taiko_1_dapm_widgets));
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006072 snd_soc_add_codec_controls(codec,
6073 taiko_1_x_analog_gain_controls,
6074 ARRAY_SIZE(taiko_1_x_analog_gain_controls));
6075 } else {
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006076 snd_soc_dapm_new_controls(dapm, taiko_2_dapm_widgets,
6077 ARRAY_SIZE(taiko_2_dapm_widgets));
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006078 snd_soc_add_codec_controls(codec,
6079 taiko_2_x_analog_gain_controls,
6080 ARRAY_SIZE(taiko_2_x_analog_gain_controls));
6081 }
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006082
Kuirong Wang906ac472012-07-09 12:54:44 -07006083 control->num_rx_port = TAIKO_RX_MAX;
6084 control->rx_chs = ptr;
6085 memcpy(control->rx_chs, taiko_rx_chs, sizeof(taiko_rx_chs));
6086 control->num_tx_port = TAIKO_TX_MAX;
6087 control->tx_chs = ptr + sizeof(taiko_rx_chs);
6088 memcpy(control->tx_chs, taiko_tx_chs, sizeof(taiko_tx_chs));
6089
Kiran Kandic3b24402012-06-11 00:05:59 -07006090 snd_soc_dapm_sync(dapm);
6091
Joonwoo Park7680b9f2012-07-13 11:36:48 -07006092 (void) taiko_setup_irqs(taiko);
Kiran Kandic3b24402012-06-11 00:05:59 -07006093
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006094 atomic_set(&kp_taiko_priv, (unsigned long)taiko);
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08006095 mutex_lock(&dapm->codec->mutex);
6096 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
6097 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
6098 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
6099 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
6100 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
6101 snd_soc_dapm_sync(dapm);
6102 mutex_unlock(&dapm->codec->mutex);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006103
Kiran Kandic3b24402012-06-11 00:05:59 -07006104 codec->ignore_pmdown_time = 1;
6105 return ret;
6106
Kiran Kandic3b24402012-06-11 00:05:59 -07006107err_pdata:
Kuirong Wang906ac472012-07-09 12:54:44 -07006108 kfree(ptr);
6109err_nomem_slimch:
Kiran Kandic3b24402012-06-11 00:05:59 -07006110 kfree(taiko);
6111 return ret;
6112}
6113static int taiko_codec_remove(struct snd_soc_codec *codec)
6114{
Kiran Kandic3b24402012-06-11 00:05:59 -07006115 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parka8890262012-10-15 12:04:27 -07006116
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006117 WCD9XXX_BCL_LOCK(&taiko->resmgr);
6118 atomic_set(&kp_taiko_priv, 0);
6119
6120 if (spkr_drv_wrnd > 0)
6121 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
6122 WCD9XXX_BANDGAP_AUDIO_MODE);
6123 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
6124
Joonwoo Parka8890262012-10-15 12:04:27 -07006125 /* cleanup MBHC */
6126 wcd9xxx_mbhc_deinit(&taiko->mbhc);
6127 /* cleanup resmgr */
6128 wcd9xxx_resmgr_deinit(&taiko->resmgr);
6129
Kiran Kandic3b24402012-06-11 00:05:59 -07006130 kfree(taiko);
6131 return 0;
6132}
6133static struct snd_soc_codec_driver soc_codec_dev_taiko = {
6134 .probe = taiko_codec_probe,
6135 .remove = taiko_codec_remove,
6136
6137 .read = taiko_read,
6138 .write = taiko_write,
6139
6140 .readable_register = taiko_readable,
6141 .volatile_register = taiko_volatile,
6142
6143 .reg_cache_size = TAIKO_CACHE_SIZE,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07006144 .reg_cache_default = taiko_reset_reg_defaults,
Kiran Kandic3b24402012-06-11 00:05:59 -07006145 .reg_word_size = 1,
6146
6147 .controls = taiko_snd_controls,
6148 .num_controls = ARRAY_SIZE(taiko_snd_controls),
6149 .dapm_widgets = taiko_dapm_widgets,
6150 .num_dapm_widgets = ARRAY_SIZE(taiko_dapm_widgets),
6151 .dapm_routes = audio_map,
6152 .num_dapm_routes = ARRAY_SIZE(audio_map),
6153};
6154
6155#ifdef CONFIG_PM
6156static int taiko_suspend(struct device *dev)
6157{
6158 dev_dbg(dev, "%s: system suspend\n", __func__);
6159 return 0;
6160}
6161
6162static int taiko_resume(struct device *dev)
6163{
6164 struct platform_device *pdev = to_platform_device(dev);
6165 struct taiko_priv *taiko = platform_get_drvdata(pdev);
6166 dev_dbg(dev, "%s: system resume\n", __func__);
Joonwoo Parka8890262012-10-15 12:04:27 -07006167 /* Notify */
6168 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, WCD9XXX_EVENT_POST_RESUME);
Kiran Kandic3b24402012-06-11 00:05:59 -07006169 return 0;
6170}
6171
6172static const struct dev_pm_ops taiko_pm_ops = {
6173 .suspend = taiko_suspend,
6174 .resume = taiko_resume,
6175};
6176#endif
6177
6178static int __devinit taiko_probe(struct platform_device *pdev)
6179{
6180 int ret = 0;
6181 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
6182 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_taiko,
6183 taiko_dai, ARRAY_SIZE(taiko_dai));
6184 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
6185 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_taiko,
6186 taiko_i2s_dai, ARRAY_SIZE(taiko_i2s_dai));
6187 return ret;
6188}
6189static int __devexit taiko_remove(struct platform_device *pdev)
6190{
6191 snd_soc_unregister_codec(&pdev->dev);
6192 return 0;
6193}
6194static struct platform_driver taiko_codec_driver = {
6195 .probe = taiko_probe,
6196 .remove = taiko_remove,
6197 .driver = {
6198 .name = "taiko_codec",
6199 .owner = THIS_MODULE,
6200#ifdef CONFIG_PM
6201 .pm = &taiko_pm_ops,
6202#endif
6203 },
6204};
6205
6206static int __init taiko_codec_init(void)
6207{
6208 return platform_driver_register(&taiko_codec_driver);
6209}
6210
6211static void __exit taiko_codec_exit(void)
6212{
6213 platform_driver_unregister(&taiko_codec_driver);
6214}
6215
6216module_init(taiko_codec_init);
6217module_exit(taiko_codec_exit);
6218
6219MODULE_DESCRIPTION("Taiko codec driver");
6220MODULE_LICENSE("GPL v2");