blob: 5d4f9e696d3039bf8892ccc480d35a1e7e28e1d3 [file] [log] [blame]
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Kiran Kandic3b24402012-06-11 00:05:59 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
14#include <linux/firmware.h>
15#include <linux/slab.h>
16#include <linux/platform_device.h>
17#include <linux/device.h>
18#include <linux/printk.h>
19#include <linux/ratelimit.h>
20#include <linux/debugfs.h>
Joonwoo Park9bbb4d12012-11-09 19:58:11 -080021#include <linux/wait.h>
22#include <linux/bitops.h>
Kiran Kandic3b24402012-06-11 00:05:59 -070023#include <linux/mfd/wcd9xxx/core.h>
24#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
25#include <linux/mfd/wcd9xxx/wcd9320_registers.h>
26#include <linux/mfd/wcd9xxx/pdata.h>
Joonwoo Park448a8fc2013-04-10 15:25:58 -070027#include <linux/regulator/consumer.h>
Kiran Kandic3b24402012-06-11 00:05:59 -070028#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/soc-dapm.h>
32#include <sound/tlv.h>
33#include <linux/bitops.h>
34#include <linux/delay.h>
35#include <linux/pm_runtime.h>
36#include <linux/kernel.h>
37#include <linux/gpio.h>
38#include "wcd9320.h"
Joonwoo Parka8890262012-10-15 12:04:27 -070039#include "wcd9xxx-resmgr.h"
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -080040#include "wcd9xxx-common.h"
Kiran Kandic3b24402012-06-11 00:05:59 -070041
Joonwoo Park1d05bb92013-03-07 16:55:06 -080042#define TAIKO_MAD_SLIMBUS_TX_PORT 12
43#define TAIKO_MAD_AUDIO_FIRMWARE_PATH "wcd9320/wcd9320_mad_audio.bin"
44
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -070045#define TAIKO_HPH_PA_SETTLE_COMP_ON 3000
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -070046#define TAIKO_HPH_PA_SETTLE_COMP_OFF 13000
47
Joonwoo Park125cd4e2012-12-11 15:16:11 -080048static atomic_t kp_taiko_priv;
49static int spkr_drv_wrnd_param_set(const char *val,
50 const struct kernel_param *kp);
51static int spkr_drv_wrnd = 1;
52
53static struct kernel_param_ops spkr_drv_wrnd_param_ops = {
54 .set = spkr_drv_wrnd_param_set,
55 .get = param_get_int,
56};
Joonwoo Park1d05bb92013-03-07 16:55:06 -080057
58static struct afe_param_slimbus_slave_port_cfg taiko_slimbus_slave_port_cfg = {
59 .minor_version = 1,
60 .slimbus_dev_id = AFE_SLIMBUS_DEVICE_1,
61 .slave_dev_pgd_la = 0,
62 .slave_dev_intfdev_la = 0,
63 .bit_width = 16,
64 .data_format = 0,
65 .num_channels = 1
66};
67
68enum {
69 RESERVED = 0,
70 AANC_LPF_FF_FB = 1,
71 AANC_LPF_COEFF_MSB,
72 AANC_LPF_COEFF_LSB,
73 HW_MAD_AUDIO_ENABLE,
74 HW_MAD_ULTR_ENABLE,
75 HW_MAD_BEACON_ENABLE,
76 HW_MAD_AUDIO_SLEEP_TIME,
77 HW_MAD_ULTR_SLEEP_TIME,
78 HW_MAD_BEACON_SLEEP_TIME,
79 HW_MAD_TX_AUDIO_SWITCH_OFF,
80 HW_MAD_TX_ULTR_SWITCH_OFF,
81 HW_MAD_TX_BEACON_SWITCH_OFF,
82 MAD_AUDIO_INT_DEST_SELECT_REG,
83 MAD_ULT_INT_DEST_SELECT_REG,
84 MAD_BEACON_INT_DEST_SELECT_REG,
85 MAD_CLIP_INT_DEST_SELECT_REG,
86 MAD_VBAT_INT_DEST_SELECT_REG,
87 MAD_AUDIO_INT_MASK_REG,
88 MAD_ULT_INT_MASK_REG,
89 MAD_BEACON_INT_MASK_REG,
90 MAD_CLIP_INT_MASK_REG,
91 MAD_VBAT_INT_MASK_REG,
92 MAD_AUDIO_INT_STATUS_REG,
93 MAD_ULT_INT_STATUS_REG,
94 MAD_BEACON_INT_STATUS_REG,
95 MAD_CLIP_INT_STATUS_REG,
96 MAD_VBAT_INT_STATUS_REG,
97 MAD_AUDIO_INT_CLEAR_REG,
98 MAD_ULT_INT_CLEAR_REG,
99 MAD_BEACON_INT_CLEAR_REG,
100 MAD_CLIP_INT_CLEAR_REG,
101 MAD_VBAT_INT_CLEAR_REG,
102 SB_PGD_PORT_TX_WATERMARK_n,
103 SB_PGD_PORT_TX_ENABLE_n,
104 SB_PGD_PORT_RX_WATERMARK_n,
105 SB_PGD_PORT_RX_ENABLE_n,
Damir Didjustodcfdff82013-03-21 23:26:41 -0700106 SB_PGD_TX_PORTn_MULTI_CHNL_0,
107 SB_PGD_TX_PORTn_MULTI_CHNL_1,
108 SB_PGD_RX_PORTn_MULTI_CHNL_0,
109 SB_PGD_RX_PORTn_MULTI_CHNL_1,
110 AANC_FF_GAIN_ADAPTIVE,
111 AANC_FFGAIN_ADAPTIVE_EN,
112 AANC_GAIN_CONTROL,
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400113 SPKR_CLIP_PIPE_BANK_SEL,
114 SPKR_CLIPDET_VAL0,
115 SPKR_CLIPDET_VAL1,
116 SPKR_CLIPDET_VAL2,
117 SPKR_CLIPDET_VAL3,
118 SPKR_CLIPDET_VAL4,
119 SPKR_CLIPDET_VAL5,
120 SPKR_CLIPDET_VAL6,
121 SPKR_CLIPDET_VAL7,
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800122 MAX_CFG_REGISTERS,
123};
124
Damir Didjustodcfdff82013-03-21 23:26:41 -0700125static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800126 {
127 1,
128 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_MAIN_CTL_1),
129 HW_MAD_AUDIO_ENABLE, 0x1, 8, 0
130 },
131 {
132 1,
133 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_AUDIO_CTL_3),
134 HW_MAD_AUDIO_SLEEP_TIME, 0xF, 8, 0
135 },
136 {
137 1,
138 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_MAD_AUDIO_CTL_4),
139 HW_MAD_TX_AUDIO_SWITCH_OFF, 0x1, 8, 0
140 },
141 {
142 1,
143 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_DESTN3),
144 MAD_AUDIO_INT_DEST_SELECT_REG, 0x1, 8, 0
145 },
146 {
147 1,
148 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_MASK3),
149 MAD_AUDIO_INT_MASK_REG, 0x1, 8, 0
150 },
151 {
152 1,
153 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_STATUS3),
154 MAD_AUDIO_INT_STATUS_REG, 0x1, 8, 0
155 },
156 {
157 1,
158 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_CLEAR3),
159 MAD_AUDIO_INT_CLEAR_REG, 0x1, 8, 0
160 },
161 {
162 1,
163 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_TX_BASE),
164 SB_PGD_PORT_TX_WATERMARK_n, 0x1E, 8, 0x1
165 },
166 {
167 1,
168 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_TX_BASE),
169 SB_PGD_PORT_TX_ENABLE_n, 0x1, 8, 0x1
170 },
171 {
172 1,
173 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_RX_BASE),
174 SB_PGD_PORT_RX_WATERMARK_n, 0x1E, 8, 0x1
175 },
176 {
177 1,
178 (TAIKO_REGISTER_START_OFFSET + TAIKO_SB_PGD_PORT_RX_BASE),
179 SB_PGD_PORT_RX_ENABLE_n, 0x1, 8, 0x1
Damir Didjustodcfdff82013-03-21 23:26:41 -0700180 },
181 { 1,
182 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_IIR_B1_CTL),
183 AANC_FF_GAIN_ADAPTIVE, 0x4, 8, 0
184 },
185 { 1,
186 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_IIR_B1_CTL),
187 AANC_FFGAIN_ADAPTIVE_EN, 0x8, 8, 0
188 },
189 {
190 1,
191 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_ANC1_GAIN_CTL),
192 AANC_GAIN_CONTROL, 0xFF, 8, 0
193 },
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400194 {
195 1,
196 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_DESTN3),
197 MAD_CLIP_INT_DEST_SELECT_REG, 0x8, 8, 0
198 },
199 {
200 1,
201 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_MASK3),
202 MAD_CLIP_INT_MASK_REG, 0x8, 8, 0
203 },
204 {
205 1,
206 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_STATUS3),
207 MAD_CLIP_INT_STATUS_REG, 0x8, 8, 0
208 },
209 {
210 1,
211 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_INTR_CLEAR3),
212 MAD_CLIP_INT_CLEAR_REG, 0x8, 8, 0
213 },
214};
215
216static struct afe_param_cdc_reg_cfg clip_reg_cfg[] = {
217 {
218 1,
219 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_B1_CTL),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400220 SPKR_CLIP_PIPE_BANK_SEL, 0x3, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400221 },
222 {
223 1,
224 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL0),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400225 SPKR_CLIPDET_VAL0, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400226 },
227 {
228 1,
229 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL1),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400230 SPKR_CLIPDET_VAL1, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400231 },
232 {
233 1,
234 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL2),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400235 SPKR_CLIPDET_VAL2, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400236 },
237 {
238 1,
239 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL3),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400240 SPKR_CLIPDET_VAL3, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400241 },
242 {
243 1,
244 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL4),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400245 SPKR_CLIPDET_VAL4, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400246 },
247 {
248 1,
249 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL5),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400250 SPKR_CLIPDET_VAL5, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400251 },
252 {
253 1,
254 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL6),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400255 SPKR_CLIPDET_VAL6, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400256 },
257 {
258 1,
259 (TAIKO_REGISTER_START_OFFSET + TAIKO_A_CDC_SPKR_CLIPDET_VAL7),
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -0400260 SPKR_CLIPDET_VAL7, 0xff, 8, 0
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400261 },
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800262};
263
Damir Didjustodcfdff82013-03-21 23:26:41 -0700264static struct afe_param_cdc_reg_cfg_data taiko_audio_reg_cfg = {
265 .num_registers = ARRAY_SIZE(audio_reg_cfg),
266 .reg_data = audio_reg_cfg,
267};
268
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400269static struct afe_param_cdc_reg_cfg_data taiko_clip_reg_cfg = {
270 .num_registers = ARRAY_SIZE(clip_reg_cfg),
271 .reg_data = clip_reg_cfg,
272};
273
Damir Didjustodcfdff82013-03-21 23:26:41 -0700274static struct afe_param_id_cdc_aanc_version taiko_cdc_aanc_version = {
275 .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
276 .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800277};
278
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -0400279static struct afe_param_id_clip_bank_sel clip_bank_sel = {
280 .minor_version = AFE_API_VERSION_CLIP_BANK_SEL_CFG,
281 .num_banks = AFE_CLIP_MAX_BANKS,
282 .bank_map = {0, 1, 2, 3},
283};
284
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800285module_param_cb(spkr_drv_wrnd, &spkr_drv_wrnd_param_ops, &spkr_drv_wrnd, 0644);
286MODULE_PARM_DESC(spkr_drv_wrnd,
287 "Run software workaround to avoid leakage on the speaker drive");
288
Kiran Kandic3b24402012-06-11 00:05:59 -0700289#define WCD9320_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
290 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
291 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
292
Kiran Kandic3b24402012-06-11 00:05:59 -0700293#define NUM_DECIMATORS 10
294#define NUM_INTERPOLATORS 7
295#define BITS_PER_REG 8
Kuirong Wang906ac472012-07-09 12:54:44 -0700296#define TAIKO_TX_PORT_NUMBER 16
Kiran Kandic3b24402012-06-11 00:05:59 -0700297
Kiran Kandic3b24402012-06-11 00:05:59 -0700298#define TAIKO_I2S_MASTER_MODE_MASK 0x08
Damir Didjusto1a353ce2013-04-02 11:45:47 -0700299
300#define TAIKO_DMIC_SAMPLE_RATE_DIV_2 0x0
301#define TAIKO_DMIC_SAMPLE_RATE_DIV_3 0x1
302#define TAIKO_DMIC_SAMPLE_RATE_DIV_4 0x2
303
304#define TAIKO_DMIC_B1_CTL_DIV_2 0x00
305#define TAIKO_DMIC_B1_CTL_DIV_3 0x22
306#define TAIKO_DMIC_B1_CTL_DIV_4 0x44
307
308#define TAIKO_DMIC_B2_CTL_DIV_2 0x00
309#define TAIKO_DMIC_B2_CTL_DIV_3 0x02
310#define TAIKO_DMIC_B2_CTL_DIV_4 0x04
311
312#define TAIKO_ANC_DMIC_X2_ON 0x1
313#define TAIKO_ANC_DMIC_X2_OFF 0x0
Joonwoo Park9bbb4d12012-11-09 19:58:11 -0800314
315#define TAIKO_SLIM_CLOSE_TIMEOUT 1000
316#define TAIKO_SLIM_IRQ_OVERFLOW (1 << 0)
317#define TAIKO_SLIM_IRQ_UNDERFLOW (1 << 1)
318#define TAIKO_SLIM_IRQ_PORT_CLOSED (1 << 2)
Venkat Sudhira50a3762012-11-26 12:12:15 -0800319#define TAIKO_MCLK_CLK_12P288MHZ 12288000
320#define TAIKO_MCLK_CLK_9P6HZ 9600000
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -0800321
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -0800322#define TAIKO_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
323 SNDRV_PCM_FORMAT_S24_LE)
324
325#define TAIKO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
326
Kuirong Wang906ac472012-07-09 12:54:44 -0700327enum {
328 AIF1_PB = 0,
329 AIF1_CAP,
330 AIF2_PB,
331 AIF2_CAP,
332 AIF3_PB,
333 AIF3_CAP,
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -0500334 AIF4_VIFEED,
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800335 AIF4_MAD_TX,
Kuirong Wang906ac472012-07-09 12:54:44 -0700336 NUM_CODEC_DAIS,
Kiran Kandic3b24402012-06-11 00:05:59 -0700337};
338
Kuirong Wang906ac472012-07-09 12:54:44 -0700339enum {
340 RX_MIX1_INP_SEL_ZERO = 0,
341 RX_MIX1_INP_SEL_SRC1,
342 RX_MIX1_INP_SEL_SRC2,
343 RX_MIX1_INP_SEL_IIR1,
344 RX_MIX1_INP_SEL_IIR2,
345 RX_MIX1_INP_SEL_RX1,
346 RX_MIX1_INP_SEL_RX2,
347 RX_MIX1_INP_SEL_RX3,
348 RX_MIX1_INP_SEL_RX4,
349 RX_MIX1_INP_SEL_RX5,
350 RX_MIX1_INP_SEL_RX6,
351 RX_MIX1_INP_SEL_RX7,
352 RX_MIX1_INP_SEL_AUXRX,
353};
354
355#define TAIKO_COMP_DIGITAL_GAIN_OFFSET 3
356
Kiran Kandic3b24402012-06-11 00:05:59 -0700357static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
358static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
359static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
360static struct snd_soc_dai_driver taiko_dai[];
361static const DECLARE_TLV_DB_SCALE(aux_pga_gain, 0, 2, 0);
362
Kiran Kandic3b24402012-06-11 00:05:59 -0700363/* Codec supports 2 IIR filters */
364enum {
365 IIR1 = 0,
366 IIR2,
367 IIR_MAX,
368};
369/* Codec supports 5 bands */
370enum {
371 BAND1 = 0,
372 BAND2,
373 BAND3,
374 BAND4,
375 BAND5,
376 BAND_MAX,
377};
378
379enum {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700380 COMPANDER_0,
381 COMPANDER_1,
Kiran Kandic3b24402012-06-11 00:05:59 -0700382 COMPANDER_2,
383 COMPANDER_MAX,
384};
385
386enum {
387 COMPANDER_FS_8KHZ = 0,
388 COMPANDER_FS_16KHZ,
389 COMPANDER_FS_32KHZ,
390 COMPANDER_FS_48KHZ,
391 COMPANDER_FS_96KHZ,
392 COMPANDER_FS_192KHZ,
393 COMPANDER_FS_MAX,
394};
395
Kiran Kandic3b24402012-06-11 00:05:59 -0700396struct comp_sample_dependent_params {
397 u32 peak_det_timeout;
398 u32 rms_meter_div_fact;
399 u32 rms_meter_resamp_fact;
400};
401
Kiran Kandic3b24402012-06-11 00:05:59 -0700402struct hpf_work {
403 struct taiko_priv *taiko;
404 u32 decimator;
405 u8 tx_hpf_cut_of_freq;
406 struct delayed_work dwork;
407};
408
409static struct hpf_work tx_hpf_work[NUM_DECIMATORS];
410
Kuirong Wang906ac472012-07-09 12:54:44 -0700411static const struct wcd9xxx_ch taiko_rx_chs[TAIKO_RX_MAX] = {
412 WCD9XXX_CH(16, 0),
413 WCD9XXX_CH(17, 1),
414 WCD9XXX_CH(18, 2),
415 WCD9XXX_CH(19, 3),
416 WCD9XXX_CH(20, 4),
417 WCD9XXX_CH(21, 5),
418 WCD9XXX_CH(22, 6),
419 WCD9XXX_CH(23, 7),
420 WCD9XXX_CH(24, 8),
421 WCD9XXX_CH(25, 9),
422 WCD9XXX_CH(26, 10),
423 WCD9XXX_CH(27, 11),
424 WCD9XXX_CH(28, 12),
425};
426
427static const struct wcd9xxx_ch taiko_tx_chs[TAIKO_TX_MAX] = {
428 WCD9XXX_CH(0, 0),
429 WCD9XXX_CH(1, 1),
430 WCD9XXX_CH(2, 2),
431 WCD9XXX_CH(3, 3),
432 WCD9XXX_CH(4, 4),
433 WCD9XXX_CH(5, 5),
434 WCD9XXX_CH(6, 6),
435 WCD9XXX_CH(7, 7),
436 WCD9XXX_CH(8, 8),
437 WCD9XXX_CH(9, 9),
438 WCD9XXX_CH(10, 10),
439 WCD9XXX_CH(11, 11),
440 WCD9XXX_CH(12, 12),
441 WCD9XXX_CH(13, 13),
442 WCD9XXX_CH(14, 14),
443 WCD9XXX_CH(15, 15),
444};
445
446static const u32 vport_check_table[NUM_CODEC_DAIS] = {
447 0, /* AIF1_PB */
448 (1 << AIF2_CAP) | (1 << AIF3_CAP), /* AIF1_CAP */
449 0, /* AIF2_PB */
450 (1 << AIF1_CAP) | (1 << AIF3_CAP), /* AIF2_CAP */
451 0, /* AIF2_PB */
452 (1 << AIF1_CAP) | (1 << AIF2_CAP), /* AIF2_CAP */
453};
454
Venkat Sudhir96dd28c2012-12-04 17:00:19 -0800455static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
456 0, /* AIF1_PB */
457 0, /* AIF1_CAP */
Venkat Sudhir994193b2012-12-17 17:30:51 -0800458 0, /* AIF2_PB */
459 0, /* AIF2_CAP */
Venkat Sudhir96dd28c2012-12-04 17:00:19 -0800460};
461
Kiran Kandic3b24402012-06-11 00:05:59 -0700462struct taiko_priv {
463 struct snd_soc_codec *codec;
Kiran Kandic3b24402012-06-11 00:05:59 -0700464 u32 adc_count;
Kiran Kandic3b24402012-06-11 00:05:59 -0700465 u32 rx_bias_count;
466 s32 dmic_1_2_clk_cnt;
467 s32 dmic_3_4_clk_cnt;
468 s32 dmic_5_6_clk_cnt;
469
Kiran Kandic3b24402012-06-11 00:05:59 -0700470 u32 anc_slot;
Damir Didjusto2cb06bd2013-01-30 23:14:55 -0800471 bool anc_func;
Kiran Kandic3b24402012-06-11 00:05:59 -0700472
Kiran Kandic3b24402012-06-11 00:05:59 -0700473 /*track taiko interface type*/
474 u8 intf_type;
475
Kiran Kandic3b24402012-06-11 00:05:59 -0700476 /* num of slim ports required */
Kuirong Wang906ac472012-07-09 12:54:44 -0700477 struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
Kiran Kandic3b24402012-06-11 00:05:59 -0700478
479 /*compander*/
480 int comp_enabled[COMPANDER_MAX];
481 u32 comp_fs[COMPANDER_MAX];
482
483 /* Maintain the status of AUX PGA */
484 int aux_pga_cnt;
485 u8 aux_l_gain;
486 u8 aux_r_gain;
487
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800488 bool spkr_pa_widget_on;
Joonwoo Park448a8fc2013-04-10 15:25:58 -0700489 struct regulator *spkdrv_reg;
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800490
Joonwoo Park88bfa842013-04-15 16:59:21 -0700491 bool mbhc_started;
492
Joonwoo Park1d05bb92013-03-07 16:55:06 -0800493 struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
494
Joonwoo Parka8890262012-10-15 12:04:27 -0700495 /* resmgr module */
496 struct wcd9xxx_resmgr resmgr;
497 /* mbhc module */
498 struct wcd9xxx_mbhc mbhc;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -0800499
500 /* class h specific data */
501 struct wcd9xxx_clsh_cdc_data clsh_d;
Kiran Kandic3b24402012-06-11 00:05:59 -0700502};
503
Kiran Kandic3b24402012-06-11 00:05:59 -0700504static const u32 comp_shift[] = {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700505 4, /* Compander 0's clock source is on interpolator 7 */
Kiran Kandic3b24402012-06-11 00:05:59 -0700506 0,
507 2,
508};
509
510static const int comp_rx_path[] = {
511 COMPANDER_1,
512 COMPANDER_1,
513 COMPANDER_2,
514 COMPANDER_2,
515 COMPANDER_2,
516 COMPANDER_2,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700517 COMPANDER_0,
Kiran Kandic3b24402012-06-11 00:05:59 -0700518 COMPANDER_MAX,
519};
520
521static const struct comp_sample_dependent_params comp_samp_params[] = {
522 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700523 /* 8 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700524 .peak_det_timeout = 0x06,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700525 .rms_meter_div_fact = 0x09,
526 .rms_meter_resamp_fact = 0x06,
Kiran Kandic3b24402012-06-11 00:05:59 -0700527 },
528 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700529 /* 16 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700530 .peak_det_timeout = 0x07,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700531 .rms_meter_div_fact = 0x0A,
532 .rms_meter_resamp_fact = 0x0C,
533 },
534 {
535 /* 32 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700536 .peak_det_timeout = 0x08,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700537 .rms_meter_div_fact = 0x0B,
538 .rms_meter_resamp_fact = 0x1E,
539 },
540 {
541 /* 48 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700542 .peak_det_timeout = 0x09,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700543 .rms_meter_div_fact = 0x0B,
Kiran Kandic3b24402012-06-11 00:05:59 -0700544 .rms_meter_resamp_fact = 0x28,
545 },
Kiran Kandic3b24402012-06-11 00:05:59 -0700546 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700547 /* 96 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700548 .peak_det_timeout = 0x0A,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700549 .rms_meter_div_fact = 0x0C,
550 .rms_meter_resamp_fact = 0x50,
Kiran Kandic3b24402012-06-11 00:05:59 -0700551 },
Kiran Kandic3b24402012-06-11 00:05:59 -0700552 {
Joonwoo Parkc7731432012-10-17 12:41:44 -0700553 /* 192 Khz */
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700554 .peak_det_timeout = 0x0B,
555 .rms_meter_div_fact = 0xC,
556 .rms_meter_resamp_fact = 0x50,
Kiran Kandic3b24402012-06-11 00:05:59 -0700557 },
558};
559
560static unsigned short rx_digital_gain_reg[] = {
561 TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL,
562 TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL,
563 TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL,
564 TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL,
565 TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL,
566 TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL,
567 TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL,
568};
569
570
571static unsigned short tx_digital_gain_reg[] = {
572 TAIKO_A_CDC_TX1_VOL_CTL_GAIN,
573 TAIKO_A_CDC_TX2_VOL_CTL_GAIN,
574 TAIKO_A_CDC_TX3_VOL_CTL_GAIN,
575 TAIKO_A_CDC_TX4_VOL_CTL_GAIN,
576 TAIKO_A_CDC_TX5_VOL_CTL_GAIN,
577 TAIKO_A_CDC_TX6_VOL_CTL_GAIN,
578 TAIKO_A_CDC_TX7_VOL_CTL_GAIN,
579 TAIKO_A_CDC_TX8_VOL_CTL_GAIN,
580 TAIKO_A_CDC_TX9_VOL_CTL_GAIN,
581 TAIKO_A_CDC_TX10_VOL_CTL_GAIN,
582};
583
Joonwoo Park125cd4e2012-12-11 15:16:11 -0800584static int spkr_drv_wrnd_param_set(const char *val,
585 const struct kernel_param *kp)
586{
587 struct snd_soc_codec *codec;
588 int ret, old;
589 struct taiko_priv *priv;
590
591 priv = (struct taiko_priv *)atomic_read(&kp_taiko_priv);
592 if (!priv) {
593 pr_debug("%s: codec isn't yet registered\n", __func__);
594 return 0;
595 }
596
597 WCD9XXX_BCL_LOCK(&priv->resmgr);
598 old = spkr_drv_wrnd;
599 ret = param_set_int(val, kp);
600 if (ret) {
601 WCD9XXX_BCL_UNLOCK(&priv->resmgr);
602 return ret;
603 }
604
605 pr_debug("%s: spkr_drv_wrnd %d -> %d\n", __func__, old, spkr_drv_wrnd);
606 codec = priv->codec;
607 if (old == 0 && spkr_drv_wrnd == 1) {
608 wcd9xxx_resmgr_get_bandgap(&priv->resmgr,
609 WCD9XXX_BANDGAP_AUDIO_MODE);
610 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
611 } else if (old == 1 && spkr_drv_wrnd == 0) {
612 wcd9xxx_resmgr_put_bandgap(&priv->resmgr,
613 WCD9XXX_BANDGAP_AUDIO_MODE);
614 if (!priv->spkr_pa_widget_on)
615 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
616 0x00);
617 }
618
619 WCD9XXX_BCL_UNLOCK(&priv->resmgr);
620 return 0;
621}
622
Kiran Kandic3b24402012-06-11 00:05:59 -0700623static int taiko_get_anc_slot(struct snd_kcontrol *kcontrol,
624 struct snd_ctl_elem_value *ucontrol)
625{
626 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
627 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
628 ucontrol->value.integer.value[0] = taiko->anc_slot;
629 return 0;
630}
631
632static int taiko_put_anc_slot(struct snd_kcontrol *kcontrol,
633 struct snd_ctl_elem_value *ucontrol)
634{
635 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
636 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
637 taiko->anc_slot = ucontrol->value.integer.value[0];
638 return 0;
639}
640
Damir Didjusto2cb06bd2013-01-30 23:14:55 -0800641static int taiko_get_anc_func(struct snd_kcontrol *kcontrol,
642 struct snd_ctl_elem_value *ucontrol)
643{
644 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
645 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
646
647 ucontrol->value.integer.value[0] = (taiko->anc_func == true ? 1 : 0);
648 return 0;
649}
650
651static int taiko_put_anc_func(struct snd_kcontrol *kcontrol,
652 struct snd_ctl_elem_value *ucontrol)
653{
654 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
655 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
656 struct snd_soc_dapm_context *dapm = &codec->dapm;
657
658 mutex_lock(&dapm->codec->mutex);
659 taiko->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
660
661 dev_dbg(codec->dev, "%s: anc_func %x", __func__, taiko->anc_func);
662
663 if (taiko->anc_func == true) {
664 snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
665 snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
666 snd_soc_dapm_enable_pin(dapm, "ANC HEADPHONE");
667 snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
668 snd_soc_dapm_enable_pin(dapm, "ANC EAR");
669 snd_soc_dapm_disable_pin(dapm, "HPHR");
670 snd_soc_dapm_disable_pin(dapm, "HPHL");
671 snd_soc_dapm_disable_pin(dapm, "HEADPHONE");
672 snd_soc_dapm_disable_pin(dapm, "EAR PA");
673 snd_soc_dapm_disable_pin(dapm, "EAR");
674 } else {
675 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
676 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
677 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
678 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
679 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
680 snd_soc_dapm_enable_pin(dapm, "HPHR");
681 snd_soc_dapm_enable_pin(dapm, "HPHL");
682 snd_soc_dapm_enable_pin(dapm, "HEADPHONE");
683 snd_soc_dapm_enable_pin(dapm, "EAR PA");
684 snd_soc_dapm_enable_pin(dapm, "EAR");
685 }
686 snd_soc_dapm_sync(dapm);
687 mutex_unlock(&dapm->codec->mutex);
688 return 0;
689}
690
Kiran Kandic3b24402012-06-11 00:05:59 -0700691static int taiko_get_iir_enable_audio_mixer(
692 struct snd_kcontrol *kcontrol,
693 struct snd_ctl_elem_value *ucontrol)
694{
695 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
696 int iir_idx = ((struct soc_multi_mixer_control *)
697 kcontrol->private_value)->reg;
698 int band_idx = ((struct soc_multi_mixer_control *)
699 kcontrol->private_value)->shift;
700
701 ucontrol->value.integer.value[0] =
Ben Romberger205e14d2013-02-06 12:31:53 -0800702 (snd_soc_read(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx)) &
703 (1 << band_idx)) != 0;
Kiran Kandic3b24402012-06-11 00:05:59 -0700704
705 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
706 iir_idx, band_idx,
707 (uint32_t)ucontrol->value.integer.value[0]);
708 return 0;
709}
710
711static int taiko_put_iir_enable_audio_mixer(
712 struct snd_kcontrol *kcontrol,
713 struct snd_ctl_elem_value *ucontrol)
714{
715 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
716 int iir_idx = ((struct soc_multi_mixer_control *)
717 kcontrol->private_value)->reg;
718 int band_idx = ((struct soc_multi_mixer_control *)
719 kcontrol->private_value)->shift;
720 int value = ucontrol->value.integer.value[0];
721
722 /* Mask first 5 bits, 6-8 are reserved */
723 snd_soc_update_bits(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx),
724 (1 << band_idx), (value << band_idx));
725
726 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
Ben Romberger205e14d2013-02-06 12:31:53 -0800727 iir_idx, band_idx,
728 ((snd_soc_read(codec, (TAIKO_A_CDC_IIR1_CTL + 16 * iir_idx)) &
729 (1 << band_idx)) != 0));
Kiran Kandic3b24402012-06-11 00:05:59 -0700730 return 0;
731}
732static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
733 int iir_idx, int band_idx,
734 int coeff_idx)
735{
Ben Romberger205e14d2013-02-06 12:31:53 -0800736 uint32_t value = 0;
737
Kiran Kandic3b24402012-06-11 00:05:59 -0700738 /* Address does not automatically update if reading */
739 snd_soc_write(codec,
740 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
Ben Romberger205e14d2013-02-06 12:31:53 -0800741 ((band_idx * BAND_MAX + coeff_idx)
742 * sizeof(uint32_t)) & 0x7F);
743
744 value |= snd_soc_read(codec,
745 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx));
746
747 snd_soc_write(codec,
748 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
749 ((band_idx * BAND_MAX + coeff_idx)
750 * sizeof(uint32_t) + 1) & 0x7F);
751
752 value |= (snd_soc_read(codec,
753 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 8);
754
755 snd_soc_write(codec,
756 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
757 ((band_idx * BAND_MAX + coeff_idx)
758 * sizeof(uint32_t) + 2) & 0x7F);
759
760 value |= (snd_soc_read(codec,
761 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) << 16);
762
763 snd_soc_write(codec,
764 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
765 ((band_idx * BAND_MAX + coeff_idx)
766 * sizeof(uint32_t) + 3) & 0x7F);
Kiran Kandic3b24402012-06-11 00:05:59 -0700767
768 /* Mask bits top 2 bits since they are reserved */
Ben Romberger205e14d2013-02-06 12:31:53 -0800769 value |= ((snd_soc_read(codec,
770 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx)) & 0x3F) << 24);
771
772 return value;
Kiran Kandic3b24402012-06-11 00:05:59 -0700773}
774
775static int taiko_get_iir_band_audio_mixer(
776 struct snd_kcontrol *kcontrol,
777 struct snd_ctl_elem_value *ucontrol)
778{
779 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
780 int iir_idx = ((struct soc_multi_mixer_control *)
781 kcontrol->private_value)->reg;
782 int band_idx = ((struct soc_multi_mixer_control *)
783 kcontrol->private_value)->shift;
784
785 ucontrol->value.integer.value[0] =
786 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
787 ucontrol->value.integer.value[1] =
788 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
789 ucontrol->value.integer.value[2] =
790 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
791 ucontrol->value.integer.value[3] =
792 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
793 ucontrol->value.integer.value[4] =
794 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
795
796 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
797 "%s: IIR #%d band #%d b1 = 0x%x\n"
798 "%s: IIR #%d band #%d b2 = 0x%x\n"
799 "%s: IIR #%d band #%d a1 = 0x%x\n"
800 "%s: IIR #%d band #%d a2 = 0x%x\n",
801 __func__, iir_idx, band_idx,
802 (uint32_t)ucontrol->value.integer.value[0],
803 __func__, iir_idx, band_idx,
804 (uint32_t)ucontrol->value.integer.value[1],
805 __func__, iir_idx, band_idx,
806 (uint32_t)ucontrol->value.integer.value[2],
807 __func__, iir_idx, band_idx,
808 (uint32_t)ucontrol->value.integer.value[3],
809 __func__, iir_idx, band_idx,
810 (uint32_t)ucontrol->value.integer.value[4]);
811 return 0;
812}
813
814static void set_iir_band_coeff(struct snd_soc_codec *codec,
815 int iir_idx, int band_idx,
Ben Romberger205e14d2013-02-06 12:31:53 -0800816 uint32_t value)
Kiran Kandic3b24402012-06-11 00:05:59 -0700817{
Kiran Kandic3b24402012-06-11 00:05:59 -0700818 snd_soc_write(codec,
Ben Romberger205e14d2013-02-06 12:31:53 -0800819 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
820 (value & 0xFF));
821
822 snd_soc_write(codec,
823 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
824 (value >> 8) & 0xFF);
825
826 snd_soc_write(codec,
827 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
828 (value >> 16) & 0xFF);
Kiran Kandic3b24402012-06-11 00:05:59 -0700829
830 /* Mask top 2 bits, 7-8 are reserved */
831 snd_soc_write(codec,
832 (TAIKO_A_CDC_IIR1_COEF_B2_CTL + 16 * iir_idx),
833 (value >> 24) & 0x3F);
Kiran Kandic3b24402012-06-11 00:05:59 -0700834}
835
836static int taiko_put_iir_band_audio_mixer(
837 struct snd_kcontrol *kcontrol,
838 struct snd_ctl_elem_value *ucontrol)
839{
840 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
841 int iir_idx = ((struct soc_multi_mixer_control *)
842 kcontrol->private_value)->reg;
843 int band_idx = ((struct soc_multi_mixer_control *)
844 kcontrol->private_value)->shift;
845
Ben Romberger205e14d2013-02-06 12:31:53 -0800846 /* Mask top bit it is reserved */
847 /* Updates addr automatically for each B2 write */
848 snd_soc_write(codec,
849 (TAIKO_A_CDC_IIR1_COEF_B1_CTL + 16 * iir_idx),
850 (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
851
852 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700853 ucontrol->value.integer.value[0]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800854 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700855 ucontrol->value.integer.value[1]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800856 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700857 ucontrol->value.integer.value[2]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800858 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700859 ucontrol->value.integer.value[3]);
Ben Romberger205e14d2013-02-06 12:31:53 -0800860 set_iir_band_coeff(codec, iir_idx, band_idx,
Kiran Kandic3b24402012-06-11 00:05:59 -0700861 ucontrol->value.integer.value[4]);
862
863 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
864 "%s: IIR #%d band #%d b1 = 0x%x\n"
865 "%s: IIR #%d band #%d b2 = 0x%x\n"
866 "%s: IIR #%d band #%d a1 = 0x%x\n"
867 "%s: IIR #%d band #%d a2 = 0x%x\n",
868 __func__, iir_idx, band_idx,
869 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
870 __func__, iir_idx, band_idx,
871 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
872 __func__, iir_idx, band_idx,
873 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
874 __func__, iir_idx, band_idx,
875 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
876 __func__, iir_idx, band_idx,
877 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
878 return 0;
879}
880
Kiran Kandic3b24402012-06-11 00:05:59 -0700881static int taiko_get_compander(struct snd_kcontrol *kcontrol,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700882 struct snd_ctl_elem_value *ucontrol)
Kiran Kandic3b24402012-06-11 00:05:59 -0700883{
884
885 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
886 int comp = ((struct soc_multi_mixer_control *)
Joonwoo Parkc7731432012-10-17 12:41:44 -0700887 kcontrol->private_value)->shift;
Kiran Kandic3b24402012-06-11 00:05:59 -0700888 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
889
890 ucontrol->value.integer.value[0] = taiko->comp_enabled[comp];
Kiran Kandic3b24402012-06-11 00:05:59 -0700891 return 0;
892}
893
894static int taiko_set_compander(struct snd_kcontrol *kcontrol,
Joonwoo Parkc7731432012-10-17 12:41:44 -0700895 struct snd_ctl_elem_value *ucontrol)
Kiran Kandic3b24402012-06-11 00:05:59 -0700896{
897 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
898 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
899 int comp = ((struct soc_multi_mixer_control *)
Joonwoo Parkc7731432012-10-17 12:41:44 -0700900 kcontrol->private_value)->shift;
Kiran Kandic3b24402012-06-11 00:05:59 -0700901 int value = ucontrol->value.integer.value[0];
902
Joonwoo Parkc7731432012-10-17 12:41:44 -0700903 pr_debug("%s: Compander %d enable current %d, new %d\n",
904 __func__, comp, taiko->comp_enabled[comp], value);
Kiran Kandic3b24402012-06-11 00:05:59 -0700905 taiko->comp_enabled[comp] = value;
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -0700906
907 if (comp == COMPANDER_1 &&
908 taiko->comp_enabled[comp] == 1) {
909 /* Wavegen to 5 msec */
910 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_CTL, 0xDA);
911 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_TIME, 0x15);
912 snd_soc_write(codec, TAIKO_A_RX_HPH_BIAS_WG_OCP, 0x2A);
913
914 /* Enable Chopper */
915 snd_soc_update_bits(codec,
916 TAIKO_A_RX_HPH_CHOP_CTL, 0x80, 0x80);
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -0700917
918 snd_soc_write(codec, TAIKO_A_NCP_DTEST, 0x20);
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -0700919 pr_debug("%s: Enabled Chopper and set wavegen to 5 msec\n",
920 __func__);
921 } else if (comp == COMPANDER_1 &&
922 taiko->comp_enabled[comp] == 0) {
923 /* Wavegen to 20 msec */
924 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_CTL, 0xDB);
925 snd_soc_write(codec, TAIKO_A_RX_HPH_CNP_WG_TIME, 0x58);
926 snd_soc_write(codec, TAIKO_A_RX_HPH_BIAS_WG_OCP, 0x1A);
927
928 /* Disable CHOPPER block */
929 snd_soc_update_bits(codec,
930 TAIKO_A_RX_HPH_CHOP_CTL, 0x80, 0x00);
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -0700931
932 snd_soc_write(codec, TAIKO_A_NCP_DTEST, 0x10);
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -0700933 pr_debug("%s: Disabled Chopper and set wavegen to 20 msec\n",
934 __func__);
935 }
Kiran Kandic3b24402012-06-11 00:05:59 -0700936 return 0;
937}
938
Joonwoo Parkc7731432012-10-17 12:41:44 -0700939static int taiko_config_gain_compander(struct snd_soc_codec *codec,
940 int comp, bool enable)
941{
942 int ret = 0;
943
944 switch (comp) {
945 case COMPANDER_0:
946 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_GAIN,
947 1 << 2, !enable << 2);
948 break;
949 case COMPANDER_1:
950 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_L_GAIN,
951 1 << 5, !enable << 5);
952 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_R_GAIN,
953 1 << 5, !enable << 5);
954 break;
955 case COMPANDER_2:
956 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_1_GAIN,
957 1 << 5, !enable << 5);
958 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_3_GAIN,
959 1 << 5, !enable << 5);
960 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_2_GAIN,
961 1 << 5, !enable << 5);
962 snd_soc_update_bits(codec, TAIKO_A_RX_LINE_4_GAIN,
963 1 << 5, !enable << 5);
964 break;
965 default:
966 WARN_ON(1);
967 ret = -EINVAL;
968 }
969
970 return ret;
971}
972
973static void taiko_discharge_comp(struct snd_soc_codec *codec, int comp)
974{
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700975 /* Level meter DIV Factor to 5*/
Joonwoo Parkc7731432012-10-17 12:41:44 -0700976 snd_soc_update_bits(codec, TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8), 0xF0,
Bhalchandra Gajareed090e62013-03-29 16:11:49 -0700977 0x05 << 4);
978 /* RMS meter Sampling to 0x01 */
979 snd_soc_write(codec, TAIKO_A_CDC_COMP0_B3_CTL + (comp * 8), 0x01);
980
981 /* Worst case timeout for compander CnP sleep timeout */
982 usleep_range(3000, 3000);
983}
984
985static enum wcd9xxx_buck_volt taiko_codec_get_buck_mv(
986 struct snd_soc_codec *codec)
987{
988 int buck_volt = WCD9XXX_CDC_BUCK_UNSUPPORTED;
989 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
990 struct wcd9xxx_pdata *pdata = taiko->resmgr.pdata;
991 int i;
992
993 for (i = 0; i < ARRAY_SIZE(pdata->regulator); i++) {
994 if (!strncmp(pdata->regulator[i].name,
995 WCD9XXX_SUPPLY_BUCK_NAME,
996 sizeof(WCD9XXX_SUPPLY_BUCK_NAME))) {
997 if ((pdata->regulator[i].min_uV ==
998 WCD9XXX_CDC_BUCK_MV_1P8) ||
999 (pdata->regulator[i].min_uV ==
1000 WCD9XXX_CDC_BUCK_MV_2P15))
1001 buck_volt = pdata->regulator[i].min_uV;
1002 break;
1003 }
1004 }
1005 return buck_volt;
Joonwoo Parkc7731432012-10-17 12:41:44 -07001006}
Kiran Kandic3b24402012-06-11 00:05:59 -07001007
1008static int taiko_config_compander(struct snd_soc_dapm_widget *w,
Joonwoo Parkc7731432012-10-17 12:41:44 -07001009 struct snd_kcontrol *kcontrol, int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07001010{
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001011 int mask, enable_mask;
Kiran Kandic3b24402012-06-11 00:05:59 -07001012 struct snd_soc_codec *codec = w->codec;
1013 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parkc7731432012-10-17 12:41:44 -07001014 const int comp = w->shift;
1015 const u32 rate = taiko->comp_fs[comp];
1016 const struct comp_sample_dependent_params *comp_params =
1017 &comp_samp_params[rate];
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001018 enum wcd9xxx_buck_volt buck_mv;
Kiran Kandic3b24402012-06-11 00:05:59 -07001019
Joonwoo Parkc7731432012-10-17 12:41:44 -07001020 pr_debug("%s: %s event %d compander %d, enabled %d", __func__,
1021 w->name, event, comp, taiko->comp_enabled[comp]);
1022
1023 if (!taiko->comp_enabled[comp])
1024 return 0;
1025
1026 /* Compander 0 has single channel */
1027 mask = (comp == COMPANDER_0 ? 0x01 : 0x03);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001028 enable_mask = (comp == COMPANDER_0 ? 0x02 : 0x03);
1029 buck_mv = taiko_codec_get_buck_mv(codec);
Kiran Kandid2b46332012-10-05 12:04:00 -07001030
Kiran Kandic3b24402012-06-11 00:05:59 -07001031 switch (event) {
1032 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001033 /* Set compander Sample rate */
1034 snd_soc_update_bits(codec,
1035 TAIKO_A_CDC_COMP0_FS_CFG + (comp * 8),
1036 0x07, rate);
1037 /* Set the static gain offset */
1038 if (comp == COMPANDER_1
1039 && buck_mv == WCD9XXX_CDC_BUCK_MV_2P15) {
1040 snd_soc_update_bits(codec,
1041 TAIKO_A_CDC_COMP0_B4_CTL + (comp * 8),
1042 0x80, 0x80);
1043 } else {
1044 snd_soc_update_bits(codec,
1045 TAIKO_A_CDC_COMP0_B4_CTL + (comp * 8),
1046 0x80, 0x00);
1047 }
1048 /* Enable RX interpolation path compander clocks */
Joonwoo Parkc7731432012-10-17 12:41:44 -07001049 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_B2_CTL,
1050 mask << comp_shift[comp],
1051 mask << comp_shift[comp]);
Joonwoo Parkc7731432012-10-17 12:41:44 -07001052 /* Toggle compander reset bits */
1053 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1054 mask << comp_shift[comp],
1055 mask << comp_shift[comp]);
1056 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1057 mask << comp_shift[comp], 0);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001058
1059 /* Set gain source to compander */
1060 taiko_config_gain_compander(codec, comp, true);
1061
1062 /* Compander enable */
1063 snd_soc_update_bits(codec, TAIKO_A_CDC_COMP0_B1_CTL +
1064 (comp * 8), enable_mask, enable_mask);
1065
1066 taiko_discharge_comp(codec, comp);
1067
Joonwoo Parkc7731432012-10-17 12:41:44 -07001068 /* Set sample rate dependent paramater */
Joonwoo Parkc7731432012-10-17 12:41:44 -07001069 snd_soc_write(codec, TAIKO_A_CDC_COMP0_B3_CTL + (comp * 8),
1070 comp_params->rms_meter_resamp_fact);
1071 snd_soc_update_bits(codec,
1072 TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8),
Joonwoo Parkc7731432012-10-17 12:41:44 -07001073 0xF0, comp_params->rms_meter_div_fact << 4);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001074 snd_soc_update_bits(codec,
1075 TAIKO_A_CDC_COMP0_B2_CTL + (comp * 8),
1076 0x0F, comp_params->peak_det_timeout);
Kiran Kandic3b24402012-06-11 00:05:59 -07001077 break;
1078 case SND_SOC_DAPM_PRE_PMD:
Joonwoo Parkc7731432012-10-17 12:41:44 -07001079 /* Disable compander */
1080 snd_soc_update_bits(codec,
1081 TAIKO_A_CDC_COMP0_B1_CTL + (comp * 8),
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001082 enable_mask, 0x00);
1083
1084 /* Toggle compander reset bits */
1085 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1086 mask << comp_shift[comp],
1087 mask << comp_shift[comp]);
1088 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_OTHR_RESET_B2_CTL,
1089 mask << comp_shift[comp], 0);
1090
Joonwoo Parkc7731432012-10-17 12:41:44 -07001091 /* Turn off the clock for compander in pair */
1092 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_B2_CTL,
1093 mask << comp_shift[comp], 0);
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07001094
Joonwoo Parkc7731432012-10-17 12:41:44 -07001095 /* Set gain source to register */
1096 taiko_config_gain_compander(codec, comp, false);
Kiran Kandic3b24402012-06-11 00:05:59 -07001097 break;
1098 }
1099 return 0;
1100}
1101
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001102
Kiran Kandic3b24402012-06-11 00:05:59 -07001103
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08001104static const char *const taiko_anc_func_text[] = {"OFF", "ON"};
1105static const struct soc_enum taiko_anc_func_enum =
1106 SOC_ENUM_SINGLE_EXT(2, taiko_anc_func_text);
1107
1108static const char *const tabla_ear_pa_gain_text[] = {"POS_6_DB", "POS_2_DB"};
1109static const struct soc_enum tabla_ear_pa_gain_enum[] = {
1110 SOC_ENUM_SINGLE_EXT(2, tabla_ear_pa_gain_text),
1111};
1112
Kiran Kandic3b24402012-06-11 00:05:59 -07001113/*cut of frequency for high pass filter*/
1114static const char * const cf_text[] = {
1115 "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
1116};
1117
1118static const struct soc_enum cf_dec1_enum =
1119 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX1_MUX_CTL, 4, 3, cf_text);
1120
1121static const struct soc_enum cf_dec2_enum =
1122 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX2_MUX_CTL, 4, 3, cf_text);
1123
1124static const struct soc_enum cf_dec3_enum =
1125 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX3_MUX_CTL, 4, 3, cf_text);
1126
1127static const struct soc_enum cf_dec4_enum =
1128 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX4_MUX_CTL, 4, 3, cf_text);
1129
1130static const struct soc_enum cf_dec5_enum =
1131 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX5_MUX_CTL, 4, 3, cf_text);
1132
1133static const struct soc_enum cf_dec6_enum =
1134 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX6_MUX_CTL, 4, 3, cf_text);
1135
1136static const struct soc_enum cf_dec7_enum =
1137 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX7_MUX_CTL, 4, 3, cf_text);
1138
1139static const struct soc_enum cf_dec8_enum =
1140 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX8_MUX_CTL, 4, 3, cf_text);
1141
1142static const struct soc_enum cf_dec9_enum =
1143 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX9_MUX_CTL, 4, 3, cf_text);
1144
1145static const struct soc_enum cf_dec10_enum =
1146 SOC_ENUM_SINGLE(TAIKO_A_CDC_TX10_MUX_CTL, 4, 3, cf_text);
1147
1148static const struct soc_enum cf_rxmix1_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001149 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX1_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001150
1151static const struct soc_enum cf_rxmix2_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001152 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX2_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001153
1154static const struct soc_enum cf_rxmix3_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001155 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX3_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001156
1157static const struct soc_enum cf_rxmix4_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001158 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX4_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001159
1160static const struct soc_enum cf_rxmix5_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001161 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX5_B4_CTL, 0, 3, cf_text)
Kiran Kandic3b24402012-06-11 00:05:59 -07001162;
1163static const struct soc_enum cf_rxmix6_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001164 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX6_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001165
1166static const struct soc_enum cf_rxmix7_enum =
Joonwoo Park2000a982013-03-01 14:50:31 -08001167 SOC_ENUM_SINGLE(TAIKO_A_CDC_RX7_B4_CTL, 0, 3, cf_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001168
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08001169static const char * const class_h_dsm_text[] = {
1170 "ZERO", "DSM_HPHL_RX1", "DSM_SPKR_RX7"
1171};
1172
1173static const struct soc_enum class_h_dsm_enum =
1174 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_CLSH_CTL, 4, 3, class_h_dsm_text);
1175
1176static const struct snd_kcontrol_new class_h_dsm_mux =
1177 SOC_DAPM_ENUM("CLASS_H_DSM MUX Mux", class_h_dsm_enum);
1178
1179
Kiran Kandic3b24402012-06-11 00:05:59 -07001180static const struct snd_kcontrol_new taiko_snd_controls[] = {
1181
Kiran Kandic3b24402012-06-11 00:05:59 -07001182 SOC_SINGLE_S8_TLV("RX1 Digital Volume", TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL,
1183 -84, 40, digital_gain),
1184 SOC_SINGLE_S8_TLV("RX2 Digital Volume", TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL,
1185 -84, 40, digital_gain),
1186 SOC_SINGLE_S8_TLV("RX3 Digital Volume", TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL,
1187 -84, 40, digital_gain),
1188 SOC_SINGLE_S8_TLV("RX4 Digital Volume", TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL,
1189 -84, 40, digital_gain),
1190 SOC_SINGLE_S8_TLV("RX5 Digital Volume", TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL,
1191 -84, 40, digital_gain),
1192 SOC_SINGLE_S8_TLV("RX6 Digital Volume", TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL,
1193 -84, 40, digital_gain),
1194 SOC_SINGLE_S8_TLV("RX7 Digital Volume", TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL,
1195 -84, 40, digital_gain),
1196
1197 SOC_SINGLE_S8_TLV("DEC1 Volume", TAIKO_A_CDC_TX1_VOL_CTL_GAIN, -84, 40,
1198 digital_gain),
1199 SOC_SINGLE_S8_TLV("DEC2 Volume", TAIKO_A_CDC_TX2_VOL_CTL_GAIN, -84, 40,
1200 digital_gain),
1201 SOC_SINGLE_S8_TLV("DEC3 Volume", TAIKO_A_CDC_TX3_VOL_CTL_GAIN, -84, 40,
1202 digital_gain),
1203 SOC_SINGLE_S8_TLV("DEC4 Volume", TAIKO_A_CDC_TX4_VOL_CTL_GAIN, -84, 40,
1204 digital_gain),
1205 SOC_SINGLE_S8_TLV("DEC5 Volume", TAIKO_A_CDC_TX5_VOL_CTL_GAIN, -84, 40,
1206 digital_gain),
1207 SOC_SINGLE_S8_TLV("DEC6 Volume", TAIKO_A_CDC_TX6_VOL_CTL_GAIN, -84, 40,
1208 digital_gain),
1209 SOC_SINGLE_S8_TLV("DEC7 Volume", TAIKO_A_CDC_TX7_VOL_CTL_GAIN, -84, 40,
1210 digital_gain),
1211 SOC_SINGLE_S8_TLV("DEC8 Volume", TAIKO_A_CDC_TX8_VOL_CTL_GAIN, -84, 40,
1212 digital_gain),
1213 SOC_SINGLE_S8_TLV("DEC9 Volume", TAIKO_A_CDC_TX9_VOL_CTL_GAIN, -84, 40,
1214 digital_gain),
1215 SOC_SINGLE_S8_TLV("DEC10 Volume", TAIKO_A_CDC_TX10_VOL_CTL_GAIN, -84,
1216 40, digital_gain),
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001217
Kiran Kandic3b24402012-06-11 00:05:59 -07001218 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume", TAIKO_A_CDC_IIR1_GAIN_B1_CTL, -84,
1219 40, digital_gain),
1220 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume", TAIKO_A_CDC_IIR1_GAIN_B2_CTL, -84,
1221 40, digital_gain),
1222 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume", TAIKO_A_CDC_IIR1_GAIN_B3_CTL, -84,
1223 40, digital_gain),
1224 SOC_SINGLE_S8_TLV("IIR1 INP4 Volume", TAIKO_A_CDC_IIR1_GAIN_B4_CTL, -84,
1225 40, digital_gain),
Fred Oh456fcb52013-02-28 19:08:15 -08001226 SOC_SINGLE_S8_TLV("IIR2 INP1 Volume", TAIKO_A_CDC_IIR2_GAIN_B1_CTL, -84,
1227 40, digital_gain),
1228 SOC_SINGLE_S8_TLV("IIR2 INP2 Volume", TAIKO_A_CDC_IIR2_GAIN_B2_CTL, -84,
1229 40, digital_gain),
1230 SOC_SINGLE_S8_TLV("IIR2 INP3 Volume", TAIKO_A_CDC_IIR2_GAIN_B3_CTL, -84,
1231 40, digital_gain),
1232 SOC_SINGLE_S8_TLV("IIR2 INP4 Volume", TAIKO_A_CDC_IIR2_GAIN_B4_CTL, -84,
1233 40, digital_gain),
Kiran Kandic3b24402012-06-11 00:05:59 -07001234
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08001235 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, taiko_get_anc_slot,
Kiran Kandic3b24402012-06-11 00:05:59 -07001236 taiko_put_anc_slot),
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08001237 SOC_ENUM_EXT("ANC Function", taiko_anc_func_enum, taiko_get_anc_func,
1238 taiko_put_anc_func),
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001239
Kiran Kandic3b24402012-06-11 00:05:59 -07001240 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
1241 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
1242 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
1243 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
1244 SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
1245 SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
1246 SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
1247 SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
1248 SOC_ENUM("TX9 HPF cut off", cf_dec9_enum),
1249 SOC_ENUM("TX10 HPF cut off", cf_dec10_enum),
1250
1251 SOC_SINGLE("TX1 HPF Switch", TAIKO_A_CDC_TX1_MUX_CTL, 3, 1, 0),
1252 SOC_SINGLE("TX2 HPF Switch", TAIKO_A_CDC_TX2_MUX_CTL, 3, 1, 0),
1253 SOC_SINGLE("TX3 HPF Switch", TAIKO_A_CDC_TX3_MUX_CTL, 3, 1, 0),
1254 SOC_SINGLE("TX4 HPF Switch", TAIKO_A_CDC_TX4_MUX_CTL, 3, 1, 0),
1255 SOC_SINGLE("TX5 HPF Switch", TAIKO_A_CDC_TX5_MUX_CTL, 3, 1, 0),
1256 SOC_SINGLE("TX6 HPF Switch", TAIKO_A_CDC_TX6_MUX_CTL, 3, 1, 0),
1257 SOC_SINGLE("TX7 HPF Switch", TAIKO_A_CDC_TX7_MUX_CTL, 3, 1, 0),
1258 SOC_SINGLE("TX8 HPF Switch", TAIKO_A_CDC_TX8_MUX_CTL, 3, 1, 0),
1259 SOC_SINGLE("TX9 HPF Switch", TAIKO_A_CDC_TX9_MUX_CTL, 3, 1, 0),
1260 SOC_SINGLE("TX10 HPF Switch", TAIKO_A_CDC_TX10_MUX_CTL, 3, 1, 0),
1261
1262 SOC_SINGLE("RX1 HPF Switch", TAIKO_A_CDC_RX1_B5_CTL, 2, 1, 0),
1263 SOC_SINGLE("RX2 HPF Switch", TAIKO_A_CDC_RX2_B5_CTL, 2, 1, 0),
1264 SOC_SINGLE("RX3 HPF Switch", TAIKO_A_CDC_RX3_B5_CTL, 2, 1, 0),
1265 SOC_SINGLE("RX4 HPF Switch", TAIKO_A_CDC_RX4_B5_CTL, 2, 1, 0),
1266 SOC_SINGLE("RX5 HPF Switch", TAIKO_A_CDC_RX5_B5_CTL, 2, 1, 0),
1267 SOC_SINGLE("RX6 HPF Switch", TAIKO_A_CDC_RX6_B5_CTL, 2, 1, 0),
1268 SOC_SINGLE("RX7 HPF Switch", TAIKO_A_CDC_RX7_B5_CTL, 2, 1, 0),
1269
1270 SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
1271 SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
1272 SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
1273 SOC_ENUM("RX4 HPF cut off", cf_rxmix4_enum),
1274 SOC_ENUM("RX5 HPF cut off", cf_rxmix5_enum),
1275 SOC_ENUM("RX6 HPF cut off", cf_rxmix6_enum),
1276 SOC_ENUM("RX7 HPF cut off", cf_rxmix7_enum),
1277
1278 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
1279 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1280 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
1281 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1282 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
1283 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1284 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
1285 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1286 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
1287 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1288 SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
1289 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1290 SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
1291 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1292 SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
1293 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1294 SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
1295 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1296 SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
1297 taiko_get_iir_enable_audio_mixer, taiko_put_iir_enable_audio_mixer),
1298
1299 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
1300 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1301 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
1302 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1303 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
1304 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1305 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
1306 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1307 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
1308 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1309 SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
1310 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1311 SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
1312 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1313 SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
1314 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1315 SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
1316 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1317 SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
1318 taiko_get_iir_band_audio_mixer, taiko_put_iir_band_audio_mixer),
1319
Joonwoo Parkc7731432012-10-17 12:41:44 -07001320 SOC_SINGLE_EXT("COMP0 Switch", SND_SOC_NOPM, COMPANDER_0, 1, 0,
1321 taiko_get_compander, taiko_set_compander),
1322 SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
1323 taiko_get_compander, taiko_set_compander),
1324 SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
1325 taiko_get_compander, taiko_set_compander),
Kiran Kandic3b24402012-06-11 00:05:59 -07001326
1327};
1328
Kiran Kandiec0db5c2013-03-08 16:03:58 -08001329static int taiko_pa_gain_get(struct snd_kcontrol *kcontrol,
1330 struct snd_ctl_elem_value *ucontrol)
1331{
1332 u8 ear_pa_gain;
1333 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1334
1335 ear_pa_gain = snd_soc_read(codec, TAIKO_A_RX_EAR_GAIN);
1336
1337 ear_pa_gain = ear_pa_gain >> 5;
1338
1339 ucontrol->value.integer.value[0] = ear_pa_gain;
1340
1341 pr_debug("%s: ear_pa_gain = 0x%x\n", __func__, ear_pa_gain);
1342
1343 return 0;
1344}
1345
1346static int taiko_pa_gain_put(struct snd_kcontrol *kcontrol,
1347 struct snd_ctl_elem_value *ucontrol)
1348{
1349 u8 ear_pa_gain;
1350 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1351
1352 pr_debug("%s: ucontrol->value.integer.value[0] = %ld\n", __func__,
1353 ucontrol->value.integer.value[0]);
1354
1355 ear_pa_gain = ucontrol->value.integer.value[0] << 5;
1356
1357 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_GAIN, 0xE0, ear_pa_gain);
1358 return 0;
1359}
1360
1361static const char * const taiko_1_x_ear_pa_gain_text[] = {
1362 "POS_6_DB", "UNDEFINED_1", "UNDEFINED_2", "UNDEFINED_3", "POS_2_DB",
1363 "NEG_2P5_DB", "UNDEFINED_4", "NEG_12_DB"
1364};
1365
1366static const struct soc_enum taiko_1_x_ear_pa_gain_enum =
1367 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(taiko_1_x_ear_pa_gain_text),
1368 taiko_1_x_ear_pa_gain_text);
1369
1370static const struct snd_kcontrol_new taiko_1_x_analog_gain_controls[] = {
1371
1372 SOC_ENUM_EXT("EAR PA Gain", taiko_1_x_ear_pa_gain_enum,
1373 taiko_pa_gain_get, taiko_pa_gain_put),
1374
1375 SOC_SINGLE_TLV("HPHL Volume", TAIKO_A_RX_HPH_L_GAIN, 0, 20, 1,
1376 line_gain),
1377 SOC_SINGLE_TLV("HPHR Volume", TAIKO_A_RX_HPH_R_GAIN, 0, 20, 1,
1378 line_gain),
1379
1380 SOC_SINGLE_TLV("LINEOUT1 Volume", TAIKO_A_RX_LINE_1_GAIN, 0, 20, 1,
1381 line_gain),
1382 SOC_SINGLE_TLV("LINEOUT2 Volume", TAIKO_A_RX_LINE_2_GAIN, 0, 20, 1,
1383 line_gain),
1384 SOC_SINGLE_TLV("LINEOUT3 Volume", TAIKO_A_RX_LINE_3_GAIN, 0, 20, 1,
1385 line_gain),
1386 SOC_SINGLE_TLV("LINEOUT4 Volume", TAIKO_A_RX_LINE_4_GAIN, 0, 20, 1,
1387 line_gain),
1388
1389 SOC_SINGLE_TLV("SPK DRV Volume", TAIKO_A_SPKR_DRV_GAIN, 3, 7, 1,
1390 line_gain),
1391
1392 SOC_SINGLE_TLV("ADC1 Volume", TAIKO_A_TX_1_2_EN, 5, 3, 0, analog_gain),
1393 SOC_SINGLE_TLV("ADC2 Volume", TAIKO_A_TX_1_2_EN, 1, 3, 0, analog_gain),
1394 SOC_SINGLE_TLV("ADC3 Volume", TAIKO_A_TX_3_4_EN, 5, 3, 0, analog_gain),
1395 SOC_SINGLE_TLV("ADC4 Volume", TAIKO_A_TX_3_4_EN, 1, 3, 0, analog_gain),
1396 SOC_SINGLE_TLV("ADC5 Volume", TAIKO_A_TX_5_6_EN, 5, 3, 0, analog_gain),
1397 SOC_SINGLE_TLV("ADC6 Volume", TAIKO_A_TX_5_6_EN, 1, 3, 0, analog_gain),
1398};
1399
1400static const char * const taiko_2_x_ear_pa_gain_text[] = {
1401 "POS_6_DB", "POS_4P5_DB", "POS_3_DB", "POS_1P5_DB",
1402 "POS_0_DB", "NEG_2P5_DB", "UNDEFINED", "NEG_12_DB"
1403};
1404
1405static const struct soc_enum taiko_2_x_ear_pa_gain_enum =
1406 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(taiko_2_x_ear_pa_gain_text),
1407 taiko_2_x_ear_pa_gain_text);
1408
1409static const struct snd_kcontrol_new taiko_2_x_analog_gain_controls[] = {
1410
1411 SOC_ENUM_EXT("EAR PA Gain", taiko_2_x_ear_pa_gain_enum,
1412 taiko_pa_gain_get, taiko_pa_gain_put),
1413
1414 SOC_SINGLE_TLV("HPHL Volume", TAIKO_A_RX_HPH_L_GAIN, 0, 20, 1,
1415 line_gain),
1416 SOC_SINGLE_TLV("HPHR Volume", TAIKO_A_RX_HPH_R_GAIN, 0, 20, 1,
1417 line_gain),
1418
1419 SOC_SINGLE_TLV("LINEOUT1 Volume", TAIKO_A_RX_LINE_1_GAIN, 0, 20, 1,
1420 line_gain),
1421 SOC_SINGLE_TLV("LINEOUT2 Volume", TAIKO_A_RX_LINE_2_GAIN, 0, 20, 1,
1422 line_gain),
1423 SOC_SINGLE_TLV("LINEOUT3 Volume", TAIKO_A_RX_LINE_3_GAIN, 0, 20, 1,
1424 line_gain),
1425 SOC_SINGLE_TLV("LINEOUT4 Volume", TAIKO_A_RX_LINE_4_GAIN, 0, 20, 1,
1426 line_gain),
1427
1428 SOC_SINGLE_TLV("SPK DRV Volume", TAIKO_A_SPKR_DRV_GAIN, 3, 8, 1,
1429 line_gain),
1430
1431 SOC_SINGLE_TLV("ADC1 Volume", TAIKO_A_CDC_TX_1_GAIN, 2, 19, 0,
1432 analog_gain),
1433 SOC_SINGLE_TLV("ADC2 Volume", TAIKO_A_CDC_TX_2_GAIN, 2, 19, 0,
1434 analog_gain),
1435 SOC_SINGLE_TLV("ADC3 Volume", TAIKO_A_CDC_TX_3_GAIN, 2, 19, 0,
1436 analog_gain),
1437 SOC_SINGLE_TLV("ADC4 Volume", TAIKO_A_CDC_TX_4_GAIN, 2, 19, 0,
1438 analog_gain),
1439 SOC_SINGLE_TLV("ADC5 Volume", TAIKO_A_CDC_TX_5_GAIN, 2, 19, 0,
1440 analog_gain),
1441 SOC_SINGLE_TLV("ADC6 Volume", TAIKO_A_CDC_TX_6_GAIN, 2, 19, 0,
1442 analog_gain),
1443};
1444
Kiran Kandic3b24402012-06-11 00:05:59 -07001445static const char * const rx_mix1_text[] = {
1446 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2", "RX1", "RX2", "RX3", "RX4",
1447 "RX5", "RX6", "RX7"
1448};
1449
1450static const char * const rx_mix2_text[] = {
1451 "ZERO", "SRC1", "SRC2", "IIR1", "IIR2"
1452};
1453
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001454static const char * const rx_rdac5_text[] = {
1455 "DEM4", "DEM3_INV"
Kiran Kandic3b24402012-06-11 00:05:59 -07001456};
1457
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001458static const char * const rx_rdac7_text[] = {
1459 "DEM6", "DEM5_INV"
1460};
1461
1462
Kiran Kandic3b24402012-06-11 00:05:59 -07001463static const char * const sb_tx1_mux_text[] = {
1464 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1465 "DEC1"
1466};
1467
1468static const char * const sb_tx2_mux_text[] = {
1469 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1470 "DEC2"
1471};
1472
1473static const char * const sb_tx3_mux_text[] = {
1474 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1475 "DEC3"
1476};
1477
1478static const char * const sb_tx4_mux_text[] = {
1479 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1480 "DEC4"
1481};
1482
1483static const char * const sb_tx5_mux_text[] = {
1484 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1485 "DEC5"
1486};
1487
1488static const char * const sb_tx6_mux_text[] = {
1489 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1490 "DEC6"
1491};
1492
1493static const char * const sb_tx7_to_tx10_mux_text[] = {
1494 "ZERO", "RMIX1", "RMIX2", "RMIX3", "RMIX4", "RMIX5", "RMIX6", "RMIX7",
1495 "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
1496 "DEC9", "DEC10"
1497};
1498
1499static const char * const dec1_mux_text[] = {
1500 "ZERO", "DMIC1", "ADC6",
1501};
1502
1503static const char * const dec2_mux_text[] = {
1504 "ZERO", "DMIC2", "ADC5",
1505};
1506
1507static const char * const dec3_mux_text[] = {
1508 "ZERO", "DMIC3", "ADC4",
1509};
1510
1511static const char * const dec4_mux_text[] = {
1512 "ZERO", "DMIC4", "ADC3",
1513};
1514
1515static const char * const dec5_mux_text[] = {
1516 "ZERO", "DMIC5", "ADC2",
1517};
1518
1519static const char * const dec6_mux_text[] = {
1520 "ZERO", "DMIC6", "ADC1",
1521};
1522
1523static const char * const dec7_mux_text[] = {
1524 "ZERO", "DMIC1", "DMIC6", "ADC1", "ADC6", "ANC1_FB", "ANC2_FB",
1525};
1526
1527static const char * const dec8_mux_text[] = {
1528 "ZERO", "DMIC2", "DMIC5", "ADC2", "ADC5",
1529};
1530
1531static const char * const dec9_mux_text[] = {
1532 "ZERO", "DMIC4", "DMIC5", "ADC2", "ADC3", "ADCMB", "ANC1_FB", "ANC2_FB",
1533};
1534
1535static const char * const dec10_mux_text[] = {
1536 "ZERO", "DMIC3", "DMIC6", "ADC1", "ADC4", "ADCMB", "ANC1_FB", "ANC2_FB",
1537};
1538
1539static const char * const anc_mux_text[] = {
1540 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6", "ADC_MB",
1541 "RSVD_1", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5", "DMIC6"
1542};
1543
1544static const char * const anc1_fb_mux_text[] = {
1545 "ZERO", "EAR_HPH_L", "EAR_LINE_1",
1546};
1547
Fred Oh456fcb52013-02-28 19:08:15 -08001548static const char * const iir_inp1_text[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07001549 "ZERO", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6", "DEC7", "DEC8",
1550 "DEC9", "DEC10", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
1551};
1552
1553static const struct soc_enum rx_mix1_inp1_chain_enum =
1554 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B1_CTL, 0, 12, rx_mix1_text);
1555
1556static const struct soc_enum rx_mix1_inp2_chain_enum =
1557 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B1_CTL, 4, 12, rx_mix1_text);
1558
1559static const struct soc_enum rx_mix1_inp3_chain_enum =
1560 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B2_CTL, 0, 12, rx_mix1_text);
1561
1562static const struct soc_enum rx2_mix1_inp1_chain_enum =
1563 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B1_CTL, 0, 12, rx_mix1_text);
1564
1565static const struct soc_enum rx2_mix1_inp2_chain_enum =
1566 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B1_CTL, 4, 12, rx_mix1_text);
1567
1568static const struct soc_enum rx3_mix1_inp1_chain_enum =
1569 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX3_B1_CTL, 0, 12, rx_mix1_text);
1570
1571static const struct soc_enum rx3_mix1_inp2_chain_enum =
1572 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX3_B1_CTL, 4, 12, rx_mix1_text);
1573
1574static const struct soc_enum rx4_mix1_inp1_chain_enum =
1575 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX4_B1_CTL, 0, 12, rx_mix1_text);
1576
1577static const struct soc_enum rx4_mix1_inp2_chain_enum =
1578 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX4_B1_CTL, 4, 12, rx_mix1_text);
1579
1580static const struct soc_enum rx5_mix1_inp1_chain_enum =
1581 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX5_B1_CTL, 0, 12, rx_mix1_text);
1582
1583static const struct soc_enum rx5_mix1_inp2_chain_enum =
1584 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX5_B1_CTL, 4, 12, rx_mix1_text);
1585
1586static const struct soc_enum rx6_mix1_inp1_chain_enum =
1587 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX6_B1_CTL, 0, 12, rx_mix1_text);
1588
1589static const struct soc_enum rx6_mix1_inp2_chain_enum =
1590 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX6_B1_CTL, 4, 12, rx_mix1_text);
1591
1592static const struct soc_enum rx7_mix1_inp1_chain_enum =
1593 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B1_CTL, 0, 12, rx_mix1_text);
1594
1595static const struct soc_enum rx7_mix1_inp2_chain_enum =
1596 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B1_CTL, 4, 12, rx_mix1_text);
1597
1598static const struct soc_enum rx1_mix2_inp1_chain_enum =
1599 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B3_CTL, 0, 5, rx_mix2_text);
1600
1601static const struct soc_enum rx1_mix2_inp2_chain_enum =
1602 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX1_B3_CTL, 3, 5, rx_mix2_text);
1603
1604static const struct soc_enum rx2_mix2_inp1_chain_enum =
1605 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B3_CTL, 0, 5, rx_mix2_text);
1606
1607static const struct soc_enum rx2_mix2_inp2_chain_enum =
1608 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX2_B3_CTL, 3, 5, rx_mix2_text);
1609
1610static const struct soc_enum rx7_mix2_inp1_chain_enum =
1611 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B3_CTL, 0, 5, rx_mix2_text);
1612
1613static const struct soc_enum rx7_mix2_inp2_chain_enum =
1614 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_RX7_B3_CTL, 3, 5, rx_mix2_text);
1615
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001616static const struct soc_enum rx_rdac5_enum =
1617 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_MISC, 2, 2, rx_rdac5_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001618
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001619static const struct soc_enum rx_rdac7_enum =
1620 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_MISC, 1, 2, rx_rdac7_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001621
1622static const struct soc_enum sb_tx1_mux_enum =
1623 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B1_CTL, 0, 9, sb_tx1_mux_text);
1624
1625static const struct soc_enum sb_tx2_mux_enum =
1626 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B2_CTL, 0, 9, sb_tx2_mux_text);
1627
1628static const struct soc_enum sb_tx3_mux_enum =
1629 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B3_CTL, 0, 9, sb_tx3_mux_text);
1630
1631static const struct soc_enum sb_tx4_mux_enum =
1632 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B4_CTL, 0, 9, sb_tx4_mux_text);
1633
1634static const struct soc_enum sb_tx5_mux_enum =
1635 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B5_CTL, 0, 9, sb_tx5_mux_text);
1636
1637static const struct soc_enum sb_tx6_mux_enum =
1638 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B6_CTL, 0, 9, sb_tx6_mux_text);
1639
1640static const struct soc_enum sb_tx7_mux_enum =
1641 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B7_CTL, 0, 18,
1642 sb_tx7_to_tx10_mux_text);
1643
1644static const struct soc_enum sb_tx8_mux_enum =
1645 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B8_CTL, 0, 18,
1646 sb_tx7_to_tx10_mux_text);
1647
1648static const struct soc_enum sb_tx9_mux_enum =
1649 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0, 18,
1650 sb_tx7_to_tx10_mux_text);
1651
1652static const struct soc_enum sb_tx10_mux_enum =
1653 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0, 18,
1654 sb_tx7_to_tx10_mux_text);
1655
1656static const struct soc_enum dec1_mux_enum =
1657 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 0, 3, dec1_mux_text);
1658
1659static const struct soc_enum dec2_mux_enum =
1660 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 2, 3, dec2_mux_text);
1661
1662static const struct soc_enum dec3_mux_enum =
1663 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 4, 3, dec3_mux_text);
1664
1665static const struct soc_enum dec4_mux_enum =
1666 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B1_CTL, 6, 3, dec4_mux_text);
1667
1668static const struct soc_enum dec5_mux_enum =
1669 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 0, 3, dec5_mux_text);
1670
1671static const struct soc_enum dec6_mux_enum =
1672 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 2, 3, dec6_mux_text);
1673
1674static const struct soc_enum dec7_mux_enum =
1675 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B2_CTL, 4, 7, dec7_mux_text);
1676
1677static const struct soc_enum dec8_mux_enum =
1678 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B3_CTL, 0, 7, dec8_mux_text);
1679
1680static const struct soc_enum dec9_mux_enum =
1681 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B3_CTL, 3, 8, dec9_mux_text);
1682
1683static const struct soc_enum dec10_mux_enum =
1684 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_TX_B4_CTL, 0, 8, dec10_mux_text);
1685
1686static const struct soc_enum anc1_mux_enum =
1687 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B1_CTL, 0, 16, anc_mux_text);
1688
1689static const struct soc_enum anc2_mux_enum =
1690 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B1_CTL, 4, 16, anc_mux_text);
1691
1692static const struct soc_enum anc1_fb_mux_enum =
1693 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_ANC_B2_CTL, 0, 3, anc1_fb_mux_text);
1694
1695static const struct soc_enum iir1_inp1_mux_enum =
Fred Oh456fcb52013-02-28 19:08:15 -08001696 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_EQ1_B1_CTL, 0, 18, iir_inp1_text);
1697
1698static const struct soc_enum iir2_inp1_mux_enum =
1699 SOC_ENUM_SINGLE(TAIKO_A_CDC_CONN_EQ2_B1_CTL, 0, 18, iir_inp1_text);
Kiran Kandic3b24402012-06-11 00:05:59 -07001700
1701static const struct snd_kcontrol_new rx_mix1_inp1_mux =
1702 SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
1703
1704static const struct snd_kcontrol_new rx_mix1_inp2_mux =
1705 SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
1706
1707static const struct snd_kcontrol_new rx_mix1_inp3_mux =
1708 SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
1709
1710static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
1711 SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
1712
1713static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
1714 SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
1715
1716static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
1717 SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
1718
1719static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
1720 SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
1721
1722static const struct snd_kcontrol_new rx4_mix1_inp1_mux =
1723 SOC_DAPM_ENUM("RX4 MIX1 INP1 Mux", rx4_mix1_inp1_chain_enum);
1724
1725static const struct snd_kcontrol_new rx4_mix1_inp2_mux =
1726 SOC_DAPM_ENUM("RX4 MIX1 INP2 Mux", rx4_mix1_inp2_chain_enum);
1727
1728static const struct snd_kcontrol_new rx5_mix1_inp1_mux =
1729 SOC_DAPM_ENUM("RX5 MIX1 INP1 Mux", rx5_mix1_inp1_chain_enum);
1730
1731static const struct snd_kcontrol_new rx5_mix1_inp2_mux =
1732 SOC_DAPM_ENUM("RX5 MIX1 INP2 Mux", rx5_mix1_inp2_chain_enum);
1733
1734static const struct snd_kcontrol_new rx6_mix1_inp1_mux =
1735 SOC_DAPM_ENUM("RX6 MIX1 INP1 Mux", rx6_mix1_inp1_chain_enum);
1736
1737static const struct snd_kcontrol_new rx6_mix1_inp2_mux =
1738 SOC_DAPM_ENUM("RX6 MIX1 INP2 Mux", rx6_mix1_inp2_chain_enum);
1739
1740static const struct snd_kcontrol_new rx7_mix1_inp1_mux =
1741 SOC_DAPM_ENUM("RX7 MIX1 INP1 Mux", rx7_mix1_inp1_chain_enum);
1742
1743static const struct snd_kcontrol_new rx7_mix1_inp2_mux =
1744 SOC_DAPM_ENUM("RX7 MIX1 INP2 Mux", rx7_mix1_inp2_chain_enum);
1745
1746static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
1747 SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx1_mix2_inp1_chain_enum);
1748
1749static const struct snd_kcontrol_new rx1_mix2_inp2_mux =
1750 SOC_DAPM_ENUM("RX1 MIX2 INP2 Mux", rx1_mix2_inp2_chain_enum);
1751
1752static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
1753 SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
1754
1755static const struct snd_kcontrol_new rx2_mix2_inp2_mux =
1756 SOC_DAPM_ENUM("RX2 MIX2 INP2 Mux", rx2_mix2_inp2_chain_enum);
1757
1758static const struct snd_kcontrol_new rx7_mix2_inp1_mux =
1759 SOC_DAPM_ENUM("RX7 MIX2 INP1 Mux", rx7_mix2_inp1_chain_enum);
1760
1761static const struct snd_kcontrol_new rx7_mix2_inp2_mux =
1762 SOC_DAPM_ENUM("RX7 MIX2 INP2 Mux", rx7_mix2_inp2_chain_enum);
1763
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001764static const struct snd_kcontrol_new rx_dac5_mux =
1765 SOC_DAPM_ENUM("RDAC5 MUX Mux", rx_rdac5_enum);
Kiran Kandic3b24402012-06-11 00:05:59 -07001766
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02001767static const struct snd_kcontrol_new rx_dac7_mux =
1768 SOC_DAPM_ENUM("RDAC7 MUX Mux", rx_rdac7_enum);
Kiran Kandic3b24402012-06-11 00:05:59 -07001769
1770static const struct snd_kcontrol_new sb_tx1_mux =
1771 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
1772
1773static const struct snd_kcontrol_new sb_tx2_mux =
1774 SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
1775
1776static const struct snd_kcontrol_new sb_tx3_mux =
1777 SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
1778
1779static const struct snd_kcontrol_new sb_tx4_mux =
1780 SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
1781
1782static const struct snd_kcontrol_new sb_tx5_mux =
1783 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
1784
1785static const struct snd_kcontrol_new sb_tx6_mux =
1786 SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
1787
1788static const struct snd_kcontrol_new sb_tx7_mux =
1789 SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
1790
1791static const struct snd_kcontrol_new sb_tx8_mux =
1792 SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
1793
1794static const struct snd_kcontrol_new sb_tx9_mux =
1795 SOC_DAPM_ENUM("SLIM TX9 MUX Mux", sb_tx9_mux_enum);
1796
1797static const struct snd_kcontrol_new sb_tx10_mux =
1798 SOC_DAPM_ENUM("SLIM TX10 MUX Mux", sb_tx10_mux_enum);
1799
1800
1801static int wcd9320_put_dec_enum(struct snd_kcontrol *kcontrol,
1802 struct snd_ctl_elem_value *ucontrol)
1803{
1804 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1805 struct snd_soc_dapm_widget *w = wlist->widgets[0];
1806 struct snd_soc_codec *codec = w->codec;
1807 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1808 unsigned int dec_mux, decimator;
1809 char *dec_name = NULL;
1810 char *widget_name = NULL;
1811 char *temp;
1812 u16 tx_mux_ctl_reg;
1813 u8 adc_dmic_sel = 0x0;
1814 int ret = 0;
1815
1816 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1817 return -EINVAL;
1818
1819 dec_mux = ucontrol->value.enumerated.item[0];
1820
1821 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
1822 if (!widget_name)
1823 return -ENOMEM;
1824 temp = widget_name;
1825
1826 dec_name = strsep(&widget_name, " ");
1827 widget_name = temp;
1828 if (!dec_name) {
1829 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
1830 ret = -EINVAL;
1831 goto out;
1832 }
1833
1834 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
1835 if (ret < 0) {
1836 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
1837 ret = -EINVAL;
1838 goto out;
1839 }
1840
1841 dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
1842 , __func__, w->name, decimator, dec_mux);
1843
1844
1845 switch (decimator) {
1846 case 1:
1847 case 2:
1848 case 3:
1849 case 4:
1850 case 5:
1851 case 6:
1852 if (dec_mux == 1)
1853 adc_dmic_sel = 0x1;
1854 else
1855 adc_dmic_sel = 0x0;
1856 break;
1857 case 7:
1858 case 8:
1859 case 9:
1860 case 10:
1861 if ((dec_mux == 1) || (dec_mux == 2))
1862 adc_dmic_sel = 0x1;
1863 else
1864 adc_dmic_sel = 0x0;
1865 break;
1866 default:
1867 pr_err("%s: Invalid Decimator = %u\n", __func__, decimator);
1868 ret = -EINVAL;
1869 goto out;
1870 }
1871
1872 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
1873
1874 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
1875
1876 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1877
1878out:
1879 kfree(widget_name);
1880 return ret;
1881}
1882
1883#define WCD9320_DEC_ENUM(xname, xenum) \
1884{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1885 .info = snd_soc_info_enum_double, \
1886 .get = snd_soc_dapm_get_enum_double, \
1887 .put = wcd9320_put_dec_enum, \
1888 .private_value = (unsigned long)&xenum }
1889
1890static const struct snd_kcontrol_new dec1_mux =
1891 WCD9320_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
1892
1893static const struct snd_kcontrol_new dec2_mux =
1894 WCD9320_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
1895
1896static const struct snd_kcontrol_new dec3_mux =
1897 WCD9320_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
1898
1899static const struct snd_kcontrol_new dec4_mux =
1900 WCD9320_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
1901
1902static const struct snd_kcontrol_new dec5_mux =
1903 WCD9320_DEC_ENUM("DEC5 MUX Mux", dec5_mux_enum);
1904
1905static const struct snd_kcontrol_new dec6_mux =
1906 WCD9320_DEC_ENUM("DEC6 MUX Mux", dec6_mux_enum);
1907
1908static const struct snd_kcontrol_new dec7_mux =
1909 WCD9320_DEC_ENUM("DEC7 MUX Mux", dec7_mux_enum);
1910
1911static const struct snd_kcontrol_new dec8_mux =
1912 WCD9320_DEC_ENUM("DEC8 MUX Mux", dec8_mux_enum);
1913
1914static const struct snd_kcontrol_new dec9_mux =
1915 WCD9320_DEC_ENUM("DEC9 MUX Mux", dec9_mux_enum);
1916
1917static const struct snd_kcontrol_new dec10_mux =
1918 WCD9320_DEC_ENUM("DEC10 MUX Mux", dec10_mux_enum);
1919
1920static const struct snd_kcontrol_new iir1_inp1_mux =
1921 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
1922
Fred Oh456fcb52013-02-28 19:08:15 -08001923static const struct snd_kcontrol_new iir2_inp1_mux =
1924 SOC_DAPM_ENUM("IIR2 INP1 Mux", iir2_inp1_mux_enum);
1925
Kiran Kandic3b24402012-06-11 00:05:59 -07001926static const struct snd_kcontrol_new anc1_mux =
1927 SOC_DAPM_ENUM("ANC1 MUX Mux", anc1_mux_enum);
1928
1929static const struct snd_kcontrol_new anc2_mux =
1930 SOC_DAPM_ENUM("ANC2 MUX Mux", anc2_mux_enum);
1931
1932static const struct snd_kcontrol_new anc1_fb_mux =
1933 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
1934
1935static const struct snd_kcontrol_new dac1_switch[] = {
1936 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_EAR_EN, 5, 1, 0)
1937};
1938static const struct snd_kcontrol_new hphl_switch[] = {
1939 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_HPH_L_DAC_CTL, 6, 1, 0)
1940};
1941
1942static const struct snd_kcontrol_new hphl_pa_mix[] = {
1943 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1944 7, 1, 0),
1945};
1946
1947static const struct snd_kcontrol_new hphr_pa_mix[] = {
1948 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1949 6, 1, 0),
1950};
1951
1952static const struct snd_kcontrol_new ear_pa_mix[] = {
1953 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1954 5, 1, 0),
1955};
1956static const struct snd_kcontrol_new lineout1_pa_mix[] = {
1957 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1958 4, 1, 0),
1959};
1960
1961static const struct snd_kcontrol_new lineout2_pa_mix[] = {
1962 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1963 3, 1, 0),
1964};
1965
1966static const struct snd_kcontrol_new lineout3_pa_mix[] = {
1967 SOC_DAPM_SINGLE("AUX_PGA_L Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1968 2, 1, 0),
1969};
1970
1971static const struct snd_kcontrol_new lineout4_pa_mix[] = {
1972 SOC_DAPM_SINGLE("AUX_PGA_R Switch", TAIKO_A_RX_PA_AUX_IN_CONN,
1973 1, 1, 0),
1974};
1975
1976static const struct snd_kcontrol_new lineout3_ground_switch =
1977 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_LINE_3_DAC_CTL, 6, 1, 0);
1978
1979static const struct snd_kcontrol_new lineout4_ground_switch =
1980 SOC_DAPM_SINGLE("Switch", TAIKO_A_RX_LINE_4_DAC_CTL, 6, 1, 0);
1981
Joonwoo Park9ead0e92013-03-18 11:33:33 -07001982static const struct snd_kcontrol_new aif4_mad_switch =
1983 SOC_DAPM_SINGLE("Switch", TAIKO_A_CDC_CLK_OTHR_CTL, 4, 1, 0);
1984
Kuirong Wang906ac472012-07-09 12:54:44 -07001985/* virtual port entries */
1986static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
1987 struct snd_ctl_elem_value *ucontrol)
1988{
1989 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1990 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
1991
1992 ucontrol->value.integer.value[0] = widget->value;
1993 return 0;
1994}
1995
1996static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
1997 struct snd_ctl_elem_value *ucontrol)
1998{
1999 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
2000 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
2001 struct snd_soc_codec *codec = widget->codec;
2002 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
2003 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2004 struct soc_multi_mixer_control *mixer =
2005 ((struct soc_multi_mixer_control *)kcontrol->private_value);
2006 u32 dai_id = widget->shift;
2007 u32 port_id = mixer->shift;
2008 u32 enable = ucontrol->value.integer.value[0];
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08002009 u32 vtable = vport_check_table[dai_id];
Kuirong Wang906ac472012-07-09 12:54:44 -07002010
2011
2012 pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
2013 widget->name, ucontrol->id.name, widget->value, widget->shift,
2014 ucontrol->value.integer.value[0]);
2015
2016 mutex_lock(&codec->mutex);
2017
2018 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
2019 if (dai_id != AIF1_CAP) {
2020 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
2021 __func__);
2022 mutex_unlock(&codec->mutex);
2023 return -EINVAL;
2024 }
2025 }
Venkat Sudhira41630a2012-10-27 00:57:31 -07002026 switch (dai_id) {
2027 case AIF1_CAP:
2028 case AIF2_CAP:
2029 case AIF3_CAP:
2030 /* only add to the list if value not set
2031 */
2032 if (enable && !(widget->value & 1 << port_id)) {
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08002033
2034 if (taiko_p->intf_type ==
2035 WCD9XXX_INTERFACE_TYPE_SLIMBUS)
2036 vtable = vport_check_table[dai_id];
2037 if (taiko_p->intf_type ==
2038 WCD9XXX_INTERFACE_TYPE_I2C)
2039 vtable = vport_i2s_check_table[dai_id];
2040
Venkat Sudhira41630a2012-10-27 00:57:31 -07002041 if (wcd9xxx_tx_vport_validation(
Venkat Sudhir96dd28c2012-12-04 17:00:19 -08002042 vtable,
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002043 port_id,
2044 taiko_p->dai)) {
Venkat Sudhira41630a2012-10-27 00:57:31 -07002045 pr_debug("%s: TX%u is used by other\n"
2046 "virtual port\n",
2047 __func__, port_id + 1);
2048 mutex_unlock(&codec->mutex);
2049 return -EINVAL;
2050 }
2051 widget->value |= 1 << port_id;
2052 list_add_tail(&core->tx_chs[port_id].list,
Kuirong Wang906ac472012-07-09 12:54:44 -07002053 &taiko_p->dai[dai_id].wcd9xxx_ch_list
Venkat Sudhira41630a2012-10-27 00:57:31 -07002054 );
2055 } else if (!enable && (widget->value & 1 << port_id)) {
2056 widget->value &= ~(1 << port_id);
2057 list_del_init(&core->tx_chs[port_id].list);
2058 } else {
2059 if (enable)
2060 pr_debug("%s: TX%u port is used by\n"
2061 "this virtual port\n",
2062 __func__, port_id + 1);
2063 else
2064 pr_debug("%s: TX%u port is not used by\n"
2065 "this virtual port\n",
2066 __func__, port_id + 1);
2067 /* avoid update power function */
2068 mutex_unlock(&codec->mutex);
2069 return 0;
2070 }
2071 break;
2072 default:
2073 pr_err("Unknown AIF %d\n", dai_id);
Kuirong Wang906ac472012-07-09 12:54:44 -07002074 mutex_unlock(&codec->mutex);
Venkat Sudhira41630a2012-10-27 00:57:31 -07002075 return -EINVAL;
Kuirong Wang906ac472012-07-09 12:54:44 -07002076 }
Kuirong Wang906ac472012-07-09 12:54:44 -07002077 pr_debug("%s: name %s sname %s updated value %u shift %d\n", __func__,
2078 widget->name, widget->sname, widget->value, widget->shift);
2079
2080 snd_soc_dapm_mixer_update_power(widget, kcontrol, enable);
2081
2082 mutex_unlock(&codec->mutex);
2083 return 0;
2084}
2085
2086static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
2087 struct snd_ctl_elem_value *ucontrol)
2088{
2089 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
2090 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
2091
2092 ucontrol->value.enumerated.item[0] = widget->value;
2093 return 0;
2094}
2095
2096static const char *const slim_rx_mux_text[] = {
2097 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB"
2098};
2099
2100static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
2101 struct snd_ctl_elem_value *ucontrol)
2102{
2103 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
2104 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
2105 struct snd_soc_codec *codec = widget->codec;
2106 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
2107 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2108 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
2109 u32 port_id = widget->shift;
2110
2111 pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
2112 widget->name, ucontrol->id.name, widget->value, widget->shift,
2113 ucontrol->value.integer.value[0]);
2114
2115 widget->value = ucontrol->value.enumerated.item[0];
2116
2117 mutex_lock(&codec->mutex);
2118
2119 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
Venkat Sudhir994193b2012-12-17 17:30:51 -08002120 if (widget->value > 2) {
Kuirong Wang906ac472012-07-09 12:54:44 -07002121 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
2122 __func__);
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002123 goto err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002124 }
2125 }
2126 /* value need to match the Virtual port and AIF number
2127 */
2128 switch (widget->value) {
2129 case 0:
2130 list_del_init(&core->rx_chs[port_id].list);
2131 break;
2132 case 1:
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002133 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
2134 &taiko_p->dai[AIF1_PB].wcd9xxx_ch_list))
2135 goto pr_err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002136 list_add_tail(&core->rx_chs[port_id].list,
2137 &taiko_p->dai[AIF1_PB].wcd9xxx_ch_list);
2138 break;
2139 case 2:
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002140 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05002141 &taiko_p->dai[AIF2_PB].wcd9xxx_ch_list))
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002142 goto pr_err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002143 list_add_tail(&core->rx_chs[port_id].list,
2144 &taiko_p->dai[AIF2_PB].wcd9xxx_ch_list);
2145 break;
2146 case 3:
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002147 if (wcd9xxx_rx_vport_validation(port_id + core->num_tx_port,
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05002148 &taiko_p->dai[AIF3_PB].wcd9xxx_ch_list))
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002149 goto pr_err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002150 list_add_tail(&core->rx_chs[port_id].list,
2151 &taiko_p->dai[AIF3_PB].wcd9xxx_ch_list);
2152 break;
2153 default:
2154 pr_err("Unknown AIF %d\n", widget->value);
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002155 goto err;
Kuirong Wang906ac472012-07-09 12:54:44 -07002156 }
2157
2158 snd_soc_dapm_mux_update_power(widget, kcontrol, 1, widget->value, e);
2159
2160 mutex_unlock(&codec->mutex);
2161 return 0;
Kuirong Wangdcc392e2012-10-19 00:33:38 -07002162pr_err:
2163 pr_err("%s: RX%u is used by current requesting AIF_PB itself\n",
2164 __func__, port_id + 1);
2165err:
2166 mutex_unlock(&codec->mutex);
2167 return -EINVAL;
Kuirong Wang906ac472012-07-09 12:54:44 -07002168}
2169
2170static const struct soc_enum slim_rx_mux_enum =
2171 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
2172
2173static const struct snd_kcontrol_new slim_rx_mux[TAIKO_RX_MAX] = {
2174 SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
2175 slim_rx_mux_get, slim_rx_mux_put),
2176 SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
2177 slim_rx_mux_get, slim_rx_mux_put),
2178 SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
2179 slim_rx_mux_get, slim_rx_mux_put),
2180 SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
2181 slim_rx_mux_get, slim_rx_mux_put),
2182 SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
2183 slim_rx_mux_get, slim_rx_mux_put),
2184 SOC_DAPM_ENUM_EXT("SLIM RX6 Mux", slim_rx_mux_enum,
2185 slim_rx_mux_get, slim_rx_mux_put),
2186 SOC_DAPM_ENUM_EXT("SLIM RX7 Mux", slim_rx_mux_enum,
2187 slim_rx_mux_get, slim_rx_mux_put),
2188};
2189
2190static const struct snd_kcontrol_new aif_cap_mixer[] = {
2191 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TAIKO_TX1, 1, 0,
2192 slim_tx_mixer_get, slim_tx_mixer_put),
2193 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TAIKO_TX2, 1, 0,
2194 slim_tx_mixer_get, slim_tx_mixer_put),
2195 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TAIKO_TX3, 1, 0,
2196 slim_tx_mixer_get, slim_tx_mixer_put),
2197 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TAIKO_TX4, 1, 0,
2198 slim_tx_mixer_get, slim_tx_mixer_put),
2199 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TAIKO_TX5, 1, 0,
2200 slim_tx_mixer_get, slim_tx_mixer_put),
2201 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TAIKO_TX6, 1, 0,
2202 slim_tx_mixer_get, slim_tx_mixer_put),
2203 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TAIKO_TX7, 1, 0,
2204 slim_tx_mixer_get, slim_tx_mixer_put),
2205 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TAIKO_TX8, 1, 0,
2206 slim_tx_mixer_get, slim_tx_mixer_put),
2207 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TAIKO_TX9, 1, 0,
2208 slim_tx_mixer_get, slim_tx_mixer_put),
2209 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TAIKO_TX10, 1, 0,
2210 slim_tx_mixer_get, slim_tx_mixer_put),
2211};
2212
Kiran Kandic3b24402012-06-11 00:05:59 -07002213static void taiko_codec_enable_adc_block(struct snd_soc_codec *codec,
2214 int enable)
2215{
2216 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2217
2218 pr_debug("%s %d\n", __func__, enable);
2219
2220 if (enable) {
2221 taiko->adc_count++;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002222 snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLK_OTHR_CTL,
2223 0x2, 0x2);
Kiran Kandic3b24402012-06-11 00:05:59 -07002224 } else {
2225 taiko->adc_count--;
2226 if (!taiko->adc_count)
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002227 snd_soc_update_bits(codec, WCD9XXX_A_CDC_CLK_OTHR_CTL,
Kiran Kandic3b24402012-06-11 00:05:59 -07002228 0x2, 0x0);
2229 }
2230}
2231
2232static int taiko_codec_enable_adc(struct snd_soc_dapm_widget *w,
2233 struct snd_kcontrol *kcontrol, int event)
2234{
2235 struct snd_soc_codec *codec = w->codec;
2236 u16 adc_reg;
2237 u8 init_bit_shift;
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002238 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07002239
2240 pr_debug("%s %d\n", __func__, event);
2241
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002242 if (TAIKO_IS_1_0(core->version)) {
2243 if (w->reg == TAIKO_A_TX_1_2_EN) {
2244 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2245 } else if (w->reg == TAIKO_A_TX_3_4_EN) {
2246 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2247 } else if (w->reg == TAIKO_A_TX_5_6_EN) {
2248 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2249 } else {
2250 pr_err("%s: Error, invalid adc register\n", __func__);
2251 return -EINVAL;
2252 }
Kiran Kandic3b24402012-06-11 00:05:59 -07002253
Joonwoo Park2a9170a2013-03-04 17:05:57 -08002254 if (w->shift == 3) {
2255 init_bit_shift = 6;
2256 } else if (w->shift == 7) {
2257 init_bit_shift = 7;
2258 } else {
2259 pr_err("%s: Error, invalid init bit postion adc register\n",
2260 __func__);
2261 return -EINVAL;
2262 }
2263 } else {
2264 switch (w->reg) {
2265 case TAIKO_A_CDC_TX_1_GAIN:
2266 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2267 init_bit_shift = 7;
2268 break;
2269 case TAIKO_A_CDC_TX_2_GAIN:
2270 adc_reg = TAIKO_A_TX_1_2_TEST_CTL;
2271 init_bit_shift = 6;
2272 break;
2273 case TAIKO_A_CDC_TX_3_GAIN:
2274 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2275 init_bit_shift = 7;
2276 break;
2277 case TAIKO_A_CDC_TX_4_GAIN:
2278 adc_reg = TAIKO_A_TX_3_4_TEST_CTL;
2279 init_bit_shift = 6;
2280 break;
2281 case TAIKO_A_CDC_TX_5_GAIN:
2282 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2283 init_bit_shift = 7;
2284 break;
2285 case TAIKO_A_CDC_TX_6_GAIN:
2286 adc_reg = TAIKO_A_TX_5_6_TEST_CTL;
2287 init_bit_shift = 6;
2288 break;
2289 default:
2290 pr_err("%s: Error, invalid adc register\n", __func__);
2291 return -EINVAL;
2292 }
Kiran Kandic3b24402012-06-11 00:05:59 -07002293 }
2294
2295 switch (event) {
2296 case SND_SOC_DAPM_PRE_PMU:
2297 taiko_codec_enable_adc_block(codec, 1);
2298 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift,
2299 1 << init_bit_shift);
2300 break;
2301 case SND_SOC_DAPM_POST_PMU:
Kiran Kandic3b24402012-06-11 00:05:59 -07002302 snd_soc_update_bits(codec, adc_reg, 1 << init_bit_shift, 0x00);
Kiran Kandic3b24402012-06-11 00:05:59 -07002303 break;
2304 case SND_SOC_DAPM_POST_PMD:
2305 taiko_codec_enable_adc_block(codec, 0);
2306 break;
2307 }
2308 return 0;
2309}
2310
Kiran Kandic3b24402012-06-11 00:05:59 -07002311static int taiko_codec_enable_aux_pga(struct snd_soc_dapm_widget *w,
2312 struct snd_kcontrol *kcontrol, int event)
2313{
2314 struct snd_soc_codec *codec = w->codec;
2315 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2316
2317 pr_debug("%s: %d\n", __func__, event);
2318
2319 switch (event) {
2320 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07002321 WCD9XXX_BCL_LOCK(&taiko->resmgr);
2322 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
2323 WCD9XXX_BANDGAP_AUDIO_MODE);
2324 /* AUX PGA requires RCO or MCLK */
2325 wcd9xxx_resmgr_get_clk_block(&taiko->resmgr, WCD9XXX_CLK_RCO);
2326 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 1);
2327 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07002328 break;
2329
2330 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parka8890262012-10-15 12:04:27 -07002331 WCD9XXX_BCL_LOCK(&taiko->resmgr);
2332 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 0);
2333 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
2334 WCD9XXX_BANDGAP_AUDIO_MODE);
2335 wcd9xxx_resmgr_put_clk_block(&taiko->resmgr, WCD9XXX_CLK_RCO);
2336 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07002337 break;
2338 }
2339 return 0;
2340}
2341
2342static int taiko_codec_enable_lineout(struct snd_soc_dapm_widget *w,
2343 struct snd_kcontrol *kcontrol, int event)
2344{
2345 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002346 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07002347 u16 lineout_gain_reg;
2348
2349 pr_debug("%s %d %s\n", __func__, event, w->name);
2350
2351 switch (w->shift) {
2352 case 0:
2353 lineout_gain_reg = TAIKO_A_RX_LINE_1_GAIN;
2354 break;
2355 case 1:
2356 lineout_gain_reg = TAIKO_A_RX_LINE_2_GAIN;
2357 break;
2358 case 2:
2359 lineout_gain_reg = TAIKO_A_RX_LINE_3_GAIN;
2360 break;
2361 case 3:
2362 lineout_gain_reg = TAIKO_A_RX_LINE_4_GAIN;
2363 break;
2364 default:
2365 pr_err("%s: Error, incorrect lineout register value\n",
2366 __func__);
2367 return -EINVAL;
2368 }
2369
2370 switch (event) {
2371 case SND_SOC_DAPM_PRE_PMU:
2372 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x40);
2373 break;
2374 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002375 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
2376 WCD9XXX_CLSH_STATE_LO,
2377 WCD9XXX_CLSH_REQ_ENABLE,
2378 WCD9XXX_CLSH_EVENT_POST_PA);
2379 pr_debug("%s: sleeping 3 ms after %s PA turn on\n",
Kiran Kandic3b24402012-06-11 00:05:59 -07002380 __func__, w->name);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002381 usleep_range(3000, 3000);
Kiran Kandic3b24402012-06-11 00:05:59 -07002382 break;
2383 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002384 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
2385 WCD9XXX_CLSH_STATE_LO,
2386 WCD9XXX_CLSH_REQ_DISABLE,
2387 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandic3b24402012-06-11 00:05:59 -07002388 snd_soc_update_bits(codec, lineout_gain_reg, 0x40, 0x00);
2389 break;
2390 }
2391 return 0;
2392}
2393
Joonwoo Park7680b9f2012-07-13 11:36:48 -07002394static int taiko_codec_enable_spk_pa(struct snd_soc_dapm_widget *w,
2395 struct snd_kcontrol *kcontrol, int event)
2396{
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002397 struct snd_soc_codec *codec = w->codec;
2398 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2399
2400 pr_debug("%s: %d %s\n", __func__, event, w->name);
2401 WCD9XXX_BCL_LOCK(&taiko->resmgr);
2402 switch (event) {
2403 case SND_SOC_DAPM_PRE_PMU:
2404 taiko->spkr_pa_widget_on = true;
2405 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
2406 break;
2407 case SND_SOC_DAPM_POST_PMD:
2408 taiko->spkr_pa_widget_on = false;
2409 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x00);
2410 break;
2411 }
2412 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
Joonwoo Park7680b9f2012-07-13 11:36:48 -07002413 return 0;
2414}
Kiran Kandic3b24402012-06-11 00:05:59 -07002415
2416static int taiko_codec_enable_dmic(struct snd_soc_dapm_widget *w,
2417 struct snd_kcontrol *kcontrol, int event)
2418{
2419 struct snd_soc_codec *codec = w->codec;
2420 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
2421 u8 dmic_clk_en;
2422 u16 dmic_clk_reg;
2423 s32 *dmic_clk_cnt;
2424 unsigned int dmic;
2425 int ret;
2426
2427 ret = kstrtouint(strpbrk(w->name, "123456"), 10, &dmic);
2428 if (ret < 0) {
2429 pr_err("%s: Invalid DMIC line on the codec\n", __func__);
2430 return -EINVAL;
2431 }
2432
2433 switch (dmic) {
2434 case 1:
2435 case 2:
2436 dmic_clk_en = 0x01;
2437 dmic_clk_cnt = &(taiko->dmic_1_2_clk_cnt);
2438 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B1_CTL;
2439 pr_debug("%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
2440 __func__, event, dmic, *dmic_clk_cnt);
2441
2442 break;
2443
2444 case 3:
2445 case 4:
2446 dmic_clk_en = 0x10;
2447 dmic_clk_cnt = &(taiko->dmic_3_4_clk_cnt);
2448 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B1_CTL;
2449
2450 pr_debug("%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
2451 __func__, event, dmic, *dmic_clk_cnt);
2452 break;
2453
2454 case 5:
2455 case 6:
2456 dmic_clk_en = 0x01;
2457 dmic_clk_cnt = &(taiko->dmic_5_6_clk_cnt);
2458 dmic_clk_reg = TAIKO_A_CDC_CLK_DMIC_B2_CTL;
2459
2460 pr_debug("%s() event %d DMIC%d dmic_5_6_clk_cnt %d\n",
2461 __func__, event, dmic, *dmic_clk_cnt);
2462
2463 break;
2464
2465 default:
2466 pr_err("%s: Invalid DMIC Selection\n", __func__);
2467 return -EINVAL;
2468 }
2469
2470 switch (event) {
2471 case SND_SOC_DAPM_PRE_PMU:
2472
2473 (*dmic_clk_cnt)++;
2474 if (*dmic_clk_cnt == 1)
2475 snd_soc_update_bits(codec, dmic_clk_reg,
2476 dmic_clk_en, dmic_clk_en);
2477
2478 break;
2479 case SND_SOC_DAPM_POST_PMD:
2480
2481 (*dmic_clk_cnt)--;
2482 if (*dmic_clk_cnt == 0)
2483 snd_soc_update_bits(codec, dmic_clk_reg,
2484 dmic_clk_en, 0);
2485 break;
2486 }
2487 return 0;
2488}
2489
Joonwoo Park1d05bb92013-03-07 16:55:06 -08002490static int taiko_codec_config_mad(struct snd_soc_codec *codec)
2491{
2492 int ret;
2493 const struct firmware *fw;
2494 struct mad_audio_cal *mad_cal;
2495 const char *filename = TAIKO_MAD_AUDIO_FIRMWARE_PATH;
2496
2497 pr_debug("%s: enter\n", __func__);
2498 ret = request_firmware(&fw, filename, codec->dev);
2499 if (ret != 0) {
2500 pr_err("Failed to acquire MAD firwmare data %s: %d\n", filename,
2501 ret);
2502 return -ENODEV;
2503 }
2504
2505 if (fw->size < sizeof(struct mad_audio_cal)) {
2506 pr_err("%s: incorrect firmware size %u\n", __func__, fw->size);
2507 release_firmware(fw);
2508 return -ENOMEM;
2509 }
2510
2511 mad_cal = (struct mad_audio_cal *)(fw->data);
2512 if (!mad_cal) {
2513 pr_err("%s: Invalid calibration data\n", __func__);
2514 release_firmware(fw);
2515 return -EINVAL;
2516 }
2517
2518 snd_soc_update_bits(codec, TAIKO_A_CDC_CONN_MAD,
2519 0x0F, mad_cal->microphone_info.input_microphone);
2520 snd_soc_write(codec, TAIKO_A_CDC_MAD_MAIN_CTL_2,
2521 mad_cal->microphone_info.cycle_time);
2522 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_MAIN_CTL_1, 0xFF << 3,
2523 ((uint16_t)mad_cal->microphone_info.settle_time)
2524 << 3);
2525
2526 /* Audio */
2527 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_8,
2528 mad_cal->audio_info.rms_omit_samples);
2529 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_1,
2530 0x07 << 4, mad_cal->audio_info.rms_comp_time << 4);
2531 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_2, 0x03 << 2,
2532 mad_cal->audio_info.detection_mechanism << 2);
2533 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_7,
2534 mad_cal->audio_info.rms_diff_threshold & 0x3F);
2535 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_5,
2536 mad_cal->audio_info.rms_threshold_lsb);
2537 snd_soc_write(codec, TAIKO_A_CDC_MAD_AUDIO_CTL_6,
2538 mad_cal->audio_info.rms_threshold_msb);
2539
2540
2541 /* Beacon */
2542 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_8,
2543 mad_cal->beacon_info.rms_omit_samples);
2544 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_1,
2545 0x07 << 4, mad_cal->beacon_info.rms_comp_time);
2546 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_2, 0x03 << 2,
2547 mad_cal->beacon_info.detection_mechanism << 2);
2548 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_7,
2549 mad_cal->beacon_info.rms_diff_threshold & 0x1F);
2550 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_5,
2551 mad_cal->beacon_info.rms_threshold_lsb);
2552 snd_soc_write(codec, TAIKO_A_CDC_MAD_BEACON_CTL_6,
2553 mad_cal->beacon_info.rms_threshold_msb);
2554
2555 /* Ultrasound */
2556 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_BEACON_CTL_1,
2557 0x07 << 4, mad_cal->beacon_info.rms_comp_time);
2558 snd_soc_update_bits(codec, TAIKO_A_CDC_MAD_ULTR_CTL_2, 0x03 << 2,
2559 mad_cal->ultrasound_info.detection_mechanism);
2560 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_7,
2561 mad_cal->ultrasound_info.rms_diff_threshold & 0x1F);
2562 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_5,
2563 mad_cal->ultrasound_info.rms_threshold_lsb);
2564 snd_soc_write(codec, TAIKO_A_CDC_MAD_ULTR_CTL_6,
2565 mad_cal->ultrasound_info.rms_threshold_msb);
2566
2567 release_firmware(fw);
2568 pr_debug("%s: leave ret %d\n", __func__, ret);
2569
2570 return ret;
2571}
2572
2573static int taiko_codec_enable_mad(struct snd_soc_dapm_widget *w,
2574 struct snd_kcontrol *kcontrol, int event)
2575{
2576 struct snd_soc_codec *codec = w->codec;
2577 int ret = 0;
2578
2579 pr_debug("%s %d\n", __func__, event);
2580 switch (event) {
2581 case SND_SOC_DAPM_PRE_PMU:
2582 ret = taiko_codec_config_mad(codec);
2583 if (ret) {
2584 pr_err("%s: Failed to config MAD\n", __func__);
2585 break;
2586 }
2587 break;
2588 }
2589 return ret;
2590}
2591
Kiran Kandic3b24402012-06-11 00:05:59 -07002592static int taiko_codec_enable_micbias(struct snd_soc_dapm_widget *w,
2593 struct snd_kcontrol *kcontrol, int event)
2594{
2595 struct snd_soc_codec *codec = w->codec;
2596 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Park3699ca32013-02-08 12:06:15 -08002597 u16 micb_int_reg = 0, micb_ctl_reg = 0;
Kiran Kandic3b24402012-06-11 00:05:59 -07002598 u8 cfilt_sel_val = 0;
2599 char *internal1_text = "Internal1";
2600 char *internal2_text = "Internal2";
2601 char *internal3_text = "Internal3";
Joonwoo Parka8890262012-10-15 12:04:27 -07002602 enum wcd9xxx_notify_event e_post_off, e_pre_on, e_post_on;
Kiran Kandic3b24402012-06-11 00:05:59 -07002603
Joonwoo Park3699ca32013-02-08 12:06:15 -08002604 pr_debug("%s: w->name %s event %d\n", __func__, w->name, event);
2605 if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1"))) {
2606 micb_ctl_reg = TAIKO_A_MICB_1_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002607 micb_int_reg = TAIKO_A_MICB_1_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002608 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias1_cfilt_sel;
2609 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_1_ON;
2610 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_1_ON;
2611 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_1_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002612 } else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2"))) {
2613 micb_ctl_reg = TAIKO_A_MICB_2_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002614 micb_int_reg = TAIKO_A_MICB_2_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002615 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias2_cfilt_sel;
2616 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_2_ON;
2617 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_2_ON;
2618 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_2_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002619 } else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3"))) {
Damir Didjusto6e4f9d22013-03-07 10:10:57 -08002620 micb_ctl_reg = TAIKO_A_MICB_3_CTL;
Kiran Kandic3b24402012-06-11 00:05:59 -07002621 micb_int_reg = TAIKO_A_MICB_3_INT_RBIAS;
Joonwoo Parka8890262012-10-15 12:04:27 -07002622 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias3_cfilt_sel;
2623 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_3_ON;
2624 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_3_ON;
2625 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_3_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002626 } else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4"))) {
Damir Didjusto6e4f9d22013-03-07 10:10:57 -08002627 micb_ctl_reg = TAIKO_A_MICB_4_CTL;
Joonwoo Parka8890262012-10-15 12:04:27 -07002628 micb_int_reg = taiko->resmgr.reg_addr->micb_4_int_rbias;
2629 cfilt_sel_val = taiko->resmgr.pdata->micbias.bias4_cfilt_sel;
2630 e_pre_on = WCD9XXX_EVENT_PRE_MICBIAS_4_ON;
2631 e_post_on = WCD9XXX_EVENT_POST_MICBIAS_4_ON;
2632 e_post_off = WCD9XXX_EVENT_POST_MICBIAS_4_OFF;
Joonwoo Park3699ca32013-02-08 12:06:15 -08002633 } else {
2634 pr_err("%s: Error, invalid micbias %s\n", __func__, w->name);
Kiran Kandic3b24402012-06-11 00:05:59 -07002635 return -EINVAL;
2636 }
2637
2638 switch (event) {
2639 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07002640 /* Let MBHC module know so micbias switch to be off */
2641 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_pre_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07002642
Joonwoo Parka8890262012-10-15 12:04:27 -07002643 /* Get cfilt */
2644 wcd9xxx_resmgr_cfilt_get(&taiko->resmgr, cfilt_sel_val);
Kiran Kandic3b24402012-06-11 00:05:59 -07002645
2646 if (strnstr(w->name, internal1_text, 30))
2647 snd_soc_update_bits(codec, micb_int_reg, 0xE0, 0xE0);
2648 else if (strnstr(w->name, internal2_text, 30))
2649 snd_soc_update_bits(codec, micb_int_reg, 0x1C, 0x1C);
2650 else if (strnstr(w->name, internal3_text, 30))
2651 snd_soc_update_bits(codec, micb_int_reg, 0x3, 0x3);
2652
Joonwoo Park88bfa842013-04-15 16:59:21 -07002653 if (taiko->mbhc_started &&
2654 taiko->resmgr.pdata->micbias.bias2_is_headset_only &&
2655 micb_ctl_reg == TAIKO_A_MICB_2_CTL)
Joonwoo Park3699ca32013-02-08 12:06:15 -08002656 wcd9xxx_resmgr_add_cond_update_bits(&taiko->resmgr,
2657 WCD9XXX_COND_HPH_MIC,
2658 micb_ctl_reg, w->shift,
2659 false);
Joonwoo Park3edb9892013-03-05 17:44:54 -08002660 else
Joonwoo Park3699ca32013-02-08 12:06:15 -08002661 snd_soc_update_bits(codec, micb_ctl_reg, 1 << w->shift,
2662 1 << w->shift);
Kiran Kandic3b24402012-06-11 00:05:59 -07002663 break;
2664 case SND_SOC_DAPM_POST_PMU:
Kiran Kandic3b24402012-06-11 00:05:59 -07002665 usleep_range(20000, 20000);
Joonwoo Parka8890262012-10-15 12:04:27 -07002666 /* Let MBHC module know so micbias is on */
2667 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07002668 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07002669 case SND_SOC_DAPM_POST_PMD:
Joonwoo Park88bfa842013-04-15 16:59:21 -07002670 if (taiko->mbhc_started &&
2671 taiko->resmgr.pdata->micbias.bias2_is_headset_only &&
2672 micb_ctl_reg == TAIKO_A_MICB_2_CTL)
Joonwoo Park3699ca32013-02-08 12:06:15 -08002673 wcd9xxx_resmgr_rm_cond_update_bits(&taiko->resmgr,
2674 WCD9XXX_COND_HPH_MIC,
2675 micb_ctl_reg, 7, false);
Joonwoo Park3edb9892013-03-05 17:44:54 -08002676 else
Joonwoo Park3699ca32013-02-08 12:06:15 -08002677 snd_soc_update_bits(codec, micb_ctl_reg, 1 << w->shift,
2678 0);
2679
Joonwoo Parka8890262012-10-15 12:04:27 -07002680 /* Let MBHC module know so micbias switch to be off */
2681 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_off);
Kiran Kandic3b24402012-06-11 00:05:59 -07002682
2683 if (strnstr(w->name, internal1_text, 30))
2684 snd_soc_update_bits(codec, micb_int_reg, 0x80, 0x00);
2685 else if (strnstr(w->name, internal2_text, 30))
2686 snd_soc_update_bits(codec, micb_int_reg, 0x10, 0x00);
2687 else if (strnstr(w->name, internal3_text, 30))
2688 snd_soc_update_bits(codec, micb_int_reg, 0x2, 0x0);
2689
Joonwoo Parka8890262012-10-15 12:04:27 -07002690 /* Put cfilt */
2691 wcd9xxx_resmgr_cfilt_put(&taiko->resmgr, cfilt_sel_val);
Kiran Kandic3b24402012-06-11 00:05:59 -07002692 break;
2693 }
2694
2695 return 0;
2696}
2697
2698
2699static void tx_hpf_corner_freq_callback(struct work_struct *work)
2700{
2701 struct delayed_work *hpf_delayed_work;
2702 struct hpf_work *hpf_work;
2703 struct taiko_priv *taiko;
2704 struct snd_soc_codec *codec;
2705 u16 tx_mux_ctl_reg;
2706 u8 hpf_cut_of_freq;
2707
2708 hpf_delayed_work = to_delayed_work(work);
2709 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
2710 taiko = hpf_work->taiko;
2711 codec = hpf_work->taiko->codec;
2712 hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
2713
2714 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL +
2715 (hpf_work->decimator - 1) * 8;
2716
2717 pr_debug("%s(): decimator %u hpf_cut_of_freq 0x%x\n", __func__,
2718 hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
2719
2720 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
2721}
2722
2723#define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
2724#define CF_MIN_3DB_4HZ 0x0
2725#define CF_MIN_3DB_75HZ 0x1
2726#define CF_MIN_3DB_150HZ 0x2
2727
2728static int taiko_codec_enable_dec(struct snd_soc_dapm_widget *w,
2729 struct snd_kcontrol *kcontrol, int event)
2730{
2731 struct snd_soc_codec *codec = w->codec;
2732 unsigned int decimator;
2733 char *dec_name = NULL;
2734 char *widget_name = NULL;
2735 char *temp;
2736 int ret = 0;
2737 u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
2738 u8 dec_hpf_cut_of_freq;
2739 int offset;
2740
2741
2742 pr_debug("%s %d\n", __func__, event);
2743
2744 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
2745 if (!widget_name)
2746 return -ENOMEM;
2747 temp = widget_name;
2748
2749 dec_name = strsep(&widget_name, " ");
2750 widget_name = temp;
2751 if (!dec_name) {
2752 pr_err("%s: Invalid decimator = %s\n", __func__, w->name);
2753 ret = -EINVAL;
2754 goto out;
2755 }
2756
2757 ret = kstrtouint(strpbrk(dec_name, "123456789"), 10, &decimator);
2758 if (ret < 0) {
2759 pr_err("%s: Invalid decimator = %s\n", __func__, dec_name);
2760 ret = -EINVAL;
2761 goto out;
2762 }
2763
2764 pr_debug("%s(): widget = %s dec_name = %s decimator = %u\n", __func__,
2765 w->name, dec_name, decimator);
2766
2767 if (w->reg == TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL) {
2768 dec_reset_reg = TAIKO_A_CDC_CLK_TX_RESET_B1_CTL;
2769 offset = 0;
2770 } else if (w->reg == TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL) {
2771 dec_reset_reg = TAIKO_A_CDC_CLK_TX_RESET_B2_CTL;
2772 offset = 8;
2773 } else {
2774 pr_err("%s: Error, incorrect dec\n", __func__);
2775 return -EINVAL;
2776 }
2777
2778 tx_vol_ctl_reg = TAIKO_A_CDC_TX1_VOL_CTL_CFG + 8 * (decimator - 1);
2779 tx_mux_ctl_reg = TAIKO_A_CDC_TX1_MUX_CTL + 8 * (decimator - 1);
2780
2781 switch (event) {
2782 case SND_SOC_DAPM_PRE_PMU:
2783
2784 /* Enableable TX digital mute */
2785 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2786
2787 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
2788 1 << w->shift);
2789 snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
2790
2791 dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
2792
2793 dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
2794
2795 tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
2796 dec_hpf_cut_of_freq;
2797
2798 if ((dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ)) {
2799
2800 /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
2801 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2802 CF_MIN_3DB_150HZ << 4);
2803 }
2804
2805 /* enable HPF */
2806 snd_soc_update_bits(codec, tx_mux_ctl_reg , 0x08, 0x00);
2807
2808 break;
2809
2810 case SND_SOC_DAPM_POST_PMU:
2811
2812 /* Disable TX digital mute */
2813 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
2814
2815 if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
2816 CF_MIN_3DB_150HZ) {
2817
2818 schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
2819 msecs_to_jiffies(300));
2820 }
2821 /* apply the digital gain after the decimator is enabled*/
Damir Didjustoed406e22012-11-16 15:44:57 -08002822 if ((w->shift + offset) < ARRAY_SIZE(tx_digital_gain_reg))
Kiran Kandic3b24402012-06-11 00:05:59 -07002823 snd_soc_write(codec,
2824 tx_digital_gain_reg[w->shift + offset],
2825 snd_soc_read(codec,
2826 tx_digital_gain_reg[w->shift + offset])
2827 );
2828
2829 break;
2830
2831 case SND_SOC_DAPM_PRE_PMD:
2832
2833 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
2834 cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
2835 break;
2836
2837 case SND_SOC_DAPM_POST_PMD:
2838
2839 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
2840 snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
2841 (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
2842
2843 break;
2844 }
2845out:
2846 kfree(widget_name);
2847 return ret;
2848}
2849
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002850static int taiko_codec_enable_vdd_spkr(struct snd_soc_dapm_widget *w,
2851 struct snd_kcontrol *kcontrol, int event)
2852{
2853 int ret = 0;
2854 struct snd_soc_codec *codec = w->codec;
2855 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002856 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002857
2858 pr_debug("%s: %d %s\n", __func__, event, w->name);
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002859
2860 WARN_ONCE(!priv->spkdrv_reg, "SPKDRV supply %s isn't defined\n",
2861 WCD9XXX_VDD_SPKDRV_NAME);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002862 switch (event) {
2863 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002864 if (priv->spkdrv_reg) {
2865 ret = regulator_enable(priv->spkdrv_reg);
2866 if (ret)
2867 pr_err("%s: Failed to enable spkdrv_reg %s\n",
2868 __func__, WCD9XXX_VDD_SPKDRV_NAME);
2869 }
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002870 if (spkr_drv_wrnd > 0) {
2871 WARN_ON(!(snd_soc_read(codec, TAIKO_A_SPKR_DRV_EN) &
2872 0x80));
2873 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
2874 0x00);
2875 }
2876 if (TAIKO_IS_1_0(core->version))
2877 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_DBG_PWRSTG,
2878 0x24, 0x00);
2879 break;
2880 case SND_SOC_DAPM_POST_PMD:
2881 if (TAIKO_IS_1_0(core->version))
2882 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_DBG_PWRSTG,
2883 0x24, 0x24);
2884 if (spkr_drv_wrnd > 0) {
2885 WARN_ON(!!(snd_soc_read(codec, TAIKO_A_SPKR_DRV_EN) &
2886 0x80));
2887 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80,
2888 0x80);
2889 }
Joonwoo Park448a8fc2013-04-10 15:25:58 -07002890 if (priv->spkdrv_reg) {
2891 ret = regulator_disable(priv->spkdrv_reg);
2892 if (ret)
2893 pr_err("%s: Failed to disable spkdrv_reg %s\n",
2894 __func__, WCD9XXX_VDD_SPKDRV_NAME);
2895 }
Joonwoo Park125cd4e2012-12-11 15:16:11 -08002896 break;
2897 }
2898
2899 return ret;
2900}
2901
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07002902static int taiko_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
Kiran Kandic3b24402012-06-11 00:05:59 -07002903 struct snd_kcontrol *kcontrol, int event)
2904{
2905 struct snd_soc_codec *codec = w->codec;
2906
2907 pr_debug("%s %d %s\n", __func__, event, w->name);
2908
2909 switch (event) {
2910 case SND_SOC_DAPM_PRE_PMU:
2911 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_RESET_CTL,
2912 1 << w->shift, 1 << w->shift);
2913 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_RESET_CTL,
2914 1 << w->shift, 0x0);
2915 break;
2916 case SND_SOC_DAPM_POST_PMU:
2917 /* apply the digital gain after the interpolator is enabled*/
2918 if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
2919 snd_soc_write(codec,
2920 rx_digital_gain_reg[w->shift],
2921 snd_soc_read(codec,
2922 rx_digital_gain_reg[w->shift])
2923 );
2924 break;
2925 }
2926 return 0;
2927}
2928
2929static int taiko_codec_enable_ldo_h(struct snd_soc_dapm_widget *w,
2930 struct snd_kcontrol *kcontrol, int event)
2931{
2932 switch (event) {
2933 case SND_SOC_DAPM_POST_PMU:
2934 case SND_SOC_DAPM_POST_PMD:
2935 usleep_range(1000, 1000);
2936 break;
2937 }
2938 return 0;
2939}
2940
2941static int taiko_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
2942 struct snd_kcontrol *kcontrol, int event)
2943{
2944 struct snd_soc_codec *codec = w->codec;
Joonwoo Parka8890262012-10-15 12:04:27 -07002945 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07002946
2947 pr_debug("%s %d\n", __func__, event);
2948
2949 switch (event) {
2950 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07002951 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 1);
Kiran Kandic3b24402012-06-11 00:05:59 -07002952 break;
2953 case SND_SOC_DAPM_POST_PMD:
Joonwoo Parka8890262012-10-15 12:04:27 -07002954 wcd9xxx_resmgr_enable_rx_bias(&taiko->resmgr, 0);
Kiran Kandic3b24402012-06-11 00:05:59 -07002955 break;
2956 }
2957 return 0;
2958}
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002959
2960static int taiko_hphl_dac_event(struct snd_soc_dapm_widget *w,
Kiran Kandic3b24402012-06-11 00:05:59 -07002961 struct snd_kcontrol *kcontrol, int event)
2962{
2963 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002964 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07002965
2966 pr_debug("%s %s %d\n", __func__, w->name, event);
2967
2968 switch (event) {
2969 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002970 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
2971 0x02, 0x02);
2972 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
2973 WCD9XXX_CLSH_STATE_HPHL,
2974 WCD9XXX_CLSH_REQ_ENABLE,
2975 WCD9XXX_CLSH_EVENT_PRE_DAC);
Kiran Kandic3b24402012-06-11 00:05:59 -07002976 break;
2977 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08002978 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
2979 0x02, 0x00);
2980 }
2981 return 0;
2982}
2983
2984static int taiko_hphr_dac_event(struct snd_soc_dapm_widget *w,
2985 struct snd_kcontrol *kcontrol, int event)
2986{
2987 struct snd_soc_codec *codec = w->codec;
2988 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
2989
2990 pr_debug("%s %s %d\n", __func__, w->name, event);
2991
2992 switch (event) {
2993 case SND_SOC_DAPM_PRE_PMU:
2994 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
2995 0x04, 0x04);
2996 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
2997 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
2998 WCD9XXX_CLSH_STATE_HPHR,
2999 WCD9XXX_CLSH_REQ_ENABLE,
3000 WCD9XXX_CLSH_EVENT_PRE_DAC);
3001 break;
3002 case SND_SOC_DAPM_POST_PMD:
3003 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RDAC_CLK_EN_CTL,
3004 0x04, 0x00);
Kiran Kandic3b24402012-06-11 00:05:59 -07003005 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
3006 break;
3007 }
3008 return 0;
3009}
3010
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003011static int taiko_codec_enable_anc(struct snd_soc_dapm_widget *w,
3012 struct snd_kcontrol *kcontrol, int event)
3013{
3014 struct snd_soc_codec *codec = w->codec;
3015 const char *filename;
3016 const struct firmware *fw;
3017 int i;
3018 int ret;
3019 int num_anc_slots;
Simmi Pateriyadf675e92013-04-05 01:15:54 +05303020 struct wcd9xxx_anc_header *anc_head;
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003021 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
3022 u32 anc_writes_size = 0;
3023 int anc_size_remaining;
3024 u32 *anc_ptr;
3025 u16 reg;
3026 u8 mask, val, old_val;
3027
3028
3029 if (taiko->anc_func == 0)
3030 return 0;
3031
3032 switch (event) {
3033 case SND_SOC_DAPM_PRE_PMU:
3034 filename = "wcd9320/wcd9320_anc.bin";
3035
3036 ret = request_firmware(&fw, filename, codec->dev);
3037 if (ret != 0) {
3038 dev_err(codec->dev, "Failed to acquire ANC data: %d\n",
3039 ret);
3040 return -ENODEV;
3041 }
3042
Simmi Pateriyadf675e92013-04-05 01:15:54 +05303043 if (fw->size < sizeof(struct wcd9xxx_anc_header)) {
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003044 dev_err(codec->dev, "Not enough data\n");
3045 release_firmware(fw);
3046 return -ENOMEM;
3047 }
3048
3049 /* First number is the number of register writes */
Simmi Pateriyadf675e92013-04-05 01:15:54 +05303050 anc_head = (struct wcd9xxx_anc_header *)(fw->data);
3051 anc_ptr = (u32 *)((u32)fw->data +
3052 sizeof(struct wcd9xxx_anc_header));
3053 anc_size_remaining = fw->size -
3054 sizeof(struct wcd9xxx_anc_header);
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003055 num_anc_slots = anc_head->num_anc_slots;
3056
3057 if (taiko->anc_slot >= num_anc_slots) {
3058 dev_err(codec->dev, "Invalid ANC slot selected\n");
3059 release_firmware(fw);
3060 return -EINVAL;
3061 }
3062 for (i = 0; i < num_anc_slots; i++) {
3063 if (anc_size_remaining < TAIKO_PACKED_REG_SIZE) {
3064 dev_err(codec->dev, "Invalid register format\n");
3065 release_firmware(fw);
3066 return -EINVAL;
3067 }
3068 anc_writes_size = (u32)(*anc_ptr);
3069 anc_size_remaining -= sizeof(u32);
3070 anc_ptr += 1;
3071
3072 if (anc_writes_size * TAIKO_PACKED_REG_SIZE
3073 > anc_size_remaining) {
3074 dev_err(codec->dev, "Invalid register format\n");
3075 release_firmware(fw);
3076 return -ENOMEM;
3077 }
3078
3079 if (taiko->anc_slot == i)
3080 break;
3081
3082 anc_size_remaining -= (anc_writes_size *
3083 TAIKO_PACKED_REG_SIZE);
3084 anc_ptr += anc_writes_size;
3085 }
3086 if (i == num_anc_slots) {
3087 dev_err(codec->dev, "Selected ANC slot not present\n");
3088 release_firmware(fw);
3089 return -ENOMEM;
3090 }
3091 for (i = 0; i < anc_writes_size; i++) {
3092 TAIKO_CODEC_UNPACK_ENTRY(anc_ptr[i], reg,
3093 mask, val);
3094 old_val = snd_soc_read(codec, reg);
3095 snd_soc_write(codec, reg, (old_val & ~mask) |
3096 (val & mask));
3097 }
3098 release_firmware(fw);
3099 break;
3100 case SND_SOC_DAPM_POST_PMD:
3101 msleep(40);
3102 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC1_B1_CTL, 0x01, 0x00);
3103 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC2_B1_CTL, 0x02, 0x00);
3104 msleep(20);
3105 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_RESET_CTL, 0x0F);
3106 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_CLK_EN_CTL, 0);
3107 snd_soc_write(codec, TAIKO_A_CDC_CLK_ANC_RESET_CTL, 0xFF);
3108 break;
3109 }
3110 return 0;
3111}
3112
Kiran Kandic3b24402012-06-11 00:05:59 -07003113static int taiko_hph_pa_event(struct snd_soc_dapm_widget *w,
Joonwoo Parka8890262012-10-15 12:04:27 -07003114 struct snd_kcontrol *kcontrol, int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07003115{
3116 struct snd_soc_codec *codec = w->codec;
3117 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parka8890262012-10-15 12:04:27 -07003118 enum wcd9xxx_notify_event e_pre_on, e_post_off;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003119 u8 req_clsh_state;
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003120 u32 pa_settle_time = TAIKO_HPH_PA_SETTLE_COMP_OFF;
Joonwoo Parka8890262012-10-15 12:04:27 -07003121
Kiran Kandi4c56c592012-07-25 11:04:55 -07003122 pr_debug("%s: %s event = %d\n", __func__, w->name, event);
Joonwoo Parka8890262012-10-15 12:04:27 -07003123 if (w->shift == 5) {
Joonwoo Parka8890262012-10-15 12:04:27 -07003124 e_pre_on = WCD9XXX_EVENT_PRE_HPHL_PA_ON;
3125 e_post_off = WCD9XXX_EVENT_POST_HPHL_PA_OFF;
Patrick Lai453cd742013-03-02 16:51:27 -08003126 req_clsh_state = WCD9XXX_CLSH_STATE_HPHL;
3127 } else if (w->shift == 4) {
3128 e_pre_on = WCD9XXX_EVENT_PRE_HPHR_PA_ON;
3129 e_post_off = WCD9XXX_EVENT_POST_HPHR_PA_OFF;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003130 req_clsh_state = WCD9XXX_CLSH_STATE_HPHR;
Joonwoo Parka8890262012-10-15 12:04:27 -07003131 } else {
3132 pr_err("%s: Invalid w->shift %d\n", __func__, w->shift);
3133 return -EINVAL;
3134 }
Kiran Kandic3b24402012-06-11 00:05:59 -07003135
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003136 if (taiko->comp_enabled[COMPANDER_1])
3137 pa_settle_time = TAIKO_HPH_PA_SETTLE_COMP_ON;
3138
Kiran Kandic3b24402012-06-11 00:05:59 -07003139 switch (event) {
3140 case SND_SOC_DAPM_PRE_PMU:
Joonwoo Parka8890262012-10-15 12:04:27 -07003141 /* Let MBHC module know PA is turning on */
3142 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_pre_on);
Kiran Kandic3b24402012-06-11 00:05:59 -07003143 break;
3144
Kiran Kandi4c56c592012-07-25 11:04:55 -07003145 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003146 usleep_range(pa_settle_time, pa_settle_time + 1000);
3147 pr_debug("%s: sleep %d us after %s PA enable\n", __func__,
3148 pa_settle_time, w->name);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003149 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
3150 req_clsh_state,
3151 WCD9XXX_CLSH_REQ_ENABLE,
3152 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandi4c56c592012-07-25 11:04:55 -07003153
Kiran Kandi4c56c592012-07-25 11:04:55 -07003154 break;
3155
Kiran Kandic3b24402012-06-11 00:05:59 -07003156 case SND_SOC_DAPM_POST_PMD:
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07003157 usleep_range(pa_settle_time, pa_settle_time + 1000);
3158 pr_debug("%s: sleep %d us after %s PA disable\n", __func__,
3159 pa_settle_time, w->name);
3160
Joonwoo Parka8890262012-10-15 12:04:27 -07003161 /* Let MBHC module know PA turned off */
3162 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, e_post_off);
3163
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003164 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
3165 req_clsh_state,
3166 WCD9XXX_CLSH_REQ_DISABLE,
3167 WCD9XXX_CLSH_EVENT_POST_PA);
3168
Kiran Kandic3b24402012-06-11 00:05:59 -07003169 break;
3170 }
3171 return 0;
3172}
3173
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003174static int taiko_codec_enable_anc_hph(struct snd_soc_dapm_widget *w,
3175 struct snd_kcontrol *kcontrol, int event)
3176{
3177 struct snd_soc_codec *codec = w->codec;
3178 int ret = 0;
3179
3180 switch (event) {
3181 case SND_SOC_DAPM_PRE_PMU:
3182 ret = taiko_hph_pa_event(w, kcontrol, event);
3183 if (w->shift == 4) {
3184 ret |= taiko_codec_enable_anc(w, kcontrol, event);
3185 msleep(50);
3186 }
3187 break;
3188 case SND_SOC_DAPM_POST_PMU:
3189 if (w->shift == 4) {
3190 snd_soc_update_bits(codec,
3191 TAIKO_A_RX_HPH_CNP_EN, 0x30, 0x30);
3192 msleep(30);
3193 }
3194 ret = taiko_hph_pa_event(w, kcontrol, event);
3195 break;
3196 case SND_SOC_DAPM_PRE_PMD:
3197 if (w->shift == 5) {
3198 snd_soc_update_bits(codec,
3199 TAIKO_A_RX_HPH_CNP_EN, 0x30, 0x00);
3200 msleep(40);
3201 }
3202 if (w->shift == 5) {
3203 snd_soc_update_bits(codec,
3204 TAIKO_A_TX_7_MBHC_EN, 0x80, 00);
3205 ret |= taiko_codec_enable_anc(w, kcontrol, event);
3206 }
3207 case SND_SOC_DAPM_POST_PMD:
3208 ret = taiko_hph_pa_event(w, kcontrol, event);
3209 break;
3210 }
3211 return ret;
3212}
3213
Kiran Kandic3b24402012-06-11 00:05:59 -07003214static const struct snd_soc_dapm_widget taiko_dapm_i2s_widgets[] = {
3215 SND_SOC_DAPM_SUPPLY("RX_I2S_CLK", TAIKO_A_CDC_CLK_RX_I2S_CTL,
3216 4, 0, NULL, 0),
3217 SND_SOC_DAPM_SUPPLY("TX_I2S_CLK", TAIKO_A_CDC_CLK_TX_I2S_CTL, 4,
3218 0, NULL, 0),
3219};
3220
3221static int taiko_lineout_dac_event(struct snd_soc_dapm_widget *w,
3222 struct snd_kcontrol *kcontrol, int event)
3223{
3224 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003225 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07003226
3227 pr_debug("%s %s %d\n", __func__, w->name, event);
3228
3229 switch (event) {
3230 case SND_SOC_DAPM_PRE_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003231 wcd9xxx_clsh_fsm(codec, &taiko->clsh_d,
3232 WCD9XXX_CLSH_STATE_LO,
3233 WCD9XXX_CLSH_REQ_ENABLE,
3234 WCD9XXX_CLSH_EVENT_PRE_DAC);
Kiran Kandic3b24402012-06-11 00:05:59 -07003235 snd_soc_update_bits(codec, w->reg, 0x40, 0x40);
3236 break;
3237
3238 case SND_SOC_DAPM_POST_PMD:
3239 snd_soc_update_bits(codec, w->reg, 0x40, 0x00);
3240 break;
3241 }
3242 return 0;
3243}
3244
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003245static int taiko_spk_dac_event(struct snd_soc_dapm_widget *w,
3246 struct snd_kcontrol *kcontrol, int event)
3247{
3248 pr_debug("%s %s %d\n", __func__, w->name, event);
3249 return 0;
3250}
3251
Kiran Kandic3b24402012-06-11 00:05:59 -07003252static const struct snd_soc_dapm_route audio_i2s_map[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07003253 {"SLIM RX1", NULL, "RX_I2S_CLK"},
3254 {"SLIM RX2", NULL, "RX_I2S_CLK"},
3255 {"SLIM RX3", NULL, "RX_I2S_CLK"},
3256 {"SLIM RX4", NULL, "RX_I2S_CLK"},
3257
Venkat Sudhira41630a2012-10-27 00:57:31 -07003258 {"SLIM TX7 MUX", NULL, "TX_I2S_CLK"},
3259 {"SLIM TX8 MUX", NULL, "TX_I2S_CLK"},
3260 {"SLIM TX9 MUX", NULL, "TX_I2S_CLK"},
3261 {"SLIM TX10 MUX", NULL, "TX_I2S_CLK"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003262};
3263
Joonwoo Park559a5bf2013-02-15 14:46:36 -08003264static const struct snd_soc_dapm_route audio_i2s_map_1_0[] = {
3265 {"RX_I2S_CLK", NULL, "CDC_CONN"},
3266};
3267
3268static const struct snd_soc_dapm_route audio_i2s_map_2_0[] = {
3269 {"RX_I2S_CLK", NULL, "CDC_I2S_RX_CONN"},
3270};
3271
Kiran Kandic3b24402012-06-11 00:05:59 -07003272static const struct snd_soc_dapm_route audio_map[] = {
3273 /* SLIMBUS Connections */
Kuirong Wang906ac472012-07-09 12:54:44 -07003274 {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
3275 {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
3276 {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05003277 {"AIF4 VI", NULL, "SPK_OUT"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003278
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003279 /* MAD */
3280 {"AIF4 MAD", NULL, "CDC_CONN"},
Joonwoo Park9ead0e92013-03-18 11:33:33 -07003281 {"MADONOFF", "Switch", "MADINPUT"},
3282 {"AIF4 MAD", NULL, "MADONOFF"},
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003283
Kuirong Wang906ac472012-07-09 12:54:44 -07003284 /* SLIM_MIXER("AIF1_CAP Mixer"),*/
3285 {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3286 {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3287 {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3288 {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3289 {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3290 {"AIF1_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3291 {"AIF1_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3292 {"AIF1_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3293 {"AIF1_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3294 {"AIF1_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3295 /* SLIM_MIXER("AIF2_CAP Mixer"),*/
3296 {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3297 {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3298 {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3299 {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3300 {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3301 {"AIF2_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3302 {"AIF2_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3303 {"AIF2_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3304 {"AIF2_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3305 {"AIF2_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3306 /* SLIM_MIXER("AIF3_CAP Mixer"),*/
3307 {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
3308 {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
3309 {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
3310 {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
3311 {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
3312 {"AIF3_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
3313 {"AIF3_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
3314 {"AIF3_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
3315 {"AIF3_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
3316 {"AIF3_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
3317
Kiran Kandic3b24402012-06-11 00:05:59 -07003318 {"SLIM TX1 MUX", "DEC1", "DEC1 MUX"},
3319
Kiran Kandic3b24402012-06-11 00:05:59 -07003320 {"SLIM TX2 MUX", "DEC2", "DEC2 MUX"},
3321
Kiran Kandic3b24402012-06-11 00:05:59 -07003322 {"SLIM TX3 MUX", "DEC3", "DEC3 MUX"},
3323 {"SLIM TX3 MUX", "RMIX1", "RX1 MIX1"},
3324 {"SLIM TX3 MUX", "RMIX2", "RX2 MIX1"},
3325 {"SLIM TX3 MUX", "RMIX3", "RX3 MIX1"},
3326 {"SLIM TX3 MUX", "RMIX4", "RX4 MIX1"},
3327 {"SLIM TX3 MUX", "RMIX5", "RX5 MIX1"},
3328 {"SLIM TX3 MUX", "RMIX6", "RX6 MIX1"},
3329 {"SLIM TX3 MUX", "RMIX7", "RX7 MIX1"},
3330
Kiran Kandic3b24402012-06-11 00:05:59 -07003331 {"SLIM TX4 MUX", "DEC4", "DEC4 MUX"},
3332
Kiran Kandic3b24402012-06-11 00:05:59 -07003333 {"SLIM TX5 MUX", "DEC5", "DEC5 MUX"},
3334 {"SLIM TX5 MUX", "RMIX1", "RX1 MIX1"},
3335 {"SLIM TX5 MUX", "RMIX2", "RX2 MIX1"},
3336 {"SLIM TX5 MUX", "RMIX3", "RX3 MIX1"},
3337 {"SLIM TX5 MUX", "RMIX4", "RX4 MIX1"},
3338 {"SLIM TX5 MUX", "RMIX5", "RX5 MIX1"},
3339 {"SLIM TX5 MUX", "RMIX6", "RX6 MIX1"},
3340 {"SLIM TX5 MUX", "RMIX7", "RX7 MIX1"},
3341
Kiran Kandic3b24402012-06-11 00:05:59 -07003342 {"SLIM TX6 MUX", "DEC6", "DEC6 MUX"},
3343
Kiran Kandic3b24402012-06-11 00:05:59 -07003344 {"SLIM TX7 MUX", "DEC1", "DEC1 MUX"},
3345 {"SLIM TX7 MUX", "DEC2", "DEC2 MUX"},
3346 {"SLIM TX7 MUX", "DEC3", "DEC3 MUX"},
3347 {"SLIM TX7 MUX", "DEC4", "DEC4 MUX"},
3348 {"SLIM TX7 MUX", "DEC5", "DEC5 MUX"},
3349 {"SLIM TX7 MUX", "DEC6", "DEC6 MUX"},
3350 {"SLIM TX7 MUX", "DEC7", "DEC7 MUX"},
3351 {"SLIM TX7 MUX", "DEC8", "DEC8 MUX"},
3352 {"SLIM TX7 MUX", "DEC9", "DEC9 MUX"},
3353 {"SLIM TX7 MUX", "DEC10", "DEC10 MUX"},
3354 {"SLIM TX7 MUX", "RMIX1", "RX1 MIX1"},
3355 {"SLIM TX7 MUX", "RMIX2", "RX2 MIX1"},
3356 {"SLIM TX7 MUX", "RMIX3", "RX3 MIX1"},
3357 {"SLIM TX7 MUX", "RMIX4", "RX4 MIX1"},
3358 {"SLIM TX7 MUX", "RMIX5", "RX5 MIX1"},
3359 {"SLIM TX7 MUX", "RMIX6", "RX6 MIX1"},
3360 {"SLIM TX7 MUX", "RMIX7", "RX7 MIX1"},
3361
Kiran Kandic3b24402012-06-11 00:05:59 -07003362 {"SLIM TX8 MUX", "DEC1", "DEC1 MUX"},
3363 {"SLIM TX8 MUX", "DEC2", "DEC2 MUX"},
3364 {"SLIM TX8 MUX", "DEC3", "DEC3 MUX"},
3365 {"SLIM TX8 MUX", "DEC4", "DEC4 MUX"},
3366 {"SLIM TX8 MUX", "DEC5", "DEC5 MUX"},
3367 {"SLIM TX8 MUX", "DEC6", "DEC6 MUX"},
3368 {"SLIM TX8 MUX", "DEC7", "DEC7 MUX"},
3369 {"SLIM TX8 MUX", "DEC8", "DEC8 MUX"},
3370 {"SLIM TX8 MUX", "DEC9", "DEC9 MUX"},
3371 {"SLIM TX8 MUX", "DEC10", "DEC10 MUX"},
3372
Kiran Kandic3b24402012-06-11 00:05:59 -07003373 {"SLIM TX9 MUX", "DEC1", "DEC1 MUX"},
3374 {"SLIM TX9 MUX", "DEC2", "DEC2 MUX"},
3375 {"SLIM TX9 MUX", "DEC3", "DEC3 MUX"},
3376 {"SLIM TX9 MUX", "DEC4", "DEC4 MUX"},
3377 {"SLIM TX9 MUX", "DEC5", "DEC5 MUX"},
3378 {"SLIM TX9 MUX", "DEC6", "DEC6 MUX"},
3379 {"SLIM TX9 MUX", "DEC7", "DEC7 MUX"},
3380 {"SLIM TX9 MUX", "DEC8", "DEC8 MUX"},
3381 {"SLIM TX9 MUX", "DEC9", "DEC9 MUX"},
3382 {"SLIM TX9 MUX", "DEC10", "DEC10 MUX"},
3383
Kiran Kandic3b24402012-06-11 00:05:59 -07003384 {"SLIM TX10 MUX", "DEC1", "DEC1 MUX"},
3385 {"SLIM TX10 MUX", "DEC2", "DEC2 MUX"},
3386 {"SLIM TX10 MUX", "DEC3", "DEC3 MUX"},
3387 {"SLIM TX10 MUX", "DEC4", "DEC4 MUX"},
3388 {"SLIM TX10 MUX", "DEC5", "DEC5 MUX"},
3389 {"SLIM TX10 MUX", "DEC6", "DEC6 MUX"},
3390 {"SLIM TX10 MUX", "DEC7", "DEC7 MUX"},
3391 {"SLIM TX10 MUX", "DEC8", "DEC8 MUX"},
3392 {"SLIM TX10 MUX", "DEC9", "DEC9 MUX"},
3393 {"SLIM TX10 MUX", "DEC10", "DEC10 MUX"},
3394
3395 /* Earpiece (RX MIX1) */
3396 {"EAR", NULL, "EAR PA"},
3397 {"EAR PA", NULL, "EAR_PA_MIXER"},
3398 {"EAR_PA_MIXER", NULL, "DAC1"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003399 {"DAC1", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003400
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003401 {"ANC EAR", NULL, "ANC EAR PA"},
3402 {"ANC EAR PA", NULL, "EAR_PA_MIXER"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003403 {"ANC1 FB MUX", "EAR_HPH_L", "RX1 MIX2"},
3404 {"ANC1 FB MUX", "EAR_LINE_1", "RX2 MIX2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003405
3406 /* Headset (RX MIX1 and RX MIX2) */
3407 {"HEADPHONE", NULL, "HPHL"},
3408 {"HEADPHONE", NULL, "HPHR"},
3409
3410 {"HPHL", NULL, "HPHL_PA_MIXER"},
3411 {"HPHL_PA_MIXER", NULL, "HPHL DAC"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003412 {"HPHL DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003413
3414 {"HPHR", NULL, "HPHR_PA_MIXER"},
3415 {"HPHR_PA_MIXER", NULL, "HPHR DAC"},
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003416 {"HPHR DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003417
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003418 {"ANC HEADPHONE", NULL, "ANC HPHL"},
3419 {"ANC HEADPHONE", NULL, "ANC HPHR"},
3420
3421 {"ANC HPHL", NULL, "HPHL_PA_MIXER"},
3422 {"ANC HPHR", NULL, "HPHR_PA_MIXER"},
3423
Kiran Kandic3b24402012-06-11 00:05:59 -07003424 {"ANC1 MUX", "ADC1", "ADC1"},
3425 {"ANC1 MUX", "ADC2", "ADC2"},
3426 {"ANC1 MUX", "ADC3", "ADC3"},
3427 {"ANC1 MUX", "ADC4", "ADC4"},
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003428 {"ANC1 MUX", "DMIC1", "DMIC1"},
3429 {"ANC1 MUX", "DMIC2", "DMIC2"},
3430 {"ANC1 MUX", "DMIC3", "DMIC3"},
3431 {"ANC1 MUX", "DMIC4", "DMIC4"},
3432 {"ANC1 MUX", "DMIC5", "DMIC5"},
3433 {"ANC1 MUX", "DMIC6", "DMIC6"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003434 {"ANC2 MUX", "ADC1", "ADC1"},
3435 {"ANC2 MUX", "ADC2", "ADC2"},
3436 {"ANC2 MUX", "ADC3", "ADC3"},
3437 {"ANC2 MUX", "ADC4", "ADC4"},
3438
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003439 {"ANC HPHR", NULL, "CDC_CONN"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003440
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003441 {"DAC1", "Switch", "CLASS_H_DSM MUX"},
3442 {"HPHL DAC", "Switch", "CLASS_H_DSM MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003443 {"HPHR DAC", NULL, "RX2 CHAIN"},
3444
3445 {"LINEOUT1", NULL, "LINEOUT1 PA"},
3446 {"LINEOUT2", NULL, "LINEOUT2 PA"},
3447 {"LINEOUT3", NULL, "LINEOUT3 PA"},
3448 {"LINEOUT4", NULL, "LINEOUT4 PA"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003449 {"SPK_OUT", NULL, "SPK PA"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003450
3451 {"LINEOUT1 PA", NULL, "LINEOUT1_PA_MIXER"},
3452 {"LINEOUT1_PA_MIXER", NULL, "LINEOUT1 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003453
Kiran Kandic3b24402012-06-11 00:05:59 -07003454 {"LINEOUT2 PA", NULL, "LINEOUT2_PA_MIXER"},
3455 {"LINEOUT2_PA_MIXER", NULL, "LINEOUT2 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003456
Kiran Kandic3b24402012-06-11 00:05:59 -07003457 {"LINEOUT3 PA", NULL, "LINEOUT3_PA_MIXER"},
3458 {"LINEOUT3_PA_MIXER", NULL, "LINEOUT3 DAC"},
Tanya Finkelfe634462012-10-23 22:12:07 +02003459
Kiran Kandic3b24402012-06-11 00:05:59 -07003460 {"LINEOUT4 PA", NULL, "LINEOUT4_PA_MIXER"},
3461 {"LINEOUT4_PA_MIXER", NULL, "LINEOUT4 DAC"},
3462
3463 {"LINEOUT1 DAC", NULL, "RX3 MIX1"},
3464
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02003465 {"RDAC5 MUX", "DEM3_INV", "RX3 MIX1"},
3466 {"RDAC5 MUX", "DEM4", "RX4 MIX1"},
3467
3468 {"LINEOUT3 DAC", NULL, "RDAC5 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003469
3470 {"LINEOUT2 DAC", NULL, "RX5 MIX1"},
3471
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02003472 {"RDAC7 MUX", "DEM5_INV", "RX5 MIX1"},
3473 {"RDAC7 MUX", "DEM6", "RX6 MIX1"},
3474
3475 {"LINEOUT4 DAC", NULL, "RDAC7 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003476
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003477 {"SPK PA", NULL, "SPK DAC"},
Kiran Kandid2b46332012-10-05 12:04:00 -07003478 {"SPK DAC", NULL, "RX7 MIX2"},
Joonwoo Park125cd4e2012-12-11 15:16:11 -08003479 {"SPK DAC", NULL, "VDD_SPKDRV"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003480
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08003481 {"CLASS_H_DSM MUX", "DSM_HPHL_RX1", "RX1 CHAIN"},
3482
Kiran Kandic3b24402012-06-11 00:05:59 -07003483 {"RX1 CHAIN", NULL, "RX1 MIX2"},
3484 {"RX2 CHAIN", NULL, "RX2 MIX2"},
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003485 {"RX1 MIX2", NULL, "ANC1 MUX"},
3486 {"RX2 MIX2", NULL, "ANC2 MUX"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003487
Kiran Kandic3b24402012-06-11 00:05:59 -07003488 {"LINEOUT1 DAC", NULL, "RX_BIAS"},
3489 {"LINEOUT2 DAC", NULL, "RX_BIAS"},
3490 {"LINEOUT3 DAC", NULL, "RX_BIAS"},
3491 {"LINEOUT4 DAC", NULL, "RX_BIAS"},
Joonwoo Park7680b9f2012-07-13 11:36:48 -07003492 {"SPK DAC", NULL, "RX_BIAS"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003493
Joonwoo Parkc7731432012-10-17 12:41:44 -07003494 {"RX7 MIX1", NULL, "COMP0_CLK"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003495 {"RX1 MIX1", NULL, "COMP1_CLK"},
3496 {"RX2 MIX1", NULL, "COMP1_CLK"},
3497 {"RX3 MIX1", NULL, "COMP2_CLK"},
3498 {"RX5 MIX1", NULL, "COMP2_CLK"},
3499
Kiran Kandic3b24402012-06-11 00:05:59 -07003500 {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
3501 {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
3502 {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
3503 {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
3504 {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
3505 {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
3506 {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
3507 {"RX4 MIX1", NULL, "RX4 MIX1 INP1"},
3508 {"RX4 MIX1", NULL, "RX4 MIX1 INP2"},
3509 {"RX5 MIX1", NULL, "RX5 MIX1 INP1"},
3510 {"RX5 MIX1", NULL, "RX5 MIX1 INP2"},
3511 {"RX6 MIX1", NULL, "RX6 MIX1 INP1"},
3512 {"RX6 MIX1", NULL, "RX6 MIX1 INP2"},
3513 {"RX7 MIX1", NULL, "RX7 MIX1 INP1"},
3514 {"RX7 MIX1", NULL, "RX7 MIX1 INP2"},
3515 {"RX1 MIX2", NULL, "RX1 MIX1"},
3516 {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
3517 {"RX1 MIX2", NULL, "RX1 MIX2 INP2"},
3518 {"RX2 MIX2", NULL, "RX2 MIX1"},
3519 {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
3520 {"RX2 MIX2", NULL, "RX2 MIX2 INP2"},
3521 {"RX7 MIX2", NULL, "RX7 MIX1"},
3522 {"RX7 MIX2", NULL, "RX7 MIX2 INP1"},
3523 {"RX7 MIX2", NULL, "RX7 MIX2 INP2"},
3524
Kuirong Wang906ac472012-07-09 12:54:44 -07003525 /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
3526 {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
3527 {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
3528 {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
3529 {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
3530 {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
3531 {"SLIM RX6 MUX", "AIF1_PB", "AIF1 PB"},
3532 {"SLIM RX7 MUX", "AIF1_PB", "AIF1 PB"},
3533 /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
3534 {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
3535 {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
3536 {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
3537 {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
3538 {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
3539 {"SLIM RX6 MUX", "AIF2_PB", "AIF2 PB"},
3540 {"SLIM RX7 MUX", "AIF2_PB", "AIF2 PB"},
3541 /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
3542 {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
3543 {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
3544 {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
3545 {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
3546 {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
3547 {"SLIM RX6 MUX", "AIF3_PB", "AIF3 PB"},
3548 {"SLIM RX7 MUX", "AIF3_PB", "AIF3 PB"},
3549
3550 {"SLIM RX1", NULL, "SLIM RX1 MUX"},
3551 {"SLIM RX2", NULL, "SLIM RX2 MUX"},
3552 {"SLIM RX3", NULL, "SLIM RX3 MUX"},
3553 {"SLIM RX4", NULL, "SLIM RX4 MUX"},
3554 {"SLIM RX5", NULL, "SLIM RX5 MUX"},
3555 {"SLIM RX6", NULL, "SLIM RX6 MUX"},
3556 {"SLIM RX7", NULL, "SLIM RX7 MUX"},
3557
Kiran Kandic3b24402012-06-11 00:05:59 -07003558 {"RX1 MIX1 INP1", "RX1", "SLIM RX1"},
3559 {"RX1 MIX1 INP1", "RX2", "SLIM RX2"},
3560 {"RX1 MIX1 INP1", "RX3", "SLIM RX3"},
3561 {"RX1 MIX1 INP1", "RX4", "SLIM RX4"},
3562 {"RX1 MIX1 INP1", "RX5", "SLIM RX5"},
3563 {"RX1 MIX1 INP1", "RX6", "SLIM RX6"},
3564 {"RX1 MIX1 INP1", "RX7", "SLIM RX7"},
3565 {"RX1 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003566 {"RX1 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003567 {"RX1 MIX1 INP2", "RX1", "SLIM RX1"},
3568 {"RX1 MIX1 INP2", "RX2", "SLIM RX2"},
3569 {"RX1 MIX1 INP2", "RX3", "SLIM RX3"},
3570 {"RX1 MIX1 INP2", "RX4", "SLIM RX4"},
3571 {"RX1 MIX1 INP2", "RX5", "SLIM RX5"},
3572 {"RX1 MIX1 INP2", "RX6", "SLIM RX6"},
3573 {"RX1 MIX1 INP2", "RX7", "SLIM RX7"},
3574 {"RX1 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003575 {"RX1 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003576 {"RX1 MIX1 INP3", "RX1", "SLIM RX1"},
3577 {"RX1 MIX1 INP3", "RX2", "SLIM RX2"},
3578 {"RX1 MIX1 INP3", "RX3", "SLIM RX3"},
3579 {"RX1 MIX1 INP3", "RX4", "SLIM RX4"},
3580 {"RX1 MIX1 INP3", "RX5", "SLIM RX5"},
3581 {"RX1 MIX1 INP3", "RX6", "SLIM RX6"},
3582 {"RX1 MIX1 INP3", "RX7", "SLIM RX7"},
3583 {"RX2 MIX1 INP1", "RX1", "SLIM RX1"},
3584 {"RX2 MIX1 INP1", "RX2", "SLIM RX2"},
3585 {"RX2 MIX1 INP1", "RX3", "SLIM RX3"},
3586 {"RX2 MIX1 INP1", "RX4", "SLIM RX4"},
3587 {"RX2 MIX1 INP1", "RX5", "SLIM RX5"},
3588 {"RX2 MIX1 INP1", "RX6", "SLIM RX6"},
3589 {"RX2 MIX1 INP1", "RX7", "SLIM RX7"},
3590 {"RX2 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003591 {"RX2 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003592 {"RX2 MIX1 INP2", "RX1", "SLIM RX1"},
3593 {"RX2 MIX1 INP2", "RX2", "SLIM RX2"},
3594 {"RX2 MIX1 INP2", "RX3", "SLIM RX3"},
3595 {"RX2 MIX1 INP2", "RX4", "SLIM RX4"},
3596 {"RX2 MIX1 INP2", "RX5", "SLIM RX5"},
3597 {"RX2 MIX1 INP2", "RX6", "SLIM RX6"},
3598 {"RX2 MIX1 INP2", "RX7", "SLIM RX7"},
3599 {"RX2 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003600 {"RX2 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003601 {"RX3 MIX1 INP1", "RX1", "SLIM RX1"},
3602 {"RX3 MIX1 INP1", "RX2", "SLIM RX2"},
3603 {"RX3 MIX1 INP1", "RX3", "SLIM RX3"},
3604 {"RX3 MIX1 INP1", "RX4", "SLIM RX4"},
3605 {"RX3 MIX1 INP1", "RX5", "SLIM RX5"},
3606 {"RX3 MIX1 INP1", "RX6", "SLIM RX6"},
3607 {"RX3 MIX1 INP1", "RX7", "SLIM RX7"},
3608 {"RX3 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003609 {"RX3 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003610 {"RX3 MIX1 INP2", "RX1", "SLIM RX1"},
3611 {"RX3 MIX1 INP2", "RX2", "SLIM RX2"},
3612 {"RX3 MIX1 INP2", "RX3", "SLIM RX3"},
3613 {"RX3 MIX1 INP2", "RX4", "SLIM RX4"},
3614 {"RX3 MIX1 INP2", "RX5", "SLIM RX5"},
3615 {"RX3 MIX1 INP2", "RX6", "SLIM RX6"},
3616 {"RX3 MIX1 INP2", "RX7", "SLIM RX7"},
3617 {"RX3 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003618 {"RX3 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003619 {"RX4 MIX1 INP1", "RX1", "SLIM RX1"},
3620 {"RX4 MIX1 INP1", "RX2", "SLIM RX2"},
3621 {"RX4 MIX1 INP1", "RX3", "SLIM RX3"},
3622 {"RX4 MIX1 INP1", "RX4", "SLIM RX4"},
3623 {"RX4 MIX1 INP1", "RX5", "SLIM RX5"},
3624 {"RX4 MIX1 INP1", "RX6", "SLIM RX6"},
3625 {"RX4 MIX1 INP1", "RX7", "SLIM RX7"},
3626 {"RX4 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003627 {"RX4 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003628 {"RX4 MIX1 INP2", "RX1", "SLIM RX1"},
3629 {"RX4 MIX1 INP2", "RX2", "SLIM RX2"},
3630 {"RX4 MIX1 INP2", "RX3", "SLIM RX3"},
3631 {"RX4 MIX1 INP2", "RX5", "SLIM RX5"},
3632 {"RX4 MIX1 INP2", "RX4", "SLIM RX4"},
3633 {"RX4 MIX1 INP2", "RX6", "SLIM RX6"},
3634 {"RX4 MIX1 INP2", "RX7", "SLIM RX7"},
3635 {"RX4 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003636 {"RX4 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003637 {"RX5 MIX1 INP1", "RX1", "SLIM RX1"},
3638 {"RX5 MIX1 INP1", "RX2", "SLIM RX2"},
3639 {"RX5 MIX1 INP1", "RX3", "SLIM RX3"},
3640 {"RX5 MIX1 INP1", "RX4", "SLIM RX4"},
3641 {"RX5 MIX1 INP1", "RX5", "SLIM RX5"},
3642 {"RX5 MIX1 INP1", "RX6", "SLIM RX6"},
3643 {"RX5 MIX1 INP1", "RX7", "SLIM RX7"},
3644 {"RX5 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003645 {"RX5 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003646 {"RX5 MIX1 INP2", "RX1", "SLIM RX1"},
3647 {"RX5 MIX1 INP2", "RX2", "SLIM RX2"},
3648 {"RX5 MIX1 INP2", "RX3", "SLIM RX3"},
3649 {"RX5 MIX1 INP2", "RX4", "SLIM RX4"},
3650 {"RX5 MIX1 INP2", "RX5", "SLIM RX5"},
3651 {"RX5 MIX1 INP2", "RX6", "SLIM RX6"},
3652 {"RX5 MIX1 INP2", "RX7", "SLIM RX7"},
3653 {"RX5 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003654 {"RX5 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003655 {"RX6 MIX1 INP1", "RX1", "SLIM RX1"},
3656 {"RX6 MIX1 INP1", "RX2", "SLIM RX2"},
3657 {"RX6 MIX1 INP1", "RX3", "SLIM RX3"},
3658 {"RX6 MIX1 INP1", "RX4", "SLIM RX4"},
3659 {"RX6 MIX1 INP1", "RX5", "SLIM RX5"},
3660 {"RX6 MIX1 INP1", "RX6", "SLIM RX6"},
3661 {"RX6 MIX1 INP1", "RX7", "SLIM RX7"},
3662 {"RX6 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003663 {"RX6 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003664 {"RX6 MIX1 INP2", "RX1", "SLIM RX1"},
3665 {"RX6 MIX1 INP2", "RX2", "SLIM RX2"},
3666 {"RX6 MIX1 INP2", "RX3", "SLIM RX3"},
3667 {"RX6 MIX1 INP2", "RX4", "SLIM RX4"},
3668 {"RX6 MIX1 INP2", "RX5", "SLIM RX5"},
3669 {"RX6 MIX1 INP2", "RX6", "SLIM RX6"},
3670 {"RX6 MIX1 INP2", "RX7", "SLIM RX7"},
3671 {"RX6 MIX1 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003672 {"RX6 MIX1 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003673 {"RX7 MIX1 INP1", "RX1", "SLIM RX1"},
3674 {"RX7 MIX1 INP1", "RX2", "SLIM RX2"},
3675 {"RX7 MIX1 INP1", "RX3", "SLIM RX3"},
3676 {"RX7 MIX1 INP1", "RX4", "SLIM RX4"},
3677 {"RX7 MIX1 INP1", "RX5", "SLIM RX5"},
3678 {"RX7 MIX1 INP1", "RX6", "SLIM RX6"},
3679 {"RX7 MIX1 INP1", "RX7", "SLIM RX7"},
3680 {"RX7 MIX1 INP1", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003681 {"RX7 MIX1 INP1", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003682 {"RX7 MIX1 INP2", "RX1", "SLIM RX1"},
3683 {"RX7 MIX1 INP2", "RX2", "SLIM RX2"},
3684 {"RX7 MIX1 INP2", "RX3", "SLIM RX3"},
3685 {"RX7 MIX1 INP2", "RX4", "SLIM RX4"},
3686 {"RX7 MIX1 INP2", "RX5", "SLIM RX5"},
3687 {"RX7 MIX1 INP2", "RX6", "SLIM RX6"},
3688 {"RX7 MIX1 INP2", "RX7", "SLIM RX7"},
3689 {"RX7 MIX1 INP2", "IIR1", "IIR1"},
3690 {"RX1 MIX2 INP1", "IIR1", "IIR1"},
3691 {"RX1 MIX2 INP2", "IIR1", "IIR1"},
3692 {"RX2 MIX2 INP1", "IIR1", "IIR1"},
3693 {"RX2 MIX2 INP2", "IIR1", "IIR1"},
3694 {"RX7 MIX2 INP1", "IIR1", "IIR1"},
3695 {"RX7 MIX2 INP2", "IIR1", "IIR1"},
Fred Oh456fcb52013-02-28 19:08:15 -08003696 {"RX7 MIX1 INP2", "IIR2", "IIR2"},
3697 {"RX1 MIX2 INP1", "IIR2", "IIR2"},
3698 {"RX1 MIX2 INP2", "IIR2", "IIR2"},
3699 {"RX2 MIX2 INP1", "IIR2", "IIR2"},
3700 {"RX2 MIX2 INP2", "IIR2", "IIR2"},
3701 {"RX7 MIX2 INP1", "IIR2", "IIR2"},
3702 {"RX7 MIX2 INP2", "IIR2", "IIR2"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003703
3704 /* Decimator Inputs */
3705 {"DEC1 MUX", "DMIC1", "DMIC1"},
3706 {"DEC1 MUX", "ADC6", "ADC6"},
3707 {"DEC1 MUX", NULL, "CDC_CONN"},
3708 {"DEC2 MUX", "DMIC2", "DMIC2"},
3709 {"DEC2 MUX", "ADC5", "ADC5"},
3710 {"DEC2 MUX", NULL, "CDC_CONN"},
3711 {"DEC3 MUX", "DMIC3", "DMIC3"},
3712 {"DEC3 MUX", "ADC4", "ADC4"},
3713 {"DEC3 MUX", NULL, "CDC_CONN"},
3714 {"DEC4 MUX", "DMIC4", "DMIC4"},
3715 {"DEC4 MUX", "ADC3", "ADC3"},
3716 {"DEC4 MUX", NULL, "CDC_CONN"},
3717 {"DEC5 MUX", "DMIC5", "DMIC5"},
3718 {"DEC5 MUX", "ADC2", "ADC2"},
3719 {"DEC5 MUX", NULL, "CDC_CONN"},
3720 {"DEC6 MUX", "DMIC6", "DMIC6"},
3721 {"DEC6 MUX", "ADC1", "ADC1"},
3722 {"DEC6 MUX", NULL, "CDC_CONN"},
3723 {"DEC7 MUX", "DMIC1", "DMIC1"},
3724 {"DEC7 MUX", "DMIC6", "DMIC6"},
3725 {"DEC7 MUX", "ADC1", "ADC1"},
3726 {"DEC7 MUX", "ADC6", "ADC6"},
3727 {"DEC7 MUX", NULL, "CDC_CONN"},
3728 {"DEC8 MUX", "DMIC2", "DMIC2"},
3729 {"DEC8 MUX", "DMIC5", "DMIC5"},
3730 {"DEC8 MUX", "ADC2", "ADC2"},
3731 {"DEC8 MUX", "ADC5", "ADC5"},
3732 {"DEC8 MUX", NULL, "CDC_CONN"},
3733 {"DEC9 MUX", "DMIC4", "DMIC4"},
3734 {"DEC9 MUX", "DMIC5", "DMIC5"},
3735 {"DEC9 MUX", "ADC2", "ADC2"},
3736 {"DEC9 MUX", "ADC3", "ADC3"},
3737 {"DEC9 MUX", NULL, "CDC_CONN"},
3738 {"DEC10 MUX", "DMIC3", "DMIC3"},
3739 {"DEC10 MUX", "DMIC6", "DMIC6"},
3740 {"DEC10 MUX", "ADC1", "ADC1"},
3741 {"DEC10 MUX", "ADC4", "ADC4"},
3742 {"DEC10 MUX", NULL, "CDC_CONN"},
3743
3744 /* ADC Connections */
3745 {"ADC1", NULL, "AMIC1"},
3746 {"ADC2", NULL, "AMIC2"},
3747 {"ADC3", NULL, "AMIC3"},
3748 {"ADC4", NULL, "AMIC4"},
3749 {"ADC5", NULL, "AMIC5"},
3750 {"ADC6", NULL, "AMIC6"},
3751
3752 /* AUX PGA Connections */
Kiran Kandic3b24402012-06-11 00:05:59 -07003753 {"EAR_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
Kiran Kandi4c56c592012-07-25 11:04:55 -07003754 {"HPHL_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3755 {"HPHR_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
3756 {"LINEOUT1_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3757 {"LINEOUT2_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
3758 {"LINEOUT3_PA_MIXER", "AUX_PGA_L Switch", "AUX_PGA_Left"},
3759 {"LINEOUT4_PA_MIXER", "AUX_PGA_R Switch", "AUX_PGA_Right"},
Kiran Kandic3b24402012-06-11 00:05:59 -07003760 {"AUX_PGA_Left", NULL, "AMIC5"},
3761 {"AUX_PGA_Right", NULL, "AMIC6"},
3762
Kiran Kandic3b24402012-06-11 00:05:59 -07003763 {"IIR1", NULL, "IIR1 INP1 MUX"},
3764 {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
3765 {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
3766 {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
3767 {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
3768 {"IIR1 INP1 MUX", "DEC5", "DEC5 MUX"},
3769 {"IIR1 INP1 MUX", "DEC6", "DEC6 MUX"},
3770 {"IIR1 INP1 MUX", "DEC7", "DEC7 MUX"},
3771 {"IIR1 INP1 MUX", "DEC8", "DEC8 MUX"},
3772 {"IIR1 INP1 MUX", "DEC9", "DEC9 MUX"},
3773 {"IIR1 INP1 MUX", "DEC10", "DEC10 MUX"},
3774
Fred Oh456fcb52013-02-28 19:08:15 -08003775 {"IIR2", NULL, "IIR2 INP1 MUX"},
3776 {"IIR2 INP1 MUX", "DEC1", "DEC1 MUX"},
3777 {"IIR2 INP1 MUX", "DEC2", "DEC2 MUX"},
3778 {"IIR2 INP1 MUX", "DEC3", "DEC3 MUX"},
3779 {"IIR2 INP1 MUX", "DEC4", "DEC4 MUX"},
3780 {"IIR2 INP1 MUX", "DEC5", "DEC5 MUX"},
3781 {"IIR2 INP1 MUX", "DEC6", "DEC6 MUX"},
3782 {"IIR2 INP1 MUX", "DEC7", "DEC7 MUX"},
3783 {"IIR2 INP1 MUX", "DEC8", "DEC8 MUX"},
3784 {"IIR2 INP1 MUX", "DEC9", "DEC9 MUX"},
3785 {"IIR2 INP1 MUX", "DEC10", "DEC10 MUX"},
3786
Kiran Kandic3b24402012-06-11 00:05:59 -07003787 {"MIC BIAS1 Internal1", NULL, "LDO_H"},
3788 {"MIC BIAS1 Internal2", NULL, "LDO_H"},
3789 {"MIC BIAS1 External", NULL, "LDO_H"},
3790 {"MIC BIAS2 Internal1", NULL, "LDO_H"},
3791 {"MIC BIAS2 Internal2", NULL, "LDO_H"},
3792 {"MIC BIAS2 Internal3", NULL, "LDO_H"},
3793 {"MIC BIAS2 External", NULL, "LDO_H"},
3794 {"MIC BIAS3 Internal1", NULL, "LDO_H"},
3795 {"MIC BIAS3 Internal2", NULL, "LDO_H"},
3796 {"MIC BIAS3 External", NULL, "LDO_H"},
3797 {"MIC BIAS4 External", NULL, "LDO_H"},
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05003798
Kiran Kandic3b24402012-06-11 00:05:59 -07003799};
3800
3801static int taiko_readable(struct snd_soc_codec *ssc, unsigned int reg)
3802{
3803 return taiko_reg_readable[reg];
3804}
3805
3806static bool taiko_is_digital_gain_register(unsigned int reg)
3807{
3808 bool rtn = false;
3809 switch (reg) {
3810 case TAIKO_A_CDC_RX1_VOL_CTL_B2_CTL:
3811 case TAIKO_A_CDC_RX2_VOL_CTL_B2_CTL:
3812 case TAIKO_A_CDC_RX3_VOL_CTL_B2_CTL:
3813 case TAIKO_A_CDC_RX4_VOL_CTL_B2_CTL:
3814 case TAIKO_A_CDC_RX5_VOL_CTL_B2_CTL:
3815 case TAIKO_A_CDC_RX6_VOL_CTL_B2_CTL:
3816 case TAIKO_A_CDC_RX7_VOL_CTL_B2_CTL:
3817 case TAIKO_A_CDC_TX1_VOL_CTL_GAIN:
3818 case TAIKO_A_CDC_TX2_VOL_CTL_GAIN:
3819 case TAIKO_A_CDC_TX3_VOL_CTL_GAIN:
3820 case TAIKO_A_CDC_TX4_VOL_CTL_GAIN:
3821 case TAIKO_A_CDC_TX5_VOL_CTL_GAIN:
3822 case TAIKO_A_CDC_TX6_VOL_CTL_GAIN:
3823 case TAIKO_A_CDC_TX7_VOL_CTL_GAIN:
3824 case TAIKO_A_CDC_TX8_VOL_CTL_GAIN:
3825 case TAIKO_A_CDC_TX9_VOL_CTL_GAIN:
3826 case TAIKO_A_CDC_TX10_VOL_CTL_GAIN:
3827 rtn = true;
3828 break;
3829 default:
3830 break;
3831 }
3832 return rtn;
3833}
3834
3835static int taiko_volatile(struct snd_soc_codec *ssc, unsigned int reg)
3836{
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003837 int i;
3838
Kiran Kandic3b24402012-06-11 00:05:59 -07003839 /* Registers lower than 0x100 are top level registers which can be
3840 * written by the Taiko core driver.
3841 */
3842
3843 if ((reg >= TAIKO_A_CDC_MBHC_EN_CTL) || (reg < 0x100))
3844 return 1;
3845
3846 /* IIR Coeff registers are not cacheable */
3847 if ((reg >= TAIKO_A_CDC_IIR1_COEF_B1_CTL) &&
3848 (reg <= TAIKO_A_CDC_IIR2_COEF_B2_CTL))
3849 return 1;
3850
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08003851 /* ANC filter registers are not cacheable */
3852 if ((reg >= TAIKO_A_CDC_ANC1_IIR_B1_CTL) &&
3853 (reg <= TAIKO_A_CDC_ANC1_LPF_B2_CTL))
3854 return 1;
3855 if ((reg >= TAIKO_A_CDC_ANC2_IIR_B1_CTL) &&
3856 (reg <= TAIKO_A_CDC_ANC2_LPF_B2_CTL))
3857 return 1;
3858
Kiran Kandic3b24402012-06-11 00:05:59 -07003859 /* Digital gain register is not cacheable so we have to write
3860 * the setting even it is the same
3861 */
3862 if (taiko_is_digital_gain_register(reg))
3863 return 1;
3864
3865 /* HPH status registers */
3866 if (reg == TAIKO_A_RX_HPH_L_STATUS || reg == TAIKO_A_RX_HPH_R_STATUS)
3867 return 1;
3868
Joonwoo Parka8890262012-10-15 12:04:27 -07003869 if (reg == TAIKO_A_MBHC_INSERT_DET_STATUS)
3870 return 1;
3871
Joonwoo Park559a5bf2013-02-15 14:46:36 -08003872 switch (reg) {
3873 case TAIKO_A_CDC_SPKR_CLIPDET_VAL0:
3874 case TAIKO_A_CDC_SPKR_CLIPDET_VAL1:
3875 case TAIKO_A_CDC_SPKR_CLIPDET_VAL2:
3876 case TAIKO_A_CDC_SPKR_CLIPDET_VAL3:
3877 case TAIKO_A_CDC_SPKR_CLIPDET_VAL4:
3878 case TAIKO_A_CDC_SPKR_CLIPDET_VAL5:
3879 case TAIKO_A_CDC_SPKR_CLIPDET_VAL6:
3880 case TAIKO_A_CDC_SPKR_CLIPDET_VAL7:
3881 case TAIKO_A_CDC_VBAT_GAIN_MON_VAL:
3882 return 1;
3883 }
3884
Damir Didjustodcfdff82013-03-21 23:26:41 -07003885 for (i = 0; i < ARRAY_SIZE(audio_reg_cfg); i++)
3886 if (audio_reg_cfg[i].reg_logical_addr -
Joonwoo Park1d05bb92013-03-07 16:55:06 -08003887 TAIKO_REGISTER_START_OFFSET == reg)
3888 return 1;
3889
Kiran Kandic3b24402012-06-11 00:05:59 -07003890 return 0;
3891}
3892
Kiran Kandic3b24402012-06-11 00:05:59 -07003893static int taiko_write(struct snd_soc_codec *codec, unsigned int reg,
3894 unsigned int value)
3895{
3896 int ret;
Kuirong Wang906ac472012-07-09 12:54:44 -07003897
3898 if (reg == SND_SOC_NOPM)
3899 return 0;
3900
Kiran Kandic3b24402012-06-11 00:05:59 -07003901 BUG_ON(reg > TAIKO_MAX_REGISTER);
3902
3903 if (!taiko_volatile(codec, reg)) {
3904 ret = snd_soc_cache_write(codec, reg, value);
3905 if (ret != 0)
3906 dev_err(codec->dev, "Cache write to %x failed: %d\n",
3907 reg, ret);
3908 }
3909
3910 return wcd9xxx_reg_write(codec->control_data, reg, value);
3911}
3912static unsigned int taiko_read(struct snd_soc_codec *codec,
3913 unsigned int reg)
3914{
3915 unsigned int val;
3916 int ret;
3917
Kuirong Wang906ac472012-07-09 12:54:44 -07003918 if (reg == SND_SOC_NOPM)
3919 return 0;
3920
Kiran Kandic3b24402012-06-11 00:05:59 -07003921 BUG_ON(reg > TAIKO_MAX_REGISTER);
3922
3923 if (!taiko_volatile(codec, reg) && taiko_readable(codec, reg) &&
3924 reg < codec->driver->reg_cache_size) {
3925 ret = snd_soc_cache_read(codec, reg, &val);
3926 if (ret >= 0) {
3927 return val;
3928 } else
3929 dev_err(codec->dev, "Cache read from %x failed: %d\n",
3930 reg, ret);
3931 }
3932
3933 val = wcd9xxx_reg_read(codec->control_data, reg);
3934 return val;
3935}
3936
Kiran Kandic3b24402012-06-11 00:05:59 -07003937static int taiko_startup(struct snd_pcm_substream *substream,
3938 struct snd_soc_dai *dai)
3939{
3940 struct wcd9xxx *taiko_core = dev_get_drvdata(dai->codec->dev->parent);
3941 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
3942 substream->name, substream->stream);
3943 if ((taiko_core != NULL) &&
3944 (taiko_core->dev != NULL) &&
3945 (taiko_core->dev->parent != NULL))
3946 pm_runtime_get_sync(taiko_core->dev->parent);
3947
3948 return 0;
3949}
3950
3951static void taiko_shutdown(struct snd_pcm_substream *substream,
3952 struct snd_soc_dai *dai)
3953{
3954 struct wcd9xxx *taiko_core = dev_get_drvdata(dai->codec->dev->parent);
3955 pr_debug("%s(): substream = %s stream = %d\n" , __func__,
3956 substream->name, substream->stream);
3957 if ((taiko_core != NULL) &&
3958 (taiko_core->dev != NULL) &&
3959 (taiko_core->dev->parent != NULL)) {
3960 pm_runtime_mark_last_busy(taiko_core->dev->parent);
3961 pm_runtime_put(taiko_core->dev->parent);
3962 }
3963}
3964
3965int taiko_mclk_enable(struct snd_soc_codec *codec, int mclk_enable, bool dapm)
3966{
3967 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
3968
3969 pr_debug("%s: mclk_enable = %u, dapm = %d\n", __func__, mclk_enable,
3970 dapm);
Joonwoo Parka8890262012-10-15 12:04:27 -07003971
3972 WCD9XXX_BCL_LOCK(&taiko->resmgr);
Kiran Kandic3b24402012-06-11 00:05:59 -07003973 if (mclk_enable) {
Joonwoo Parka8890262012-10-15 12:04:27 -07003974 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
3975 WCD9XXX_BANDGAP_AUDIO_MODE);
3976 wcd9xxx_resmgr_get_clk_block(&taiko->resmgr, WCD9XXX_CLK_MCLK);
Kiran Kandic3b24402012-06-11 00:05:59 -07003977 } else {
Joonwoo Parka8890262012-10-15 12:04:27 -07003978 /* Put clock and BG */
3979 wcd9xxx_resmgr_put_clk_block(&taiko->resmgr, WCD9XXX_CLK_MCLK);
3980 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
3981 WCD9XXX_BANDGAP_AUDIO_MODE);
Kiran Kandic3b24402012-06-11 00:05:59 -07003982 }
Joonwoo Parka8890262012-10-15 12:04:27 -07003983 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
3984
Kiran Kandic3b24402012-06-11 00:05:59 -07003985 return 0;
3986}
3987
3988static int taiko_set_dai_sysclk(struct snd_soc_dai *dai,
3989 int clk_id, unsigned int freq, int dir)
3990{
Venkat Sudhira50a3762012-11-26 12:12:15 -08003991 pr_debug("%s\n", __func__);
Kiran Kandic3b24402012-06-11 00:05:59 -07003992 return 0;
3993}
3994
3995static int taiko_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
3996{
3997 u8 val = 0;
3998 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
3999
4000 pr_debug("%s\n", __func__);
4001 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
4002 case SND_SOC_DAIFMT_CBS_CFS:
4003 /* CPU is master */
4004 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4005 if (dai->id == AIF1_CAP)
4006 snd_soc_update_bits(dai->codec,
4007 TAIKO_A_CDC_CLK_TX_I2S_CTL,
4008 TAIKO_I2S_MASTER_MODE_MASK, 0);
4009 else if (dai->id == AIF1_PB)
4010 snd_soc_update_bits(dai->codec,
4011 TAIKO_A_CDC_CLK_RX_I2S_CTL,
4012 TAIKO_I2S_MASTER_MODE_MASK, 0);
4013 }
4014 break;
4015 case SND_SOC_DAIFMT_CBM_CFM:
4016 /* CPU is slave */
4017 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4018 val = TAIKO_I2S_MASTER_MODE_MASK;
4019 if (dai->id == AIF1_CAP)
4020 snd_soc_update_bits(dai->codec,
4021 TAIKO_A_CDC_CLK_TX_I2S_CTL, val, val);
4022 else if (dai->id == AIF1_PB)
4023 snd_soc_update_bits(dai->codec,
4024 TAIKO_A_CDC_CLK_RX_I2S_CTL, val, val);
4025 }
4026 break;
4027 default:
4028 return -EINVAL;
4029 }
4030 return 0;
4031}
4032
4033static int taiko_set_channel_map(struct snd_soc_dai *dai,
4034 unsigned int tx_num, unsigned int *tx_slot,
4035 unsigned int rx_num, unsigned int *rx_slot)
4036
4037{
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004038 struct wcd9xxx_codec_dai_data *dai_data = NULL;
Kiran Kandic3b24402012-06-11 00:05:59 -07004039 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
Kuirong Wang906ac472012-07-09 12:54:44 -07004040 struct wcd9xxx *core = dev_get_drvdata(dai->codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07004041 if (!tx_slot && !rx_slot) {
4042 pr_err("%s: Invalid\n", __func__);
4043 return -EINVAL;
4044 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004045 pr_debug("%s(): dai_name = %s DAI-ID %x tx_ch %d rx_ch %d\n"
4046 "taiko->intf_type %d\n",
4047 __func__, dai->name, dai->id, tx_num, rx_num,
4048 taiko->intf_type);
Kiran Kandic3b24402012-06-11 00:05:59 -07004049
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004050 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
Kuirong Wang906ac472012-07-09 12:54:44 -07004051 wcd9xxx_init_slimslave(core, core->slim->laddr,
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004052 tx_num, tx_slot, rx_num, rx_slot);
4053 /*Reserve tx11 and tx12 for VI feedback path*/
4054 dai_data = &taiko->dai[AIF4_VIFEED];
4055 if (dai_data) {
4056 list_add_tail(&core->tx_chs[TAIKO_TX11].list,
4057 &dai_data->wcd9xxx_ch_list);
4058 list_add_tail(&core->tx_chs[TAIKO_TX12].list,
4059 &dai_data->wcd9xxx_ch_list);
4060 }
4061 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004062 return 0;
4063}
4064
4065static int taiko_get_channel_map(struct snd_soc_dai *dai,
4066 unsigned int *tx_num, unsigned int *tx_slot,
4067 unsigned int *rx_num, unsigned int *rx_slot)
4068
4069{
4070 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(dai->codec);
4071 u32 i = 0;
4072 struct wcd9xxx_ch *ch;
4073
4074 switch (dai->id) {
4075 case AIF1_PB:
4076 case AIF2_PB:
4077 case AIF3_PB:
4078 if (!rx_slot || !rx_num) {
4079 pr_err("%s: Invalid rx_slot %d or rx_num %d\n",
4080 __func__, (u32) rx_slot, (u32) rx_num);
4081 return -EINVAL;
Kiran Kandic3b24402012-06-11 00:05:59 -07004082 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004083 list_for_each_entry(ch, &taiko_p->dai[dai->id].wcd9xxx_ch_list,
4084 list) {
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05004085 pr_debug("%s: slot_num %u ch->ch_num %d\n",
4086 __func__, i, ch->ch_num);
Kuirong Wang906ac472012-07-09 12:54:44 -07004087 rx_slot[i++] = ch->ch_num;
4088 }
4089 pr_debug("%s: rx_num %d\n", __func__, i);
4090 *rx_num = i;
4091 break;
4092 case AIF1_CAP:
4093 case AIF2_CAP:
4094 case AIF3_CAP:
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004095 case AIF4_VIFEED:
Joonwoo Park1d05bb92013-03-07 16:55:06 -08004096 case AIF4_MAD_TX:
Kuirong Wang906ac472012-07-09 12:54:44 -07004097 if (!tx_slot || !tx_num) {
4098 pr_err("%s: Invalid tx_slot %d or tx_num %d\n",
4099 __func__, (u32) tx_slot, (u32) tx_num);
4100 return -EINVAL;
4101 }
4102 list_for_each_entry(ch, &taiko_p->dai[dai->id].wcd9xxx_ch_list,
4103 list) {
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05004104 pr_debug("%s: slot_num %u ch->ch_num %d\n",
4105 __func__, i, ch->ch_num);
Kuirong Wang906ac472012-07-09 12:54:44 -07004106 tx_slot[i++] = ch->ch_num;
4107 }
4108 pr_debug("%s: tx_num %d\n", __func__, i);
4109 *tx_num = i;
4110 break;
4111
4112 default:
4113 pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
4114 break;
4115 }
4116
4117 return 0;
4118}
4119
4120static int taiko_set_interpolator_rate(struct snd_soc_dai *dai,
4121 u8 rx_fs_rate_reg_val, u32 compander_fs, u32 sample_rate)
4122{
4123 u32 j;
4124 u8 rx_mix1_inp;
4125 u16 rx_mix_1_reg_1, rx_mix_1_reg_2;
4126 u16 rx_fs_reg;
4127 u8 rx_mix_1_reg_1_val, rx_mix_1_reg_2_val;
4128 struct snd_soc_codec *codec = dai->codec;
4129 struct wcd9xxx_ch *ch;
4130 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
4131
4132 list_for_each_entry(ch, &taiko->dai[dai->id].wcd9xxx_ch_list, list) {
4133 /* for RX port starting from 16 instead of 10 like tabla */
4134 rx_mix1_inp = ch->port + RX_MIX1_INP_SEL_RX1 -
4135 TAIKO_TX_PORT_NUMBER;
4136 if ((rx_mix1_inp < RX_MIX1_INP_SEL_RX1) ||
4137 (rx_mix1_inp > RX_MIX1_INP_SEL_RX7)) {
4138 pr_err("%s: Invalid TAIKO_RX%u port. Dai ID is %d\n",
4139 __func__, rx_mix1_inp - 5 , dai->id);
4140 return -EINVAL;
4141 }
4142
4143 rx_mix_1_reg_1 = TAIKO_A_CDC_CONN_RX1_B1_CTL;
4144
4145 for (j = 0; j < NUM_INTERPOLATORS; j++) {
4146 rx_mix_1_reg_2 = rx_mix_1_reg_1 + 1;
4147
4148 rx_mix_1_reg_1_val = snd_soc_read(codec,
4149 rx_mix_1_reg_1);
4150 rx_mix_1_reg_2_val = snd_soc_read(codec,
4151 rx_mix_1_reg_2);
4152
4153 if (((rx_mix_1_reg_1_val & 0x0F) == rx_mix1_inp) ||
4154 (((rx_mix_1_reg_1_val >> 4) & 0x0F)
4155 == rx_mix1_inp) ||
4156 ((rx_mix_1_reg_2_val & 0x0F) == rx_mix1_inp)) {
4157
4158 rx_fs_reg = TAIKO_A_CDC_RX1_B5_CTL + 8 * j;
4159
4160 pr_debug("%s: AIF_PB DAI(%d) connected to RX%u\n",
4161 __func__, dai->id, j + 1);
4162
4163 pr_debug("%s: set RX%u sample rate to %u\n",
4164 __func__, j + 1, sample_rate);
4165
4166 snd_soc_update_bits(codec, rx_fs_reg,
4167 0xE0, rx_fs_rate_reg_val);
4168
4169 if (comp_rx_path[j] < COMPANDER_MAX)
4170 taiko->comp_fs[comp_rx_path[j]]
4171 = compander_fs;
4172 }
Kuirong Wang94761952013-03-07 16:19:35 -08004173 if (j < 2)
Kuirong Wang906ac472012-07-09 12:54:44 -07004174 rx_mix_1_reg_1 += 3;
4175 else
4176 rx_mix_1_reg_1 += 2;
Kiran Kandic3b24402012-06-11 00:05:59 -07004177 }
4178 }
4179 return 0;
4180}
4181
Kuirong Wang906ac472012-07-09 12:54:44 -07004182static int taiko_set_decimator_rate(struct snd_soc_dai *dai,
4183 u8 tx_fs_rate_reg_val, u32 sample_rate)
Kiran Kandic3b24402012-06-11 00:05:59 -07004184{
Kuirong Wang906ac472012-07-09 12:54:44 -07004185 struct snd_soc_codec *codec = dai->codec;
4186 struct wcd9xxx_ch *ch;
4187 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
4188 u32 tx_port;
4189 u16 tx_port_reg, tx_fs_reg;
4190 u8 tx_port_reg_val;
4191 s8 decimator;
Kiran Kandic3b24402012-06-11 00:05:59 -07004192
Kuirong Wang906ac472012-07-09 12:54:44 -07004193 list_for_each_entry(ch, &taiko->dai[dai->id].wcd9xxx_ch_list, list) {
Kiran Kandic3b24402012-06-11 00:05:59 -07004194
Kuirong Wang906ac472012-07-09 12:54:44 -07004195 tx_port = ch->port + 1;
4196 pr_debug("%s: dai->id = %d, tx_port = %d",
4197 __func__, dai->id, tx_port);
4198
4199 if ((tx_port < 1) || (tx_port > NUM_DECIMATORS)) {
4200 pr_err("%s: Invalid SLIM TX%u port. DAI ID is %d\n",
4201 __func__, tx_port, dai->id);
4202 return -EINVAL;
4203 }
4204
4205 tx_port_reg = TAIKO_A_CDC_CONN_TX_SB_B1_CTL + (tx_port - 1);
4206 tx_port_reg_val = snd_soc_read(codec, tx_port_reg);
4207
4208 decimator = 0;
4209
4210 if ((tx_port >= 1) && (tx_port <= 6)) {
4211
4212 tx_port_reg_val = tx_port_reg_val & 0x0F;
4213 if (tx_port_reg_val == 0x8)
4214 decimator = tx_port;
4215
4216 } else if ((tx_port >= 7) && (tx_port <= NUM_DECIMATORS)) {
4217
4218 tx_port_reg_val = tx_port_reg_val & 0x1F;
4219
4220 if ((tx_port_reg_val >= 0x8) &&
4221 (tx_port_reg_val <= 0x11)) {
4222
4223 decimator = (tx_port_reg_val - 0x8) + 1;
4224 }
4225 }
4226
4227 if (decimator) { /* SLIM_TX port has a DEC as input */
4228
4229 tx_fs_reg = TAIKO_A_CDC_TX1_CLK_FS_CTL +
4230 8 * (decimator - 1);
4231
4232 pr_debug("%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
4233 __func__, decimator, tx_port, sample_rate);
4234
4235 snd_soc_update_bits(codec, tx_fs_reg, 0x07,
4236 tx_fs_rate_reg_val);
4237
4238 } else {
4239 if ((tx_port_reg_val >= 0x1) &&
4240 (tx_port_reg_val <= 0x7)) {
4241
4242 pr_debug("%s: RMIX%u going to SLIM TX%u\n",
4243 __func__, tx_port_reg_val, tx_port);
4244
4245 } else if ((tx_port_reg_val >= 0x8) &&
4246 (tx_port_reg_val <= 0x11)) {
4247
4248 pr_err("%s: ERROR: Should not be here\n",
4249 __func__);
4250 pr_err("%s: ERROR: DEC connected to SLIM TX%u\n",
4251 __func__, tx_port);
4252 return -EINVAL;
4253
4254 } else if (tx_port_reg_val == 0) {
4255 pr_debug("%s: no signal to SLIM TX%u\n",
4256 __func__, tx_port);
4257 } else {
4258 pr_err("%s: ERROR: wrong signal to SLIM TX%u\n",
4259 __func__, tx_port);
4260 pr_err("%s: ERROR: wrong signal = %u\n",
4261 __func__, tx_port_reg_val);
4262 return -EINVAL;
4263 }
4264 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004265 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004266 return 0;
4267}
4268
4269static int taiko_hw_params(struct snd_pcm_substream *substream,
4270 struct snd_pcm_hw_params *params,
4271 struct snd_soc_dai *dai)
4272{
4273 struct snd_soc_codec *codec = dai->codec;
4274 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(dai->codec);
Kuirong Wang906ac472012-07-09 12:54:44 -07004275 u8 tx_fs_rate, rx_fs_rate;
Kiran Kandic3b24402012-06-11 00:05:59 -07004276 u32 compander_fs;
Kuirong Wang906ac472012-07-09 12:54:44 -07004277 int ret;
Kiran Kandic3b24402012-06-11 00:05:59 -07004278
4279 pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
4280 dai->name, dai->id, params_rate(params),
4281 params_channels(params));
4282
4283 switch (params_rate(params)) {
4284 case 8000:
4285 tx_fs_rate = 0x00;
4286 rx_fs_rate = 0x00;
4287 compander_fs = COMPANDER_FS_8KHZ;
4288 break;
4289 case 16000:
4290 tx_fs_rate = 0x01;
4291 rx_fs_rate = 0x20;
4292 compander_fs = COMPANDER_FS_16KHZ;
4293 break;
4294 case 32000:
4295 tx_fs_rate = 0x02;
4296 rx_fs_rate = 0x40;
4297 compander_fs = COMPANDER_FS_32KHZ;
4298 break;
4299 case 48000:
4300 tx_fs_rate = 0x03;
4301 rx_fs_rate = 0x60;
4302 compander_fs = COMPANDER_FS_48KHZ;
4303 break;
4304 case 96000:
4305 tx_fs_rate = 0x04;
4306 rx_fs_rate = 0x80;
4307 compander_fs = COMPANDER_FS_96KHZ;
4308 break;
4309 case 192000:
4310 tx_fs_rate = 0x05;
4311 rx_fs_rate = 0xA0;
4312 compander_fs = COMPANDER_FS_192KHZ;
4313 break;
4314 default:
4315 pr_err("%s: Invalid sampling rate %d\n", __func__,
Kuirong Wang906ac472012-07-09 12:54:44 -07004316 params_rate(params));
Kiran Kandic3b24402012-06-11 00:05:59 -07004317 return -EINVAL;
4318 }
4319
Kuirong Wang906ac472012-07-09 12:54:44 -07004320 switch (substream->stream) {
4321 case SNDRV_PCM_STREAM_CAPTURE:
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004322 if (dai->id != AIF4_VIFEED) {
4323 ret = taiko_set_decimator_rate(dai, tx_fs_rate,
4324 params_rate(params));
4325 if (ret < 0) {
4326 pr_err("%s: set decimator rate failed %d\n",
4327 __func__, ret);
4328 return ret;
4329 }
Kiran Kandic3b24402012-06-11 00:05:59 -07004330 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004331
Kiran Kandic3b24402012-06-11 00:05:59 -07004332 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4333 switch (params_format(params)) {
4334 case SNDRV_PCM_FORMAT_S16_LE:
4335 snd_soc_update_bits(codec,
4336 TAIKO_A_CDC_CLK_TX_I2S_CTL,
4337 0x20, 0x20);
4338 break;
4339 case SNDRV_PCM_FORMAT_S32_LE:
4340 snd_soc_update_bits(codec,
4341 TAIKO_A_CDC_CLK_TX_I2S_CTL,
4342 0x20, 0x00);
4343 break;
4344 default:
4345 pr_err("invalid format\n");
4346 break;
4347 }
4348 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_TX_I2S_CTL,
Kuirong Wang906ac472012-07-09 12:54:44 -07004349 0x07, tx_fs_rate);
Kiran Kandic3b24402012-06-11 00:05:59 -07004350 } else {
Kuirong Wang906ac472012-07-09 12:54:44 -07004351 taiko->dai[dai->id].rate = params_rate(params);
Kiran Kandic3b24402012-06-11 00:05:59 -07004352 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004353 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004354
Kuirong Wang906ac472012-07-09 12:54:44 -07004355 case SNDRV_PCM_STREAM_PLAYBACK:
4356 ret = taiko_set_interpolator_rate(dai, rx_fs_rate,
4357 compander_fs,
4358 params_rate(params));
4359 if (ret < 0) {
4360 pr_err("%s: set decimator rate failed %d\n", __func__,
4361 ret);
4362 return ret;
Kiran Kandic3b24402012-06-11 00:05:59 -07004363 }
4364 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
4365 switch (params_format(params)) {
4366 case SNDRV_PCM_FORMAT_S16_LE:
4367 snd_soc_update_bits(codec,
4368 TAIKO_A_CDC_CLK_RX_I2S_CTL,
4369 0x20, 0x20);
4370 break;
4371 case SNDRV_PCM_FORMAT_S32_LE:
4372 snd_soc_update_bits(codec,
4373 TAIKO_A_CDC_CLK_RX_I2S_CTL,
4374 0x20, 0x00);
4375 break;
4376 default:
4377 pr_err("invalid format\n");
4378 break;
4379 }
4380 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_RX_I2S_CTL,
Kuirong Wang906ac472012-07-09 12:54:44 -07004381 0x03, (rx_fs_rate >> 0x05));
Kiran Kandic3b24402012-06-11 00:05:59 -07004382 } else {
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004383 switch (params_format(params)) {
4384 case SNDRV_PCM_FORMAT_S16_LE:
4385 snd_soc_update_bits(codec,
4386 TAIKO_A_CDC_CONN_RX_SB_B1_CTL,
4387 0xFF, 0xAA);
4388 snd_soc_update_bits(codec,
4389 TAIKO_A_CDC_CONN_RX_SB_B2_CTL,
4390 0xFF, 0x2A);
4391 taiko->dai[dai->id].bit_width = 16;
4392 break;
4393 case SNDRV_PCM_FORMAT_S24_LE:
4394 snd_soc_update_bits(codec,
4395 TAIKO_A_CDC_CONN_RX_SB_B1_CTL,
4396 0xFF, 0x00);
4397 snd_soc_update_bits(codec,
4398 TAIKO_A_CDC_CONN_RX_SB_B2_CTL,
4399 0xFF, 0x00);
4400 taiko->dai[dai->id].bit_width = 24;
4401 break;
4402 default:
4403 dev_err(codec->dev, "Invalid format\n");
4404 break;
4405 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004406 taiko->dai[dai->id].rate = params_rate(params);
Kiran Kandic3b24402012-06-11 00:05:59 -07004407 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004408 break;
4409 default:
4410 pr_err("%s: Invalid stream type %d\n", __func__,
4411 substream->stream);
4412 return -EINVAL;
Kiran Kandic3b24402012-06-11 00:05:59 -07004413 }
4414
4415 return 0;
4416}
4417
4418static struct snd_soc_dai_ops taiko_dai_ops = {
4419 .startup = taiko_startup,
4420 .shutdown = taiko_shutdown,
4421 .hw_params = taiko_hw_params,
4422 .set_sysclk = taiko_set_dai_sysclk,
4423 .set_fmt = taiko_set_dai_fmt,
4424 .set_channel_map = taiko_set_channel_map,
4425 .get_channel_map = taiko_get_channel_map,
4426};
4427
4428static struct snd_soc_dai_driver taiko_dai[] = {
4429 {
4430 .name = "taiko_rx1",
4431 .id = AIF1_PB,
4432 .playback = {
4433 .stream_name = "AIF1 Playback",
4434 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004435 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004436 .rate_max = 192000,
4437 .rate_min = 8000,
4438 .channels_min = 1,
4439 .channels_max = 2,
4440 },
4441 .ops = &taiko_dai_ops,
4442 },
4443 {
4444 .name = "taiko_tx1",
4445 .id = AIF1_CAP,
4446 .capture = {
4447 .stream_name = "AIF1 Capture",
4448 .rates = WCD9320_RATES,
4449 .formats = TAIKO_FORMATS,
4450 .rate_max = 192000,
4451 .rate_min = 8000,
4452 .channels_min = 1,
4453 .channels_max = 4,
4454 },
4455 .ops = &taiko_dai_ops,
4456 },
4457 {
4458 .name = "taiko_rx2",
4459 .id = AIF2_PB,
4460 .playback = {
4461 .stream_name = "AIF2 Playback",
4462 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004463 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004464 .rate_min = 8000,
4465 .rate_max = 192000,
4466 .channels_min = 1,
4467 .channels_max = 2,
4468 },
4469 .ops = &taiko_dai_ops,
4470 },
4471 {
4472 .name = "taiko_tx2",
4473 .id = AIF2_CAP,
4474 .capture = {
4475 .stream_name = "AIF2 Capture",
4476 .rates = WCD9320_RATES,
4477 .formats = TAIKO_FORMATS,
4478 .rate_max = 192000,
4479 .rate_min = 8000,
4480 .channels_min = 1,
Baruch Eruchimovitch64eb8da2013-04-08 14:33:17 +03004481 .channels_max = 5,
Kiran Kandic3b24402012-06-11 00:05:59 -07004482 },
4483 .ops = &taiko_dai_ops,
4484 },
4485 {
4486 .name = "taiko_tx3",
4487 .id = AIF3_CAP,
4488 .capture = {
4489 .stream_name = "AIF3 Capture",
4490 .rates = WCD9320_RATES,
4491 .formats = TAIKO_FORMATS,
4492 .rate_max = 48000,
4493 .rate_min = 8000,
4494 .channels_min = 1,
4495 .channels_max = 2,
4496 },
4497 .ops = &taiko_dai_ops,
4498 },
4499 {
4500 .name = "taiko_rx3",
4501 .id = AIF3_PB,
4502 .playback = {
4503 .stream_name = "AIF3 Playback",
4504 .rates = WCD9320_RATES,
Bhalchandra Gajare5b40c532013-02-19 13:36:47 -08004505 .formats = TAIKO_FORMATS_S16_S24_LE,
Kiran Kandic3b24402012-06-11 00:05:59 -07004506 .rate_min = 8000,
4507 .rate_max = 192000,
4508 .channels_min = 1,
4509 .channels_max = 2,
4510 },
4511 .ops = &taiko_dai_ops,
4512 },
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004513 {
4514 .name = "taiko_vifeedback",
4515 .id = AIF4_VIFEED,
4516 .capture = {
4517 .stream_name = "VIfeed",
4518 .rates = SNDRV_PCM_RATE_48000,
4519 .formats = TAIKO_FORMATS,
4520 .rate_max = 48000,
4521 .rate_min = 48000,
4522 .channels_min = 2,
4523 .channels_max = 2,
4524 },
4525 .ops = &taiko_dai_ops,
4526 },
Joonwoo Park1d05bb92013-03-07 16:55:06 -08004527 {
4528 .name = "taiko_mad1",
4529 .id = AIF4_MAD_TX,
4530 .capture = {
4531 .stream_name = "AIF4 MAD TX",
4532 .rates = SNDRV_PCM_RATE_16000,
4533 .formats = TAIKO_FORMATS,
4534 .rate_min = 16000,
4535 .rate_max = 16000,
4536 .channels_min = 1,
4537 .channels_max = 1,
4538 },
4539 .ops = &taiko_dai_ops,
4540 },
Kiran Kandic3b24402012-06-11 00:05:59 -07004541};
4542
4543static struct snd_soc_dai_driver taiko_i2s_dai[] = {
4544 {
4545 .name = "taiko_i2s_rx1",
Kuirong Wang906ac472012-07-09 12:54:44 -07004546 .id = AIF1_PB,
Kiran Kandic3b24402012-06-11 00:05:59 -07004547 .playback = {
4548 .stream_name = "AIF1 Playback",
4549 .rates = WCD9320_RATES,
4550 .formats = TAIKO_FORMATS,
4551 .rate_max = 192000,
4552 .rate_min = 8000,
4553 .channels_min = 1,
4554 .channels_max = 4,
4555 },
4556 .ops = &taiko_dai_ops,
4557 },
4558 {
4559 .name = "taiko_i2s_tx1",
Kuirong Wang906ac472012-07-09 12:54:44 -07004560 .id = AIF1_CAP,
Kiran Kandic3b24402012-06-11 00:05:59 -07004561 .capture = {
4562 .stream_name = "AIF1 Capture",
4563 .rates = WCD9320_RATES,
4564 .formats = TAIKO_FORMATS,
4565 .rate_max = 192000,
4566 .rate_min = 8000,
4567 .channels_min = 1,
4568 .channels_max = 4,
4569 },
4570 .ops = &taiko_dai_ops,
4571 },
Venkat Sudhir994193b2012-12-17 17:30:51 -08004572 {
4573 .name = "taiko_i2s_rx2",
4574 .id = AIF1_PB,
4575 .playback = {
4576 .stream_name = "AIF2 Playback",
4577 .rates = WCD9320_RATES,
4578 .formats = TAIKO_FORMATS,
4579 .rate_max = 192000,
4580 .rate_min = 8000,
4581 .channels_min = 1,
4582 .channels_max = 4,
4583 },
4584 .ops = &taiko_dai_ops,
4585 },
4586 {
4587 .name = "taiko_i2s_tx2",
4588 .id = AIF1_CAP,
4589 .capture = {
4590 .stream_name = "AIF2 Capture",
4591 .rates = WCD9320_RATES,
4592 .formats = TAIKO_FORMATS,
4593 .rate_max = 192000,
4594 .rate_min = 8000,
4595 .channels_min = 1,
4596 .channels_max = 4,
4597 },
4598 .ops = &taiko_dai_ops,
4599 },
Kiran Kandic3b24402012-06-11 00:05:59 -07004600};
4601
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004602static int taiko_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
4603 bool up)
4604{
4605 int ret = 0;
4606 struct wcd9xxx_ch *ch;
4607
4608 if (up) {
4609 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
4610 ret = wcd9xxx_get_slave_port(ch->ch_num);
4611 if (ret < 0) {
4612 pr_err("%s: Invalid slave port ID: %d\n",
4613 __func__, ret);
4614 ret = -EINVAL;
4615 } else {
4616 set_bit(ret, &dai->ch_mask);
4617 }
4618 }
4619 } else {
4620 ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
4621 msecs_to_jiffies(
4622 TAIKO_SLIM_CLOSE_TIMEOUT));
4623 if (!ret) {
4624 pr_err("%s: Slim close tx/rx wait timeout\n", __func__);
4625 ret = -ETIMEDOUT;
4626 } else {
4627 ret = 0;
4628 }
4629 }
4630 return ret;
4631}
4632
Kiran Kandic3b24402012-06-11 00:05:59 -07004633static int taiko_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
Kuirong Wang906ac472012-07-09 12:54:44 -07004634 struct snd_kcontrol *kcontrol,
4635 int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07004636{
Kuirong Wang906ac472012-07-09 12:54:44 -07004637 struct wcd9xxx *core;
Kiran Kandic3b24402012-06-11 00:05:59 -07004638 struct snd_soc_codec *codec = w->codec;
4639 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004640 int ret = 0;
Kuirong Wang906ac472012-07-09 12:54:44 -07004641 struct wcd9xxx_codec_dai_data *dai;
4642
4643 core = dev_get_drvdata(codec->dev->parent);
4644
4645 pr_debug("%s: event called! codec name %s num_dai %d\n"
4646 "stream name %s event %d\n",
4647 __func__, w->codec->name, w->codec->num_dai, w->sname, event);
4648
Kiran Kandic3b24402012-06-11 00:05:59 -07004649 /* Execute the callback only if interface type is slimbus */
4650 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4651 return 0;
4652
Kuirong Wang906ac472012-07-09 12:54:44 -07004653 dai = &taiko_p->dai[w->shift];
4654 pr_debug("%s: w->name %s w->shift %d event %d\n",
4655 __func__, w->name, w->shift, event);
Kiran Kandic3b24402012-06-11 00:05:59 -07004656
4657 switch (event) {
4658 case SND_SOC_DAPM_POST_PMU:
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004659 (void) taiko_codec_enable_slim_chmask(dai, true);
Kuirong Wang906ac472012-07-09 12:54:44 -07004660 ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
4661 dai->rate, dai->bit_width,
4662 &dai->grph);
Kiran Kandic3b24402012-06-11 00:05:59 -07004663 break;
4664 case SND_SOC_DAPM_POST_PMD:
Kuirong Wang906ac472012-07-09 12:54:44 -07004665 ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
4666 dai->grph);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004667 ret = taiko_codec_enable_slim_chmask(dai, false);
4668 if (ret < 0) {
4669 ret = wcd9xxx_disconnect_port(core,
4670 &dai->wcd9xxx_ch_list,
4671 dai->grph);
4672 pr_debug("%s: Disconnect RX port, ret = %d\n",
4673 __func__, ret);
4674 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004675 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004676 }
4677 return ret;
4678}
4679
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004680static int taiko_codec_enable_slimvi_feedback(struct snd_soc_dapm_widget *w,
4681 struct snd_kcontrol *kcontrol,
4682 int event)
4683{
4684 struct wcd9xxx *core = NULL;
4685 struct snd_soc_codec *codec = NULL;
4686 struct taiko_priv *taiko_p = NULL;
4687 u32 ret = 0;
4688 struct wcd9xxx_codec_dai_data *dai = NULL;
4689
4690 if (!w || !w->codec) {
4691 pr_err("%s invalid params\n", __func__);
4692 return -EINVAL;
4693 }
4694 codec = w->codec;
4695 taiko_p = snd_soc_codec_get_drvdata(codec);
4696 core = dev_get_drvdata(codec->dev->parent);
4697
4698 pr_debug("%s: event called! codec name %s num_dai %d stream name %s\n",
4699 __func__, w->codec->name, w->codec->num_dai, w->sname);
4700
4701 /* Execute the callback only if interface type is slimbus */
4702 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
4703 pr_err("%s Interface is not correct", __func__);
4704 return 0;
4705 }
4706
4707 pr_debug("%s(): w->name %s event %d w->shift %d\n",
4708 __func__, w->name, event, w->shift);
4709 if (w->shift != AIF4_VIFEED) {
4710 pr_err("%s Error in enabling the tx path\n", __func__);
4711 ret = -EINVAL;
4712 goto out_vi;
4713 }
4714 dai = &taiko_p->dai[w->shift];
4715 switch (event) {
4716 case SND_SOC_DAPM_POST_PMU:
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004717 /*Enable V&I sensing*/
4718 snd_soc_update_bits(codec, TAIKO_A_SPKR_PROT_EN,
4719 0x88, 0x88);
4720 /*Enable spkr VI clocks*/
4721 snd_soc_update_bits(codec,
4722 TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 0xC, 0xC);
4723 /*Enable Voltage Decimator*/
4724 snd_soc_update_bits(codec,
4725 TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x1F, 0x12);
4726 /*Enable Current Decimator*/
4727 snd_soc_update_bits(codec,
4728 TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x1F, 0x13);
Gopikrishnaiah Anandand3b89c02013-04-16 11:22:15 -04004729 (void) taiko_codec_enable_slim_chmask(dai, true);
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004730 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4731 dai->rate, dai->bit_width,
4732 &dai->grph);
4733 break;
4734 case SND_SOC_DAPM_POST_PMD:
4735 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4736 dai->grph);
4737 if (ret)
4738 pr_err("%s error in close_slim_sch_tx %d\n",
4739 __func__, ret);
4740 /*Disable Voltage decimator*/
4741 snd_soc_update_bits(codec,
4742 TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x1F, 0x0);
4743 /*Disable Current decimator*/
4744 snd_soc_update_bits(codec,
4745 TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x1F, 0x0);
4746 /*Disable spkr VI clocks*/
4747 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL,
4748 0xC, 0x0);
4749 /*Disable V&I sensing*/
4750 snd_soc_update_bits(codec, TAIKO_A_SPKR_PROT_EN,
4751 0x88, 0x00);
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05004752 break;
4753 }
4754out_vi:
4755 return ret;
4756}
4757
Kiran Kandic3b24402012-06-11 00:05:59 -07004758static int taiko_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
Kuirong Wang906ac472012-07-09 12:54:44 -07004759 struct snd_kcontrol *kcontrol,
4760 int event)
Kiran Kandic3b24402012-06-11 00:05:59 -07004761{
Kuirong Wang906ac472012-07-09 12:54:44 -07004762 struct wcd9xxx *core;
Kiran Kandic3b24402012-06-11 00:05:59 -07004763 struct snd_soc_codec *codec = w->codec;
4764 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07004765 u32 ret = 0;
Kuirong Wang906ac472012-07-09 12:54:44 -07004766 struct wcd9xxx_codec_dai_data *dai;
Kiran Kandic3b24402012-06-11 00:05:59 -07004767
Kuirong Wang906ac472012-07-09 12:54:44 -07004768 core = dev_get_drvdata(codec->dev->parent);
4769
4770 pr_debug("%s: event called! codec name %s num_dai %d stream name %s\n",
4771 __func__, w->codec->name, w->codec->num_dai, w->sname);
Kiran Kandic3b24402012-06-11 00:05:59 -07004772
4773 /* Execute the callback only if interface type is slimbus */
4774 if (taiko_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
4775 return 0;
4776
Kuirong Wang906ac472012-07-09 12:54:44 -07004777 pr_debug("%s(): w->name %s event %d w->shift %d\n",
4778 __func__, w->name, event, w->shift);
Kiran Kandic3b24402012-06-11 00:05:59 -07004779
Kuirong Wang906ac472012-07-09 12:54:44 -07004780 dai = &taiko_p->dai[w->shift];
Kiran Kandic3b24402012-06-11 00:05:59 -07004781 switch (event) {
4782 case SND_SOC_DAPM_POST_PMU:
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004783 (void) taiko_codec_enable_slim_chmask(dai, true);
Kuirong Wang906ac472012-07-09 12:54:44 -07004784 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4785 dai->rate, dai->bit_width,
4786 &dai->grph);
Kiran Kandic3b24402012-06-11 00:05:59 -07004787 break;
4788 case SND_SOC_DAPM_POST_PMD:
Kuirong Wang906ac472012-07-09 12:54:44 -07004789 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
4790 dai->grph);
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08004791 ret = taiko_codec_enable_slim_chmask(dai, false);
4792 if (ret < 0) {
4793 ret = wcd9xxx_disconnect_port(core,
4794 &dai->wcd9xxx_ch_list,
4795 dai->grph);
4796 pr_debug("%s: Disconnect RX port, ret = %d\n",
4797 __func__, ret);
4798 }
Kuirong Wang906ac472012-07-09 12:54:44 -07004799 break;
Kiran Kandic3b24402012-06-11 00:05:59 -07004800 }
4801 return ret;
4802}
4803
Kiran Kandi4c56c592012-07-25 11:04:55 -07004804static int taiko_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
4805 struct snd_kcontrol *kcontrol, int event)
4806{
4807 struct snd_soc_codec *codec = w->codec;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004808 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
Kiran Kandi4c56c592012-07-25 11:04:55 -07004809
4810 pr_debug("%s %s %d\n", __func__, w->name, event);
4811
4812 switch (event) {
Kiran Kandi4c56c592012-07-25 11:04:55 -07004813 case SND_SOC_DAPM_POST_PMU:
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004814 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4815 WCD9XXX_CLSH_STATE_EAR,
4816 WCD9XXX_CLSH_REQ_ENABLE,
4817 WCD9XXX_CLSH_EVENT_POST_PA);
Kiran Kandi4c56c592012-07-25 11:04:55 -07004818
4819 usleep_range(5000, 5000);
4820 break;
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004821 case SND_SOC_DAPM_POST_PMD:
4822 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4823 WCD9XXX_CLSH_STATE_EAR,
4824 WCD9XXX_CLSH_REQ_DISABLE,
4825 WCD9XXX_CLSH_EVENT_POST_PA);
4826 usleep_range(5000, 5000);
4827 }
4828 return 0;
4829}
4830
4831static int taiko_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
4832 struct snd_kcontrol *kcontrol, int event)
4833{
4834 struct snd_soc_codec *codec = w->codec;
4835 struct taiko_priv *taiko_p = snd_soc_codec_get_drvdata(codec);
4836
4837 pr_debug("%s %s %d\n", __func__, w->name, event);
4838
4839 switch (event) {
4840 case SND_SOC_DAPM_PRE_PMU:
4841 wcd9xxx_clsh_fsm(codec, &taiko_p->clsh_d,
4842 WCD9XXX_CLSH_STATE_EAR,
4843 WCD9XXX_CLSH_REQ_ENABLE,
4844 WCD9XXX_CLSH_EVENT_PRE_DAC);
4845 break;
4846 }
4847
4848 return 0;
4849}
4850
4851static int taiko_codec_dsm_mux_event(struct snd_soc_dapm_widget *w,
4852 struct snd_kcontrol *kcontrol, int event)
4853{
4854 struct snd_soc_codec *codec = w->codec;
4855 u8 reg_val, zoh_mux_val = 0x00;
4856
4857 pr_debug("%s: event = %d\n", __func__, event);
4858
4859 switch (event) {
4860 case SND_SOC_DAPM_POST_PMU:
4861 reg_val = snd_soc_read(codec, TAIKO_A_CDC_CONN_CLSH_CTL);
4862
4863 if ((reg_val & 0x30) == 0x10)
4864 zoh_mux_val = 0x04;
4865 else if ((reg_val & 0x30) == 0x20)
4866 zoh_mux_val = 0x08;
4867
4868 if (zoh_mux_val != 0x00)
4869 snd_soc_update_bits(codec,
4870 TAIKO_A_CDC_CONN_CLSH_CTL,
4871 0x0C, zoh_mux_val);
4872 break;
4873
4874 case SND_SOC_DAPM_POST_PMD:
4875 snd_soc_update_bits(codec, TAIKO_A_CDC_CONN_CLSH_CTL,
4876 0x0C, 0x00);
4877 break;
Kiran Kandi4c56c592012-07-25 11:04:55 -07004878 }
4879 return 0;
4880}
4881
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08004882static int taiko_codec_enable_anc_ear(struct snd_soc_dapm_widget *w,
4883 struct snd_kcontrol *kcontrol, int event)
4884{
4885 struct snd_soc_codec *codec = w->codec;
4886 int ret = 0;
4887
4888 switch (event) {
4889 case SND_SOC_DAPM_PRE_PMU:
4890 ret = taiko_codec_enable_anc(w, kcontrol, event);
4891 msleep(50);
4892 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_EN, 0x10, 0x10);
4893 break;
4894 case SND_SOC_DAPM_POST_PMU:
4895 ret = taiko_codec_enable_ear_pa(w, kcontrol, event);
4896 break;
4897 case SND_SOC_DAPM_PRE_PMD:
4898 snd_soc_update_bits(codec, TAIKO_A_RX_EAR_EN, 0x10, 0x00);
4899 msleep(40);
4900 ret |= taiko_codec_enable_anc(w, kcontrol, event);
4901 break;
4902 case SND_SOC_DAPM_POST_PMD:
4903 ret = taiko_codec_enable_ear_pa(w, kcontrol, event);
4904 break;
4905 }
4906 return ret;
4907}
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004908
Kiran Kandic3b24402012-06-11 00:05:59 -07004909/* Todo: Have seperate dapm widgets for I2S and Slimbus.
4910 * Might Need to have callbacks registered only for slimbus
4911 */
4912static const struct snd_soc_dapm_widget taiko_dapm_widgets[] = {
4913 /*RX stuff */
4914 SND_SOC_DAPM_OUTPUT("EAR"),
4915
Kiran Kandi4c56c592012-07-25 11:04:55 -07004916 SND_SOC_DAPM_PGA_E("EAR PA", TAIKO_A_RX_EAR_EN, 4, 0, NULL, 0,
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004917 taiko_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU |
4918 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07004919
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004920 SND_SOC_DAPM_MIXER_E("DAC1", TAIKO_A_RX_EAR_EN, 6, 0, dac1_switch,
4921 ARRAY_SIZE(dac1_switch), taiko_codec_ear_dac_event,
4922 SND_SOC_DAPM_PRE_PMU),
Kiran Kandic3b24402012-06-11 00:05:59 -07004923
Kuirong Wang906ac472012-07-09 12:54:44 -07004924 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
4925 AIF1_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07004926 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kuirong Wang906ac472012-07-09 12:54:44 -07004927 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
4928 AIF2_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07004929 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kuirong Wang906ac472012-07-09 12:54:44 -07004930 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
4931 AIF3_PB, 0, taiko_codec_enable_slimrx,
Kiran Kandic3b24402012-06-11 00:05:59 -07004932 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4933
Kuirong Wang906ac472012-07-09 12:54:44 -07004934 SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TAIKO_RX1, 0,
4935 &slim_rx_mux[TAIKO_RX1]),
4936 SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TAIKO_RX2, 0,
4937 &slim_rx_mux[TAIKO_RX2]),
4938 SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TAIKO_RX3, 0,
4939 &slim_rx_mux[TAIKO_RX3]),
4940 SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TAIKO_RX4, 0,
4941 &slim_rx_mux[TAIKO_RX4]),
4942 SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TAIKO_RX5, 0,
4943 &slim_rx_mux[TAIKO_RX5]),
4944 SND_SOC_DAPM_MUX("SLIM RX6 MUX", SND_SOC_NOPM, TAIKO_RX6, 0,
4945 &slim_rx_mux[TAIKO_RX6]),
4946 SND_SOC_DAPM_MUX("SLIM RX7 MUX", SND_SOC_NOPM, TAIKO_RX7, 0,
4947 &slim_rx_mux[TAIKO_RX7]),
Kiran Kandic3b24402012-06-11 00:05:59 -07004948
Kuirong Wang906ac472012-07-09 12:54:44 -07004949 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
4950 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
4951 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
4952 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
4953 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
4954 SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
4955 SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
Kiran Kandic3b24402012-06-11 00:05:59 -07004956
4957 /* Headphone */
4958 SND_SOC_DAPM_OUTPUT("HEADPHONE"),
4959 SND_SOC_DAPM_PGA_E("HPHL", TAIKO_A_RX_HPH_CNP_EN, 5, 0, NULL, 0,
4960 taiko_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
Kiran Kandi4c56c592012-07-25 11:04:55 -07004961 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08004962 SND_SOC_DAPM_MIXER_E("HPHL DAC", TAIKO_A_RX_HPH_L_DAC_CTL, 7, 0,
4963 hphl_switch, ARRAY_SIZE(hphl_switch), taiko_hphl_dac_event,
4964 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07004965
4966 SND_SOC_DAPM_PGA_E("HPHR", TAIKO_A_RX_HPH_CNP_EN, 4, 0, NULL, 0,
4967 taiko_hph_pa_event, SND_SOC_DAPM_PRE_PMU |
Kiran Kandi4c56c592012-07-25 11:04:55 -07004968 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07004969
4970 SND_SOC_DAPM_DAC_E("HPHR DAC", NULL, TAIKO_A_RX_HPH_R_DAC_CTL, 7, 0,
4971 taiko_hphr_dac_event,
4972 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
4973
4974 /* Speaker */
4975 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
4976 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
4977 SND_SOC_DAPM_OUTPUT("LINEOUT3"),
4978 SND_SOC_DAPM_OUTPUT("LINEOUT4"),
Joonwoo Park7680b9f2012-07-13 11:36:48 -07004979 SND_SOC_DAPM_OUTPUT("SPK_OUT"),
Kiran Kandic3b24402012-06-11 00:05:59 -07004980
4981 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", TAIKO_A_RX_LINE_CNP_EN, 0, 0, NULL,
4982 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4983 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4984 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", TAIKO_A_RX_LINE_CNP_EN, 1, 0, NULL,
4985 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4986 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4987 SND_SOC_DAPM_PGA_E("LINEOUT3 PA", TAIKO_A_RX_LINE_CNP_EN, 2, 0, NULL,
4988 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4989 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
4990 SND_SOC_DAPM_PGA_E("LINEOUT4 PA", TAIKO_A_RX_LINE_CNP_EN, 3, 0, NULL,
4991 0, taiko_codec_enable_lineout, SND_SOC_DAPM_PRE_PMU |
4992 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Joonwoo Park125cd4e2012-12-11 15:16:11 -08004993 SND_SOC_DAPM_PGA_E("SPK PA", SND_SOC_NOPM, 0, 0 , NULL,
4994 0, taiko_codec_enable_spk_pa,
4995 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07004996
4997 SND_SOC_DAPM_DAC_E("LINEOUT1 DAC", NULL, TAIKO_A_RX_LINE_1_DAC_CTL, 7, 0
4998 , taiko_lineout_dac_event,
4999 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5000 SND_SOC_DAPM_DAC_E("LINEOUT2 DAC", NULL, TAIKO_A_RX_LINE_2_DAC_CTL, 7, 0
5001 , taiko_lineout_dac_event,
5002 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5003 SND_SOC_DAPM_DAC_E("LINEOUT3 DAC", NULL, TAIKO_A_RX_LINE_3_DAC_CTL, 7, 0
5004 , taiko_lineout_dac_event,
5005 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5006 SND_SOC_DAPM_SWITCH("LINEOUT3 DAC GROUND", SND_SOC_NOPM, 0, 0,
5007 &lineout3_ground_switch),
5008 SND_SOC_DAPM_DAC_E("LINEOUT4 DAC", NULL, TAIKO_A_RX_LINE_4_DAC_CTL, 7, 0
5009 , taiko_lineout_dac_event,
5010 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5011 SND_SOC_DAPM_SWITCH("LINEOUT4 DAC GROUND", SND_SOC_NOPM, 0, 0,
5012 &lineout4_ground_switch),
5013
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005014 SND_SOC_DAPM_DAC_E("SPK DAC", NULL, SND_SOC_NOPM, 0, 0,
5015 taiko_spk_dac_event,
5016 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5017
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005018 SND_SOC_DAPM_SUPPLY("VDD_SPKDRV", SND_SOC_NOPM, 0, 0,
5019 taiko_codec_enable_vdd_spkr,
5020 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
5021
Kiran Kandid2b46332012-10-05 12:04:00 -07005022 SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
5023 SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
5024 SND_SOC_DAPM_MIXER("RX7 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
5025
Kiran Kandic3b24402012-06-11 00:05:59 -07005026 SND_SOC_DAPM_MIXER_E("RX1 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 0, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005027 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005028 SND_SOC_DAPM_POST_PMU),
5029 SND_SOC_DAPM_MIXER_E("RX2 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 1, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005030 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005031 SND_SOC_DAPM_POST_PMU),
Kiran Kandid2b46332012-10-05 12:04:00 -07005032 SND_SOC_DAPM_MIXER_E("RX3 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 2, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005033 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005034 SND_SOC_DAPM_POST_PMU),
5035 SND_SOC_DAPM_MIXER_E("RX4 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 3, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005036 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005037 SND_SOC_DAPM_POST_PMU),
5038 SND_SOC_DAPM_MIXER_E("RX5 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 4, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005039 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005040 SND_SOC_DAPM_POST_PMU),
5041 SND_SOC_DAPM_MIXER_E("RX6 MIX1", TAIKO_A_CDC_CLK_RX_B1_CTL, 5, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005042 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005043 SND_SOC_DAPM_POST_PMU),
Kiran Kandid2b46332012-10-05 12:04:00 -07005044 SND_SOC_DAPM_MIXER_E("RX7 MIX2", TAIKO_A_CDC_CLK_RX_B1_CTL, 6, 0, NULL,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005045 0, taiko_codec_enable_interpolator, SND_SOC_DAPM_PRE_PMU |
Kiran Kandic3b24402012-06-11 00:05:59 -07005046 SND_SOC_DAPM_POST_PMU),
5047
Kiran Kandic3b24402012-06-11 00:05:59 -07005048
5049 SND_SOC_DAPM_MIXER("RX1 CHAIN", TAIKO_A_CDC_RX1_B6_CTL, 5, 0, NULL, 0),
5050 SND_SOC_DAPM_MIXER("RX2 CHAIN", TAIKO_A_CDC_RX2_B6_CTL, 5, 0, NULL, 0),
5051
5052 SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5053 &rx_mix1_inp1_mux),
5054 SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5055 &rx_mix1_inp2_mux),
5056 SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
5057 &rx_mix1_inp3_mux),
5058 SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5059 &rx2_mix1_inp1_mux),
5060 SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5061 &rx2_mix1_inp2_mux),
5062 SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5063 &rx3_mix1_inp1_mux),
5064 SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5065 &rx3_mix1_inp2_mux),
5066 SND_SOC_DAPM_MUX("RX4 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5067 &rx4_mix1_inp1_mux),
5068 SND_SOC_DAPM_MUX("RX4 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5069 &rx4_mix1_inp2_mux),
5070 SND_SOC_DAPM_MUX("RX5 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5071 &rx5_mix1_inp1_mux),
5072 SND_SOC_DAPM_MUX("RX5 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5073 &rx5_mix1_inp2_mux),
5074 SND_SOC_DAPM_MUX("RX6 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5075 &rx6_mix1_inp1_mux),
5076 SND_SOC_DAPM_MUX("RX6 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5077 &rx6_mix1_inp2_mux),
5078 SND_SOC_DAPM_MUX("RX7 MIX1 INP1", SND_SOC_NOPM, 0, 0,
5079 &rx7_mix1_inp1_mux),
5080 SND_SOC_DAPM_MUX("RX7 MIX1 INP2", SND_SOC_NOPM, 0, 0,
5081 &rx7_mix1_inp2_mux),
5082 SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
5083 &rx1_mix2_inp1_mux),
5084 SND_SOC_DAPM_MUX("RX1 MIX2 INP2", SND_SOC_NOPM, 0, 0,
5085 &rx1_mix2_inp2_mux),
5086 SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
5087 &rx2_mix2_inp1_mux),
5088 SND_SOC_DAPM_MUX("RX2 MIX2 INP2", SND_SOC_NOPM, 0, 0,
5089 &rx2_mix2_inp2_mux),
5090 SND_SOC_DAPM_MUX("RX7 MIX2 INP1", SND_SOC_NOPM, 0, 0,
5091 &rx7_mix2_inp1_mux),
5092 SND_SOC_DAPM_MUX("RX7 MIX2 INP2", SND_SOC_NOPM, 0, 0,
5093 &rx7_mix2_inp2_mux),
5094
Tanya Finkeldaaa6d12012-10-25 11:22:48 +02005095 SND_SOC_DAPM_MUX("RDAC5 MUX", SND_SOC_NOPM, 0, 0,
5096 &rx_dac5_mux),
5097 SND_SOC_DAPM_MUX("RDAC7 MUX", SND_SOC_NOPM, 0, 0,
5098 &rx_dac7_mux),
5099
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005100 SND_SOC_DAPM_MUX_E("CLASS_H_DSM MUX", SND_SOC_NOPM, 0, 0,
5101 &class_h_dsm_mux, taiko_codec_dsm_mux_event,
5102 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandi4c56c592012-07-25 11:04:55 -07005103
Kiran Kandic3b24402012-06-11 00:05:59 -07005104 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
5105 taiko_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
5106 SND_SOC_DAPM_POST_PMD),
5107
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005108 SND_SOC_DAPM_SUPPLY("CDC_I2S_RX_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 5, 0,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005109 NULL, 0),
5110
Kiran Kandic3b24402012-06-11 00:05:59 -07005111 /* TX */
5112
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005113 SND_SOC_DAPM_SUPPLY("CDC_CONN", WCD9XXX_A_CDC_CLK_OTHR_CTL, 2, 0, NULL,
Kiran Kandic3b24402012-06-11 00:05:59 -07005114 0),
5115
5116 SND_SOC_DAPM_SUPPLY("LDO_H", TAIKO_A_LDO_H_MODE_1, 7, 0,
5117 taiko_codec_enable_ldo_h, SND_SOC_DAPM_POST_PMU),
5118
Joonwoo Parkc7731432012-10-17 12:41:44 -07005119 SND_SOC_DAPM_SUPPLY("COMP0_CLK", SND_SOC_NOPM, 0, 0,
Kiran Kandic3b24402012-06-11 00:05:59 -07005120 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07005121 SND_SOC_DAPM_PRE_PMD),
Joonwoo Parkc7731432012-10-17 12:41:44 -07005122 SND_SOC_DAPM_SUPPLY("COMP1_CLK", SND_SOC_NOPM, 1, 0,
5123 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07005124 SND_SOC_DAPM_PRE_PMD),
Joonwoo Parkc7731432012-10-17 12:41:44 -07005125 SND_SOC_DAPM_SUPPLY("COMP2_CLK", SND_SOC_NOPM, 2, 0,
Kiran Kandic3b24402012-06-11 00:05:59 -07005126 taiko_config_compander, SND_SOC_DAPM_PRE_PMU |
Bhalchandra Gajareed090e62013-03-29 16:11:49 -07005127 SND_SOC_DAPM_PRE_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005128
5129
5130 SND_SOC_DAPM_INPUT("AMIC1"),
Joonwoo Park3699ca32013-02-08 12:06:15 -08005131 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 External", SND_SOC_NOPM, 7, 0,
5132 taiko_codec_enable_micbias,
5133 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5134 SND_SOC_DAPM_POST_PMD),
5135 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal1", SND_SOC_NOPM, 7, 0,
5136 taiko_codec_enable_micbias,
5137 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5138 SND_SOC_DAPM_POST_PMD),
5139 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1 Internal2", SND_SOC_NOPM, 7, 0,
5140 taiko_codec_enable_micbias,
5141 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5142 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005143
5144 SND_SOC_DAPM_INPUT("AMIC3"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005145
5146 SND_SOC_DAPM_INPUT("AMIC4"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005147
5148 SND_SOC_DAPM_INPUT("AMIC5"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005149
5150 SND_SOC_DAPM_INPUT("AMIC6"),
Kiran Kandic3b24402012-06-11 00:05:59 -07005151
5152 SND_SOC_DAPM_MUX_E("DEC1 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 0, 0,
5153 &dec1_mux, taiko_codec_enable_dec,
5154 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5155 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5156
5157 SND_SOC_DAPM_MUX_E("DEC2 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 1, 0,
5158 &dec2_mux, taiko_codec_enable_dec,
5159 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5160 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5161
5162 SND_SOC_DAPM_MUX_E("DEC3 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 2, 0,
5163 &dec3_mux, taiko_codec_enable_dec,
5164 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5165 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5166
5167 SND_SOC_DAPM_MUX_E("DEC4 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 3, 0,
5168 &dec4_mux, taiko_codec_enable_dec,
5169 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5170 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5171
5172 SND_SOC_DAPM_MUX_E("DEC5 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 4, 0,
5173 &dec5_mux, taiko_codec_enable_dec,
5174 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5175 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5176
5177 SND_SOC_DAPM_MUX_E("DEC6 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 5, 0,
5178 &dec6_mux, taiko_codec_enable_dec,
5179 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5180 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5181
5182 SND_SOC_DAPM_MUX_E("DEC7 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 6, 0,
5183 &dec7_mux, taiko_codec_enable_dec,
5184 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5185 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5186
5187 SND_SOC_DAPM_MUX_E("DEC8 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B1_CTL, 7, 0,
5188 &dec8_mux, taiko_codec_enable_dec,
5189 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5190 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5191
5192 SND_SOC_DAPM_MUX_E("DEC9 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 0, 0,
5193 &dec9_mux, taiko_codec_enable_dec,
5194 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5195 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5196
5197 SND_SOC_DAPM_MUX_E("DEC10 MUX", TAIKO_A_CDC_CLK_TX_CLK_EN_B2_CTL, 1, 0,
5198 &dec10_mux, taiko_codec_enable_dec,
5199 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5200 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
5201
5202 SND_SOC_DAPM_MUX("ANC1 MUX", SND_SOC_NOPM, 0, 0, &anc1_mux),
5203 SND_SOC_DAPM_MUX("ANC2 MUX", SND_SOC_NOPM, 0, 0, &anc2_mux),
5204
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08005205 SND_SOC_DAPM_OUTPUT("ANC HEADPHONE"),
5206 SND_SOC_DAPM_PGA_E("ANC HPHL", SND_SOC_NOPM, 5, 0, NULL, 0,
5207 taiko_codec_enable_anc_hph,
5208 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
5209 SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_POST_PMU),
5210 SND_SOC_DAPM_PGA_E("ANC HPHR", SND_SOC_NOPM, 4, 0, NULL, 0,
5211 taiko_codec_enable_anc_hph, SND_SOC_DAPM_PRE_PMU |
5212 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD |
5213 SND_SOC_DAPM_POST_PMU),
5214 SND_SOC_DAPM_OUTPUT("ANC EAR"),
5215 SND_SOC_DAPM_PGA_E("ANC EAR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
5216 taiko_codec_enable_anc_ear,
5217 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD |
5218 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005219 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
5220
5221 SND_SOC_DAPM_INPUT("AMIC2"),
Joonwoo Park3699ca32013-02-08 12:06:15 -08005222 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 External", SND_SOC_NOPM, 7, 0,
5223 taiko_codec_enable_micbias,
5224 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5225 SND_SOC_DAPM_POST_PMD),
5226 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal1", SND_SOC_NOPM, 7, 0,
5227 taiko_codec_enable_micbias,
5228 SND_SOC_DAPM_PRE_PMU |
5229 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5230 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal2", SND_SOC_NOPM, 7, 0,
5231 taiko_codec_enable_micbias,
5232 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5233 SND_SOC_DAPM_POST_PMD),
5234 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2 Internal3", SND_SOC_NOPM, 7, 0,
5235 taiko_codec_enable_micbias,
5236 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5237 SND_SOC_DAPM_POST_PMD),
5238 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 External", SND_SOC_NOPM, 7, 0,
5239 taiko_codec_enable_micbias,
5240 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5241 SND_SOC_DAPM_POST_PMD),
5242 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal1", SND_SOC_NOPM, 7, 0,
5243 taiko_codec_enable_micbias,
5244 SND_SOC_DAPM_PRE_PMU |
5245 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5246 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3 Internal2", SND_SOC_NOPM, 7, 0,
5247 taiko_codec_enable_micbias,
5248 SND_SOC_DAPM_PRE_PMU |
5249 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
5250 SND_SOC_DAPM_MICBIAS_E("MIC BIAS4 External", SND_SOC_NOPM, 7,
5251 0, taiko_codec_enable_micbias,
5252 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
5253 SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005254
Kuirong Wang906ac472012-07-09 12:54:44 -07005255 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
5256 AIF1_CAP, 0, taiko_codec_enable_slimtx,
5257 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005258
Kuirong Wang906ac472012-07-09 12:54:44 -07005259 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
5260 AIF2_CAP, 0, taiko_codec_enable_slimtx,
5261 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005262
Kuirong Wang906ac472012-07-09 12:54:44 -07005263 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
5264 AIF3_CAP, 0, taiko_codec_enable_slimtx,
5265 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Kiran Kandic3b24402012-06-11 00:05:59 -07005266
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05005267 SND_SOC_DAPM_AIF_OUT_E("AIF4 VI", "VIfeed", 0, SND_SOC_NOPM,
5268 AIF4_VIFEED, 0, taiko_codec_enable_slimvi_feedback,
5269 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005270 SND_SOC_DAPM_AIF_OUT_E("AIF4 MAD", "AIF4 MAD TX", 0,
Joonwoo Park9ead0e92013-03-18 11:33:33 -07005271 SND_SOC_NOPM, 0, 0,
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005272 taiko_codec_enable_mad, SND_SOC_DAPM_PRE_PMU),
Joonwoo Park9ead0e92013-03-18 11:33:33 -07005273 SND_SOC_DAPM_SWITCH("MADONOFF", SND_SOC_NOPM, 0, 0,
5274 &aif4_mad_switch),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005275 SND_SOC_DAPM_INPUT("MADINPUT"),
Gopikrishnaiah Anandana2627572013-02-26 13:30:50 -05005276
Kuirong Wang906ac472012-07-09 12:54:44 -07005277 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
5278 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005279
Kuirong Wang906ac472012-07-09 12:54:44 -07005280 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
5281 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005282
Kuirong Wang906ac472012-07-09 12:54:44 -07005283 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
5284 aif_cap_mixer, ARRAY_SIZE(aif_cap_mixer)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005285
Kuirong Wang906ac472012-07-09 12:54:44 -07005286 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TAIKO_TX1, 0,
5287 &sb_tx1_mux),
5288 SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TAIKO_TX2, 0,
5289 &sb_tx2_mux),
5290 SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TAIKO_TX3, 0,
5291 &sb_tx3_mux),
5292 SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TAIKO_TX4, 0,
5293 &sb_tx4_mux),
5294 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TAIKO_TX5, 0,
5295 &sb_tx5_mux),
5296 SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, TAIKO_TX6, 0,
5297 &sb_tx6_mux),
5298 SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, TAIKO_TX7, 0,
5299 &sb_tx7_mux),
5300 SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, TAIKO_TX8, 0,
5301 &sb_tx8_mux),
5302 SND_SOC_DAPM_MUX("SLIM TX9 MUX", SND_SOC_NOPM, TAIKO_TX9, 0,
5303 &sb_tx9_mux),
5304 SND_SOC_DAPM_MUX("SLIM TX10 MUX", SND_SOC_NOPM, TAIKO_TX10, 0,
5305 &sb_tx10_mux),
Kiran Kandic3b24402012-06-11 00:05:59 -07005306
5307 /* Digital Mic Inputs */
5308 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
5309 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5310 SND_SOC_DAPM_POST_PMD),
5311
5312 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
5313 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5314 SND_SOC_DAPM_POST_PMD),
5315
5316 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
5317 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5318 SND_SOC_DAPM_POST_PMD),
5319
5320 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
5321 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5322 SND_SOC_DAPM_POST_PMD),
5323
5324 SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
5325 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5326 SND_SOC_DAPM_POST_PMD),
5327 SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 0, 0,
5328 taiko_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
5329 SND_SOC_DAPM_POST_PMD),
5330
5331 /* Sidetone */
5332 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
5333 SND_SOC_DAPM_PGA("IIR1", TAIKO_A_CDC_CLK_SD_CTL, 0, 0, NULL, 0),
5334
Fred Oh456fcb52013-02-28 19:08:15 -08005335 SND_SOC_DAPM_MUX("IIR2 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir2_inp1_mux),
5336 SND_SOC_DAPM_PGA("IIR2", TAIKO_A_CDC_CLK_SD_CTL, 1, 0, NULL, 0),
5337
Kiran Kandic3b24402012-06-11 00:05:59 -07005338 /* AUX PGA */
5339 SND_SOC_DAPM_ADC_E("AUX_PGA_Left", NULL, TAIKO_A_RX_AUX_SW_CTL, 7, 0,
5340 taiko_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
5341 SND_SOC_DAPM_POST_PMD),
5342
5343 SND_SOC_DAPM_ADC_E("AUX_PGA_Right", NULL, TAIKO_A_RX_AUX_SW_CTL, 6, 0,
5344 taiko_codec_enable_aux_pga, SND_SOC_DAPM_PRE_PMU |
5345 SND_SOC_DAPM_POST_PMD),
5346
5347 /* Lineout, ear and HPH PA Mixers */
5348
5349 SND_SOC_DAPM_MIXER("EAR_PA_MIXER", SND_SOC_NOPM, 0, 0,
5350 ear_pa_mix, ARRAY_SIZE(ear_pa_mix)),
5351
5352 SND_SOC_DAPM_MIXER("HPHL_PA_MIXER", SND_SOC_NOPM, 0, 0,
5353 hphl_pa_mix, ARRAY_SIZE(hphl_pa_mix)),
5354
5355 SND_SOC_DAPM_MIXER("HPHR_PA_MIXER", SND_SOC_NOPM, 0, 0,
5356 hphr_pa_mix, ARRAY_SIZE(hphr_pa_mix)),
5357
5358 SND_SOC_DAPM_MIXER("LINEOUT1_PA_MIXER", SND_SOC_NOPM, 0, 0,
5359 lineout1_pa_mix, ARRAY_SIZE(lineout1_pa_mix)),
5360
5361 SND_SOC_DAPM_MIXER("LINEOUT2_PA_MIXER", SND_SOC_NOPM, 0, 0,
5362 lineout2_pa_mix, ARRAY_SIZE(lineout2_pa_mix)),
5363
5364 SND_SOC_DAPM_MIXER("LINEOUT3_PA_MIXER", SND_SOC_NOPM, 0, 0,
5365 lineout3_pa_mix, ARRAY_SIZE(lineout3_pa_mix)),
5366
5367 SND_SOC_DAPM_MIXER("LINEOUT4_PA_MIXER", SND_SOC_NOPM, 0, 0,
5368 lineout4_pa_mix, ARRAY_SIZE(lineout4_pa_mix)),
Kiran Kandic3b24402012-06-11 00:05:59 -07005369};
5370
Kiran Kandic3b24402012-06-11 00:05:59 -07005371static irqreturn_t taiko_slimbus_irq(int irq, void *data)
5372{
5373 struct taiko_priv *priv = data;
5374 struct snd_soc_codec *codec = priv->codec;
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005375 unsigned long status = 0;
5376 int i, j, port_id, k;
5377 u32 bit;
Kiran Kandic3b24402012-06-11 00:05:59 -07005378 u8 val;
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005379 bool tx, cleared;
Kiran Kandic3b24402012-06-11 00:05:59 -07005380
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005381 for (i = TAIKO_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
5382 i <= TAIKO_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
5383 val = wcd9xxx_interface_reg_read(codec->control_data, i);
5384 status |= ((u32)val << (8 * j));
5385 }
5386
5387 for_each_set_bit(j, &status, 32) {
5388 tx = (j >= 16 ? true : false);
5389 port_id = (tx ? j - 16 : j);
5390 val = wcd9xxx_interface_reg_read(codec->control_data,
5391 TAIKO_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
5392 if (val & TAIKO_SLIM_IRQ_OVERFLOW)
5393 pr_err_ratelimited(
5394 "%s: overflow error on %s port %d, value %x\n",
5395 __func__, (tx ? "TX" : "RX"), port_id, val);
5396 if (val & TAIKO_SLIM_IRQ_UNDERFLOW)
5397 pr_err_ratelimited(
5398 "%s: underflow error on %s port %d, value %x\n",
5399 __func__, (tx ? "TX" : "RX"), port_id, val);
5400 if (val & TAIKO_SLIM_IRQ_PORT_CLOSED) {
5401 /*
5402 * INT SOURCE register starts from RX to TX
5403 * but port number in the ch_mask is in opposite way
5404 */
5405 bit = (tx ? j - 16 : j + 16);
5406 pr_debug("%s: %s port %d closed value %x, bit %u\n",
5407 __func__, (tx ? "TX" : "RX"), port_id, val,
5408 bit);
5409 for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
5410 pr_debug("%s: priv->dai[%d].ch_mask = 0x%lx\n",
5411 __func__, k, priv->dai[k].ch_mask);
5412 if (test_and_clear_bit(bit,
5413 &priv->dai[k].ch_mask)) {
5414 cleared = true;
5415 if (!priv->dai[k].ch_mask)
5416 wake_up(&priv->dai[k].dai_wait);
5417 /*
5418 * There are cases when multiple DAIs
5419 * might be using the same slimbus
5420 * channel. Hence don't break here.
5421 */
5422 }
5423 }
5424 WARN(!cleared,
5425 "Couldn't find slimbus %s port %d for closing\n",
5426 (tx ? "TX" : "RX"), port_id);
Kiran Kandic3b24402012-06-11 00:05:59 -07005427 }
5428 wcd9xxx_interface_reg_write(codec->control_data,
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005429 TAIKO_SLIM_PGD_PORT_INT_CLR_RX_0 +
5430 (j / 8),
5431 1 << (j % 8));
Joonwoo Parka8890262012-10-15 12:04:27 -07005432 }
Joonwoo Park9bbb4d12012-11-09 19:58:11 -08005433
Kiran Kandic3b24402012-06-11 00:05:59 -07005434 return IRQ_HANDLED;
5435}
5436
5437static int taiko_handle_pdata(struct taiko_priv *taiko)
5438{
5439 struct snd_soc_codec *codec = taiko->codec;
Joonwoo Parka8890262012-10-15 12:04:27 -07005440 struct wcd9xxx_pdata *pdata = taiko->resmgr.pdata;
Kiran Kandic3b24402012-06-11 00:05:59 -07005441 int k1, k2, k3, rc = 0;
Kiran Kandi725f8492012-08-06 13:45:16 -07005442 u8 leg_mode, txfe_bypass, txfe_buff, flag;
Kiran Kandic3b24402012-06-11 00:05:59 -07005443 u8 i = 0, j = 0;
5444 u8 val_txfe = 0, value = 0;
Damir Didjusto1a353ce2013-04-02 11:45:47 -07005445 u8 dmic_sample_rate_value = 0;
5446 u8 dmic_b1_ctl_value = 0, dmic_b2_ctl_value = 0;
5447 u8 anc_ctl_value = 0;
Kiran Kandic3b24402012-06-11 00:05:59 -07005448
5449 if (!pdata) {
Kiran Kandi725f8492012-08-06 13:45:16 -07005450 pr_err("%s: NULL pdata\n", __func__);
Kiran Kandic3b24402012-06-11 00:05:59 -07005451 rc = -ENODEV;
5452 goto done;
5453 }
5454
Kiran Kandi725f8492012-08-06 13:45:16 -07005455 leg_mode = pdata->amic_settings.legacy_mode;
5456 txfe_bypass = pdata->amic_settings.txfe_enable;
5457 txfe_buff = pdata->amic_settings.txfe_buff;
5458 flag = pdata->amic_settings.use_pdata;
5459
Kiran Kandic3b24402012-06-11 00:05:59 -07005460 /* Make sure settings are correct */
Joonwoo Parka8890262012-10-15 12:04:27 -07005461 if ((pdata->micbias.ldoh_v > WCD9XXX_LDOH_3P0_V) ||
5462 (pdata->micbias.bias1_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5463 (pdata->micbias.bias2_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5464 (pdata->micbias.bias3_cfilt_sel > WCD9XXX_CFILT3_SEL) ||
5465 (pdata->micbias.bias4_cfilt_sel > WCD9XXX_CFILT3_SEL)) {
Kiran Kandic3b24402012-06-11 00:05:59 -07005466 rc = -EINVAL;
5467 goto done;
5468 }
Kiran Kandic3b24402012-06-11 00:05:59 -07005469 /* figure out k value */
Joonwoo Parka8890262012-10-15 12:04:27 -07005470 k1 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt1_mv);
5471 k2 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt2_mv);
5472 k3 = wcd9xxx_resmgr_get_k_val(&taiko->resmgr, pdata->micbias.cfilt3_mv);
Kiran Kandic3b24402012-06-11 00:05:59 -07005473
5474 if (IS_ERR_VALUE(k1) || IS_ERR_VALUE(k2) || IS_ERR_VALUE(k3)) {
5475 rc = -EINVAL;
5476 goto done;
5477 }
Kiran Kandic3b24402012-06-11 00:05:59 -07005478 /* Set voltage level and always use LDO */
5479 snd_soc_update_bits(codec, TAIKO_A_LDO_H_MODE_1, 0x0C,
Joonwoo Parka8890262012-10-15 12:04:27 -07005480 (pdata->micbias.ldoh_v << 2));
Kiran Kandic3b24402012-06-11 00:05:59 -07005481
Joonwoo Parka8890262012-10-15 12:04:27 -07005482 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_1_VAL, 0xFC, (k1 << 2));
5483 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_2_VAL, 0xFC, (k2 << 2));
5484 snd_soc_update_bits(codec, TAIKO_A_MICB_CFILT_3_VAL, 0xFC, (k3 << 2));
Kiran Kandic3b24402012-06-11 00:05:59 -07005485
5486 snd_soc_update_bits(codec, TAIKO_A_MICB_1_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005487 (pdata->micbias.bias1_cfilt_sel << 5));
Kiran Kandic3b24402012-06-11 00:05:59 -07005488 snd_soc_update_bits(codec, TAIKO_A_MICB_2_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005489 (pdata->micbias.bias2_cfilt_sel << 5));
Kiran Kandic3b24402012-06-11 00:05:59 -07005490 snd_soc_update_bits(codec, TAIKO_A_MICB_3_CTL, 0x60,
Joonwoo Parka8890262012-10-15 12:04:27 -07005491 (pdata->micbias.bias3_cfilt_sel << 5));
5492 snd_soc_update_bits(codec, taiko->resmgr.reg_addr->micb_4_ctl, 0x60,
Kiran Kandic3b24402012-06-11 00:05:59 -07005493 (pdata->micbias.bias4_cfilt_sel << 5));
5494
5495 for (i = 0; i < 6; j++, i += 2) {
5496 if (flag & (0x01 << i)) {
5497 value = (leg_mode & (0x01 << i)) ? 0x10 : 0x00;
5498 val_txfe = (txfe_bypass & (0x01 << i)) ? 0x20 : 0x00;
5499 val_txfe = val_txfe |
5500 ((txfe_buff & (0x01 << i)) ? 0x10 : 0x00);
5501 snd_soc_update_bits(codec, TAIKO_A_TX_1_2_EN + j * 10,
5502 0x10, value);
5503 snd_soc_update_bits(codec,
5504 TAIKO_A_TX_1_2_TEST_EN + j * 10,
5505 0x30, val_txfe);
5506 }
5507 if (flag & (0x01 << (i + 1))) {
5508 value = (leg_mode & (0x01 << (i + 1))) ? 0x01 : 0x00;
5509 val_txfe = (txfe_bypass &
5510 (0x01 << (i + 1))) ? 0x02 : 0x00;
5511 val_txfe |= (txfe_buff &
5512 (0x01 << (i + 1))) ? 0x01 : 0x00;
5513 snd_soc_update_bits(codec, TAIKO_A_TX_1_2_EN + j * 10,
5514 0x01, value);
5515 snd_soc_update_bits(codec,
5516 TAIKO_A_TX_1_2_TEST_EN + j * 10,
5517 0x03, val_txfe);
5518 }
5519 }
5520 if (flag & 0x40) {
5521 value = (leg_mode & 0x40) ? 0x10 : 0x00;
5522 value = value | ((txfe_bypass & 0x40) ? 0x02 : 0x00);
5523 value = value | ((txfe_buff & 0x40) ? 0x01 : 0x00);
5524 snd_soc_update_bits(codec, TAIKO_A_TX_7_MBHC_EN,
5525 0x13, value);
5526 }
5527
5528 if (pdata->ocp.use_pdata) {
5529 /* not defined in CODEC specification */
5530 if (pdata->ocp.hph_ocp_limit == 1 ||
5531 pdata->ocp.hph_ocp_limit == 5) {
5532 rc = -EINVAL;
5533 goto done;
5534 }
5535 snd_soc_update_bits(codec, TAIKO_A_RX_COM_OCP_CTL,
5536 0x0F, pdata->ocp.num_attempts);
5537 snd_soc_write(codec, TAIKO_A_RX_COM_OCP_COUNT,
5538 ((pdata->ocp.run_time << 4) | pdata->ocp.wait_time));
5539 snd_soc_update_bits(codec, TAIKO_A_RX_HPH_OCP_CTL,
5540 0xE0, (pdata->ocp.hph_ocp_limit << 5));
5541 }
5542
5543 for (i = 0; i < ARRAY_SIZE(pdata->regulator); i++) {
Joonwoo Park448a8fc2013-04-10 15:25:58 -07005544 if (pdata->regulator[i].name &&
5545 !strncmp(pdata->regulator[i].name, "CDC_VDDA_RX", 11)) {
Kiran Kandic3b24402012-06-11 00:05:59 -07005546 if (pdata->regulator[i].min_uV == 1800000 &&
5547 pdata->regulator[i].max_uV == 1800000) {
5548 snd_soc_write(codec, TAIKO_A_BIAS_REF_CTL,
5549 0x1C);
5550 } else if (pdata->regulator[i].min_uV == 2200000 &&
5551 pdata->regulator[i].max_uV == 2200000) {
5552 snd_soc_write(codec, TAIKO_A_BIAS_REF_CTL,
5553 0x1E);
5554 } else {
5555 pr_err("%s: unsupported CDC_VDDA_RX voltage\n"
5556 "min %d, max %d\n", __func__,
5557 pdata->regulator[i].min_uV,
5558 pdata->regulator[i].max_uV);
5559 rc = -EINVAL;
5560 }
5561 break;
5562 }
5563 }
Kiran Kandi4c56c592012-07-25 11:04:55 -07005564
Joonwoo Park1848c762012-10-18 13:16:01 -07005565 /* Set micbias capless mode with tail current */
5566 value = (pdata->micbias.bias1_cap_mode == MICBIAS_EXT_BYP_CAP ?
5567 0x00 : 0x16);
5568 snd_soc_update_bits(codec, TAIKO_A_MICB_1_CTL, 0x1E, value);
5569 value = (pdata->micbias.bias2_cap_mode == MICBIAS_EXT_BYP_CAP ?
5570 0x00 : 0x16);
5571 snd_soc_update_bits(codec, TAIKO_A_MICB_2_CTL, 0x1E, value);
5572 value = (pdata->micbias.bias3_cap_mode == MICBIAS_EXT_BYP_CAP ?
5573 0x00 : 0x16);
5574 snd_soc_update_bits(codec, TAIKO_A_MICB_3_CTL, 0x1E, value);
5575 value = (pdata->micbias.bias4_cap_mode == MICBIAS_EXT_BYP_CAP ?
5576 0x00 : 0x16);
5577 snd_soc_update_bits(codec, TAIKO_A_MICB_4_CTL, 0x1E, value);
5578
Damir Didjusto1a353ce2013-04-02 11:45:47 -07005579 /* Set the DMIC sample rate */
5580 if (pdata->mclk_rate == TAIKO_MCLK_CLK_9P6HZ) {
5581 switch (pdata->dmic_sample_rate) {
5582 case TAIKO_DMIC_SAMPLE_RATE_2P4MHZ:
5583 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_4;
5584 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_4;
5585 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_4;
5586 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5587 break;
5588 case TAIKO_DMIC_SAMPLE_RATE_4P8MHZ:
5589 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_2;
5590 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_2;
5591 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_2;
5592 anc_ctl_value = TAIKO_ANC_DMIC_X2_ON;
5593 break;
5594 case TAIKO_DMIC_SAMPLE_RATE_3P2MHZ:
5595 case TAIKO_DMIC_SAMPLE_RATE_UNDEFINED:
5596 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_3;
5597 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_3;
5598 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_3;
5599 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5600 break;
5601 default:
5602 pr_err("%s Invalid sample rate %d for mclk %d\n",
5603 __func__, pdata->dmic_sample_rate, pdata->mclk_rate);
5604 rc = -EINVAL;
5605 goto done;
5606 break;
5607 }
5608 } else if (pdata->mclk_rate == TAIKO_MCLK_CLK_12P288MHZ) {
5609 switch (pdata->dmic_sample_rate) {
5610 case TAIKO_DMIC_SAMPLE_RATE_3P072MHZ:
5611 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_4;
5612 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_4;
5613 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_4;
5614 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5615 break;
5616 case TAIKO_DMIC_SAMPLE_RATE_6P144MHZ:
5617 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_2;
5618 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_2;
5619 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_2;
5620 anc_ctl_value = TAIKO_ANC_DMIC_X2_ON;
5621 break;
5622 case TAIKO_DMIC_SAMPLE_RATE_4P096MHZ:
5623 case TAIKO_DMIC_SAMPLE_RATE_UNDEFINED:
5624 dmic_sample_rate_value = TAIKO_DMIC_SAMPLE_RATE_DIV_3;
5625 dmic_b1_ctl_value = TAIKO_DMIC_B1_CTL_DIV_3;
5626 dmic_b2_ctl_value = TAIKO_DMIC_B2_CTL_DIV_3;
5627 anc_ctl_value = TAIKO_ANC_DMIC_X2_OFF;
5628 break;
5629 default:
5630 pr_err("%s Invalid sample rate %d for mclk %d\n",
5631 __func__, pdata->dmic_sample_rate, pdata->mclk_rate);
5632 rc = -EINVAL;
5633 goto done;
5634 break;
5635 }
5636 } else {
5637 pr_err("%s MCLK is not set!\n", __func__);
5638 rc = -EINVAL;
5639 goto done;
5640 }
5641
5642 snd_soc_update_bits(codec, TAIKO_A_CDC_TX1_DMIC_CTL,
5643 0x7, dmic_sample_rate_value);
5644 snd_soc_update_bits(codec, TAIKO_A_CDC_TX2_DMIC_CTL,
5645 0x7, dmic_sample_rate_value);
5646 snd_soc_update_bits(codec, TAIKO_A_CDC_TX3_DMIC_CTL,
5647 0x7, dmic_sample_rate_value);
5648 snd_soc_update_bits(codec, TAIKO_A_CDC_TX4_DMIC_CTL,
5649 0x7, dmic_sample_rate_value);
5650 snd_soc_update_bits(codec, TAIKO_A_CDC_TX5_DMIC_CTL,
5651 0x7, dmic_sample_rate_value);
5652 snd_soc_update_bits(codec, TAIKO_A_CDC_TX6_DMIC_CTL,
5653 0x7, dmic_sample_rate_value);
5654 snd_soc_update_bits(codec, TAIKO_A_CDC_TX7_DMIC_CTL,
5655 0x7, dmic_sample_rate_value);
5656 snd_soc_update_bits(codec, TAIKO_A_CDC_TX8_DMIC_CTL,
5657 0x7, dmic_sample_rate_value);
5658 snd_soc_update_bits(codec, TAIKO_A_CDC_TX9_DMIC_CTL,
5659 0x7, dmic_sample_rate_value);
5660 snd_soc_update_bits(codec, TAIKO_A_CDC_TX10_DMIC_CTL,
5661 0x7, dmic_sample_rate_value);
5662 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_DMIC_B1_CTL,
5663 0xEE, dmic_b1_ctl_value);
5664 snd_soc_update_bits(codec, TAIKO_A_CDC_CLK_DMIC_B2_CTL,
5665 0xE, dmic_b2_ctl_value);
5666 snd_soc_update_bits(codec, TAIKO_A_CDC_ANC1_B2_CTL,
5667 0x1, anc_ctl_value);
5668
Kiran Kandic3b24402012-06-11 00:05:59 -07005669done:
5670 return rc;
5671}
5672
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005673static const struct wcd9xxx_reg_mask_val taiko_reg_defaults[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07005674
Kiran Kandi4c56c592012-07-25 11:04:55 -07005675 /* set MCLk to 9.6 */
Gopikrishnaiah Anandana8aec1f2013-01-23 14:26:27 -05005676 TAIKO_REG_VAL(TAIKO_A_CHIP_CTL, 0x02),
Kiran Kandi4c56c592012-07-25 11:04:55 -07005677 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_POWER_CTL, 0x03),
Kiran Kandic3b24402012-06-11 00:05:59 -07005678
Kiran Kandi4c56c592012-07-25 11:04:55 -07005679 /* EAR PA deafults */
5680 TAIKO_REG_VAL(TAIKO_A_RX_EAR_CMBUFF, 0x05),
Kiran Kandic3b24402012-06-11 00:05:59 -07005681
Kiran Kandi4c56c592012-07-25 11:04:55 -07005682 /* RX deafults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005683 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B5_CTL, 0x78),
5684 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B5_CTL, 0x78),
5685 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B5_CTL, 0x78),
5686 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B5_CTL, 0x78),
5687 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B5_CTL, 0x78),
5688 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B5_CTL, 0x78),
5689 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B5_CTL, 0x78),
5690
Kiran Kandi4c56c592012-07-25 11:04:55 -07005691 /* RX1 and RX2 defaults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005692 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B6_CTL, 0xA0),
5693 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B6_CTL, 0xA0),
5694
Kiran Kandi4c56c592012-07-25 11:04:55 -07005695 /* RX3 to RX7 defaults */
Kiran Kandic3b24402012-06-11 00:05:59 -07005696 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B6_CTL, 0x80),
5697 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B6_CTL, 0x80),
5698 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B6_CTL, 0x80),
5699 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B6_CTL, 0x80),
5700 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B6_CTL, 0x80),
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005701
5702 /* MAD registers */
5703 TAIKO_REG_VAL(TAIKO_A_MAD_ANA_CTRL, 0xF1),
5704 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_MAIN_CTL_1, 0x00),
5705 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_MAIN_CTL_2, 0x00),
5706 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_1, 0x00),
5707 /* Set SAMPLE_TX_EN bit */
5708 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_2, 0x03),
5709 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_3, 0x00),
5710 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_4, 0x00),
5711 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_5, 0x00),
5712 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_6, 0x00),
5713 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_7, 0x00),
5714 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_CTL_8, 0x00),
5715 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_IIR_CTL_PTR, 0x00),
5716 TAIKO_REG_VAL(TAIKO_A_CDC_MAD_AUDIO_IIR_CTL_VAL, 0x40),
5717 TAIKO_REG_VAL(TAIKO_A_CDC_DEBUG_B7_CTL, 0x00),
5718 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_OTHR_RESET_B1_CTL, 0x00),
5719 TAIKO_REG_VAL(TAIKO_A_CDC_CLK_OTHR_CTL, 0x00),
5720 TAIKO_REG_VAL(TAIKO_A_CDC_CONN_MAD, 0x01),
Kiran Kandic3b24402012-06-11 00:05:59 -07005721};
5722
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005723static const struct wcd9xxx_reg_mask_val taiko_1_0_reg_defaults[] = {
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005724 /*
5725 * The following only need to be written for Taiko 1.0 parts.
5726 * Taiko 2.0 will have appropriate defaults for these registers.
5727 */
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005728
5729 /* BUCK default */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005730 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_4, 0x50),
5731
5732 /* Required defaults for class H operation */
5733 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CHOP_CTL, 0xF4),
5734 TAIKO_REG_VAL(TAIKO_A_BIAS_CURR_CTL_2, 0x08),
5735 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_1, 0x5B),
5736 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_3, 0x60),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005737
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005738 /* Choose max non-overlap time for NCP */
5739 TAIKO_REG_VAL(TAIKO_A_NCP_CLK, 0xFC),
5740 /* Use 25mV/50mV for deltap/m to reduce ripple */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005741 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x08),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005742 /*
5743 * Set DISABLE_MODE_SEL<1:0> to 0b10 (disable PWM in auto mode).
5744 * Note that the other bits of this register will be changed during
5745 * Rx PA bring up.
5746 */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005747 TAIKO_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005748 /* Reduce HPH DAC bias to 70% */
5749 TAIKO_REG_VAL(TAIKO_A_RX_HPH_BIAS_PA, 0x7A),
5750 /*Reduce EAR DAC bias to 70% */
5751 TAIKO_REG_VAL(TAIKO_A_RX_EAR_BIAS_PA, 0x76),
5752 /* Reduce LINE DAC bias to 70% */
5753 TAIKO_REG_VAL(TAIKO_A_RX_LINE_BIAS_PA, 0x78),
Joonwoo Parkd87ec4c2012-10-30 15:44:18 -07005754
5755 /*
5756 * There is a diode to pull down the micbias while doing
5757 * insertion detection. This diode can cause leakage.
5758 * Set bit 0 to 1 to prevent leakage.
5759 * Setting this bit of micbias 2 prevents leakage for all other micbias.
5760 */
5761 TAIKO_REG_VAL(TAIKO_A_MICB_2_MBHC, 0x41),
Joonwoo Park3c7bca62012-10-31 12:44:23 -07005762
5763 /* Disable TX7 internal biasing path which can cause leakage */
5764 TAIKO_REG_VAL(TAIKO_A_TX_SUP_SWITCH_CTRL_1, 0xBF),
Joonwoo Park03604052012-11-06 18:40:25 -08005765 /* Enable MICB 4 VDDIO switch to prevent leakage */
5766 TAIKO_REG_VAL(TAIKO_A_MICB_4_MBHC, 0x81),
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005767
5768 /* Close leakage on the spkdrv */
5769 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_DBG_PWRSTG, 0x24),
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005770};
5771
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005772/*
5773 * Don't update TAIKO_A_CHIP_CTL, TAIKO_A_BUCK_CTRL_CCL_1 and
5774 * TAIKO_A_RX_EAR_CMBUFF as those are updated in taiko_reg_defaults
5775 */
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005776static const struct wcd9xxx_reg_mask_val taiko_2_0_reg_defaults[] = {
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005777 TAIKO_REG_VAL(TAIKO_A_CDC_TX_1_GAIN, 0x2),
5778 TAIKO_REG_VAL(TAIKO_A_CDC_TX_2_GAIN, 0x2),
5779 TAIKO_REG_VAL(TAIKO_A_CDC_TX_1_2_ADC_IB, 0x44),
5780 TAIKO_REG_VAL(TAIKO_A_CDC_TX_3_GAIN, 0x2),
5781 TAIKO_REG_VAL(TAIKO_A_CDC_TX_4_GAIN, 0x2),
5782 TAIKO_REG_VAL(TAIKO_A_CDC_TX_3_4_ADC_IB, 0x44),
5783 TAIKO_REG_VAL(TAIKO_A_CDC_TX_5_GAIN, 0x2),
5784 TAIKO_REG_VAL(TAIKO_A_CDC_TX_6_GAIN, 0x2),
5785 TAIKO_REG_VAL(TAIKO_A_CDC_TX_5_6_ADC_IB, 0x44),
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005786 TAIKO_REG_VAL(WCD9XXX_A_BUCK_MODE_3, 0xCE),
5787 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_VCL_1, 0x8),
5788 TAIKO_REG_VAL(WCD9XXX_A_BUCK_CTRL_CCL_4, 0x51),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005789 TAIKO_REG_VAL(TAIKO_A_NCP_DTEST, 0x10),
5790 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CHOP_CTL, 0xA4),
5791 TAIKO_REG_VAL(TAIKO_A_RX_HPH_BIAS_PA, 0x7A),
5792 TAIKO_REG_VAL(TAIKO_A_RX_HPH_OCP_CTL, 0x69),
5793 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CNP_WG_CTL, 0xDA),
5794 TAIKO_REG_VAL(TAIKO_A_RX_HPH_CNP_WG_TIME, 0x15),
5795 TAIKO_REG_VAL(TAIKO_A_RX_EAR_BIAS_PA, 0x76),
5796 TAIKO_REG_VAL(TAIKO_A_RX_EAR_CNP, 0xC0),
5797 TAIKO_REG_VAL(TAIKO_A_RX_LINE_BIAS_PA, 0x78),
5798 TAIKO_REG_VAL(TAIKO_A_RX_LINE_1_TEST, 0x2),
5799 TAIKO_REG_VAL(TAIKO_A_RX_LINE_2_TEST, 0x2),
5800 TAIKO_REG_VAL(TAIKO_A_RX_LINE_3_TEST, 0x2),
5801 TAIKO_REG_VAL(TAIKO_A_RX_LINE_4_TEST, 0x2),
5802 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_OCP_CTL, 0x97),
5803 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_CLIP_DET, 0x1),
5804 TAIKO_REG_VAL(TAIKO_A_SPKR_DRV_IEC, 0x0),
5805 TAIKO_REG_VAL(TAIKO_A_CDC_TX1_MUX_CTL, 0x48),
5806 TAIKO_REG_VAL(TAIKO_A_CDC_TX2_MUX_CTL, 0x48),
5807 TAIKO_REG_VAL(TAIKO_A_CDC_TX3_MUX_CTL, 0x48),
5808 TAIKO_REG_VAL(TAIKO_A_CDC_TX4_MUX_CTL, 0x48),
5809 TAIKO_REG_VAL(TAIKO_A_CDC_TX5_MUX_CTL, 0x48),
5810 TAIKO_REG_VAL(TAIKO_A_CDC_TX6_MUX_CTL, 0x48),
5811 TAIKO_REG_VAL(TAIKO_A_CDC_TX7_MUX_CTL, 0x48),
5812 TAIKO_REG_VAL(TAIKO_A_CDC_TX8_MUX_CTL, 0x48),
5813 TAIKO_REG_VAL(TAIKO_A_CDC_TX9_MUX_CTL, 0x48),
5814 TAIKO_REG_VAL(TAIKO_A_CDC_TX10_MUX_CTL, 0x48),
5815 TAIKO_REG_VAL(TAIKO_A_CDC_RX1_B4_CTL, 0x8),
Joonwoo Parkdbbdac02013-03-21 19:24:31 -07005816 TAIKO_REG_VAL(TAIKO_A_CDC_RX2_B4_CTL, 0x8),
5817 TAIKO_REG_VAL(TAIKO_A_CDC_RX3_B4_CTL, 0x8),
5818 TAIKO_REG_VAL(TAIKO_A_CDC_RX4_B4_CTL, 0x8),
5819 TAIKO_REG_VAL(TAIKO_A_CDC_RX5_B4_CTL, 0x8),
5820 TAIKO_REG_VAL(TAIKO_A_CDC_RX6_B4_CTL, 0x8),
5821 TAIKO_REG_VAL(TAIKO_A_CDC_RX7_B4_CTL, 0x8),
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005822 TAIKO_REG_VAL(TAIKO_A_CDC_VBAT_GAIN_UPD_MON, 0x0),
5823 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B1_CTL, 0x0),
5824 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B2_CTL, 0x0),
5825 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B3_CTL, 0x0),
5826 TAIKO_REG_VAL(TAIKO_A_CDC_PA_RAMP_B4_CTL, 0x0),
5827 TAIKO_REG_VAL(TAIKO_A_CDC_SPKR_CLIPDET_B1_CTL, 0x0),
5828 TAIKO_REG_VAL(TAIKO_A_CDC_COMP0_B4_CTL, 0x37),
5829 TAIKO_REG_VAL(TAIKO_A_CDC_COMP0_B5_CTL, 0x7f),
5830};
5831
Kiran Kandic3b24402012-06-11 00:05:59 -07005832static void taiko_update_reg_defaults(struct snd_soc_codec *codec)
5833{
5834 u32 i;
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005835 struct wcd9xxx *taiko_core = dev_get_drvdata(codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07005836
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005837 for (i = 0; i < ARRAY_SIZE(taiko_reg_defaults); i++)
5838 snd_soc_write(codec, taiko_reg_defaults[i].reg,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005839 taiko_reg_defaults[i].val);
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005840
5841 if (TAIKO_IS_1_0(taiko_core->version)) {
5842 for (i = 0; i < ARRAY_SIZE(taiko_1_0_reg_defaults); i++)
5843 snd_soc_write(codec, taiko_1_0_reg_defaults[i].reg,
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005844 taiko_1_0_reg_defaults[i].val);
5845 if (spkr_drv_wrnd == 1)
5846 snd_soc_write(codec, TAIKO_A_SPKR_DRV_EN, 0xEF);
5847 } else {
5848 for (i = 0; i < ARRAY_SIZE(taiko_2_0_reg_defaults); i++)
5849 snd_soc_write(codec, taiko_2_0_reg_defaults[i].reg,
5850 taiko_2_0_reg_defaults[i].val);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08005851 spkr_drv_wrnd = -1;
Joonwoo Park559a5bf2013-02-15 14:46:36 -08005852 }
Kiran Kandic3b24402012-06-11 00:05:59 -07005853}
5854
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08005855static const struct wcd9xxx_reg_mask_val taiko_codec_reg_init_val[] = {
Kiran Kandic3b24402012-06-11 00:05:59 -07005856 /* Initialize current threshold to 350MA
5857 * number of wait and run cycles to 4096
5858 */
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07005859 {TAIKO_A_RX_HPH_OCP_CTL, 0xE1, 0x61},
Kiran Kandic3b24402012-06-11 00:05:59 -07005860 {TAIKO_A_RX_COM_OCP_COUNT, 0xFF, 0xFF},
Patrick Lai92833bf2012-12-01 10:31:35 -08005861 {TAIKO_A_RX_HPH_L_TEST, 0x01, 0x01},
5862 {TAIKO_A_RX_HPH_R_TEST, 0x01, 0x01},
Kiran Kandic3b24402012-06-11 00:05:59 -07005863
Kiran Kandic3b24402012-06-11 00:05:59 -07005864 /* Initialize gain registers to use register gain */
Kiran Kandi4c56c592012-07-25 11:04:55 -07005865 {TAIKO_A_RX_HPH_L_GAIN, 0x20, 0x20},
5866 {TAIKO_A_RX_HPH_R_GAIN, 0x20, 0x20},
5867 {TAIKO_A_RX_LINE_1_GAIN, 0x20, 0x20},
5868 {TAIKO_A_RX_LINE_2_GAIN, 0x20, 0x20},
5869 {TAIKO_A_RX_LINE_3_GAIN, 0x20, 0x20},
5870 {TAIKO_A_RX_LINE_4_GAIN, 0x20, 0x20},
Joonwoo Parkc7731432012-10-17 12:41:44 -07005871 {TAIKO_A_SPKR_DRV_GAIN, 0x04, 0x04},
Kiran Kandic3b24402012-06-11 00:05:59 -07005872
Kiran Kandic3b24402012-06-11 00:05:59 -07005873 /* Use 16 bit sample size for TX1 to TX6 */
5874 {TAIKO_A_CDC_CONN_TX_SB_B1_CTL, 0x30, 0x20},
5875 {TAIKO_A_CDC_CONN_TX_SB_B2_CTL, 0x30, 0x20},
5876 {TAIKO_A_CDC_CONN_TX_SB_B3_CTL, 0x30, 0x20},
5877 {TAIKO_A_CDC_CONN_TX_SB_B4_CTL, 0x30, 0x20},
5878 {TAIKO_A_CDC_CONN_TX_SB_B5_CTL, 0x30, 0x20},
5879 {TAIKO_A_CDC_CONN_TX_SB_B6_CTL, 0x30, 0x20},
5880
5881 /* Use 16 bit sample size for TX7 to TX10 */
5882 {TAIKO_A_CDC_CONN_TX_SB_B7_CTL, 0x60, 0x40},
5883 {TAIKO_A_CDC_CONN_TX_SB_B8_CTL, 0x60, 0x40},
5884 {TAIKO_A_CDC_CONN_TX_SB_B9_CTL, 0x60, 0x40},
5885 {TAIKO_A_CDC_CONN_TX_SB_B10_CTL, 0x60, 0x40},
5886
Kiran Kandic3b24402012-06-11 00:05:59 -07005887 /*enable HPF filter for TX paths */
5888 {TAIKO_A_CDC_TX1_MUX_CTL, 0x8, 0x0},
5889 {TAIKO_A_CDC_TX2_MUX_CTL, 0x8, 0x0},
5890 {TAIKO_A_CDC_TX3_MUX_CTL, 0x8, 0x0},
5891 {TAIKO_A_CDC_TX4_MUX_CTL, 0x8, 0x0},
5892 {TAIKO_A_CDC_TX5_MUX_CTL, 0x8, 0x0},
5893 {TAIKO_A_CDC_TX6_MUX_CTL, 0x8, 0x0},
5894 {TAIKO_A_CDC_TX7_MUX_CTL, 0x8, 0x0},
5895 {TAIKO_A_CDC_TX8_MUX_CTL, 0x8, 0x0},
5896 {TAIKO_A_CDC_TX9_MUX_CTL, 0x8, 0x0},
5897 {TAIKO_A_CDC_TX10_MUX_CTL, 0x8, 0x0},
5898
Joonwoo Parkc7731432012-10-17 12:41:44 -07005899 /* Compander zone selection */
5900 {TAIKO_A_CDC_COMP0_B4_CTL, 0x3F, 0x37},
5901 {TAIKO_A_CDC_COMP1_B4_CTL, 0x3F, 0x37},
5902 {TAIKO_A_CDC_COMP2_B4_CTL, 0x3F, 0x37},
5903 {TAIKO_A_CDC_COMP0_B5_CTL, 0x7F, 0x7F},
5904 {TAIKO_A_CDC_COMP1_B5_CTL, 0x7F, 0x7F},
5905 {TAIKO_A_CDC_COMP2_B5_CTL, 0x7F, 0x7F},
Bhalchandra Gajareef7810e2013-03-29 16:50:37 -07005906
5907 /*
5908 * Setup wavegen timer to 20msec and disable chopper
5909 * as default. This corresponds to Compander OFF
5910 */
5911 {TAIKO_A_RX_HPH_CNP_WG_CTL, 0xFF, 0xDB},
5912 {TAIKO_A_RX_HPH_CNP_WG_TIME, 0xFF, 0x58},
5913 {TAIKO_A_RX_HPH_BIAS_WG_OCP, 0xFF, 0x1A},
5914 {TAIKO_A_RX_HPH_CHOP_CTL, 0xFF, 0x24},
Bhalchandra Gajare9581aed2013-03-29 17:06:10 -07005915
5916 /* Choose max non-overlap time for NCP */
5917 {TAIKO_A_NCP_CLK, 0xFF, 0xFC},
5918
5919 /* Program the 0.85 volt VBG_REFERENCE */
5920 {TAIKO_A_BIAS_CURR_CTL_2, 0xFF, 0x04},
Kiran Kandic3b24402012-06-11 00:05:59 -07005921};
5922
5923static void taiko_codec_init_reg(struct snd_soc_codec *codec)
5924{
5925 u32 i;
5926
5927 for (i = 0; i < ARRAY_SIZE(taiko_codec_reg_init_val); i++)
5928 snd_soc_update_bits(codec, taiko_codec_reg_init_val[i].reg,
5929 taiko_codec_reg_init_val[i].mask,
5930 taiko_codec_reg_init_val[i].val);
5931}
5932
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07005933static void taiko_slim_interface_init_reg(struct snd_soc_codec *codec)
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005934{
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005935 int i;
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005936
5937 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
5938 wcd9xxx_interface_reg_write(codec->control_data,
Joonwoo Parka8890262012-10-15 12:04:27 -07005939 TAIKO_SLIM_PGD_PORT_INT_EN0 + i,
5940 0xFF);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07005941}
5942
5943static int taiko_setup_irqs(struct taiko_priv *taiko)
5944{
5945 int ret = 0;
5946 struct snd_soc_codec *codec = taiko->codec;
5947
5948 ret = wcd9xxx_request_irq(codec->control_data, WCD9XXX_IRQ_SLIMBUS,
5949 taiko_slimbus_irq, "SLIMBUS Slave", taiko);
5950 if (ret)
5951 pr_err("%s: Failed to request irq %d\n", __func__,
5952 WCD9XXX_IRQ_SLIMBUS);
5953 else
5954 taiko_slim_interface_init_reg(codec);
5955
Joonwoo Park7680b9f2012-07-13 11:36:48 -07005956 return ret;
5957}
5958
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07005959static void taiko_cleanup_irqs(struct taiko_priv *taiko)
5960{
5961 struct snd_soc_codec *codec = taiko->codec;
5962
5963 wcd9xxx_free_irq(codec->control_data, WCD9XXX_IRQ_SLIMBUS, taiko);
5964}
5965
Joonwoo Parka8890262012-10-15 12:04:27 -07005966int taiko_hs_detect(struct snd_soc_codec *codec,
5967 struct wcd9xxx_mbhc_config *mbhc_cfg)
5968{
Joonwoo Park88bfa842013-04-15 16:59:21 -07005969 int rc;
Joonwoo Parka8890262012-10-15 12:04:27 -07005970 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Park88bfa842013-04-15 16:59:21 -07005971 rc = wcd9xxx_mbhc_start(&taiko->mbhc, mbhc_cfg);
5972 if (!rc)
5973 taiko->mbhc_started = true;
5974 return rc;
Joonwoo Parka8890262012-10-15 12:04:27 -07005975}
5976EXPORT_SYMBOL_GPL(taiko_hs_detect);
5977
Joonwoo Park1d05bb92013-03-07 16:55:06 -08005978static void taiko_init_slim_slave_cfg(struct snd_soc_codec *codec)
5979{
5980 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
5981 struct afe_param_cdc_slimbus_slave_cfg *cfg;
5982 struct wcd9xxx *wcd9xxx = codec->control_data;
5983 uint64_t eaddr = 0;
5984
5985 cfg = &priv->slimbus_slave_cfg;
5986 cfg->minor_version = 1;
5987 cfg->tx_slave_port_offset = 0;
5988 cfg->rx_slave_port_offset = 16;
5989
5990 memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
5991 WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
5992 cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
5993 cfg->device_enum_addr_msw = eaddr >> 32;
5994
5995 pr_debug("%s: slimbus logical address 0x%llx\n", __func__, eaddr);
5996}
5997
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08005998static int taiko_post_reset_cb(struct wcd9xxx *wcd9xxx)
5999{
6000 int ret = 0;
6001 struct snd_soc_codec *codec;
6002 struct taiko_priv *taiko;
6003
6004 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
6005 taiko = snd_soc_codec_get_drvdata(codec);
6006 mutex_lock(&codec->mutex);
6007 WCD9XXX_BCL_LOCK(&taiko->resmgr);
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006008
6009 if (codec->reg_def_copy) {
6010 pr_debug("%s: Update ASOC cache", __func__);
6011 kfree(codec->reg_cache);
6012 codec->reg_cache = kmemdup(codec->reg_def_copy,
6013 codec->reg_size, GFP_KERNEL);
6014 }
6015
Ravishankar Sarawadi2293efe2013-01-11 16:37:23 -08006016 wcd9xxx_resmgr_post_ssr(&taiko->resmgr);
6017 if (spkr_drv_wrnd == 1)
6018 snd_soc_update_bits(codec, TAIKO_A_SPKR_DRV_EN, 0x80, 0x80);
6019 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
6020
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006021 taiko_update_reg_defaults(codec);
6022 taiko_codec_init_reg(codec);
6023 ret = taiko_handle_pdata(taiko);
6024 if (IS_ERR_VALUE(ret))
6025 pr_err("%s: bad pdata\n", __func__);
Ravishankar Sarawadi2293efe2013-01-11 16:37:23 -08006026
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006027 taiko_init_slim_slave_cfg(codec);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006028 taiko_slim_interface_init_reg(codec);
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006029
Joonwoo Park88bfa842013-04-15 16:59:21 -07006030 if (taiko->mbhc_started) {
6031 wcd9xxx_mbhc_deinit(&taiko->mbhc);
6032 taiko->mbhc_started = false;
6033 ret = wcd9xxx_mbhc_init(&taiko->mbhc, &taiko->resmgr, codec,
6034 WCD9XXX_MBHC_VERSION_TAIKO);
6035 if (ret) {
6036 pr_err("%s: mbhc init failed %d\n", __func__, ret);
6037 } else {
6038 ret = wcd9xxx_mbhc_start(&taiko->mbhc,
6039 taiko->mbhc.mbhc_cfg);
6040 if (!ret)
6041 taiko->mbhc_started = true;
6042 }
6043 }
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006044 mutex_unlock(&codec->mutex);
6045 return ret;
6046}
6047
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006048void *taiko_get_afe_config(struct snd_soc_codec *codec,
6049 enum afe_config_type config_type)
6050{
6051 struct taiko_priv *priv = snd_soc_codec_get_drvdata(codec);
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -04006052 struct wcd9xxx *taiko_core = dev_get_drvdata(codec->dev->parent);
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006053
6054 switch (config_type) {
6055 case AFE_SLIMBUS_SLAVE_CONFIG:
6056 return &priv->slimbus_slave_cfg;
6057 case AFE_CDC_REGISTERS_CONFIG:
Damir Didjustodcfdff82013-03-21 23:26:41 -07006058 return &taiko_audio_reg_cfg;
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006059 case AFE_SLIMBUS_SLAVE_PORT_CONFIG:
6060 return &taiko_slimbus_slave_port_cfg;
Damir Didjustodcfdff82013-03-21 23:26:41 -07006061 case AFE_AANC_VERSION:
6062 return &taiko_cdc_aanc_version;
Gopikrishnaiah Anandaneb51dd72013-04-09 11:39:55 -04006063 case AFE_CLIP_BANK_SEL:
6064 if (!TAIKO_IS_1_0(taiko_core->version))
6065 return &clip_bank_sel;
6066 else
6067 return NULL;
6068 case AFE_CDC_CLIP_REGISTERS_CONFIG:
6069 if (!TAIKO_IS_1_0(taiko_core->version))
6070 return &taiko_clip_reg_cfg;
6071 else
6072 return NULL;
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006073 default:
6074 pr_err("%s: Unknown config_type 0x%x\n", __func__, config_type);
6075 return NULL;
6076 }
6077}
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006078
Joonwoo Parka8890262012-10-15 12:04:27 -07006079static struct wcd9xxx_reg_address taiko_reg_address = {
6080 .micb_4_mbhc = TAIKO_A_MICB_4_MBHC,
6081 .micb_4_int_rbias = TAIKO_A_MICB_4_INT_RBIAS,
6082 .micb_4_ctl = TAIKO_A_MICB_4_CTL,
6083};
6084
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006085static int wcd9xxx_ssr_register(struct wcd9xxx *control,
6086 int (*post_reset_cb)(struct wcd9xxx *wcd9xxx), void *priv)
6087{
6088 control->post_reset = post_reset_cb;
6089 control->ssr_priv = priv;
6090 return 0;
6091}
6092
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006093static const struct snd_soc_dapm_widget taiko_1_dapm_widgets[] = {
6094 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAIKO_A_TX_1_2_EN, 7, 0,
6095 taiko_codec_enable_adc,
6096 SND_SOC_DAPM_PRE_PMU |
6097 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6098 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAIKO_A_TX_1_2_EN, 3, 0,
6099 taiko_codec_enable_adc,
6100 SND_SOC_DAPM_PRE_PMU |
6101 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6102 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAIKO_A_TX_3_4_EN, 7, 0,
6103 taiko_codec_enable_adc,
6104 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6105 SND_SOC_DAPM_POST_PMD),
6106 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAIKO_A_TX_3_4_EN, 3, 0,
6107 taiko_codec_enable_adc,
6108 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6109 SND_SOC_DAPM_POST_PMD),
6110 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAIKO_A_TX_5_6_EN, 7, 0,
6111 taiko_codec_enable_adc,
6112 SND_SOC_DAPM_POST_PMU),
6113 SND_SOC_DAPM_ADC_E("ADC6", NULL, TAIKO_A_TX_5_6_EN, 3, 0,
6114 taiko_codec_enable_adc,
6115 SND_SOC_DAPM_POST_PMU),
6116};
6117
6118static const struct snd_soc_dapm_widget taiko_2_dapm_widgets[] = {
6119 SND_SOC_DAPM_ADC_E("ADC1", NULL, TAIKO_A_CDC_TX_1_GAIN, 7, 0,
6120 taiko_codec_enable_adc,
6121 SND_SOC_DAPM_PRE_PMU |
6122 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6123 SND_SOC_DAPM_ADC_E("ADC2", NULL, TAIKO_A_CDC_TX_2_GAIN, 7, 0,
6124 taiko_codec_enable_adc,
6125 SND_SOC_DAPM_PRE_PMU |
6126 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6127 SND_SOC_DAPM_ADC_E("ADC3", NULL, TAIKO_A_CDC_TX_3_GAIN, 7, 0,
6128 taiko_codec_enable_adc,
6129 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6130 SND_SOC_DAPM_POST_PMD),
6131 SND_SOC_DAPM_ADC_E("ADC4", NULL, TAIKO_A_CDC_TX_4_GAIN, 7, 0,
6132 taiko_codec_enable_adc,
6133 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6134 SND_SOC_DAPM_POST_PMD),
6135 SND_SOC_DAPM_ADC_E("ADC5", NULL, TAIKO_A_CDC_TX_5_GAIN, 7, 0,
6136 taiko_codec_enable_adc,
6137 SND_SOC_DAPM_POST_PMU),
6138 SND_SOC_DAPM_ADC_E("ADC6", NULL, TAIKO_A_CDC_TX_6_GAIN, 7, 0,
6139 taiko_codec_enable_adc,
6140 SND_SOC_DAPM_POST_PMU),
6141};
6142
Joonwoo Park448a8fc2013-04-10 15:25:58 -07006143static struct regulator *taiko_codec_find_regulator(struct snd_soc_codec *codec,
6144 const char *name)
6145{
6146 int i;
6147 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
6148
6149 for (i = 0; i < core->num_of_supplies; i++) {
6150 if (core->supplies[i].supply &&
6151 !strcmp(core->supplies[i].supply, name))
6152 return core->supplies[i].consumer;
6153 }
6154
6155 return NULL;
6156}
6157
Kiran Kandic3b24402012-06-11 00:05:59 -07006158static int taiko_codec_probe(struct snd_soc_codec *codec)
6159{
6160 struct wcd9xxx *control;
6161 struct taiko_priv *taiko;
Joonwoo Parka8890262012-10-15 12:04:27 -07006162 struct wcd9xxx_pdata *pdata;
6163 struct wcd9xxx *wcd9xxx;
Kiran Kandic3b24402012-06-11 00:05:59 -07006164 struct snd_soc_dapm_context *dapm = &codec->dapm;
6165 int ret = 0;
6166 int i;
Kuirong Wang906ac472012-07-09 12:54:44 -07006167 void *ptr = NULL;
Joonwoo Park559a5bf2013-02-15 14:46:36 -08006168 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
Kiran Kandic3b24402012-06-11 00:05:59 -07006169
6170 codec->control_data = dev_get_drvdata(codec->dev->parent);
6171 control = codec->control_data;
6172
Ravishankar Sarawadi839fcf32012-11-14 12:13:00 -08006173 wcd9xxx_ssr_register(control, taiko_post_reset_cb, (void *)codec);
6174
Kiran Kandi4c56c592012-07-25 11:04:55 -07006175 dev_info(codec->dev, "%s()\n", __func__);
6176
Kiran Kandic3b24402012-06-11 00:05:59 -07006177 taiko = kzalloc(sizeof(struct taiko_priv), GFP_KERNEL);
6178 if (!taiko) {
6179 dev_err(codec->dev, "Failed to allocate private data\n");
6180 return -ENOMEM;
6181 }
6182 for (i = 0 ; i < NUM_DECIMATORS; i++) {
6183 tx_hpf_work[i].taiko = taiko;
6184 tx_hpf_work[i].decimator = i + 1;
6185 INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
6186 tx_hpf_corner_freq_callback);
6187 }
6188
Kiran Kandic3b24402012-06-11 00:05:59 -07006189 snd_soc_codec_set_drvdata(codec, taiko);
6190
Joonwoo Parka8890262012-10-15 12:04:27 -07006191 /* codec resmgr module init */
6192 wcd9xxx = codec->control_data;
6193 pdata = dev_get_platdata(codec->dev->parent);
6194 ret = wcd9xxx_resmgr_init(&taiko->resmgr, codec, wcd9xxx, pdata,
6195 &taiko_reg_address);
6196 if (ret) {
6197 pr_err("%s: wcd9xxx init failed %d\n", __func__, ret);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006198 goto err_init;
Joonwoo Parka8890262012-10-15 12:04:27 -07006199 }
6200
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08006201 taiko->clsh_d.buck_mv = taiko_codec_get_buck_mv(codec);
Joonwoo Parka08e0552013-03-05 18:28:23 -08006202 wcd9xxx_clsh_init(&taiko->clsh_d, &taiko->resmgr);
Bhalchandra Gajare87fef4c2013-02-19 14:57:03 -08006203
Joonwoo Parka8890262012-10-15 12:04:27 -07006204 /* init and start mbhc */
Simmi Pateriya0a44d842013-04-03 01:12:42 +05306205 ret = wcd9xxx_mbhc_init(&taiko->mbhc, &taiko->resmgr, codec,
6206 WCD9XXX_MBHC_VERSION_TAIKO);
Joonwoo Parka8890262012-10-15 12:04:27 -07006207 if (ret) {
6208 pr_err("%s: mbhc init failed %d\n", __func__, ret);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006209 goto err_init;
Joonwoo Parka8890262012-10-15 12:04:27 -07006210 }
6211
Kiran Kandic3b24402012-06-11 00:05:59 -07006212 taiko->codec = codec;
Kiran Kandic3b24402012-06-11 00:05:59 -07006213 for (i = 0; i < COMPANDER_MAX; i++) {
6214 taiko->comp_enabled[i] = 0;
6215 taiko->comp_fs[i] = COMPANDER_FS_48KHZ;
6216 }
Kiran Kandic3b24402012-06-11 00:05:59 -07006217 taiko->intf_type = wcd9xxx_get_intf_type();
6218 taiko->aux_pga_cnt = 0;
6219 taiko->aux_l_gain = 0x1F;
6220 taiko->aux_r_gain = 0x1F;
Kiran Kandic3b24402012-06-11 00:05:59 -07006221 taiko_update_reg_defaults(codec);
Venkat Sudhira50a3762012-11-26 12:12:15 -08006222 pr_debug("%s: MCLK Rate = %x\n", __func__, wcd9xxx->mclk_rate);
6223 if (wcd9xxx->mclk_rate == TAIKO_MCLK_CLK_12P288MHZ)
Venkat Sudhir16d95e62013-02-04 16:57:33 -08006224 snd_soc_update_bits(codec, TAIKO_A_CHIP_CTL, 0x06, 0x0);
Venkat Sudhira50a3762012-11-26 12:12:15 -08006225 else if (wcd9xxx->mclk_rate == TAIKO_MCLK_CLK_9P6HZ)
Venkat Sudhir16d95e62013-02-04 16:57:33 -08006226 snd_soc_update_bits(codec, TAIKO_A_CHIP_CTL, 0x06, 0x2);
Kiran Kandic3b24402012-06-11 00:05:59 -07006227 taiko_codec_init_reg(codec);
6228 ret = taiko_handle_pdata(taiko);
6229 if (IS_ERR_VALUE(ret)) {
6230 pr_err("%s: bad pdata\n", __func__);
6231 goto err_pdata;
6232 }
6233
Joonwoo Park448a8fc2013-04-10 15:25:58 -07006234 taiko->spkdrv_reg = taiko_codec_find_regulator(codec,
6235 WCD9XXX_VDD_SPKDRV_NAME);
6236
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006237 if (spkr_drv_wrnd > 0) {
6238 WCD9XXX_BCL_LOCK(&taiko->resmgr);
6239 wcd9xxx_resmgr_get_bandgap(&taiko->resmgr,
6240 WCD9XXX_BANDGAP_AUDIO_MODE);
6241 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
6242 }
6243
Kuirong Wang906ac472012-07-09 12:54:44 -07006244 ptr = kmalloc((sizeof(taiko_rx_chs) +
6245 sizeof(taiko_tx_chs)), GFP_KERNEL);
6246 if (!ptr) {
6247 pr_err("%s: no mem for slim chan ctl data\n", __func__);
6248 ret = -ENOMEM;
6249 goto err_nomem_slimch;
6250 }
6251
Kiran Kandic3b24402012-06-11 00:05:59 -07006252 if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
6253 snd_soc_dapm_new_controls(dapm, taiko_dapm_i2s_widgets,
6254 ARRAY_SIZE(taiko_dapm_i2s_widgets));
6255 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
6256 ARRAY_SIZE(audio_i2s_map));
Joonwoo Park559a5bf2013-02-15 14:46:36 -08006257 if (TAIKO_IS_1_0(core->version))
6258 snd_soc_dapm_add_routes(dapm, audio_i2s_map_1_0,
6259 ARRAY_SIZE(audio_i2s_map_1_0));
6260 else
6261 snd_soc_dapm_add_routes(dapm, audio_i2s_map_2_0,
6262 ARRAY_SIZE(audio_i2s_map_2_0));
Kuirong Wang906ac472012-07-09 12:54:44 -07006263 for (i = 0; i < ARRAY_SIZE(taiko_i2s_dai); i++)
6264 INIT_LIST_HEAD(&taiko->dai[i].wcd9xxx_ch_list);
6265 } else if (taiko->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
6266 for (i = 0; i < NUM_CODEC_DAIS; i++) {
6267 INIT_LIST_HEAD(&taiko->dai[i].wcd9xxx_ch_list);
6268 init_waitqueue_head(&taiko->dai[i].dai_wait);
6269 }
Joonwoo Park1d05bb92013-03-07 16:55:06 -08006270 taiko_slimbus_slave_port_cfg.slave_dev_intfdev_la =
6271 control->slim_slave->laddr;
6272 taiko_slimbus_slave_port_cfg.slave_dev_pgd_la =
6273 control->slim->laddr;
6274 taiko_slimbus_slave_port_cfg.slave_port_mapping[0] =
6275 TAIKO_MAD_SLIMBUS_TX_PORT;
6276
6277 taiko_init_slim_slave_cfg(codec);
Kiran Kandic3b24402012-06-11 00:05:59 -07006278 }
6279
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006280 if (TAIKO_IS_1_0(control->version)) {
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006281 snd_soc_dapm_new_controls(dapm, taiko_1_dapm_widgets,
6282 ARRAY_SIZE(taiko_1_dapm_widgets));
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006283 snd_soc_add_codec_controls(codec,
6284 taiko_1_x_analog_gain_controls,
6285 ARRAY_SIZE(taiko_1_x_analog_gain_controls));
6286 } else {
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006287 snd_soc_dapm_new_controls(dapm, taiko_2_dapm_widgets,
6288 ARRAY_SIZE(taiko_2_dapm_widgets));
Kiran Kandiec0db5c2013-03-08 16:03:58 -08006289 snd_soc_add_codec_controls(codec,
6290 taiko_2_x_analog_gain_controls,
6291 ARRAY_SIZE(taiko_2_x_analog_gain_controls));
6292 }
Joonwoo Park2a9170a2013-03-04 17:05:57 -08006293
Kuirong Wang906ac472012-07-09 12:54:44 -07006294 control->num_rx_port = TAIKO_RX_MAX;
6295 control->rx_chs = ptr;
6296 memcpy(control->rx_chs, taiko_rx_chs, sizeof(taiko_rx_chs));
6297 control->num_tx_port = TAIKO_TX_MAX;
6298 control->tx_chs = ptr + sizeof(taiko_rx_chs);
6299 memcpy(control->tx_chs, taiko_tx_chs, sizeof(taiko_tx_chs));
6300
Kiran Kandic3b24402012-06-11 00:05:59 -07006301 snd_soc_dapm_sync(dapm);
6302
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006303 ret = taiko_setup_irqs(taiko);
6304 if (ret) {
6305 pr_err("%s: taiko irq setup failed %d\n", __func__, ret);
6306 goto err_irq;
6307 }
Kiran Kandic3b24402012-06-11 00:05:59 -07006308
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006309 atomic_set(&kp_taiko_priv, (unsigned long)taiko);
Damir Didjusto2cb06bd2013-01-30 23:14:55 -08006310 mutex_lock(&dapm->codec->mutex);
6311 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
6312 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
6313 snd_soc_dapm_disable_pin(dapm, "ANC HEADPHONE");
6314 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
6315 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
6316 snd_soc_dapm_sync(dapm);
6317 mutex_unlock(&dapm->codec->mutex);
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006318
Kiran Kandic3b24402012-06-11 00:05:59 -07006319 codec->ignore_pmdown_time = 1;
6320 return ret;
6321
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006322err_irq:
6323 taiko_cleanup_irqs(taiko);
Kiran Kandic3b24402012-06-11 00:05:59 -07006324err_pdata:
Kuirong Wang906ac472012-07-09 12:54:44 -07006325 kfree(ptr);
6326err_nomem_slimch:
Kiran Kandic3b24402012-06-11 00:05:59 -07006327 kfree(taiko);
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006328err_init:
Kiran Kandic3b24402012-06-11 00:05:59 -07006329 return ret;
6330}
6331static int taiko_codec_remove(struct snd_soc_codec *codec)
6332{
Kiran Kandic3b24402012-06-11 00:05:59 -07006333 struct taiko_priv *taiko = snd_soc_codec_get_drvdata(codec);
Joonwoo Parka8890262012-10-15 12:04:27 -07006334
Joonwoo Park125cd4e2012-12-11 15:16:11 -08006335 WCD9XXX_BCL_LOCK(&taiko->resmgr);
6336 atomic_set(&kp_taiko_priv, 0);
6337
6338 if (spkr_drv_wrnd > 0)
6339 wcd9xxx_resmgr_put_bandgap(&taiko->resmgr,
6340 WCD9XXX_BANDGAP_AUDIO_MODE);
6341 WCD9XXX_BCL_UNLOCK(&taiko->resmgr);
6342
Ravishankar Sarawadi7b700362013-04-18 15:56:02 -07006343 taiko_cleanup_irqs(taiko);
6344
Joonwoo Parka8890262012-10-15 12:04:27 -07006345 /* cleanup MBHC */
6346 wcd9xxx_mbhc_deinit(&taiko->mbhc);
6347 /* cleanup resmgr */
6348 wcd9xxx_resmgr_deinit(&taiko->resmgr);
6349
Joonwoo Park448a8fc2013-04-10 15:25:58 -07006350 taiko->spkdrv_reg = NULL;
6351
Kiran Kandic3b24402012-06-11 00:05:59 -07006352 kfree(taiko);
6353 return 0;
6354}
6355static struct snd_soc_codec_driver soc_codec_dev_taiko = {
6356 .probe = taiko_codec_probe,
6357 .remove = taiko_codec_remove,
6358
6359 .read = taiko_read,
6360 .write = taiko_write,
6361
6362 .readable_register = taiko_readable,
6363 .volatile_register = taiko_volatile,
6364
6365 .reg_cache_size = TAIKO_CACHE_SIZE,
Kiran Kandi7b7d2ff2012-09-14 14:52:14 -07006366 .reg_cache_default = taiko_reset_reg_defaults,
Kiran Kandic3b24402012-06-11 00:05:59 -07006367 .reg_word_size = 1,
6368
6369 .controls = taiko_snd_controls,
6370 .num_controls = ARRAY_SIZE(taiko_snd_controls),
6371 .dapm_widgets = taiko_dapm_widgets,
6372 .num_dapm_widgets = ARRAY_SIZE(taiko_dapm_widgets),
6373 .dapm_routes = audio_map,
6374 .num_dapm_routes = ARRAY_SIZE(audio_map),
6375};
6376
6377#ifdef CONFIG_PM
6378static int taiko_suspend(struct device *dev)
6379{
6380 dev_dbg(dev, "%s: system suspend\n", __func__);
6381 return 0;
6382}
6383
6384static int taiko_resume(struct device *dev)
6385{
6386 struct platform_device *pdev = to_platform_device(dev);
6387 struct taiko_priv *taiko = platform_get_drvdata(pdev);
6388 dev_dbg(dev, "%s: system resume\n", __func__);
Joonwoo Parka8890262012-10-15 12:04:27 -07006389 /* Notify */
6390 wcd9xxx_resmgr_notifier_call(&taiko->resmgr, WCD9XXX_EVENT_POST_RESUME);
Kiran Kandic3b24402012-06-11 00:05:59 -07006391 return 0;
6392}
6393
6394static const struct dev_pm_ops taiko_pm_ops = {
6395 .suspend = taiko_suspend,
6396 .resume = taiko_resume,
6397};
6398#endif
6399
6400static int __devinit taiko_probe(struct platform_device *pdev)
6401{
6402 int ret = 0;
6403 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
6404 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_taiko,
6405 taiko_dai, ARRAY_SIZE(taiko_dai));
6406 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
6407 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_taiko,
6408 taiko_i2s_dai, ARRAY_SIZE(taiko_i2s_dai));
6409 return ret;
6410}
6411static int __devexit taiko_remove(struct platform_device *pdev)
6412{
6413 snd_soc_unregister_codec(&pdev->dev);
6414 return 0;
6415}
6416static struct platform_driver taiko_codec_driver = {
6417 .probe = taiko_probe,
6418 .remove = taiko_remove,
6419 .driver = {
6420 .name = "taiko_codec",
6421 .owner = THIS_MODULE,
6422#ifdef CONFIG_PM
6423 .pm = &taiko_pm_ops,
6424#endif
6425 },
6426};
6427
6428static int __init taiko_codec_init(void)
6429{
6430 return platform_driver_register(&taiko_codec_driver);
6431}
6432
6433static void __exit taiko_codec_exit(void)
6434{
6435 platform_driver_unregister(&taiko_codec_driver);
6436}
6437
6438module_init(taiko_codec_init);
6439module_exit(taiko_codec_exit);
6440
6441MODULE_DESCRIPTION("Taiko codec driver");
6442MODULE_LICENSE("GPL v2");