blob: 47ccd028533391ed7e4ba9aeb048a7659f5f1a08 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070096static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070097 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
Matt Evans28ccd292011-03-29 13:40:46 +1100103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
Matt Evansf5960b62011-06-01 10:22:55 +1000116 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700117}
118
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700119static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000122 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700123}
124
Sarah Sharpae636742009-04-29 19:02:31 -0700125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
John Youna1669b22010-08-09 13:56:11 -0700138 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700139 }
140}
141
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700147{
Andiry Xub008df62012-03-05 17:49:34 +0800148 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700149 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700150
151 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800152
153 /* If this is not event ring, there is one more usable TRB */
154 if (ring->type != TYPE_EVENT &&
155 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
156 ring->num_trbs_free++;
157 next = ++(ring->dequeue);
158
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700159 /* Update the dequeue pointer further if that was a link TRB or we're at
160 * the end of an event ring segment (which doesn't have link TRBS)
161 */
162 while (last_trb(xhci, ring, ring->deq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800163 if (ring->type == TYPE_EVENT && last_trb_on_last_seg(xhci,
164 ring, ring->deq_seg, next)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700165 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700166 }
167 ring->deq_seg = ring->deq_seg->next;
168 ring->dequeue = ring->deq_seg->trbs;
169 next = ring->dequeue;
170 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700171 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700172}
173
174/*
175 * See Cycle bit rules. SW is the consumer for the event ring only.
176 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
177 *
178 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
179 * chain bit is set), then set the chain bit in all the following link TRBs.
180 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
181 * have their chain bit cleared (so that each Link TRB is a separate TD).
182 *
183 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700184 * set, but other sections talk about dealing with the chain bit set. This was
185 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
186 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700187 *
188 * @more_trbs_coming: Will you enqueue more TRBs before calling
189 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700190 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700191static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800192 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700193{
194 u32 chain;
195 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700196 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700197
Matt Evans28ccd292011-03-29 13:40:46 +1100198 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800199 /* If this is not event ring, there is one less usable TRB */
200 if (ring->type != TYPE_EVENT &&
201 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
202 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700203 next = ++(ring->enqueue);
204
205 ring->enq_updates++;
206 /* Update the dequeue pointer further if that was a link TRB or we're at
207 * the end of an event ring segment (which doesn't have link TRBS)
208 */
209 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800210 if (ring->type != TYPE_EVENT) {
211 /*
212 * If the caller doesn't plan on enqueueing more
213 * TDs before ringing the doorbell, then we
214 * don't want to give the link TRB to the
215 * hardware just yet. We'll give the link TRB
216 * back in prepare_ring() just before we enqueue
217 * the TD at the top of the ring.
218 */
219 if (!chain && !more_trbs_coming)
220 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700221
Andiry Xu3b72fca2012-03-05 17:49:32 +0800222 /* If we're not dealing with 0.95 hardware or
223 * isoc rings on AMD 0.96 host,
224 * carry over the chain bit of the previous TRB
225 * (which may mean the chain bit is cleared).
226 */
227 if (!(ring->type == TYPE_ISOC &&
228 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700229 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800230 next->link.control &=
231 cpu_to_le32(~TRB_CHAIN);
232 next->link.control |=
233 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700234 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800235 /* Give this link TRB to the hardware */
236 wmb();
237 next->link.control ^= cpu_to_le32(TRB_CYCLE);
238
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700239 /* Toggle the cycle bit after the last ring segment. */
240 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
241 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700242 }
243 }
244 ring->enq_seg = ring->enq_seg->next;
245 ring->enqueue = ring->enq_seg->trbs;
246 next = ring->enqueue;
247 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700248 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700249}
250
251/*
Andiry Xu085deb12012-03-05 17:49:40 +0800252 * Check to see if there's room to enqueue num_trbs on the ring and make sure
253 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700254 */
Andiry Xub008df62012-03-05 17:49:34 +0800255static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700256 unsigned int num_trbs)
257{
Andiry Xu085deb12012-03-05 17:49:40 +0800258 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800259
Andiry Xu085deb12012-03-05 17:49:40 +0800260 if (ring->num_trbs_free < num_trbs)
261 return 0;
262
263 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
264 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
265 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
266 return 0;
267 }
268
269 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700270}
271
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700272/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700273void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700274{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700275 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d64672010-12-15 14:18:11 -0500276 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700277 /* Flush PCI posted writes */
278 xhci_readl(xhci, &xhci->dba->doorbell[0]);
279}
280
Andiry Xube88fe42010-10-14 07:22:57 -0700281void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700282 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700283 unsigned int ep_index,
284 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700285{
Matt Evans28ccd292011-03-29 13:40:46 +1100286 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d64672010-12-15 14:18:11 -0500287 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
288 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700289
Sarah Sharpae636742009-04-29 19:02:31 -0700290 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d64672010-12-15 14:18:11 -0500291 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700292 * We don't want to restart any stream rings if there's a set dequeue
293 * pointer command pending because the device can choose to start any
294 * stream once the endpoint is on the HW schedule.
295 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700296 */
Matthew Wilcox50d64672010-12-15 14:18:11 -0500297 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
298 (ep_state & EP_HALTED))
299 return;
300 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
301 /* The CPU has better things to do at this point than wait for a
302 * write-posting flush. It'll get there soon enough.
303 */
Sarah Sharpae636742009-04-29 19:02:31 -0700304}
305
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700306/* Ring the doorbell for any rings with pending URBs */
307static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
308 unsigned int slot_id,
309 unsigned int ep_index)
310{
311 unsigned int stream_id;
312 struct xhci_virt_ep *ep;
313
314 ep = &xhci->devs[slot_id]->eps[ep_index];
315
316 /* A ring has pending URBs if its TD list is not empty */
317 if (!(ep->ep_state & EP_HAS_STREAMS)) {
318 if (!(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700319 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700320 return;
321 }
322
323 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
324 stream_id++) {
325 struct xhci_stream_info *stream_info = ep->stream_info;
326 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700327 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
328 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700329 }
330}
331
Sarah Sharpae636742009-04-29 19:02:31 -0700332/*
333 * Find the segment that trb is in. Start searching in start_seg.
334 * If we must move past a segment that has a link TRB with a toggle cycle state
335 * bit set, then we will toggle the value pointed at by cycle_state.
336 */
337static struct xhci_segment *find_trb_seg(
338 struct xhci_segment *start_seg,
339 union xhci_trb *trb, int *cycle_state)
340{
341 struct xhci_segment *cur_seg = start_seg;
342 struct xhci_generic_trb *generic_trb;
343
344 while (cur_seg->trbs > trb ||
345 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
346 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000347 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800348 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700349 cur_seg = cur_seg->next;
350 if (cur_seg == start_seg)
351 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700352 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700353 }
354 return cur_seg;
355}
356
Sarah Sharp021bff92010-07-29 22:12:20 -0700357
358static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
359 unsigned int slot_id, unsigned int ep_index,
360 unsigned int stream_id)
361{
362 struct xhci_virt_ep *ep;
363
364 ep = &xhci->devs[slot_id]->eps[ep_index];
365 /* Common case: no streams */
366 if (!(ep->ep_state & EP_HAS_STREAMS))
367 return ep->ring;
368
369 if (stream_id == 0) {
370 xhci_warn(xhci,
371 "WARN: Slot ID %u, ep index %u has streams, "
372 "but URB has no stream ID.\n",
373 slot_id, ep_index);
374 return NULL;
375 }
376
377 if (stream_id < ep->stream_info->num_streams)
378 return ep->stream_info->stream_rings[stream_id];
379
380 xhci_warn(xhci,
381 "WARN: Slot ID %u, ep index %u has "
382 "stream IDs 1 to %u allocated, "
383 "but stream ID %u is requested.\n",
384 slot_id, ep_index,
385 ep->stream_info->num_streams - 1,
386 stream_id);
387 return NULL;
388}
389
390/* Get the right ring for the given URB.
391 * If the endpoint supports streams, boundary check the URB's stream ID.
392 * If the endpoint doesn't support streams, return the singular endpoint ring.
393 */
394static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
395 struct urb *urb)
396{
397 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
398 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
399}
400
Sarah Sharpae636742009-04-29 19:02:31 -0700401/*
402 * Move the xHC's endpoint ring dequeue pointer past cur_td.
403 * Record the new state of the xHC's endpoint ring dequeue segment,
404 * dequeue pointer, and new consumer cycle state in state.
405 * Update our internal representation of the ring's dequeue pointer.
406 *
407 * We do this in three jumps:
408 * - First we update our new ring state to be the same as when the xHC stopped.
409 * - Then we traverse the ring to find the segment that contains
410 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
411 * any link TRBs with the toggle cycle bit set.
412 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
413 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100414 *
415 * Some of the uses of xhci_generic_trb are grotty, but if they're done
416 * with correct __le32 accesses they should work fine. Only users of this are
417 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700418 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700419void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700420 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700421 unsigned int stream_id, struct xhci_td *cur_td,
422 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700423{
424 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700425 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700426 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700427 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700428 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700429
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700430 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
431 ep_index, stream_id);
432 if (!ep_ring) {
433 xhci_warn(xhci, "WARN can't find new dequeue state "
434 "for invalid stream ID %u.\n",
435 stream_id);
436 return;
437 }
Sarah Sharpae636742009-04-29 19:02:31 -0700438 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700439 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700440 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700441 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700442 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800443 if (!state->new_deq_seg) {
444 WARN_ON(1);
445 return;
446 }
447
Sarah Sharpae636742009-04-29 19:02:31 -0700448 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700449 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700450 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100451 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700452
453 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700454 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700455 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
456 state->new_deq_ptr,
457 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800458 if (!state->new_deq_seg) {
459 WARN_ON(1);
460 return;
461 }
Sarah Sharpae636742009-04-29 19:02:31 -0700462
463 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000464 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
465 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800466 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700467 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
468
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800469 /*
470 * If there is only one segment in a ring, find_trb_seg()'s while loop
471 * will not run, and it will return before it has a chance to see if it
472 * needs to toggle the cycle bit. It can't tell if the stalled transfer
473 * ended just before the link TRB on a one-segment ring, or if the TD
474 * wrapped around the top of the ring, because it doesn't have the TD in
475 * question. Look for the one-segment case where stalled TRB's address
476 * is greater than the new dequeue pointer address.
477 */
478 if (ep_ring->first_seg == ep_ring->first_seg->next &&
479 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
480 state->new_cycle_state ^= 0x1;
481 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
482
Sarah Sharpae636742009-04-29 19:02:31 -0700483 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700484 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
485 state->new_deq_seg);
486 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
487 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
488 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700489}
490
Sarah Sharp522989a2011-07-29 12:44:32 -0700491/* flip_cycle means flip the cycle bit of all but the first and last TRB.
492 * (The last TRB actually points to the ring enqueue pointer, which is not part
493 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
494 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700495static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700496 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700497{
498 struct xhci_segment *cur_seg;
499 union xhci_trb *cur_trb;
500
501 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
502 true;
503 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000504 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700505 /* Unchain any chained Link TRBs, but
506 * leave the pointers intact.
507 */
Matt Evans28ccd292011-03-29 13:40:46 +1100508 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700509 /* Flip the cycle bit (link TRBs can't be the first
510 * or last TRB).
511 */
512 if (flip_cycle)
513 cur_trb->generic.field[3] ^=
514 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700515 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700516 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
517 "in seg %p (0x%llx dma)\n",
518 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700519 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700520 cur_seg,
521 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700522 } else {
523 cur_trb->generic.field[0] = 0;
524 cur_trb->generic.field[1] = 0;
525 cur_trb->generic.field[2] = 0;
526 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100527 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700528 /* Flip the cycle bit except on the first or last TRB */
529 if (flip_cycle && cur_trb != cur_td->first_trb &&
530 cur_trb != cur_td->last_trb)
531 cur_trb->generic.field[3] ^=
532 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100533 cur_trb->generic.field[3] |= cpu_to_le32(
534 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharp79688ac2011-12-19 16:56:04 -0800535 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
536 (unsigned long long)
537 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700538 }
539 if (cur_trb == cur_td->last_trb)
540 break;
541 }
542}
543
544static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700545 unsigned int ep_index, unsigned int stream_id,
546 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700547 union xhci_trb *deq_ptr, u32 cycle_state);
548
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700549void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700550 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700551 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700552 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700553{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700554 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
555
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700556 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
557 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
558 deq_state->new_deq_seg,
559 (unsigned long long)deq_state->new_deq_seg->dma,
560 deq_state->new_deq_ptr,
561 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
562 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700563 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700564 deq_state->new_deq_seg,
565 deq_state->new_deq_ptr,
566 (u32) deq_state->new_cycle_state);
567 /* Stop the TD queueing code from ringing the doorbell until
568 * this command completes. The HC won't set the dequeue pointer
569 * if the ring is running, and ringing the doorbell starts the
570 * ring running.
571 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700572 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700573}
574
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700575static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700576 struct xhci_virt_ep *ep)
577{
578 ep->ep_state &= ~EP_HALT_PENDING;
579 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
580 * timer is running on another CPU, we don't decrement stop_cmds_pending
581 * (since we didn't successfully stop the watchdog timer).
582 */
583 if (del_timer(&ep->stop_cmd_timer))
584 ep->stop_cmds_pending--;
585}
586
587/* Must be called with xhci->lock held in interrupt context */
588static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
589 struct xhci_td *cur_td, int status, char *adjective)
590{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700591 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700592 struct urb *urb;
593 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700594
Andiry Xu8e51adc2010-07-22 15:23:31 -0700595 urb = cur_td->urb;
596 urb_priv = urb->hcpriv;
597 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700598 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700599
Andiry Xu8e51adc2010-07-22 15:23:31 -0700600 /* Only giveback urb when this is the last td in urb */
601 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800602 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
603 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
604 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
605 if (xhci->quirks & XHCI_AMD_PLL_FIX)
606 usb_amd_quirk_pll_enable();
607 }
608 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700609 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700610
611 spin_unlock(&xhci->lock);
612 usb_hcd_giveback_urb(hcd, urb, status);
613 xhci_urb_free_priv(xhci, urb_priv);
614 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700615 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700616}
617
Sarah Sharpae636742009-04-29 19:02:31 -0700618/*
619 * When we get a command completion for a Stop Endpoint Command, we need to
620 * unlink any cancelled TDs from the ring. There are two ways to do that:
621 *
622 * 1. If the HW was in the middle of processing the TD that needs to be
623 * cancelled, then we must move the ring's dequeue pointer past the last TRB
624 * in the TD with a Set Dequeue Pointer Command.
625 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
626 * bit cleared) so that the HW will skip over them.
627 */
628static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700629 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700630{
631 unsigned int slot_id;
632 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700633 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700634 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700635 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700636 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700637 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700638 struct xhci_td *last_unlinked_td;
639
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700640 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700641
Andiry Xube88fe42010-10-14 07:22:57 -0700642 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100643 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700644 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100645 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700646 virt_dev = xhci->devs[slot_id];
647 if (virt_dev)
648 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
649 event);
650 else
651 xhci_warn(xhci, "Stop endpoint command "
652 "completion for disabled slot %u\n",
653 slot_id);
654 return;
655 }
656
Sarah Sharpae636742009-04-29 19:02:31 -0700657 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100658 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
659 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700660 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700661
Sarah Sharp678539c2009-10-27 10:55:52 -0700662 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700663 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700664 ep->stopped_td = NULL;
665 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700666 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700667 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700668 }
Sarah Sharpae636742009-04-29 19:02:31 -0700669
670 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
671 * We have the xHCI lock, so nothing can modify this list until we drop
672 * it. We're also in the event handler, so we can't get re-interrupted
673 * if another Stop Endpoint command completes
674 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700675 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700676 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Sarah Sharp79688ac2011-12-19 16:56:04 -0800677 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
678 (unsigned long long)xhci_trb_virt_to_dma(
679 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700680 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
681 if (!ep_ring) {
682 /* This shouldn't happen unless a driver is mucking
683 * with the stream ID after submission. This will
684 * leave the TD on the hardware ring, and the hardware
685 * will try to execute it, and may access a buffer
686 * that has already been freed. In the best case, the
687 * hardware will execute it, and the event handler will
688 * ignore the completion event for that TD, since it was
689 * removed from the td_list for that endpoint. In
690 * short, don't muck with the stream ID after
691 * submission.
692 */
693 xhci_warn(xhci, "WARN Cancelled URB %p "
694 "has invalid stream ID %u.\n",
695 cur_td->urb,
696 cur_td->urb->stream_id);
697 goto remove_finished_td;
698 }
Sarah Sharpae636742009-04-29 19:02:31 -0700699 /*
700 * If we stopped on the TD we need to cancel, then we have to
701 * move the xHC endpoint ring dequeue pointer past this TD.
702 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700703 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700704 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
705 cur_td->urb->stream_id,
706 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700707 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700708 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700709remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700710 /*
711 * The event handler won't see a completion for this TD anymore,
712 * so remove it from the endpoint ring's TD list. Keep it in
713 * the cancelled TD list for URB completion later.
714 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700715 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700716 }
717 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700718 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700719
720 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
721 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700722 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700723 slot_id, ep_index,
724 ep->stopped_td->urb->stream_id,
725 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700726 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700727 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700728 /* Otherwise ring the doorbell(s) to restart queued transfers */
729 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700730 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700731 ep->stopped_td = NULL;
732 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700733
734 /*
735 * Drop the lock and complete the URBs in the cancelled TD list.
736 * New TDs to be cancelled might be added to the end of the list before
737 * we can complete all the URBs for the TDs we already unlinked.
738 * So stop when we've completed the URB for the last TD we unlinked.
739 */
740 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700741 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700742 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700743 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700744
745 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700746 /* Doesn't matter what we pass for status, since the core will
747 * just overwrite it (because the URB has been unlinked).
748 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700749 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700750
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700751 /* Stop processing the cancelled list if the watchdog timer is
752 * running.
753 */
754 if (xhci->xhc_state & XHCI_STATE_DYING)
755 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700756 } while (cur_td != last_unlinked_td);
757
758 /* Return to the event handler with xhci->lock re-acquired */
759}
760
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700761/* Watchdog timer function for when a stop endpoint command fails to complete.
762 * In this case, we assume the host controller is broken or dying or dead. The
763 * host may still be completing some other events, so we have to be careful to
764 * let the event ring handler and the URB dequeueing/enqueueing functions know
765 * through xhci->state.
766 *
767 * The timer may also fire if the host takes a very long time to respond to the
768 * command, and the stop endpoint command completion handler cannot delete the
769 * timer before the timer function is called. Another endpoint cancellation may
770 * sneak in before the timer function can grab the lock, and that may queue
771 * another stop endpoint command and add the timer back. So we cannot use a
772 * simple flag to say whether there is a pending stop endpoint command for a
773 * particular endpoint.
774 *
775 * Instead we use a combination of that flag and a counter for the number of
776 * pending stop endpoint commands. If the timer is the tail end of the last
777 * stop endpoint command, and the endpoint's command is still pending, we assume
778 * the host is dying.
779 */
780void xhci_stop_endpoint_command_watchdog(unsigned long arg)
781{
782 struct xhci_hcd *xhci;
783 struct xhci_virt_ep *ep;
784 struct xhci_virt_ep *temp_ep;
785 struct xhci_ring *ring;
786 struct xhci_td *cur_td;
787 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400788 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700789
790 ep = (struct xhci_virt_ep *) arg;
791 xhci = ep->xhci;
792
Don Zickusf43d6232011-10-20 23:52:14 -0400793 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700794
795 ep->stop_cmds_pending--;
796 if (xhci->xhc_state & XHCI_STATE_DYING) {
797 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
798 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400799 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700800 return;
801 }
802 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
803 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
804 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400805 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700806 return;
807 }
808
809 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
810 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
811 /* Oops, HC is dead or dying or at least not responding to the stop
812 * endpoint command.
813 */
814 xhci->xhc_state |= XHCI_STATE_DYING;
815 /* Disable interrupts from the host controller and start halting it */
816 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400817 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700818
819 ret = xhci_halt(xhci);
820
Don Zickusf43d6232011-10-20 23:52:14 -0400821 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700822 if (ret < 0) {
823 /* This is bad; the host is not responding to commands and it's
824 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800825 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700826 * disconnect all device drivers under this host. Those
827 * disconnect() methods will wait for all URBs to be unlinked,
828 * so we must complete them.
829 */
830 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
831 xhci_warn(xhci, "Completing active URBs anyway.\n");
832 /* We could turn all TDs on the rings to no-ops. This won't
833 * help if the host has cached part of the ring, and is slow if
834 * we want to preserve the cycle bit. Skip it and hope the host
835 * doesn't touch the memory.
836 */
837 }
838 for (i = 0; i < MAX_HC_SLOTS; i++) {
839 if (!xhci->devs[i])
840 continue;
841 for (j = 0; j < 31; j++) {
842 temp_ep = &xhci->devs[i]->eps[j];
843 ring = temp_ep->ring;
844 if (!ring)
845 continue;
846 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
847 "ep index %u\n", i, j);
848 while (!list_empty(&ring->td_list)) {
849 cur_td = list_first_entry(&ring->td_list,
850 struct xhci_td,
851 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700852 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700853 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700854 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700855 xhci_giveback_urb_in_irq(xhci, cur_td,
856 -ESHUTDOWN, "killed");
857 }
858 while (!list_empty(&temp_ep->cancelled_td_list)) {
859 cur_td = list_first_entry(
860 &temp_ep->cancelled_td_list,
861 struct xhci_td,
862 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700863 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700864 xhci_giveback_urb_in_irq(xhci, cur_td,
865 -ESHUTDOWN, "killed");
866 }
867 }
868 }
Don Zickusf43d6232011-10-20 23:52:14 -0400869 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700870 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800871 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700872 xhci_dbg(xhci, "xHCI host controller is dead.\n");
873}
874
Andiry Xub008df62012-03-05 17:49:34 +0800875
876static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
877 struct xhci_virt_device *dev,
878 struct xhci_ring *ep_ring,
879 unsigned int ep_index)
880{
881 union xhci_trb *dequeue_temp;
882 int num_trbs_free_temp;
883 bool revert = false;
884
885 num_trbs_free_temp = ep_ring->num_trbs_free;
886 dequeue_temp = ep_ring->dequeue;
887
Sarah Sharpde85cab2012-06-21 16:28:30 -0700888 /* If we get two back-to-back stalls, and the first stalled transfer
889 * ends just before a link TRB, the dequeue pointer will be left on
890 * the link TRB by the code in the while loop. So we have to update
891 * the dequeue pointer one segment further, or we'll jump off
892 * the segment into la-la-land.
893 */
894 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
895 ep_ring->deq_seg = ep_ring->deq_seg->next;
896 ep_ring->dequeue = ep_ring->deq_seg->trbs;
897 }
898
Andiry Xub008df62012-03-05 17:49:34 +0800899 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
900 /* We have more usable TRBs */
901 ep_ring->num_trbs_free++;
902 ep_ring->dequeue++;
903 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
904 ep_ring->dequeue)) {
905 if (ep_ring->dequeue ==
906 dev->eps[ep_index].queued_deq_ptr)
907 break;
908 ep_ring->deq_seg = ep_ring->deq_seg->next;
909 ep_ring->dequeue = ep_ring->deq_seg->trbs;
910 }
911 if (ep_ring->dequeue == dequeue_temp) {
912 revert = true;
913 break;
914 }
915 }
916
917 if (revert) {
918 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
919 ep_ring->num_trbs_free = num_trbs_free_temp;
920 }
921}
922
Sarah Sharpae636742009-04-29 19:02:31 -0700923/*
924 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
925 * we need to clear the set deq pending flag in the endpoint ring state, so that
926 * the TD queueing code can ring the doorbell again. We also need to ring the
927 * endpoint doorbell to restart the ring, but only if there aren't more
928 * cancellations pending.
929 */
930static void handle_set_deq_completion(struct xhci_hcd *xhci,
931 struct xhci_event_cmd *event,
932 union xhci_trb *trb)
933{
934 unsigned int slot_id;
935 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700936 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -0700937 struct xhci_ring *ep_ring;
938 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -0700939 struct xhci_ep_ctx *ep_ctx;
940 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -0700941
Matt Evans28ccd292011-03-29 13:40:46 +1100942 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
943 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
944 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -0700945 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700946
947 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
948 if (!ep_ring) {
949 xhci_warn(xhci, "WARN Set TR deq ptr command for "
950 "freed stream ID %u\n",
951 stream_id);
952 /* XXX: Harmless??? */
953 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
954 return;
955 }
956
John Yound115b042009-07-27 12:05:15 -0700957 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
958 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -0700959
Matt Evans28ccd292011-03-29 13:40:46 +1100960 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -0700961 unsigned int ep_state;
962 unsigned int slot_state;
963
Matt Evans28ccd292011-03-29 13:40:46 +1100964 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -0700965 case COMP_TRB_ERR:
966 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
967 "of stream ID configuration\n");
968 break;
969 case COMP_CTX_STATE:
970 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
971 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +1100972 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -0700973 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +1100974 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700975 slot_state = GET_SLOT_STATE(slot_state);
976 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
977 slot_state, ep_state);
978 break;
979 case COMP_EBADSLT:
980 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
981 "slot %u was not enabled.\n", slot_id);
982 break;
983 default:
984 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
985 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100986 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -0700987 break;
988 }
989 /* OK what do we do now? The endpoint state is hosed, and we
990 * should never get to this point if the synchronization between
991 * queueing, and endpoint state are correct. This might happen
992 * if the device gets disconnected after we've finished
993 * cancelling URBs, which might not be an error...
994 */
995 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -0700996 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100997 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -0800998 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +1100999 dev->eps[ep_index].queued_deq_ptr) ==
1000 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001001 /* Update the ring's dequeue segment and dequeue pointer
1002 * to reflect the new position.
1003 */
Andiry Xub008df62012-03-05 17:49:34 +08001004 update_ring_for_set_deq_completion(xhci, dev,
1005 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001006 } else {
1007 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1008 "Ptr command & xHCI internal state.\n");
1009 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1010 dev->eps[ep_index].queued_deq_seg,
1011 dev->eps[ep_index].queued_deq_ptr);
1012 }
Sarah Sharpae636742009-04-29 19:02:31 -07001013 }
1014
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001015 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001016 dev->eps[ep_index].queued_deq_seg = NULL;
1017 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001018 /* Restart any rings with pending URBs */
1019 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001020}
1021
Sarah Sharpa1587d92009-07-27 12:03:15 -07001022static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1023 struct xhci_event_cmd *event,
1024 union xhci_trb *trb)
1025{
1026 int slot_id;
1027 unsigned int ep_index;
1028
Matt Evans28ccd292011-03-29 13:40:46 +11001029 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1030 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001031 /* This command will only fail if the endpoint wasn't halted,
1032 * but we don't care.
1033 */
1034 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10001035 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001036
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001037 /* HW with the reset endpoint quirk needs to have a configure endpoint
1038 * command complete before the endpoint can be used. Queue that here
1039 * because the HW can't handle two commands being queued in a row.
1040 */
1041 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1042 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1043 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001044 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1045 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001046 xhci_ring_cmd_db(xhci);
1047 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001048 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001049 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001050 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001051 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001052}
Sarah Sharpae636742009-04-29 19:02:31 -07001053
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001054/* Check to see if a command in the device's command queue matches this one.
1055 * Signal the completion or free the command, and return 1. Return 0 if the
1056 * completed command isn't at the head of the command list.
1057 */
1058static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1059 struct xhci_virt_device *virt_dev,
1060 struct xhci_event_cmd *event)
1061{
1062 struct xhci_command *command;
1063
1064 if (list_empty(&virt_dev->cmd_list))
1065 return 0;
1066
1067 command = list_entry(virt_dev->cmd_list.next,
1068 struct xhci_command, cmd_list);
1069 if (xhci->cmd_ring->dequeue != command->command_trb)
1070 return 0;
1071
Matt Evans28ccd292011-03-29 13:40:46 +11001072 command->status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001073 list_del(&command->cmd_list);
1074 if (command->completion)
1075 complete(command->completion);
1076 else
1077 xhci_free_command(xhci, command);
1078 return 1;
1079}
1080
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001081static void handle_cmd_completion(struct xhci_hcd *xhci,
1082 struct xhci_event_cmd *event)
1083{
Matt Evans28ccd292011-03-29 13:40:46 +11001084 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001085 u64 cmd_dma;
1086 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001087 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001088 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001089 unsigned int ep_index;
1090 struct xhci_ring *ep_ring;
1091 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001092
Matt Evans28ccd292011-03-29 13:40:46 +11001093 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001094 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001095 xhci->cmd_ring->dequeue);
1096 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1097 if (cmd_dequeue_dma == 0) {
1098 xhci->error_bitmask |= 1 << 4;
1099 return;
1100 }
1101 /* Does the DMA address match our internal dequeue pointer address? */
1102 if (cmd_dma != (u64) cmd_dequeue_dma) {
1103 xhci->error_bitmask |= 1 << 5;
1104 return;
1105 }
Matt Evans28ccd292011-03-29 13:40:46 +11001106 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1107 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001108 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001109 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001110 xhci->slot_id = slot_id;
1111 else
1112 xhci->slot_id = 0;
1113 complete(&xhci->addr_dev);
1114 break;
1115 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001116 if (xhci->devs[slot_id]) {
1117 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1118 /* Delete default control endpoint resources */
1119 xhci_free_device_endpoint_resources(xhci,
1120 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001121 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001122 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001123 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001124 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001125 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001126 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001127 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001128 /*
1129 * Configure endpoint commands can come from the USB core
1130 * configuration or alt setting changes, or because the HW
1131 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001132 * endpoint command or streams were being configured.
1133 * If the command was for a halted endpoint, the xHCI driver
1134 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001135 */
1136 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001137 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001138 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001139 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001140 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001141 * condition may race on this quirky hardware. Not worth
1142 * worrying about, since this is prototype hardware. Not sure
1143 * if this will work for streams, but streams support was
1144 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001145 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001146 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001147 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001148 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1149 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001150 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1151 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1152 if (!(ep_state & EP_HALTED))
1153 goto bandwidth_change;
1154 xhci_dbg(xhci, "Completed config ep cmd - "
1155 "last ep index = %d, state = %d\n",
1156 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001157 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001158 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001159 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001160 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001161 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001162 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001163bandwidth_change:
1164 xhci_dbg(xhci, "Completed config ep cmd\n");
1165 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001166 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001167 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001168 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001169 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001170 virt_dev = xhci->devs[slot_id];
1171 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1172 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001173 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001174 complete(&xhci->devs[slot_id]->cmd_completion);
1175 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001176 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001177 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001178 complete(&xhci->addr_dev);
1179 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001180 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001181 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001182 break;
1183 case TRB_TYPE(TRB_SET_DEQ):
1184 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1185 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001186 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001187 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001188 case TRB_TYPE(TRB_RESET_EP):
1189 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1190 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001191 case TRB_TYPE(TRB_RESET_DEV):
1192 xhci_dbg(xhci, "Completed reset device command.\n");
1193 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001194 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001195 virt_dev = xhci->devs[slot_id];
1196 if (virt_dev)
1197 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1198 else
1199 xhci_warn(xhci, "Reset device command completion "
1200 "for disabled slot %u\n", slot_id);
1201 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001202 case TRB_TYPE(TRB_NEC_GET_FW):
1203 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1204 xhci->error_bitmask |= 1 << 6;
1205 break;
1206 }
1207 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001208 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1209 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001210 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001211 default:
1212 /* Skip over unknown commands on the event ring */
1213 xhci->error_bitmask |= 1 << 6;
1214 break;
1215 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001216 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001217}
1218
Sarah Sharp02386342010-05-24 13:25:28 -07001219static void handle_vendor_event(struct xhci_hcd *xhci,
1220 union xhci_trb *event)
1221{
1222 u32 trb_type;
1223
Matt Evans28ccd292011-03-29 13:40:46 +11001224 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001225 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1226 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1227 handle_cmd_completion(xhci, &event->event_cmd);
1228}
1229
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001230/* @port_id: the one-based port ID from the hardware (indexed from array of all
1231 * port registers -- USB 3.0 and USB 2.0).
1232 *
1233 * Returns a zero-based port number, which is suitable for indexing into each of
1234 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001235 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001236 */
1237static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1238 struct xhci_hcd *xhci, u32 port_id)
1239{
1240 unsigned int i;
1241 unsigned int num_similar_speed_ports = 0;
1242
1243 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1244 * and usb2_ports are 0-based indexes. Count the number of similar
1245 * speed ports, up to 1 port before this port.
1246 */
1247 for (i = 0; i < (port_id - 1); i++) {
1248 u8 port_speed = xhci->port_array[i];
1249
1250 /*
1251 * Skip ports that don't have known speeds, or have duplicate
1252 * Extended Capabilities port speed entries.
1253 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001254 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001255 continue;
1256
1257 /*
1258 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1259 * 1.1 ports are under the USB 2.0 hub. If the port speed
1260 * matches the device speed, it's a similar speed port.
1261 */
1262 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1263 num_similar_speed_ports++;
1264 }
1265 return num_similar_speed_ports;
1266}
1267
Sarah Sharp623bef92011-11-11 14:57:33 -08001268static void handle_device_notification(struct xhci_hcd *xhci,
1269 union xhci_trb *event)
1270{
1271 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001272 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001273
1274 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001275 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001276 xhci_warn(xhci, "Device Notification event for "
1277 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001278 return;
1279 }
1280
1281 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1282 slot_id);
1283 udev = xhci->devs[slot_id]->udev;
1284 if (udev && udev->parent)
1285 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001286}
1287
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001288static void handle_port_status(struct xhci_hcd *xhci,
1289 union xhci_trb *event)
1290{
Neeti Desai350710e2012-11-20 15:30:34 -08001291 struct usb_hcd *hcd = NULL;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001292 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001293 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001294 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001295 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001296 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001297 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001298 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001299 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001300 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001301
1302 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001303 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001304 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1305 xhci->error_bitmask |= 1 << 8;
1306 }
Matt Evans28ccd292011-03-29 13:40:46 +11001307 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001308 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1309
Sarah Sharp518e8482010-12-15 11:56:29 -08001310 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1311 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001312 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001313 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001314 goto cleanup;
1315 }
1316
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001317 /* Figure out which usb_hcd this port is attached to:
1318 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1319 */
1320 major_revision = xhci->port_array[port_id - 1];
1321 if (major_revision == 0) {
1322 xhci_warn(xhci, "Event for port %u not in "
1323 "Extended Capabilities, ignoring.\n",
1324 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001325 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001326 goto cleanup;
1327 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001328 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001329 xhci_warn(xhci, "Event for port %u duplicated in"
1330 "Extended Capabilities, ignoring.\n",
1331 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001332 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001333 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001334 }
1335
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001336 /*
1337 * Hardware port IDs reported by a Port Status Change Event include USB
1338 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1339 * resume event, but we first need to translate the hardware port ID
1340 * into the index into the ports on the correct split roothub, and the
1341 * correct bus_state structure.
1342 */
1343 /* Find the right roothub. */
1344 hcd = xhci_to_hcd(xhci);
Neeti Desai350710e2012-11-20 15:30:34 -08001345 if (!hcd)
1346 goto cleanup;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001347 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1348 hcd = xhci->shared_hcd;
1349 bus_state = &xhci->bus_state[hcd_index(hcd)];
1350 if (hcd->speed == HCD_USB3)
1351 port_array = xhci->usb3_ports;
1352 else
1353 port_array = xhci->usb2_ports;
1354 /* Find the faked port hub number */
1355 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1356 port_id);
1357
Sarah Sharp5308a912010-12-01 11:34:59 -08001358 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001359 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001360 xhci_dbg(xhci, "resume root hub\n");
1361 usb_hcd_resume_root_hub(hcd);
1362 }
1363
1364 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1365 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1366
1367 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1368 if (!(temp1 & CMD_RUN)) {
1369 xhci_warn(xhci, "xHC is not running.\n");
1370 goto cleanup;
1371 }
1372
1373 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001374 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001375 /* Set a flag to say the port signaled remote wakeup,
1376 * so we can tell the difference between the end of
1377 * device and host initiated resume.
1378 */
1379 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001380 xhci_test_and_clear_bit(xhci, port_array,
1381 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001382 xhci_set_link_state(xhci, port_array, faked_port_index,
1383 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001384 /* Need to wait until the next link state change
1385 * indicates the device is actually in U0.
1386 */
1387 bogus_port_status = true;
1388 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001389 } else {
1390 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001391 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001392 msecs_to_jiffies(20);
1393 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001394 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001395 /* Do the rest in GetPortStatus */
1396 }
1397 }
1398
Sarah Sharpd93814c2012-01-24 16:39:02 -08001399 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1400 DEV_SUPERSPEED(temp)) {
1401 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001402 /* We've just brought the device into U0 through either the
1403 * Resume state after a device remote wakeup, or through the
1404 * U3Exit state after a host-initiated resume. If it's a device
1405 * initiated remote wake, don't pass up the link state change,
1406 * so the roothub behavior is consistent with external
1407 * USB 3.0 hub behavior.
1408 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001409 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1410 faked_port_index + 1);
1411 if (slot_id && xhci->devs[slot_id])
1412 xhci_ring_device(xhci, slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001413 if (bus_state->port_remote_wakeup && (1 << faked_port_index)) {
1414 bus_state->port_remote_wakeup &=
1415 ~(1 << faked_port_index);
1416 xhci_test_and_clear_bit(xhci, port_array,
1417 faked_port_index, PORT_PLC);
1418 usb_wakeup_notification(hcd->self.root_hub,
1419 faked_port_index + 1);
1420 bogus_port_status = true;
1421 goto cleanup;
1422 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001423 }
1424
Andiry Xu6fd45622011-09-23 14:19:50 -07001425 if (hcd->speed != HCD_USB3)
1426 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1427 PORT_PLC);
1428
Andiry Xu56192532010-10-14 07:23:00 -07001429cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001430 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001431 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001432
Sarah Sharp386139d2011-03-24 08:02:58 -07001433 /* Don't make the USB core poll the roothub if we got a bad port status
1434 * change event. Besides, at that point we can't tell which roothub
1435 * (USB 2.0 or USB 3.0) to kick.
1436 */
1437 if (bogus_port_status)
1438 return;
1439
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001440 spin_unlock(&xhci->lock);
1441 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001442 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001443 spin_lock(&xhci->lock);
1444}
1445
1446/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001447 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1448 * at end_trb, which may be in another segment. If the suspect DMA address is a
1449 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1450 * returns 0.
1451 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001452struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001453 union xhci_trb *start_trb,
1454 union xhci_trb *end_trb,
1455 dma_addr_t suspect_dma)
1456{
1457 dma_addr_t start_dma;
1458 dma_addr_t end_seg_dma;
1459 dma_addr_t end_trb_dma;
1460 struct xhci_segment *cur_seg;
1461
Sarah Sharp23e3be12009-04-29 19:05:20 -07001462 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001463 cur_seg = start_seg;
1464
1465 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001466 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001467 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001468 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001469 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001470 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001471 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001472 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001473
1474 if (end_trb_dma > 0) {
1475 /* The end TRB is in this segment, so suspect should be here */
1476 if (start_dma <= end_trb_dma) {
1477 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1478 return cur_seg;
1479 } else {
1480 /* Case for one segment with
1481 * a TD wrapped around to the top
1482 */
1483 if ((suspect_dma >= start_dma &&
1484 suspect_dma <= end_seg_dma) ||
1485 (suspect_dma >= cur_seg->dma &&
1486 suspect_dma <= end_trb_dma))
1487 return cur_seg;
1488 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001489 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001490 } else {
1491 /* Might still be somewhere in this segment */
1492 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1493 return cur_seg;
1494 }
1495 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001496 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001497 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001498
Randy Dunlap326b4812010-04-19 08:53:50 -07001499 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001500}
1501
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001502static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1503 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001504 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001505 struct xhci_td *td, union xhci_trb *event_trb)
1506{
1507 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1508 ep->ep_state |= EP_HALTED;
1509 ep->stopped_td = td;
1510 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001511 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001512
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001513 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1514 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001515
1516 ep->stopped_td = NULL;
1517 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001518 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001519
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001520 xhci_ring_cmd_db(xhci);
1521}
1522
1523/* Check if an error has halted the endpoint ring. The class driver will
1524 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1525 * However, a babble and other errors also halt the endpoint ring, and the class
1526 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1527 * Ring Dequeue Pointer command manually.
1528 */
1529static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1530 struct xhci_ep_ctx *ep_ctx,
1531 unsigned int trb_comp_code)
1532{
1533 /* TRB completion codes that may require a manual halt cleanup */
1534 if (trb_comp_code == COMP_TX_ERR ||
1535 trb_comp_code == COMP_BABBLE ||
1536 trb_comp_code == COMP_SPLIT_ERR)
1537 /* The 0.96 spec says a babbling control endpoint
1538 * is not halted. The 0.96 spec says it is. Some HW
1539 * claims to be 0.95 compliant, but it halts the control
1540 * endpoint anyway. Check if a babble halted the
1541 * endpoint.
1542 */
Matt Evansf5960b62011-06-01 10:22:55 +10001543 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1544 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001545 return 1;
1546
1547 return 0;
1548}
1549
Sarah Sharpb45b5062009-12-09 15:59:06 -08001550int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1551{
1552 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1553 /* Vendor defined "informational" completion code,
1554 * treat as not-an-error.
1555 */
1556 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1557 trb_comp_code);
1558 xhci_dbg(xhci, "Treating code as success.\n");
1559 return 1;
1560 }
1561 return 0;
1562}
1563
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001564/*
Andiry Xu4422da62010-07-22 15:22:55 -07001565 * Finish the td processing, remove the td from td list;
1566 * Return 1 if the urb can be given back.
1567 */
1568static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1569 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1570 struct xhci_virt_ep *ep, int *status, bool skip)
1571{
1572 struct xhci_virt_device *xdev;
1573 struct xhci_ring *ep_ring;
1574 unsigned int slot_id;
1575 int ep_index;
1576 struct urb *urb = NULL;
1577 struct xhci_ep_ctx *ep_ctx;
1578 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001579 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001580 u32 trb_comp_code;
1581
Matt Evans28ccd292011-03-29 13:40:46 +11001582 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001583 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001584 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1585 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001586 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001587 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001588
1589 if (skip)
1590 goto td_cleanup;
1591
1592 if (trb_comp_code == COMP_STOP_INVAL ||
1593 trb_comp_code == COMP_STOP) {
1594 /* The Endpoint Stop Command completion will take care of any
1595 * stopped TDs. A stopped TD may be restarted, so don't update
1596 * the ring dequeue pointer or take this TD off any lists yet.
1597 */
1598 ep->stopped_td = td;
1599 ep->stopped_trb = event_trb;
1600 return 0;
1601 } else {
1602 if (trb_comp_code == COMP_STALL) {
1603 /* The transfer is completed from the driver's
1604 * perspective, but we need to issue a set dequeue
1605 * command for this stalled endpoint to move the dequeue
1606 * pointer past the TD. We can't do that here because
1607 * the halt condition must be cleared first. Let the
1608 * USB class driver clear the stall later.
1609 */
1610 ep->stopped_td = td;
1611 ep->stopped_trb = event_trb;
1612 ep->stopped_stream = ep_ring->stream_id;
1613 } else if (xhci_requires_manual_halt_cleanup(xhci,
1614 ep_ctx, trb_comp_code)) {
1615 /* Other types of errors halt the endpoint, but the
1616 * class driver doesn't call usb_reset_endpoint() unless
1617 * the error is -EPIPE. Clear the halted status in the
1618 * xHCI hardware manually.
1619 */
1620 xhci_cleanup_halted_endpoint(xhci,
1621 slot_id, ep_index, ep_ring->stream_id,
1622 td, event_trb);
1623 } else {
1624 /* Update ring dequeue pointer */
1625 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001626 inc_deq(xhci, ep_ring);
1627 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07001628 }
1629
1630td_cleanup:
1631 /* Clean up the endpoint's TD list */
1632 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001633 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001634
1635 /* Do one last check of the actual transfer length.
1636 * If the host controller said we transferred more data than
1637 * the buffer length, urb->actual_length will be a very big
1638 * number (since it's unsigned). Play it safe and say we didn't
1639 * transfer anything.
1640 */
1641 if (urb->actual_length > urb->transfer_buffer_length) {
1642 xhci_warn(xhci, "URB transfer length is wrong, "
1643 "xHC issue? req. len = %u, "
1644 "act. len = %u\n",
1645 urb->transfer_buffer_length,
1646 urb->actual_length);
1647 urb->actual_length = 0;
1648 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1649 *status = -EREMOTEIO;
1650 else
1651 *status = 0;
1652 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001653 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001654 /* Was this TD slated to be cancelled but completed anyway? */
1655 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001656 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001657
Andiry Xu8e51adc2010-07-22 15:23:31 -07001658 urb_priv->td_cnt++;
1659 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001660 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001661 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001662 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1663 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1664 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1665 == 0) {
1666 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1667 usb_amd_quirk_pll_enable();
1668 }
1669 }
1670 }
Andiry Xu4422da62010-07-22 15:22:55 -07001671 }
1672
1673 return ret;
1674}
1675
1676/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001677 * Process control tds, update urb status and actual_length.
1678 */
1679static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1680 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1681 struct xhci_virt_ep *ep, int *status)
1682{
1683 struct xhci_virt_device *xdev;
1684 struct xhci_ring *ep_ring;
1685 unsigned int slot_id;
1686 int ep_index;
1687 struct xhci_ep_ctx *ep_ctx;
1688 u32 trb_comp_code;
1689
Matt Evans28ccd292011-03-29 13:40:46 +11001690 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001691 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001692 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1693 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001694 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001695 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001696
Andiry Xu8af56be2010-07-22 15:23:03 -07001697 switch (trb_comp_code) {
1698 case COMP_SUCCESS:
1699 if (event_trb == ep_ring->dequeue) {
1700 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1701 "without IOC set??\n");
1702 *status = -ESHUTDOWN;
1703 } else if (event_trb != td->last_trb) {
1704 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1705 "without IOC set??\n");
1706 *status = -ESHUTDOWN;
1707 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001708 *status = 0;
1709 }
1710 break;
1711 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07001712 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1713 *status = -EREMOTEIO;
1714 else
1715 *status = 0;
1716 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07001717 case COMP_STOP_INVAL:
1718 case COMP_STOP:
1719 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001720 default:
1721 if (!xhci_requires_manual_halt_cleanup(xhci,
1722 ep_ctx, trb_comp_code))
1723 break;
1724 xhci_dbg(xhci, "TRB error code %u, "
1725 "halted endpoint index = %u\n",
1726 trb_comp_code, ep_index);
1727 /* else fall through */
1728 case COMP_STALL:
1729 /* Did we transfer part of the data (middle) phase? */
1730 if (event_trb != ep_ring->dequeue &&
1731 event_trb != td->last_trb)
1732 td->urb->actual_length =
1733 td->urb->transfer_buffer_length
Matt Evans28ccd292011-03-29 13:40:46 +11001734 - TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001735 else
1736 td->urb->actual_length = 0;
1737
1738 xhci_cleanup_halted_endpoint(xhci,
1739 slot_id, ep_index, 0, td, event_trb);
1740 return finish_td(xhci, td, event_trb, event, ep, status, true);
1741 }
1742 /*
1743 * Did we transfer any data, despite the errors that might have
1744 * happened? I.e. did we get past the setup stage?
1745 */
1746 if (event_trb != ep_ring->dequeue) {
1747 /* The event was for the status stage */
1748 if (event_trb == td->last_trb) {
1749 if (td->urb->actual_length != 0) {
1750 /* Don't overwrite a previously set error code
1751 */
1752 if ((*status == -EINPROGRESS || *status == 0) &&
1753 (td->urb->transfer_flags
1754 & URB_SHORT_NOT_OK))
1755 /* Did we already see a short data
1756 * stage? */
1757 *status = -EREMOTEIO;
1758 } else {
1759 td->urb->actual_length =
1760 td->urb->transfer_buffer_length;
1761 }
1762 } else {
1763 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07001764 td->urb->actual_length =
1765 td->urb->transfer_buffer_length -
1766 TRB_LEN(le32_to_cpu(event->transfer_len));
1767 xhci_dbg(xhci, "Waiting for status "
1768 "stage event\n");
1769 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001770 }
1771 }
1772
1773 return finish_td(xhci, td, event_trb, event, ep, status, false);
1774}
1775
1776/*
Andiry Xu04e51902010-07-22 15:23:39 -07001777 * Process isochronous tds, update urb packet status and actual_length.
1778 */
1779static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1780 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1781 struct xhci_virt_ep *ep, int *status)
1782{
1783 struct xhci_ring *ep_ring;
1784 struct urb_priv *urb_priv;
1785 int idx;
1786 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07001787 union xhci_trb *cur_trb;
1788 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001789 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07001790 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001791 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07001792
Matt Evans28ccd292011-03-29 13:40:46 +11001793 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1794 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001795 urb_priv = td->urb->hcpriv;
1796 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001797 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07001798
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001799 /* handle completion code */
1800 switch (trb_comp_code) {
1801 case COMP_SUCCESS:
1802 frame->status = 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001803 break;
1804 case COMP_SHORT_TX:
1805 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
1806 -EREMOTEIO : 0;
1807 break;
1808 case COMP_BW_OVER:
1809 frame->status = -ECOMM;
1810 skip_td = true;
1811 break;
1812 case COMP_BUFF_OVER:
1813 case COMP_BABBLE:
1814 frame->status = -EOVERFLOW;
1815 skip_td = true;
1816 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001817 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001818 case COMP_STALL:
1819 frame->status = -EPROTO;
1820 skip_td = true;
1821 break;
1822 case COMP_STOP:
1823 case COMP_STOP_INVAL:
1824 break;
1825 default:
1826 frame->status = -1;
1827 break;
Andiry Xu04e51902010-07-22 15:23:39 -07001828 }
1829
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001830 if (trb_comp_code == COMP_SUCCESS || skip_td) {
1831 frame->actual_length = frame->length;
1832 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07001833 } else {
1834 for (cur_trb = ep_ring->dequeue,
1835 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1836 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10001837 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1838 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11001839 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07001840 }
Matt Evans28ccd292011-03-29 13:40:46 +11001841 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1842 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001843
1844 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001845 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07001846 td->urb->actual_length += len;
1847 }
1848 }
1849
Andiry Xu04e51902010-07-22 15:23:39 -07001850 return finish_td(xhci, td, event_trb, event, ep, status, false);
1851}
1852
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001853static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1854 struct xhci_transfer_event *event,
1855 struct xhci_virt_ep *ep, int *status)
1856{
1857 struct xhci_ring *ep_ring;
1858 struct urb_priv *urb_priv;
1859 struct usb_iso_packet_descriptor *frame;
1860 int idx;
1861
Matt Evansf6975312011-06-01 13:01:01 +10001862 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001863 urb_priv = td->urb->hcpriv;
1864 idx = urb_priv->td_cnt;
1865 frame = &td->urb->iso_frame_desc[idx];
1866
Sarah Sharpb3df3f92011-06-15 19:57:46 -07001867 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001868 frame->status = -EXDEV;
1869
1870 /* calc actual length */
1871 frame->actual_length = 0;
1872
1873 /* Update ring dequeue pointer */
1874 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001875 inc_deq(xhci, ep_ring);
1876 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001877
1878 return finish_td(xhci, td, NULL, event, ep, status, true);
1879}
1880
Andiry Xu04e51902010-07-22 15:23:39 -07001881/*
Andiry Xu22405ed2010-07-22 15:23:08 -07001882 * Process bulk and interrupt tds, update urb status and actual_length.
1883 */
1884static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
1885 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1886 struct xhci_virt_ep *ep, int *status)
1887{
1888 struct xhci_ring *ep_ring;
1889 union xhci_trb *cur_trb;
1890 struct xhci_segment *cur_seg;
1891 u32 trb_comp_code;
1892
Matt Evans28ccd292011-03-29 13:40:46 +11001893 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1894 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001895
1896 switch (trb_comp_code) {
1897 case COMP_SUCCESS:
1898 /* Double check that the HW transferred everything. */
1899 if (event_trb != td->last_trb) {
1900 xhci_warn(xhci, "WARN Successful completion "
1901 "on short TX\n");
1902 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1903 *status = -EREMOTEIO;
1904 else
1905 *status = 0;
1906 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07001907 *status = 0;
1908 }
1909 break;
1910 case COMP_SHORT_TX:
1911 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1912 *status = -EREMOTEIO;
1913 else
1914 *status = 0;
1915 break;
1916 default:
1917 /* Others already handled above */
1918 break;
1919 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07001920 if (trb_comp_code == COMP_SHORT_TX)
1921 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
1922 "%d bytes untransferred\n",
1923 td->urb->ep->desc.bEndpointAddress,
1924 td->urb->transfer_buffer_length,
1925 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001926 /* Fast path - was this the last TRB in the TD for this URB? */
1927 if (event_trb == td->last_trb) {
Matt Evans28ccd292011-03-29 13:40:46 +11001928 if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07001929 td->urb->actual_length =
1930 td->urb->transfer_buffer_length -
Matt Evans28ccd292011-03-29 13:40:46 +11001931 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001932 if (td->urb->transfer_buffer_length <
1933 td->urb->actual_length) {
1934 xhci_warn(xhci, "HC gave bad length "
1935 "of %d bytes left\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001936 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001937 td->urb->actual_length = 0;
1938 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1939 *status = -EREMOTEIO;
1940 else
1941 *status = 0;
1942 }
1943 /* Don't overwrite a previously set error code */
1944 if (*status == -EINPROGRESS) {
1945 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1946 *status = -EREMOTEIO;
1947 else
1948 *status = 0;
1949 }
1950 } else {
1951 td->urb->actual_length =
1952 td->urb->transfer_buffer_length;
1953 /* Ignore a short packet completion if the
1954 * untransferred length was zero.
1955 */
1956 if (*status == -EREMOTEIO)
1957 *status = 0;
1958 }
1959 } else {
1960 /* Slow path - walk the list, starting from the dequeue
1961 * pointer, to get the actual length transferred.
1962 */
1963 td->urb->actual_length = 0;
1964 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1965 cur_trb != event_trb;
1966 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10001967 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1968 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07001969 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001970 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07001971 }
1972 /* If the ring didn't stop on a Link or No-op TRB, add
1973 * in the actual bytes transferred from the Normal TRB
1974 */
1975 if (trb_comp_code != COMP_STOP_INVAL)
1976 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001977 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1978 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001979 }
1980
1981 return finish_td(xhci, td, event_trb, event, ep, status, false);
1982}
1983
1984/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001985 * If this function returns an error condition, it means it got a Transfer
1986 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1987 * At this point, the host controller is probably hosed and should be reset.
1988 */
1989static int handle_tx_event(struct xhci_hcd *xhci,
1990 struct xhci_transfer_event *event)
1991{
1992 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001993 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001994 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07001995 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001996 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07001997 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001998 dma_addr_t event_dma;
1999 struct xhci_segment *event_seg;
2000 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002001 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002002 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002003 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002004 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002005 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002006 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002007 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002008 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002009
Matt Evans28ccd292011-03-29 13:40:46 +11002010 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002011 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002012 if (!xdev) {
2013 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002014 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002015 (unsigned long long) xhci_trb_virt_to_dma(
2016 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002017 xhci->event_ring->dequeue),
2018 lower_32_bits(le64_to_cpu(event->buffer)),
2019 upper_32_bits(le64_to_cpu(event->buffer)),
2020 le32_to_cpu(event->transfer_len),
2021 le32_to_cpu(event->flags));
2022 xhci_dbg(xhci, "Event ring:\n");
2023 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002024 return -ENODEV;
2025 }
2026
2027 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002028 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002029 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002030 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002031 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002032 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002033 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2034 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002035 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2036 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002037 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002038 (unsigned long long) xhci_trb_virt_to_dma(
2039 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002040 xhci->event_ring->dequeue),
2041 lower_32_bits(le64_to_cpu(event->buffer)),
2042 upper_32_bits(le64_to_cpu(event->buffer)),
2043 le32_to_cpu(event->transfer_len),
2044 le32_to_cpu(event->flags));
2045 xhci_dbg(xhci, "Event ring:\n");
2046 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002047 return -ENODEV;
2048 }
2049
Andiry Xuc2d7b492011-09-19 16:05:12 -07002050 /* Count current td numbers if ep->skip is set */
2051 if (ep->skip) {
2052 list_for_each(tmp, &ep_ring->td_list)
2053 td_num++;
2054 }
2055
Matt Evans28ccd292011-03-29 13:40:46 +11002056 event_dma = le64_to_cpu(event->buffer);
2057 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002058 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002059 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002060 /* Skip codes that require special handling depending on
2061 * transfer type
2062 */
2063 case COMP_SUCCESS:
2064 case COMP_SHORT_TX:
2065 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002066 case COMP_STOP:
2067 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2068 break;
2069 case COMP_STOP_INVAL:
2070 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2071 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002072 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002073 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002074 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002075 status = -EPIPE;
2076 break;
2077 case COMP_TRB_ERR:
2078 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2079 status = -EILSEQ;
2080 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002081 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002082 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002083 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002084 status = -EPROTO;
2085 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002086 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002087 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002088 status = -EOVERFLOW;
2089 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002090 case COMP_DB_ERR:
2091 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2092 status = -ENOSR;
2093 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002094 case COMP_BW_OVER:
2095 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2096 break;
2097 case COMP_BUFF_OVER:
2098 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2099 break;
2100 case COMP_UNDERRUN:
2101 /*
2102 * When the Isoch ring is empty, the xHC will generate
2103 * a Ring Overrun Event for IN Isoch endpoint or Ring
2104 * Underrun Event for OUT Isoch endpoint.
2105 */
2106 xhci_dbg(xhci, "underrun event on endpoint\n");
2107 if (!list_empty(&ep_ring->td_list))
2108 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2109 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002110 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2111 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002112 goto cleanup;
2113 case COMP_OVERRUN:
2114 xhci_dbg(xhci, "overrun event on endpoint\n");
2115 if (!list_empty(&ep_ring->td_list))
2116 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2117 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002118 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2119 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002120 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002121 case COMP_DEV_ERR:
2122 xhci_warn(xhci, "WARN: detect an incompatible device");
2123 status = -EPROTO;
2124 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002125 case COMP_MISSED_INT:
2126 /*
2127 * When encounter missed service error, one or more isoc tds
2128 * may be missed by xHC.
2129 * Set skip flag of the ep_ring; Complete the missed tds as
2130 * short transfer when process the ep_ring next time.
2131 */
2132 ep->skip = true;
2133 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2134 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002135 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002136 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002137 status = 0;
2138 break;
2139 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002140 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2141 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002142 goto cleanup;
2143 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002144
Andiry Xud18240d2010-07-22 15:23:25 -07002145 do {
2146 /* This TRB should be in the TD at the head of this ring's
2147 * TD list.
2148 */
2149 if (list_empty(&ep_ring->td_list)) {
2150 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2151 "with no TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002152 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2153 ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002154 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10002155 (le32_to_cpu(event->flags) &
2156 TRB_TYPE_BITMASK)>>10);
Andiry Xud18240d2010-07-22 15:23:25 -07002157 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2158 if (ep->skip) {
2159 ep->skip = false;
2160 xhci_dbg(xhci, "td_list is empty while skip "
2161 "flag set. Clear skip flag.\n");
2162 }
2163 ret = 0;
2164 goto cleanup;
2165 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002166
Andiry Xuc2d7b492011-09-19 16:05:12 -07002167 /* We've skipped all the TDs on the ep ring when ep->skip set */
2168 if (ep->skip && td_num == 0) {
2169 ep->skip = false;
2170 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2171 "Clear skip flag.\n");
2172 ret = 0;
2173 goto cleanup;
2174 }
2175
Andiry Xud18240d2010-07-22 15:23:25 -07002176 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002177 if (ep->skip)
2178 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002179
Andiry Xud18240d2010-07-22 15:23:25 -07002180 /* Is this a TRB in the currently executing TD? */
2181 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2182 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002183
2184 /*
2185 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2186 * is not in the current TD pointed by ep_ring->dequeue because
2187 * that the hardware dequeue pointer still at the previous TRB
2188 * of the current TD. The previous TRB maybe a Link TD or the
2189 * last TRB of the previous TD. The command completion handle
2190 * will take care the rest.
2191 */
2192 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2193 ret = 0;
2194 goto cleanup;
2195 }
2196
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002197 if (!event_seg) {
2198 if (!ep->skip ||
2199 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002200 /* Some host controllers give a spurious
2201 * successful event after a short transfer.
2202 * Ignore it.
2203 */
2204 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2205 ep_ring->last_td_was_short) {
2206 ep_ring->last_td_was_short = false;
2207 ret = 0;
2208 goto cleanup;
2209 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002210 /* HC is busted, give up! */
2211 xhci_err(xhci,
2212 "ERROR Transfer event TRB DMA ptr not "
2213 "part of current TD\n");
2214 return -ESHUTDOWN;
2215 }
2216
2217 ret = skip_isoc_td(xhci, td, event, ep, &status);
2218 goto cleanup;
2219 }
Sarah Sharpad808332011-05-25 10:43:56 -07002220 if (trb_comp_code == COMP_SHORT_TX)
2221 ep_ring->last_td_was_short = true;
2222 else
2223 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002224
2225 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002226 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2227 ep->skip = false;
2228 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002229
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002230 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2231 sizeof(*event_trb)];
2232 /*
2233 * No-op TRB should not trigger interrupts.
2234 * If event_trb is a no-op TRB, it means the
2235 * corresponding TD has been cancelled. Just ignore
2236 * the TD.
2237 */
Matt Evansf5960b62011-06-01 10:22:55 +10002238 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002239 xhci_dbg(xhci,
2240 "event_trb is a no-op TRB. Skip it\n");
2241 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002242 }
2243
2244 /* Now update the urb's actual_length and give back to
2245 * the core
2246 */
2247 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2248 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2249 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002250 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2251 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2252 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002253 else
2254 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2255 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002256
2257cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002258 /*
2259 * Do not update event ring dequeue pointer if ep->skip is set.
2260 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002261 */
Andiry Xud18240d2010-07-22 15:23:25 -07002262 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002263 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002264 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002265
Andiry Xud18240d2010-07-22 15:23:25 -07002266 if (ret) {
2267 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002268 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002269 /* Leave the TD around for the reset endpoint function
2270 * to use(but only if it's not a control endpoint,
2271 * since we already queued the Set TR dequeue pointer
2272 * command for stalled control endpoints).
2273 */
2274 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2275 (trb_comp_code != COMP_STALL &&
2276 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002277 xhci_urb_free_priv(xhci, urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002278
Sarah Sharp214f76f2010-10-26 11:22:02 -07002279 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002280 if ((urb->actual_length != urb->transfer_buffer_length &&
2281 (urb->transfer_flags &
2282 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002283 (status != 0 &&
2284 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002285 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2286 "expected = %x, status = %d\n",
2287 urb, urb->actual_length,
2288 urb->transfer_buffer_length,
2289 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002290 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002291 /* EHCI, UHCI, and OHCI always unconditionally set the
2292 * urb->status of an isochronous endpoint to 0.
2293 */
2294 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2295 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002296 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002297 spin_lock(&xhci->lock);
2298 }
2299
2300 /*
2301 * If ep->skip is set, it means there are missed tds on the
2302 * endpoint ring need to take care of.
2303 * Process them as short transfer until reach the td pointed by
2304 * the event.
2305 */
2306 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2307
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002308 return 0;
2309}
2310
2311/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002312 * This function handles all OS-owned events on the event ring. It may drop
2313 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002314 * Returns >0 for "possibly more events to process" (caller should call again),
2315 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002316 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002317static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002318{
2319 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002320 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002321 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002322
2323 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2324 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002325 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002326 }
2327
2328 event = xhci->event_ring->dequeue;
2329 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002330 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2331 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002332 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002333 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002334 }
2335
Matt Evans92a3da42011-03-29 13:40:51 +11002336 /*
2337 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2338 * speculative reads of the event's flags/data below.
2339 */
2340 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002341 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002342 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002343 case TRB_TYPE(TRB_COMPLETION):
2344 handle_cmd_completion(xhci, &event->event_cmd);
2345 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002346 case TRB_TYPE(TRB_PORT_STATUS):
2347 handle_port_status(xhci, event);
2348 update_ptrs = 0;
2349 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002350 case TRB_TYPE(TRB_TRANSFER):
2351 ret = handle_tx_event(xhci, &event->trans_event);
2352 if (ret < 0)
2353 xhci->error_bitmask |= 1 << 9;
2354 else
2355 update_ptrs = 0;
2356 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002357 case TRB_TYPE(TRB_DEV_NOTE):
2358 handle_device_notification(xhci, event);
2359 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002360 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002361 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2362 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002363 handle_vendor_event(xhci, event);
2364 else
2365 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002366 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002367 /* Any of the above functions may drop and re-acquire the lock, so check
2368 * to make sure a watchdog timer didn't mark the host as non-responsive.
2369 */
2370 if (xhci->xhc_state & XHCI_STATE_DYING) {
2371 xhci_dbg(xhci, "xHCI host dying, returning from "
2372 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002373 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002374 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002375
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002376 if (update_ptrs)
2377 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002378 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002379
Matt Evans9dee9a22011-03-29 13:41:02 +11002380 /* Are there more items on the event ring? Caller will call us again to
2381 * check.
2382 */
2383 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002384}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002385
2386/*
2387 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2388 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2389 * indicators of an event TRB error, but we check the status *first* to be safe.
2390 */
2391irqreturn_t xhci_irq(struct usb_hcd *hcd)
2392{
2393 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002394 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002395 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002396 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002397 union xhci_trb *event_ring_deq;
2398 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002399
2400 spin_lock(&xhci->lock);
2401 trb = xhci->event_ring->dequeue;
2402 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002403 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002404 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002405 goto hw_died;
2406
Sarah Sharpc21599a2010-07-29 22:13:00 -07002407 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002408 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002409 return IRQ_NONE;
2410 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002411 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002412 xhci_warn(xhci, "WARNING: Host System Error\n");
2413 xhci_halt(xhci);
2414hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002415 spin_unlock(&xhci->lock);
2416 return -ESHUTDOWN;
2417 }
2418
Sarah Sharpbda53142010-07-29 22:12:38 -07002419 /*
2420 * Clear the op reg interrupt status first,
2421 * so we can receive interrupts from other MSI-X interrupters.
2422 * Write 1 to clear the interrupt status.
2423 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002424 status |= STS_EINT;
2425 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002426 /* FIXME when MSI-X is supported and there are multiple vectors */
2427 /* Clear the MSI-X event interrupt status */
2428
Felipe Balbicd704692012-02-29 16:46:23 +02002429 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002430 u32 irq_pending;
2431 /* Acknowledge the PCI interrupt */
2432 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002433 irq_pending |= IMAN_IP;
Sarah Sharpc21599a2010-07-29 22:13:00 -07002434 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2435 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002436
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002437 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002438 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2439 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002440 /* Clear the event handler busy flag (RW1C);
2441 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002442 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002443 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2444 xhci_write_64(xhci, temp_64 | ERST_EHB,
2445 &xhci->ir_set->erst_dequeue);
2446 spin_unlock(&xhci->lock);
2447
2448 return IRQ_HANDLED;
2449 }
2450
2451 event_ring_deq = xhci->event_ring->dequeue;
2452 /* FIXME this should be a delayed service routine
2453 * that clears the EHB.
2454 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002455 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002456
2457 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2458 /* If necessary, update the HW's version of the event ring deq ptr. */
2459 if (event_ring_deq != xhci->event_ring->dequeue) {
2460 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2461 xhci->event_ring->dequeue);
2462 if (deq == 0)
2463 xhci_warn(xhci, "WARN something wrong with SW event "
2464 "ring dequeue ptr.\n");
2465 /* Update HC event ring dequeue pointer */
2466 temp_64 &= ERST_PTR_MASK;
2467 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2468 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002469
2470 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002471 temp_64 |= ERST_EHB;
2472 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2473
Sarah Sharp9032cd52010-07-29 22:12:29 -07002474 spin_unlock(&xhci->lock);
2475
2476 return IRQ_HANDLED;
2477}
2478
2479irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2480{
Alan Stern968b8222011-11-03 12:03:38 -04002481 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002482}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002483
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002484/**** Endpoint Ring Operations ****/
2485
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002486/*
2487 * Generic function for queueing a TRB on a ring.
2488 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002489 *
2490 * @more_trbs_coming: Will you enqueue more TRBs before calling
2491 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002492 */
2493static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002494 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002495 u32 field1, u32 field2, u32 field3, u32 field4)
2496{
2497 struct xhci_generic_trb *trb;
2498
2499 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002500 trb->field[0] = cpu_to_le32(field1);
2501 trb->field[1] = cpu_to_le32(field2);
2502 trb->field[2] = cpu_to_le32(field3);
2503 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002504 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002505}
2506
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002507/*
2508 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2509 * FIXME allocate segments if the ring is full.
2510 */
2511static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002512 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002513{
Andiry Xu8dfec612012-03-05 17:49:37 +08002514 unsigned int num_trbs_needed;
2515
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002516 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002517 switch (ep_state) {
2518 case EP_STATE_DISABLED:
2519 /*
2520 * USB core changed config/interfaces without notifying us,
2521 * or hardware is reporting the wrong state.
2522 */
2523 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2524 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002525 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002526 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002527 /* FIXME event handling code for error needs to clear it */
2528 /* XXX not sure if this should be -ENOENT or not */
2529 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002530 case EP_STATE_HALTED:
2531 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002532 case EP_STATE_STOPPED:
2533 case EP_STATE_RUNNING:
2534 break;
2535 default:
2536 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2537 /*
2538 * FIXME issue Configure Endpoint command to try to get the HC
2539 * back into a known state.
2540 */
2541 return -EINVAL;
2542 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002543
2544 while (1) {
2545 if (room_on_ring(xhci, ep_ring, num_trbs))
2546 break;
2547
2548 if (ep_ring == xhci->cmd_ring) {
2549 xhci_err(xhci, "Do not support expand command ring\n");
2550 return -ENOMEM;
2551 }
2552
Andiry Xu8dfec612012-03-05 17:49:37 +08002553 xhci_dbg(xhci, "ERROR no room on ep ring, "
2554 "try ring expansion\n");
2555 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2556 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2557 mem_flags)) {
2558 xhci_err(xhci, "Ring expansion failed\n");
2559 return -ENOMEM;
2560 }
2561 };
John Youn6c12db92010-05-10 15:33:00 -07002562
2563 if (enqueue_is_link_trb(ep_ring)) {
2564 struct xhci_ring *ring = ep_ring;
2565 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002566
John Youn6c12db92010-05-10 15:33:00 -07002567 next = ring->enqueue;
2568
2569 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002570 /* If we're not dealing with 0.95 hardware or isoc rings
2571 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002572 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002573 if (!xhci_link_trb_quirk(xhci) &&
2574 !(ring->type == TYPE_ISOC &&
2575 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002576 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002577 else
Matt Evans28ccd292011-03-29 13:40:46 +11002578 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002579
2580 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002581 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002582
2583 /* Toggle the cycle bit after the last ring segment. */
2584 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2585 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002586 }
2587 ring->enq_seg = ring->enq_seg->next;
2588 ring->enqueue = ring->enq_seg->trbs;
2589 next = ring->enqueue;
2590 }
2591 }
2592
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002593 return 0;
2594}
2595
Sarah Sharp23e3be12009-04-29 19:05:20 -07002596static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002597 struct xhci_virt_device *xdev,
2598 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002599 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002600 unsigned int num_trbs,
2601 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002602 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002603 gfp_t mem_flags)
2604{
2605 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002606 struct urb_priv *urb_priv;
2607 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002608 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002609 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002610
2611 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2612 if (!ep_ring) {
2613 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2614 stream_id);
2615 return -EINVAL;
2616 }
2617
2618 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002619 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002620 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002621 if (ret)
2622 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002623
Andiry Xu8e51adc2010-07-22 15:23:31 -07002624 urb_priv = urb->hcpriv;
2625 td = urb_priv->td[td_index];
2626
2627 INIT_LIST_HEAD(&td->td_list);
2628 INIT_LIST_HEAD(&td->cancelled_td_list);
2629
2630 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002631 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002632 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002633 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002634 }
2635
Andiry Xu8e51adc2010-07-22 15:23:31 -07002636 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002637 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002638 list_add_tail(&td->td_list, &ep_ring->td_list);
2639 td->start_seg = ep_ring->enq_seg;
2640 td->first_trb = ep_ring->enqueue;
2641
2642 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002643
2644 return 0;
2645}
2646
Sarah Sharp23e3be12009-04-29 19:05:20 -07002647static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002648{
2649 int num_sgs, num_trbs, running_total, temp, i;
2650 struct scatterlist *sg;
2651
2652 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002653 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002654 temp = urb->transfer_buffer_length;
2655
Sarah Sharp8a96c052009-04-27 19:59:19 -07002656 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002657 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002658 unsigned int len = sg_dma_len(sg);
2659
2660 /* Scatter gather list entries may cross 64KB boundaries */
2661 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002662 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002663 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002664 if (running_total != 0)
2665 num_trbs++;
2666
2667 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002668 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002669 num_trbs++;
2670 running_total += TRB_MAX_BUFF_SIZE;
2671 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002672 len = min_t(int, len, temp);
2673 temp -= len;
2674 if (temp == 0)
2675 break;
2676 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002677 return num_trbs;
2678}
2679
Sarah Sharp23e3be12009-04-29 19:05:20 -07002680static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002681{
2682 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08002683 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002684 "TRBs, %d left\n", __func__,
2685 urb->ep->desc.bEndpointAddress, num_trbs);
2686 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08002687 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002688 "queued %#x (%d), asked for %#x (%d)\n",
2689 __func__,
2690 urb->ep->desc.bEndpointAddress,
2691 running_total, running_total,
2692 urb->transfer_buffer_length,
2693 urb->transfer_buffer_length);
2694}
2695
Sarah Sharp23e3be12009-04-29 19:05:20 -07002696static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002697 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002698 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002699{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002700 /*
2701 * Pass all the TRBs to the hardware at once and make sure this write
2702 * isn't reordered.
2703 */
2704 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002705 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11002706 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08002707 else
Matt Evans28ccd292011-03-29 13:40:46 +11002708 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07002709 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002710}
2711
Sarah Sharp624defa2009-09-02 12:14:28 -07002712/*
2713 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2714 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2715 * (comprised of sg list entries) can take several service intervals to
2716 * transmit.
2717 */
2718int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2719 struct urb *urb, int slot_id, unsigned int ep_index)
2720{
2721 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2722 xhci->devs[slot_id]->out_ctx, ep_index);
2723 int xhci_interval;
2724 int ep_interval;
2725
Matt Evans28ccd292011-03-29 13:40:46 +11002726 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07002727 ep_interval = urb->interval;
2728 /* Convert to microframes */
2729 if (urb->dev->speed == USB_SPEED_LOW ||
2730 urb->dev->speed == USB_SPEED_FULL)
2731 ep_interval *= 8;
2732 /* FIXME change this to a warning and a suggestion to use the new API
2733 * to set the polling interval (once the API is added).
2734 */
2735 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08002736 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07002737 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2738 " (%d microframe%s) than xHCI "
2739 "(%d microframe%s)\n",
2740 ep_interval,
2741 ep_interval == 1 ? "" : "s",
2742 xhci_interval,
2743 xhci_interval == 1 ? "" : "s");
2744 urb->interval = xhci_interval;
2745 /* Convert back to frames for LS/FS devices */
2746 if (urb->dev->speed == USB_SPEED_LOW ||
2747 urb->dev->speed == USB_SPEED_FULL)
2748 urb->interval /= 8;
2749 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03002750 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07002751}
2752
Sarah Sharp04dd9502009-11-11 10:28:30 -08002753/*
2754 * The TD size is the number of bytes remaining in the TD (including this TRB),
2755 * right shifted by 10.
2756 * It must fit in bits 21:17, so it can't be bigger than 31.
2757 */
2758static u32 xhci_td_remainder(unsigned int remainder)
2759{
2760 u32 max = (1 << (21 - 17 + 1)) - 1;
2761
2762 if ((remainder >> 10) >= max)
2763 return max << 17;
2764 else
2765 return (remainder >> 10) << 17;
2766}
2767
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002768/*
2769 * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
2770 * the TD (*not* including this TRB).
2771 *
2772 * Total TD packet count = total_packet_count =
2773 * roundup(TD size in bytes / wMaxPacketSize)
2774 *
2775 * Packets transferred up to and including this TRB = packets_transferred =
2776 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2777 *
2778 * TD size = total_packet_count - packets_transferred
2779 *
2780 * It must fit in bits 21:17, so it can't be bigger than 31.
2781 */
2782
2783static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
2784 unsigned int total_packet_count, struct urb *urb)
2785{
2786 int packets_transferred;
2787
Sarah Sharp48df4a62011-08-12 10:23:01 -07002788 /* One TRB with a zero-length data packet. */
2789 if (running_total == 0 && trb_buff_len == 0)
2790 return 0;
2791
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002792 /* All the TRB queueing functions don't count the current TRB in
2793 * running_total.
2794 */
2795 packets_transferred = (running_total + trb_buff_len) /
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002796 usb_endpoint_maxp(&urb->ep->desc);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002797
2798 return xhci_td_remainder(total_packet_count - packets_transferred);
2799}
2800
Sarah Sharp23e3be12009-04-29 19:05:20 -07002801static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002802 struct urb *urb, int slot_id, unsigned int ep_index)
2803{
2804 struct xhci_ring *ep_ring;
2805 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002806 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002807 struct xhci_td *td;
2808 struct scatterlist *sg;
2809 int num_sgs;
2810 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002811 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002812 bool first_trb;
2813 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002814 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002815
2816 struct xhci_generic_trb *start_trb;
2817 int start_cycle;
2818
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002819 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2820 if (!ep_ring)
2821 return -EINVAL;
2822
Sarah Sharp8a96c052009-04-27 19:59:19 -07002823 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01002824 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002825 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002826 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002827
Sarah Sharp23e3be12009-04-29 19:05:20 -07002828 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002829 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002830 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002831 if (trb_buff_len < 0)
2832 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002833
2834 urb_priv = urb->hcpriv;
2835 td = urb_priv->td[0];
2836
Sarah Sharp8a96c052009-04-27 19:59:19 -07002837 /*
2838 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2839 * until we've finished creating all the other TRBs. The ring's cycle
2840 * state may change as we enqueue the other TRBs, so save it too.
2841 */
2842 start_trb = &ep_ring->enqueue->generic;
2843 start_cycle = ep_ring->cycle_state;
2844
2845 running_total = 0;
2846 /*
2847 * How much data is in the first TRB?
2848 *
2849 * There are three forces at work for TRB buffer pointers and lengths:
2850 * 1. We don't want to walk off the end of this sg-list entry buffer.
2851 * 2. The transfer length that the driver requested may be smaller than
2852 * the amount of memory allocated for this scatter-gather list.
2853 * 3. TRBs buffers can't cross 64KB boundaries.
2854 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002855 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002856 addr = (u64) sg_dma_address(sg);
2857 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08002858 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002859 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2860 if (trb_buff_len > urb->transfer_buffer_length)
2861 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002862
2863 first_trb = true;
2864 /* Queue the first TRB, even if it's zero-length */
2865 do {
2866 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002867 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08002868 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002869
2870 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002871 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002872 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002873 if (start_cycle == 0)
2874 field |= 0x1;
2875 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07002876 field |= ep_ring->cycle_state;
2877
2878 /* Chain all the TRBs together; clear the chain bit in the last
2879 * TRB to indicate it's the last TRB in the chain.
2880 */
2881 if (num_trbs > 1) {
2882 field |= TRB_CHAIN;
2883 } else {
2884 /* FIXME - add check for ZERO_PACKET flag before this */
2885 td->last_trb = ep_ring->enqueue;
2886 field |= TRB_IOC;
2887 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002888
2889 /* Only set interrupt on short packet for IN endpoints */
2890 if (usb_urb_dir_in(urb))
2891 field |= TRB_ISP;
2892
Sarah Sharp8a96c052009-04-27 19:59:19 -07002893 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002894 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002895 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
2896 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
2897 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2898 (unsigned int) addr + trb_buff_len);
2899 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002900
2901 /* Set the TRB length, TD size, and interrupter fields. */
2902 if (xhci->hci_version < 0x100) {
2903 remainder = xhci_td_remainder(
2904 urb->transfer_buffer_length -
2905 running_total);
2906 } else {
2907 remainder = xhci_v1_0_td_remainder(running_total,
2908 trb_buff_len, total_packet_count, urb);
2909 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002910 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002911 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002912 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002913
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002914 if (num_trbs > 1)
2915 more_trbs_coming = true;
2916 else
2917 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08002918 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002919 lower_32_bits(addr),
2920 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002921 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002922 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002923 --num_trbs;
2924 running_total += trb_buff_len;
2925
2926 /* Calculate length for next transfer --
2927 * Are we done queueing all the TRBs for this sg entry?
2928 */
2929 this_sg_len -= trb_buff_len;
2930 if (this_sg_len == 0) {
2931 --num_sgs;
2932 if (num_sgs == 0)
2933 break;
2934 sg = sg_next(sg);
2935 addr = (u64) sg_dma_address(sg);
2936 this_sg_len = sg_dma_len(sg);
2937 } else {
2938 addr += trb_buff_len;
2939 }
2940
2941 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002942 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002943 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2944 if (running_total + trb_buff_len > urb->transfer_buffer_length)
2945 trb_buff_len =
2946 urb->transfer_buffer_length - running_total;
2947 } while (running_total < urb->transfer_buffer_length);
2948
2949 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002950 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002951 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002952 return 0;
2953}
2954
Sarah Sharpb10de142009-04-27 19:58:50 -07002955/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002956int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07002957 struct urb *urb, int slot_id, unsigned int ep_index)
2958{
2959 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002960 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07002961 struct xhci_td *td;
2962 int num_trbs;
2963 struct xhci_generic_trb *start_trb;
2964 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002965 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07002966 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002967 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07002968
2969 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002970 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07002971 u64 addr;
2972
Alan Sternff9c8952010-04-02 13:27:28 -04002973 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002974 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
2975
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002976 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2977 if (!ep_ring)
2978 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07002979
2980 num_trbs = 0;
2981 /* How much data is (potentially) left before the 64KB boundary? */
2982 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002983 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002984 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07002985
2986 /* If there's some data on this 64KB chunk, or we have to send a
2987 * zero-length transfer, we need at least one TRB
2988 */
2989 if (running_total != 0 || urb->transfer_buffer_length == 0)
2990 num_trbs++;
2991 /* How many more 64KB chunks to transfer, how many more TRBs? */
2992 while (running_total < urb->transfer_buffer_length) {
2993 num_trbs++;
2994 running_total += TRB_MAX_BUFF_SIZE;
2995 }
2996 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
2997
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002998 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2999 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003000 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003001 if (ret < 0)
3002 return ret;
3003
Andiry Xu8e51adc2010-07-22 15:23:31 -07003004 urb_priv = urb->hcpriv;
3005 td = urb_priv->td[0];
3006
Sarah Sharpb10de142009-04-27 19:58:50 -07003007 /*
3008 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3009 * until we've finished creating all the other TRBs. The ring's cycle
3010 * state may change as we enqueue the other TRBs, so save it too.
3011 */
3012 start_trb = &ep_ring->enqueue->generic;
3013 start_cycle = ep_ring->cycle_state;
3014
3015 running_total = 0;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003016 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003017 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003018 /* How much data is in the first TRB? */
3019 addr = (u64) urb->transfer_dma;
3020 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003021 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3022 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003023 trb_buff_len = urb->transfer_buffer_length;
3024
3025 first_trb = true;
3026
3027 /* Queue the first TRB, even if it's zero-length */
3028 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003029 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003030 field = 0;
3031
3032 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003033 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003034 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003035 if (start_cycle == 0)
3036 field |= 0x1;
3037 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003038 field |= ep_ring->cycle_state;
3039
3040 /* Chain all the TRBs together; clear the chain bit in the last
3041 * TRB to indicate it's the last TRB in the chain.
3042 */
3043 if (num_trbs > 1) {
3044 field |= TRB_CHAIN;
3045 } else {
3046 /* FIXME - add check for ZERO_PACKET flag before this */
3047 td->last_trb = ep_ring->enqueue;
3048 field |= TRB_IOC;
3049 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003050
3051 /* Only set interrupt on short packet for IN endpoints */
3052 if (usb_urb_dir_in(urb))
3053 field |= TRB_ISP;
3054
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003055 /* Set the TRB length, TD size, and interrupter fields. */
3056 if (xhci->hci_version < 0x100) {
3057 remainder = xhci_td_remainder(
3058 urb->transfer_buffer_length -
3059 running_total);
3060 } else {
3061 remainder = xhci_v1_0_td_remainder(running_total,
3062 trb_buff_len, total_packet_count, urb);
3063 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003064 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003065 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003066 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003067
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003068 if (num_trbs > 1)
3069 more_trbs_coming = true;
3070 else
3071 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003072 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003073 lower_32_bits(addr),
3074 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003075 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003076 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003077 --num_trbs;
3078 running_total += trb_buff_len;
3079
3080 /* Calculate length for next transfer */
3081 addr += trb_buff_len;
3082 trb_buff_len = urb->transfer_buffer_length - running_total;
3083 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3084 trb_buff_len = TRB_MAX_BUFF_SIZE;
3085 } while (running_total < urb->transfer_buffer_length);
3086
Sarah Sharp8a96c052009-04-27 19:59:19 -07003087 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003088 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003089 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003090 return 0;
3091}
3092
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003093/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003094int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003095 struct urb *urb, int slot_id, unsigned int ep_index)
3096{
3097 struct xhci_ring *ep_ring;
3098 int num_trbs;
3099 int ret;
3100 struct usb_ctrlrequest *setup;
3101 struct xhci_generic_trb *start_trb;
3102 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003103 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003104 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003105 struct xhci_td *td;
3106
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003107 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3108 if (!ep_ring)
3109 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003110
3111 /*
3112 * Need to copy setup packet into setup TRB, so we can't use the setup
3113 * DMA address.
3114 */
3115 if (!urb->setup_packet)
3116 return -EINVAL;
3117
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003118 /* 1 TRB for setup, 1 for status */
3119 num_trbs = 2;
3120 /*
3121 * Don't need to check if we need additional event data and normal TRBs,
3122 * since data in control transfers will never get bigger than 16MB
3123 * XXX: can we get a buffer that crosses 64KB boundaries?
3124 */
3125 if (urb->transfer_buffer_length > 0)
3126 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003127 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3128 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003129 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003130 if (ret < 0)
3131 return ret;
3132
Andiry Xu8e51adc2010-07-22 15:23:31 -07003133 urb_priv = urb->hcpriv;
3134 td = urb_priv->td[0];
3135
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003136 /*
3137 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3138 * until we've finished creating all the other TRBs. The ring's cycle
3139 * state may change as we enqueue the other TRBs, so save it too.
3140 */
3141 start_trb = &ep_ring->enqueue->generic;
3142 start_cycle = ep_ring->cycle_state;
3143
3144 /* Queue setup TRB - see section 6.4.1.2.1 */
3145 /* FIXME better way to translate setup_packet into two u32 fields? */
3146 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003147 field = 0;
3148 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3149 if (start_cycle == 0)
3150 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003151
3152 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3153 if (xhci->hci_version == 0x100) {
3154 if (urb->transfer_buffer_length > 0) {
3155 if (setup->bRequestType & USB_DIR_IN)
3156 field |= TRB_TX_TYPE(TRB_DATA_IN);
3157 else
3158 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3159 }
3160 }
3161
Andiry Xu3b72fca2012-03-05 17:49:32 +08003162 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003163 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3164 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3165 TRB_LEN(8) | TRB_INTR_TARGET(0),
3166 /* Immediate data in pointer */
3167 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003168
3169 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003170 /* Only set interrupt on short packet for IN endpoints */
3171 if (usb_urb_dir_in(urb))
3172 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3173 else
3174 field = TRB_TYPE(TRB_DATA);
3175
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003176 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003177 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003178 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003179 if (urb->transfer_buffer_length > 0) {
3180 if (setup->bRequestType & USB_DIR_IN)
3181 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003182 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003183 lower_32_bits(urb->transfer_dma),
3184 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003185 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003186 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003187 }
3188
3189 /* Save the DMA address of the last TRB in the TD */
3190 td->last_trb = ep_ring->enqueue;
3191
3192 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3193 /* If the device sent data, the status stage is an OUT transfer */
3194 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3195 field = 0;
3196 else
3197 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003198 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003199 0,
3200 0,
3201 TRB_INTR_TARGET(0),
3202 /* Event on completion */
3203 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3204
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003205 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003206 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003207 return 0;
3208}
3209
Andiry Xu04e51902010-07-22 15:23:39 -07003210static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3211 struct urb *urb, int i)
3212{
3213 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003214 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003215
3216 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3217 td_len = urb->iso_frame_desc[i].length;
3218
Sarah Sharp48df4a62011-08-12 10:23:01 -07003219 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3220 TRB_MAX_BUFF_SIZE);
3221 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003222 num_trbs++;
3223
Andiry Xu04e51902010-07-22 15:23:39 -07003224 return num_trbs;
3225}
3226
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003227/*
3228 * The transfer burst count field of the isochronous TRB defines the number of
3229 * bursts that are required to move all packets in this TD. Only SuperSpeed
3230 * devices can burst up to bMaxBurst number of packets per service interval.
3231 * This field is zero based, meaning a value of zero in the field means one
3232 * burst. Basically, for everything but SuperSpeed devices, this field will be
3233 * zero. Only xHCI 1.0 host controllers support this field.
3234 */
3235static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3236 struct usb_device *udev,
3237 struct urb *urb, unsigned int total_packet_count)
3238{
3239 unsigned int max_burst;
3240
3241 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3242 return 0;
3243
3244 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3245 return roundup(total_packet_count, max_burst + 1) - 1;
3246}
3247
Sarah Sharpb61d3782011-04-19 17:43:33 -07003248/*
3249 * Returns the number of packets in the last "burst" of packets. This field is
3250 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3251 * the last burst packet count is equal to the total number of packets in the
3252 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3253 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3254 * contain 1 to (bMaxBurst + 1) packets.
3255 */
3256static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3257 struct usb_device *udev,
3258 struct urb *urb, unsigned int total_packet_count)
3259{
3260 unsigned int max_burst;
3261 unsigned int residue;
3262
3263 if (xhci->hci_version < 0x100)
3264 return 0;
3265
3266 switch (udev->speed) {
3267 case USB_SPEED_SUPER:
3268 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3269 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3270 residue = total_packet_count % (max_burst + 1);
3271 /* If residue is zero, the last burst contains (max_burst + 1)
3272 * number of packets, but the TLBPC field is zero-based.
3273 */
3274 if (residue == 0)
3275 return max_burst;
3276 return residue - 1;
3277 default:
3278 if (total_packet_count == 0)
3279 return 0;
3280 return total_packet_count - 1;
3281 }
3282}
3283
Andiry Xu04e51902010-07-22 15:23:39 -07003284/* This is for isoc transfer */
3285static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3286 struct urb *urb, int slot_id, unsigned int ep_index)
3287{
3288 struct xhci_ring *ep_ring;
3289 struct urb_priv *urb_priv;
3290 struct xhci_td *td;
3291 int num_tds, trbs_per_td;
3292 struct xhci_generic_trb *start_trb;
3293 bool first_trb;
3294 int start_cycle;
3295 u32 field, length_field;
3296 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3297 u64 start_addr, addr;
3298 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003299 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003300
3301 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3302
3303 num_tds = urb->number_of_packets;
3304 if (num_tds < 1) {
3305 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3306 return -EINVAL;
3307 }
3308
Andiry Xu04e51902010-07-22 15:23:39 -07003309 start_addr = (u64) urb->transfer_dma;
3310 start_trb = &ep_ring->enqueue->generic;
3311 start_cycle = ep_ring->cycle_state;
3312
Sarah Sharp522989a2011-07-29 12:44:32 -07003313 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003314 /* Queue the first TRB, even if it's zero-length */
3315 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003316 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003317 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003318 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003319
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003320 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003321 running_total = 0;
3322 addr = start_addr + urb->iso_frame_desc[i].offset;
3323 td_len = urb->iso_frame_desc[i].length;
3324 td_remain_len = td_len;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003325 total_packet_count = roundup(td_len,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003326 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003327 /* A zero-length transfer still involves at least one packet. */
3328 if (total_packet_count == 0)
3329 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003330 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3331 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003332 residue = xhci_get_last_burst_packet_count(xhci,
3333 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003334
3335 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3336
3337 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003338 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003339 if (ret < 0) {
3340 if (i == 0)
3341 return ret;
3342 goto cleanup;
3343 }
Andiry Xu04e51902010-07-22 15:23:39 -07003344
Andiry Xu04e51902010-07-22 15:23:39 -07003345 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003346 for (j = 0; j < trbs_per_td; j++) {
3347 u32 remainder = 0;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003348 field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003349
3350 if (first_trb) {
3351 /* Queue the isoc TRB */
3352 field |= TRB_TYPE(TRB_ISOC);
3353 /* Assume URB_ISO_ASAP is set */
3354 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003355 if (i == 0) {
3356 if (start_cycle == 0)
3357 field |= 0x1;
3358 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003359 field |= ep_ring->cycle_state;
3360 first_trb = false;
3361 } else {
3362 /* Queue other normal TRBs */
3363 field |= TRB_TYPE(TRB_NORMAL);
3364 field |= ep_ring->cycle_state;
3365 }
3366
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003367 /* Only set interrupt on short packet for IN EPs */
3368 if (usb_urb_dir_in(urb))
3369 field |= TRB_ISP;
3370
Andiry Xu04e51902010-07-22 15:23:39 -07003371 /* Chain all the TRBs together; clear the chain bit in
3372 * the last TRB to indicate it's the last TRB in the
3373 * chain.
3374 */
3375 if (j < trbs_per_td - 1) {
3376 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003377 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003378 } else {
3379 td->last_trb = ep_ring->enqueue;
3380 field |= TRB_IOC;
Andiry Xuad106f22011-05-05 18:14:02 +08003381 if (xhci->hci_version == 0x100) {
3382 /* Set BEI bit except for the last td */
3383 if (i < num_tds - 1)
3384 field |= TRB_BEI;
3385 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003386 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003387 }
3388
3389 /* Calculate TRB length */
3390 trb_buff_len = TRB_MAX_BUFF_SIZE -
3391 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3392 if (trb_buff_len > td_remain_len)
3393 trb_buff_len = td_remain_len;
3394
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003395 /* Set the TRB length, TD size, & interrupter fields. */
3396 if (xhci->hci_version < 0x100) {
3397 remainder = xhci_td_remainder(
3398 td_len - running_total);
3399 } else {
3400 remainder = xhci_v1_0_td_remainder(
3401 running_total, trb_buff_len,
3402 total_packet_count, urb);
3403 }
Andiry Xu04e51902010-07-22 15:23:39 -07003404 length_field = TRB_LEN(trb_buff_len) |
3405 remainder |
3406 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003407
Andiry Xu3b72fca2012-03-05 17:49:32 +08003408 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003409 lower_32_bits(addr),
3410 upper_32_bits(addr),
3411 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003412 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003413 running_total += trb_buff_len;
3414
3415 addr += trb_buff_len;
3416 td_remain_len -= trb_buff_len;
3417 }
3418
3419 /* Check TD length */
3420 if (running_total != td_len) {
3421 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003422 ret = -EINVAL;
3423 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003424 }
3425 }
3426
Andiry Xuc41136b2011-03-22 17:08:14 +08003427 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3428 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3429 usb_amd_quirk_pll_disable();
3430 }
3431 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3432
Andiry Xue1eab2e2011-01-04 16:30:39 -08003433 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3434 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003435 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003436cleanup:
3437 /* Clean up a partially enqueued isoc transfer. */
3438
3439 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003440 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003441
3442 /* Use the first TD as a temporary variable to turn the TDs we've queued
3443 * into No-ops with a software-owned cycle bit. That way the hardware
3444 * won't accidentally start executing bogus TDs when we partially
3445 * overwrite them. td->first_trb and td->start_seg are already set.
3446 */
3447 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3448 /* Every TRB except the first & last will have its cycle bit flipped. */
3449 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3450
3451 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3452 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3453 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3454 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003455 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003456 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3457 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003458}
3459
3460/*
3461 * Check transfer ring to guarantee there is enough room for the urb.
3462 * Update ISO URB start_frame and interval.
3463 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3464 * update the urb->start_frame by now.
3465 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3466 */
3467int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3468 struct urb *urb, int slot_id, unsigned int ep_index)
3469{
3470 struct xhci_virt_device *xdev;
3471 struct xhci_ring *ep_ring;
3472 struct xhci_ep_ctx *ep_ctx;
3473 int start_frame;
3474 int xhci_interval;
3475 int ep_interval;
3476 int num_tds, num_trbs, i;
3477 int ret;
3478
3479 xdev = xhci->devs[slot_id];
3480 ep_ring = xdev->eps[ep_index].ring;
3481 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3482
3483 num_trbs = 0;
3484 num_tds = urb->number_of_packets;
3485 for (i = 0; i < num_tds; i++)
3486 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3487
3488 /* Check the ring to guarantee there is enough room for the whole urb.
3489 * Do not insert any td of the urb to the ring if the check failed.
3490 */
Matt Evans28ccd292011-03-29 13:40:46 +11003491 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003492 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003493 if (ret)
3494 return ret;
3495
3496 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3497 start_frame &= 0x3fff;
3498
3499 urb->start_frame = start_frame;
3500 if (urb->dev->speed == USB_SPEED_LOW ||
3501 urb->dev->speed == USB_SPEED_FULL)
3502 urb->start_frame >>= 3;
3503
Matt Evans28ccd292011-03-29 13:40:46 +11003504 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003505 ep_interval = urb->interval;
3506 /* Convert to microframes */
3507 if (urb->dev->speed == USB_SPEED_LOW ||
3508 urb->dev->speed == USB_SPEED_FULL)
3509 ep_interval *= 8;
3510 /* FIXME change this to a warning and a suggestion to use the new API
3511 * to set the polling interval (once the API is added).
3512 */
3513 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003514 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003515 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3516 " (%d microframe%s) than xHCI "
3517 "(%d microframe%s)\n",
3518 ep_interval,
3519 ep_interval == 1 ? "" : "s",
3520 xhci_interval,
3521 xhci_interval == 1 ? "" : "s");
3522 urb->interval = xhci_interval;
3523 /* Convert back to frames for LS/FS devices */
3524 if (urb->dev->speed == USB_SPEED_LOW ||
3525 urb->dev->speed == USB_SPEED_FULL)
3526 urb->interval /= 8;
3527 }
Andiry Xub008df62012-03-05 17:49:34 +08003528 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3529
Dan Carpenter3fc82062012-03-28 10:30:26 +03003530 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003531}
3532
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003533/**** Command Ring Operations ****/
3534
Sarah Sharp913a8a32009-09-04 10:53:13 -07003535/* Generic function for queueing a command TRB on the command ring.
3536 * Check to make sure there's room on the command ring for one command TRB.
3537 * Also check that there's room reserved for commands that must not fail.
3538 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3539 * then only check for the number of reserved spots.
3540 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3541 * because the command event handler may want to resubmit a failed command.
3542 */
3543static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3544 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003545{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003546 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003547 int ret;
3548
Sarah Sharp913a8a32009-09-04 10:53:13 -07003549 if (!command_must_succeed)
3550 reserved_trbs++;
3551
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003552 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003553 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003554 if (ret < 0) {
3555 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003556 if (command_must_succeed)
3557 xhci_err(xhci, "ERR: Reserved TRB counting for "
3558 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003559 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003560 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003561 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3562 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003563 return 0;
3564}
3565
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003566/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003567int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003568{
3569 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003570 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003571}
3572
3573/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003574int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3575 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003576{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003577 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3578 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003579 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3580 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003581}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003582
Sarah Sharp02386342010-05-24 13:25:28 -07003583int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3584 u32 field1, u32 field2, u32 field3, u32 field4)
3585{
3586 return queue_command(xhci, field1, field2, field3, field4, false);
3587}
3588
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003589/* Queue a reset device command TRB */
3590int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3591{
3592 return queue_command(xhci, 0, 0, 0,
3593 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3594 false);
3595}
3596
Sarah Sharpf94e01862009-04-27 19:58:38 -07003597/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003598int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003599 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003600{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003601 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3602 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003603 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3604 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003605}
Sarah Sharpae636742009-04-29 19:02:31 -07003606
Sarah Sharpf2217e82009-08-07 14:04:43 -07003607/* Queue an evaluate context command TRB */
3608int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3609 u32 slot_id)
3610{
3611 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3612 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003613 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3614 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003615}
3616
Andiry Xube88fe42010-10-14 07:22:57 -07003617/*
3618 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3619 * activity on an endpoint that is about to be suspended.
3620 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003621int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003622 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003623{
3624 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3625 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3626 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003627 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003628
3629 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003630 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003631}
3632
3633/* Set Transfer Ring Dequeue Pointer command.
3634 * This should not be used for endpoints that have streams enabled.
3635 */
3636static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003637 unsigned int ep_index, unsigned int stream_id,
3638 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003639 union xhci_trb *deq_ptr, u32 cycle_state)
3640{
3641 dma_addr_t addr;
3642 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3643 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003644 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003645 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003646 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003647
Sarah Sharp23e3be12009-04-29 19:05:20 -07003648 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003649 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003650 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003651 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3652 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003653 return 0;
3654 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003655 ep = &xhci->devs[slot_id]->eps[ep_index];
3656 if ((ep->ep_state & SET_DEQ_PENDING)) {
3657 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3658 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3659 return 0;
3660 }
3661 ep->queued_deq_seg = deq_seg;
3662 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003663 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003664 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003665 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003666}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003667
3668int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3669 unsigned int ep_index)
3670{
3671 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3672 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3673 u32 type = TRB_TYPE(TRB_RESET_EP);
3674
Sarah Sharp913a8a32009-09-04 10:53:13 -07003675 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3676 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003677}