blob: f3c97ac3425c89924699e245e484a76dd2960f96 [file] [log] [blame]
David Brownellf492ec92009-05-14 13:01:59 -07001/*
2 * <mach/asp.h> - DaVinci Audio Serial Port support
3 */
4#ifndef __ASM_ARCH_DAVINCI_ASP_H
5#define __ASM_ARCH_DAVINCI_ASP_H
6
7#include <mach/irqs.h>
Chaithrika U S25acf552009-06-05 06:28:08 -04008#include <mach/edma.h>
David Brownellf492ec92009-05-14 13:01:59 -07009
Chaithrika U S25acf552009-06-05 06:28:08 -040010/* Bases of dm644x and dm355 register banks */
David Brownellf492ec92009-05-14 13:01:59 -070011#define DAVINCI_ASP0_BASE 0x01E02000
12#define DAVINCI_ASP1_BASE 0x01E04000
13
Chaithrika U S25acf552009-06-05 06:28:08 -040014/* Bases of dm646x register banks */
15#define DAVINCI_DM646X_MCASP0_REG_BASE 0x01D01000
16#define DAVINCI_DM646X_MCASP1_REG_BASE 0x01D01800
17
Chaithrika U Se33ef5e2009-08-11 17:01:59 -040018/* Bases of da830 McASP1 register banks */
19#define DAVINCI_DA830_MCASP1_REG_BASE 0x01D04000
20
Chaithrika U S25acf552009-06-05 06:28:08 -040021/* EDMA channels of dm644x and dm355 */
David Brownellf492ec92009-05-14 13:01:59 -070022#define DAVINCI_DMA_ASP0_TX 2
23#define DAVINCI_DMA_ASP0_RX 3
24#define DAVINCI_DMA_ASP1_TX 8
25#define DAVINCI_DMA_ASP1_RX 9
26
Chaithrika U S25acf552009-06-05 06:28:08 -040027/* EDMA channels of dm646x */
28#define DAVINCI_DM646X_DMA_MCASP0_AXEVT0 6
29#define DAVINCI_DM646X_DMA_MCASP0_AREVT0 9
30#define DAVINCI_DM646X_DMA_MCASP1_AXEVT1 12
31
Chaithrika U Se33ef5e2009-08-11 17:01:59 -040032/* EDMA channels of da830 McASP1 */
33#define DAVINCI_DA830_DMA_MCASP1_AREVT 2
34#define DAVINCI_DA830_DMA_MCASP1_AXEVT 3
35
David Brownellf492ec92009-05-14 13:01:59 -070036/* Interrupts */
37#define DAVINCI_ASP0_RX_INT IRQ_MBRINT
38#define DAVINCI_ASP0_TX_INT IRQ_MBXINT
39#define DAVINCI_ASP1_RX_INT IRQ_MBRINT
40#define DAVINCI_ASP1_TX_INT IRQ_MBXINT
41
Chaithrika U S25acf552009-06-05 06:28:08 -040042struct snd_platform_data {
Chaithrika U S25acf552009-06-05 06:28:08 -040043 u32 tx_dma_offset;
44 u32 rx_dma_offset;
45 enum dma_event_q eventq_no; /* event queue number */
46 unsigned int codec_fmt;
47
48 /* McASP specific fields */
49 int tdm_slots;
50 u8 op_mode;
51 u8 num_serializer;
52 u8 *serial_dir;
Chaithrika U Se33ef5e2009-08-11 17:01:59 -040053 u8 version;
54 u8 txnumevt;
55 u8 rxnumevt;
56};
57
58enum {
59 MCASP_VERSION_1 = 0, /* DM646x */
60 MCASP_VERSION_2, /* DA8xx/OMAPL1x */
Chaithrika U S25acf552009-06-05 06:28:08 -040061};
62
63#define INACTIVE_MODE 0
64#define TX_MODE 1
65#define RX_MODE 2
66
67#define DAVINCI_MCASP_IIS_MODE 0
68#define DAVINCI_MCASP_DIT_MODE 1
69
David Brownellf492ec92009-05-14 13:01:59 -070070#endif /* __ASM_ARCH_DAVINCI_ASP_H */