blob: ef1e05fc4861aee9437b7d01746a54e39073bc98 [file] [log] [blame]
San Mehat9d2bd732009-09-22 16:44:22 -07001/*
2 * linux/drivers/mmc/host/msmsdcc.h - QCT MSM7K SDC Controller
3 *
4 * Copyright (C) 2008 Google, All Rights Reserved.
Subhash Jadavani56e0eaa2012-03-13 18:06:04 +05305 * Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
San Mehat9d2bd732009-09-22 16:44:22 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * - Based on mmci.h
12 */
13
14#ifndef _MSM_SDCC_H
15#define _MSM_SDCC_H
16
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070017#include <linux/types.h>
18
19#include <linux/ioport.h>
20#include <linux/interrupt.h>
21#include <linux/mmc/host.h>
22#include <linux/mmc/card.h>
23#include <linux/mmc/mmc.h>
24#include <linux/mmc/sdio.h>
25#include <linux/scatterlist.h>
26#include <linux/dma-mapping.h>
27#include <linux/wakelock.h>
28#include <linux/earlysuspend.h>
Subhash Jadavani933e6a62011-12-26 18:05:04 +053029#include <linux/pm_qos_params.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030#include <mach/sps.h>
31
32#include <asm/sizes.h>
33#include <asm/mach/mmc.h>
34#include <mach/dma.h>
San Mehat9d2bd732009-09-22 16:44:22 -070035
36#define MMCIPOWER 0x000
37#define MCI_PWR_OFF 0x00
38#define MCI_PWR_UP 0x02
39#define MCI_PWR_ON 0x03
40#define MCI_OD (1 << 6)
41
42#define MMCICLOCK 0x004
43#define MCI_CLK_ENABLE (1 << 8)
44#define MCI_CLK_PWRSAVE (1 << 9)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070045#define MCI_CLK_WIDEBUS_1 (0 << 10)
46#define MCI_CLK_WIDEBUS_4 (2 << 10)
47#define MCI_CLK_WIDEBUS_8 (3 << 10)
San Mehat9d2bd732009-09-22 16:44:22 -070048#define MCI_CLK_FLOWENA (1 << 12)
49#define MCI_CLK_INVERTOUT (1 << 13)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#define MCI_CLK_SELECTIN (1 << 15)
51#define IO_PAD_PWR_SWITCH (1 << 21)
San Mehat9d2bd732009-09-22 16:44:22 -070052
53#define MMCIARGUMENT 0x008
54#define MMCICOMMAND 0x00c
55#define MCI_CPSM_RESPONSE (1 << 6)
56#define MCI_CPSM_LONGRSP (1 << 7)
57#define MCI_CPSM_INTERRUPT (1 << 8)
58#define MCI_CPSM_PENDING (1 << 9)
59#define MCI_CPSM_ENABLE (1 << 10)
60#define MCI_CPSM_PROGENA (1 << 11)
61#define MCI_CSPM_DATCMD (1 << 12)
62#define MCI_CSPM_MCIABORT (1 << 13)
63#define MCI_CSPM_CCSENABLE (1 << 14)
64#define MCI_CSPM_CCSDISABLE (1 << 15)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070065#define MCI_CSPM_AUTO_CMD19 (1 << 16)
San Mehat9d2bd732009-09-22 16:44:22 -070066
67
68#define MMCIRESPCMD 0x010
69#define MMCIRESPONSE0 0x014
70#define MMCIRESPONSE1 0x018
71#define MMCIRESPONSE2 0x01c
72#define MMCIRESPONSE3 0x020
73#define MMCIDATATIMER 0x024
74#define MMCIDATALENGTH 0x028
75
76#define MMCIDATACTRL 0x02c
77#define MCI_DPSM_ENABLE (1 << 0)
78#define MCI_DPSM_DIRECTION (1 << 1)
79#define MCI_DPSM_MODE (1 << 2)
80#define MCI_DPSM_DMAENABLE (1 << 3)
Subhash Jadavanif5277752011-10-12 16:47:52 +053081#define MCI_DATA_PEND (1 << 17)
Subhash Jadavani7a651aa2011-08-03 20:44:58 +053082#define MCI_AUTO_PROG_DONE (1 << 19)
Subhash Jadavani24fb7f82011-07-25 15:54:34 +053083#define MCI_RX_DATA_PEND (1 << 20)
San Mehat9d2bd732009-09-22 16:44:22 -070084
85#define MMCIDATACNT 0x030
86#define MMCISTATUS 0x034
87#define MCI_CMDCRCFAIL (1 << 0)
88#define MCI_DATACRCFAIL (1 << 1)
89#define MCI_CMDTIMEOUT (1 << 2)
90#define MCI_DATATIMEOUT (1 << 3)
91#define MCI_TXUNDERRUN (1 << 4)
92#define MCI_RXOVERRUN (1 << 5)
93#define MCI_CMDRESPEND (1 << 6)
94#define MCI_CMDSENT (1 << 7)
95#define MCI_DATAEND (1 << 8)
96#define MCI_DATABLOCKEND (1 << 10)
97#define MCI_CMDACTIVE (1 << 11)
98#define MCI_TXACTIVE (1 << 12)
99#define MCI_RXACTIVE (1 << 13)
100#define MCI_TXFIFOHALFEMPTY (1 << 14)
101#define MCI_RXFIFOHALFFULL (1 << 15)
102#define MCI_TXFIFOFULL (1 << 16)
103#define MCI_RXFIFOFULL (1 << 17)
104#define MCI_TXFIFOEMPTY (1 << 18)
105#define MCI_RXFIFOEMPTY (1 << 19)
106#define MCI_TXDATAAVLBL (1 << 20)
107#define MCI_RXDATAAVLBL (1 << 21)
108#define MCI_SDIOINTR (1 << 22)
109#define MCI_PROGDONE (1 << 23)
110#define MCI_ATACMDCOMPL (1 << 24)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700111#define MCI_SDIOINTROPE (1 << 25)
San Mehat9d2bd732009-09-22 16:44:22 -0700112#define MCI_CCSTIMEOUT (1 << 26)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700113#define MCI_AUTOCMD19TIMEOUT (1 << 30)
San Mehat9d2bd732009-09-22 16:44:22 -0700114
115#define MMCICLEAR 0x038
116#define MCI_CMDCRCFAILCLR (1 << 0)
117#define MCI_DATACRCFAILCLR (1 << 1)
118#define MCI_CMDTIMEOUTCLR (1 << 2)
119#define MCI_DATATIMEOUTCLR (1 << 3)
120#define MCI_TXUNDERRUNCLR (1 << 4)
121#define MCI_RXOVERRUNCLR (1 << 5)
122#define MCI_CMDRESPENDCLR (1 << 6)
123#define MCI_CMDSENTCLR (1 << 7)
124#define MCI_DATAENDCLR (1 << 8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125#define MCI_STARTBITERRCLR (1 << 9)
San Mehat9d2bd732009-09-22 16:44:22 -0700126#define MCI_DATABLOCKENDCLR (1 << 10)
127
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700128#define MCI_SDIOINTRCLR (1 << 22)
129#define MCI_PROGDONECLR (1 << 23)
130#define MCI_ATACMDCOMPLCLR (1 << 24)
131#define MCI_SDIOINTROPECLR (1 << 25)
132#define MCI_CCSTIMEOUTCLR (1 << 26)
133
134#define MCI_CLEAR_STATIC_MASK \
135 (MCI_CMDCRCFAILCLR|MCI_DATACRCFAILCLR|MCI_CMDTIMEOUTCLR|\
136 MCI_DATATIMEOUTCLR|MCI_TXUNDERRUNCLR|MCI_RXOVERRUNCLR| \
137 MCI_CMDRESPENDCLR|MCI_CMDSENTCLR|MCI_DATAENDCLR| \
138 MCI_STARTBITERRCLR|MCI_DATABLOCKENDCLR|MCI_SDIOINTRCLR| \
139 MCI_SDIOINTROPECLR|MCI_PROGDONECLR|MCI_ATACMDCOMPLCLR| \
140 MCI_CCSTIMEOUTCLR)
141
San Mehat9d2bd732009-09-22 16:44:22 -0700142#define MMCIMASK0 0x03c
143#define MCI_CMDCRCFAILMASK (1 << 0)
144#define MCI_DATACRCFAILMASK (1 << 1)
145#define MCI_CMDTIMEOUTMASK (1 << 2)
146#define MCI_DATATIMEOUTMASK (1 << 3)
147#define MCI_TXUNDERRUNMASK (1 << 4)
148#define MCI_RXOVERRUNMASK (1 << 5)
149#define MCI_CMDRESPENDMASK (1 << 6)
150#define MCI_CMDSENTMASK (1 << 7)
151#define MCI_DATAENDMASK (1 << 8)
152#define MCI_DATABLOCKENDMASK (1 << 10)
153#define MCI_CMDACTIVEMASK (1 << 11)
154#define MCI_TXACTIVEMASK (1 << 12)
155#define MCI_RXACTIVEMASK (1 << 13)
156#define MCI_TXFIFOHALFEMPTYMASK (1 << 14)
157#define MCI_RXFIFOHALFFULLMASK (1 << 15)
158#define MCI_TXFIFOFULLMASK (1 << 16)
159#define MCI_RXFIFOFULLMASK (1 << 17)
160#define MCI_TXFIFOEMPTYMASK (1 << 18)
161#define MCI_RXFIFOEMPTYMASK (1 << 19)
162#define MCI_TXDATAAVLBLMASK (1 << 20)
163#define MCI_RXDATAAVLBLMASK (1 << 21)
164#define MCI_SDIOINTMASK (1 << 22)
165#define MCI_PROGDONEMASK (1 << 23)
166#define MCI_ATACMDCOMPLMASK (1 << 24)
167#define MCI_SDIOINTOPERMASK (1 << 25)
168#define MCI_CCSTIMEOUTMASK (1 << 26)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700169#define MCI_AUTOCMD19TIMEOUTMASK (1 << 30)
San Mehat9d2bd732009-09-22 16:44:22 -0700170
171#define MMCIMASK1 0x040
172#define MMCIFIFOCNT 0x044
Pratibhasagar V1c11da62011-11-14 12:36:35 +0530173#define MCI_VERSION 0x050
San Mehat9d2bd732009-09-22 16:44:22 -0700174#define MCICCSTIMER 0x058
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175#define MCI_DLL_CONFIG 0x060
176#define MCI_DLL_EN (1 << 16)
177#define MCI_CDR_EN (1 << 17)
178#define MCI_CK_OUT_EN (1 << 18)
179#define MCI_CDR_EXT_EN (1 << 19)
180#define MCI_DLL_PDN (1 << 29)
181#define MCI_DLL_RST (1 << 30)
182
183#define MCI_DLL_STATUS 0x068
184#define MCI_DLL_LOCK (1 << 7)
San Mehat9d2bd732009-09-22 16:44:22 -0700185
Subhash Jadavani8f13e5b2011-08-04 21:15:11 +0530186#define MCI_STATUS2 0x06C
187#define MCI_MCLK_REG_WR_ACTIVE (1 << 0)
188
San Mehat9d2bd732009-09-22 16:44:22 -0700189#define MMCIFIFO 0x080 /* to 0x0bc */
190
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700191#define MCI_TEST_INPUT 0x0D4
192
San Mehat9d2bd732009-09-22 16:44:22 -0700193#define MCI_IRQENABLE \
194 (MCI_CMDCRCFAILMASK|MCI_DATACRCFAILMASK|MCI_CMDTIMEOUTMASK| \
195 MCI_DATATIMEOUTMASK|MCI_TXUNDERRUNMASK|MCI_RXOVERRUNMASK| \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700196 MCI_CMDRESPENDMASK|MCI_CMDSENTMASK|MCI_DATAENDMASK| \
197 MCI_PROGDONEMASK|MCI_AUTOCMD19TIMEOUTMASK)
198
199#define MCI_IRQ_PIO \
200 (MCI_RXDATAAVLBLMASK | MCI_TXDATAAVLBLMASK | \
201 MCI_RXFIFOEMPTYMASK | MCI_TXFIFOEMPTYMASK | MCI_RXFIFOFULLMASK |\
202 MCI_TXFIFOFULLMASK | MCI_RXFIFOHALFFULLMASK | \
203 MCI_TXFIFOHALFEMPTYMASK | MCI_RXACTIVEMASK | MCI_TXACTIVEMASK)
San Mehat9d2bd732009-09-22 16:44:22 -0700204
205/*
206 * The size of the FIFO in bytes.
207 */
208#define MCI_FIFOSIZE (16*4)
209
210#define MCI_FIFOHALFSIZE (MCI_FIFOSIZE / 2)
211
Sujit Reddy Thummacf6c4ed2011-11-14 17:20:36 +0530212#define NR_SG 128
San Mehat9d2bd732009-09-22 16:44:22 -0700213
Subhash Jadavani6eca17e2011-10-18 18:31:52 +0530214#define MSM_MMC_IDLE_TIMEOUT 5000 /* msecs */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700215
Pratibhasagar V4ecbe652012-05-07 15:45:07 +0530216/* Set the request timeout to 10secs */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700217#define MSM_MMC_REQ_TIMEOUT 10000 /* msecs */
Sujit Reddy Thumma5000d2a2011-11-17 12:09:04 +0530218#define MSM_MMC_DISABLE_TIMEOUT 200 /* msecs */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700219
Sujit Reddy Thummacf6c4ed2011-11-14 17:20:36 +0530220/*
221 * Controller HW limitations
222 */
223#define MCI_DATALENGTH_BITS 25
224#define MMC_MAX_REQ_SIZE ((1 << MCI_DATALENGTH_BITS) - 1)
225/* MCI_DATA_CTL BLOCKSIZE up to 4096 */
226#define MMC_MAX_BLK_SIZE 4096
227#define MMC_MIN_BLK_SIZE 512
228#define MMC_MAX_BLK_CNT (MMC_MAX_REQ_SIZE / MMC_MIN_BLK_SIZE)
229
230/* 64KiB */
231#define MAX_SG_SIZE (64 * 1024)
232#define MAX_NR_SG_DMA_PIO (MMC_MAX_REQ_SIZE / MAX_SG_SIZE)
233
234/*
235 * BAM limitations
236 */
237/* upto 16 bits (64K - 1) */
238#define SPS_MAX_DESC_FIFO_SIZE 65535
239/* 16KiB */
240#define SPS_MAX_DESC_SIZE (16 * 1024)
241/* Each descriptor is of length 8 bytes */
242#define SPS_MAX_DESC_LENGTH 8
243#define SPS_MAX_DESCS (SPS_MAX_DESC_FIFO_SIZE / SPS_MAX_DESC_LENGTH)
Sujit Reddy Thummacf6c4ed2011-11-14 17:20:36 +0530244
245/*
246 * DMA limitations
247 */
248/* upto 16 bits (64K - 1) */
249#define MMC_MAX_DMA_ROWS (64 * 1024 - 1)
250#define MMC_MAX_DMA_BOX_LENGTH (MMC_MAX_DMA_ROWS * MCI_FIFOSIZE)
251#define MMC_MAX_DMA_CMDS (MAX_NR_SG_DMA_PIO * (MMC_MAX_REQ_SIZE / \
252 MMC_MAX_DMA_BOX_LENGTH))
253
San Mehat9d2bd732009-09-22 16:44:22 -0700254struct clk;
255
256struct msmsdcc_nc_dmadata {
Sujit Reddy Thummacf6c4ed2011-11-14 17:20:36 +0530257 dmov_box cmd[MMC_MAX_DMA_CMDS];
San Mehat9d2bd732009-09-22 16:44:22 -0700258 uint32_t cmdptr;
259};
260
261struct msmsdcc_dma_data {
262 struct msmsdcc_nc_dmadata *nc;
263 dma_addr_t nc_busaddr;
264 dma_addr_t cmd_busaddr;
265 dma_addr_t cmdptr_busaddr;
266
267 struct msm_dmov_cmd hdr;
268 enum dma_data_direction dir;
269
270 struct scatterlist *sg;
271 int num_ents;
272
273 int channel;
Krishna Konda25786ec2011-07-25 16:21:36 -0700274 int crci;
San Mehat9d2bd732009-09-22 16:44:22 -0700275 struct msmsdcc_host *host;
276 int busy; /* Set if DM is busy */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700277 unsigned int result;
Sahitya Tummala62612cf2010-12-08 15:03:03 +0530278 struct msm_dmov_errdata err;
San Mehat9d2bd732009-09-22 16:44:22 -0700279};
280
281struct msmsdcc_pio_data {
Oluwafemi Adeyemiecfa3df2012-02-28 18:08:54 -0800282 struct sg_mapping_iter sg_miter;
283 char bounce_buf[4];
284 /* valid bytes in bounce_buf */
285 int bounce_buf_len;
San Mehat9d2bd732009-09-22 16:44:22 -0700286};
287
288struct msmsdcc_curr_req {
289 struct mmc_request *mrq;
290 struct mmc_command *cmd;
291 struct mmc_data *data;
292 unsigned int xfer_size; /* Total data size */
293 unsigned int xfer_remain; /* Bytes remaining to send */
294 unsigned int data_xfered; /* Bytes acked by BLKEND irq */
295 int got_dataend;
Subhash Jadavanid5d59dc2012-05-22 19:38:33 +0530296 bool wait_for_auto_prog_done;
297 bool got_auto_prog_done;
Subhash Jadavanif5277752011-10-12 16:47:52 +0530298 bool use_wr_data_pend;
San Mehat9d2bd732009-09-22 16:44:22 -0700299 int user_pages;
Subhash Jadavani8706ced2012-05-25 16:09:21 +0530300 u32 req_tout_ms;
San Mehat9d2bd732009-09-22 16:44:22 -0700301};
302
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700303struct msmsdcc_sps_ep_conn_data {
304 struct sps_pipe *pipe_handle;
305 struct sps_connect config;
306 struct sps_register_event event;
307};
308
309struct msmsdcc_sps_data {
310 struct msmsdcc_sps_ep_conn_data prod;
311 struct msmsdcc_sps_ep_conn_data cons;
312 struct sps_event_notify notify;
313 enum dma_data_direction dir;
314 struct scatterlist *sg;
315 int num_ents;
316 u32 bam_handle;
317 unsigned int src_pipe_index;
318 unsigned int dest_pipe_index;
319 unsigned int busy;
320 unsigned int xfer_req_cnt;
Subhash Jadavanib5b07742011-08-29 17:48:07 +0530321 bool pipe_reset_pending;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700322 struct tasklet_struct tlet;
San Mehat9d2bd732009-09-22 16:44:22 -0700323};
324
Subhash Jadavanibcd435f2012-04-24 18:26:49 +0530325struct msmsdcc_msm_bus_vote {
326 uint32_t client_handle;
327 uint32_t curr_vote;
328 int min_bw_vote;
329 int max_bw_vote;
330 bool is_max_bw_needed;
331 struct delayed_work vote_work;
332};
333
San Mehat9d2bd732009-09-22 16:44:22 -0700334struct msmsdcc_host {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700335 struct resource *core_irqres;
336 struct resource *bam_irqres;
337 struct resource *core_memres;
338 struct resource *bam_memres;
339 struct resource *dml_memres;
San Mehat9d2bd732009-09-22 16:44:22 -0700340 struct resource *dmares;
Krishna Konda25786ec2011-07-25 16:21:36 -0700341 struct resource *dma_crci_res;
San Mehat9d2bd732009-09-22 16:44:22 -0700342 void __iomem *base;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700343 void __iomem *dml_base;
344 void __iomem *bam_base;
345
San Mehat9d2bd732009-09-22 16:44:22 -0700346 int pdev_id;
San Mehat9d2bd732009-09-22 16:44:22 -0700347
348 struct msmsdcc_curr_req curr;
349
350 struct mmc_host *mmc;
351 struct clk *clk; /* main MMC bus clock */
352 struct clk *pclk; /* SDCC peripheral bus clock */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700353 struct clk *dfab_pclk; /* Daytona Fabric SDCC clock */
San Mehat9d2bd732009-09-22 16:44:22 -0700354 unsigned int clks_on; /* set if clocks are enabled */
San Mehat9d2bd732009-09-22 16:44:22 -0700355
356 unsigned int eject; /* eject state */
357
358 spinlock_t lock;
359
360 unsigned int clk_rate; /* Current clock rate */
361 unsigned int pclk_rate;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700362 unsigned int ddr_doubled_clk_rate;
San Mehat9d2bd732009-09-22 16:44:22 -0700363
364 u32 pwr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700365 struct mmc_platform_data *plat;
Pratibhasagar V1c11da62011-11-14 12:36:35 +0530366 u32 sdcc_version;
San Mehat9d2bd732009-09-22 16:44:22 -0700367
San Mehat9d2bd732009-09-22 16:44:22 -0700368 unsigned int oldstat;
369
370 struct msmsdcc_dma_data dma;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700371 struct msmsdcc_sps_data sps;
372 bool is_dma_mode;
373 bool is_sps_mode;
Oluwafemi Adeyemiecfa3df2012-02-28 18:08:54 -0800374 struct msmsdcc_pio_data pio;
San Mehat56a8b5b2009-11-21 12:29:46 -0800375
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700376#ifdef CONFIG_HAS_EARLYSUSPEND
377 struct early_suspend early_suspend;
378 int polling_enabled;
379#endif
380
381 struct tasklet_struct dma_tlet;
382
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700383 unsigned int prog_enable;
384
San Mehat56a8b5b2009-11-21 12:29:46 -0800385 /* Command parameters */
386 unsigned int cmd_timeout;
387 unsigned int cmd_pio_irqmask;
388 unsigned int cmd_datactrl;
389 struct mmc_command *cmd_cmd;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700390 u32 cmd_c;
San Mehat56a8b5b2009-11-21 12:29:46 -0800391
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700392 unsigned int mci_irqenable;
393 unsigned int dummy_52_needed;
Oluwafemi Adeyemicb791442011-07-11 22:51:25 -0700394 unsigned int dummy_52_sent;
395
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700396 struct wake_lock sdio_wlock;
397 struct wake_lock sdio_suspend_wlock;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700398 struct timer_list req_tout_timer;
Sujith Reddy Thummac1824d52011-09-28 10:05:44 +0530399 unsigned long reg_write_delay;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700400 bool io_pad_pwr_switch;
Subhash Jadavani56e0eaa2012-03-13 18:06:04 +0530401 bool tuning_in_progress;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700402 bool tuning_needed;
403 bool sdio_gpio_lpm;
404 bool irq_wake_enabled;
Subhash Jadavani933e6a62011-12-26 18:05:04 +0530405 struct pm_qos_request_list pm_qos_req_dma;
Oluwafemi Adeyemi784b4392012-04-10 13:49:38 -0700406 u32 cpu_dma_latency;
Sujit Reddy Thummaf4a999c2012-02-09 23:14:45 +0530407 bool sdcc_suspending;
408 bool sdcc_irq_disabled;
409 bool sdcc_suspended;
410 bool sdio_wakeupirq_disabled;
Asutosh Dasf5298c32012-04-03 14:51:47 +0530411 struct mutex clk_mutex;
Oluwafemi Adeyemi9acea6b2012-04-27 00:12:07 -0700412 bool pending_resume;
Subhash Jadavanibcd435f2012-04-24 18:26:49 +0530413 struct msmsdcc_msm_bus_vote msm_bus_vote;
Subhash Jadavanie363cc42012-06-05 18:01:08 +0530414 struct device_attribute max_bus_bw;
415 struct device_attribute polling;
San Mehat9d2bd732009-09-22 16:44:22 -0700416};
417
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700418int msmsdcc_set_pwrsave(struct mmc_host *mmc, int pwrsave);
419int msmsdcc_sdio_al_lpm(struct mmc_host *mmc, bool enable);
420
421#ifdef CONFIG_MSM_SDIO_AL
422
423static inline int msmsdcc_lpm_enable(struct mmc_host *mmc)
424{
425 return msmsdcc_sdio_al_lpm(mmc, true);
426}
427
428static inline int msmsdcc_lpm_disable(struct mmc_host *mmc)
429{
Venkat Gopalakrishnanf3170582011-11-04 14:02:48 -0700430 struct msmsdcc_host *host = mmc_priv(mmc);
431 int ret;
432
433 ret = msmsdcc_sdio_al_lpm(mmc, false);
434 wake_unlock(&host->sdio_wlock);
435 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700436}
437#endif
438
San Mehat9d2bd732009-09-22 16:44:22 -0700439#endif