blob: f851db7be2cc20ccc279b794bf78e65d566d1573 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080047static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020048static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010049static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080050
51typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040052 /* given values */
53 int n;
54 int m1, m2;
55 int p1, p2;
56 /* derived values */
57 int dot;
58 int vco;
59 int m;
60 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_clock_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080065} intel_range_t;
66
67typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 int dot_limit;
69 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080070} intel_p2_t;
71
72#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080073typedef struct intel_limit intel_limit_t;
74struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040075 intel_range_t dot, vco, n, m, m1, m2, p, p1;
76 intel_p2_t p2;
77 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
78 int, int, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080079};
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnes2377b742010-07-07 14:06:43 -070081/* FDI */
82#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
83
Ma Lingd4906092009-03-18 20:13:27 +080084static bool
85intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
86 int target, int refclk, intel_clock_t *best_clock);
87static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
89 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080090
Keith Packarda4fc5ed2009-04-07 16:16:42 -070091static bool
92intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
93 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080094static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050095intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
96 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097
Chris Wilson021357a2010-09-07 20:54:59 +010098static inline u32 /* units of 100MHz */
99intel_fdi_link_freq(struct drm_device *dev)
100{
Chris Wilson8b99e682010-10-13 09:59:17 +0100101 if (IS_GEN5(dev)) {
102 struct drm_i915_private *dev_priv = dev->dev_private;
103 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
104 } else
105 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100106}
107
Keith Packarde4b36692009-06-05 19:22:17 -0700108static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 .dot = { .min = 25000, .max = 350000 },
110 .vco = { .min = 930000, .max = 1400000 },
111 .n = { .min = 3, .max = 16 },
112 .m = { .min = 96, .max = 140 },
113 .m1 = { .min = 18, .max = 26 },
114 .m2 = { .min = 6, .max = 16 },
115 .p = { .min = 4, .max = 128 },
116 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700117 .p2 = { .dot_limit = 165000,
118 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800119 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700120};
121
122static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 .dot = { .min = 25000, .max = 350000 },
124 .vco = { .min = 930000, .max = 1400000 },
125 .n = { .min = 3, .max = 16 },
126 .m = { .min = 96, .max = 140 },
127 .m1 = { .min = 18, .max = 26 },
128 .m2 = { .min = 6, .max = 16 },
129 .p = { .min = 4, .max = 128 },
130 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700131 .p2 = { .dot_limit = 165000,
132 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800133 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700134};
Eric Anholt273e27c2011-03-30 13:01:10 -0700135
Keith Packarde4b36692009-06-05 19:22:17 -0700136static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
141 .m1 = { .min = 10, .max = 22 },
142 .m2 = { .min = 5, .max = 9 },
143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800147 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700148};
149
150static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .dot = { .min = 20000, .max = 400000 },
152 .vco = { .min = 1400000, .max = 2800000 },
153 .n = { .min = 1, .max = 6 },
154 .m = { .min = 70, .max = 120 },
155 .m1 = { .min = 10, .max = 22 },
156 .m2 = { .min = 5, .max = 9 },
157 .p = { .min = 7, .max = 98 },
158 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .p2 = { .dot_limit = 112000,
160 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800161 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700162};
163
Eric Anholt273e27c2011-03-30 13:01:10 -0700164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700166 .dot = { .min = 25000, .max = 270000 },
167 .vco = { .min = 1750000, .max = 3500000},
168 .n = { .min = 1, .max = 4 },
169 .m = { .min = 104, .max = 138 },
170 .m1 = { .min = 17, .max = 23 },
171 .m2 = { .min = 5, .max = 11 },
172 .p = { .min = 10, .max = 30 },
173 .p1 = { .min = 1, .max = 3},
174 .p2 = { .dot_limit = 270000,
175 .p2_slow = 10,
176 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800177 },
Ma Lingd4906092009-03-18 20:13:27 +0800178 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700179};
180
181static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .dot = { .min = 22000, .max = 400000 },
183 .vco = { .min = 1750000, .max = 3500000},
184 .n = { .min = 1, .max = 4 },
185 .m = { .min = 104, .max = 138 },
186 .m1 = { .min = 16, .max = 23 },
187 .m2 = { .min = 5, .max = 11 },
188 .p = { .min = 5, .max = 80 },
189 .p1 = { .min = 1, .max = 8},
190 .p2 = { .dot_limit = 165000,
191 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800192 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
194
195static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .dot = { .min = 20000, .max = 115000 },
197 .vco = { .min = 1750000, .max = 3500000 },
198 .n = { .min = 1, .max = 3 },
199 .m = { .min = 104, .max = 138 },
200 .m1 = { .min = 17, .max = 23 },
201 .m2 = { .min = 5, .max = 11 },
202 .p = { .min = 28, .max = 112 },
203 .p1 = { .min = 2, .max = 8 },
204 .p2 = { .dot_limit = 0,
205 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800206 },
Ma Lingd4906092009-03-18 20:13:27 +0800207 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
210static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700211 .dot = { .min = 80000, .max = 224000 },
212 .vco = { .min = 1750000, .max = 3500000 },
213 .n = { .min = 1, .max = 3 },
214 .m = { .min = 104, .max = 138 },
215 .m1 = { .min = 17, .max = 23 },
216 .m2 = { .min = 5, .max = 11 },
217 .p = { .min = 14, .max = 42 },
218 .p1 = { .min = 2, .max = 6 },
219 .p2 = { .dot_limit = 0,
220 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800221 },
Ma Lingd4906092009-03-18 20:13:27 +0800222 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700223};
224
225static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400226 .dot = { .min = 161670, .max = 227000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 2 },
229 .m = { .min = 97, .max = 108 },
230 .m1 = { .min = 0x10, .max = 0x12 },
231 .m2 = { .min = 0x05, .max = 0x06 },
232 .p = { .min = 10, .max = 20 },
233 .p1 = { .min = 1, .max = 2},
234 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500239static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .dot = { .min = 20000, .max = 400000},
241 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .n = { .min = 3, .max = 6 },
244 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .m1 = { .min = 0, .max = 0 },
247 .m2 = { .min = 0, .max = 254 },
248 .p = { .min = 5, .max = 80 },
249 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .p2 = { .dot_limit = 200000,
251 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800252 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500255static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1700000, .max = 3500000 },
258 .n = { .min = 3, .max = 6 },
259 .m = { .min = 2, .max = 256 },
260 .m1 = { .min = 0, .max = 0 },
261 .m2 = { .min = 0, .max = 254 },
262 .p = { .min = 7, .max = 112 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800266 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Eric Anholt273e27c2011-03-30 13:01:10 -0700269/* Ironlake / Sandybridge
270 *
271 * We calculate clock using (register_value + 2) for N/M1/M2, so here
272 * the range value for them is (actual_value - 2).
273 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800274static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 .dot = { .min = 25000, .max = 350000 },
276 .vco = { .min = 1760000, .max = 3510000 },
277 .n = { .min = 1, .max = 5 },
278 .m = { .min = 79, .max = 127 },
279 .m1 = { .min = 12, .max = 22 },
280 .m2 = { .min = 5, .max = 9 },
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
283 .p2 = { .dot_limit = 225000,
284 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800285 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800288static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .dot = { .min = 25000, .max = 350000 },
290 .vco = { .min = 1760000, .max = 3510000 },
291 .n = { .min = 1, .max = 3 },
292 .m = { .min = 79, .max = 118 },
293 .m1 = { .min = 12, .max = 22 },
294 .m2 = { .min = 5, .max = 9 },
295 .p = { .min = 28, .max = 112 },
296 .p1 = { .min = 2, .max = 8 },
297 .p2 = { .dot_limit = 225000,
298 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800299 .find_pll = intel_g4x_find_best_PLL,
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 56 },
310 .p1 = { .min = 2, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313 .find_pll = intel_g4x_find_best_PLL,
314};
315
Eric Anholt273e27c2011-03-30 13:01:10 -0700316/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 2 },
321 .m = { .min = 79, .max = 126 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400325 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800328 .find_pll = intel_g4x_find_best_PLL,
329};
330
331static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 .dot = { .min = 25000, .max = 350000 },
333 .vco = { .min = 1760000, .max = 3510000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 79, .max = 126 },
336 .m1 = { .min = 12, .max = 22 },
337 .m2 = { .min = 5, .max = 9 },
338 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400339 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .p2 = { .dot_limit = 225000,
341 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800342 .find_pll = intel_g4x_find_best_PLL,
343};
344
345static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400346 .dot = { .min = 25000, .max = 350000 },
347 .vco = { .min = 1760000, .max = 3510000},
348 .n = { .min = 1, .max = 2 },
349 .m = { .min = 81, .max = 90 },
350 .m1 = { .min = 12, .max = 22 },
351 .m2 = { .min = 5, .max = 9 },
352 .p = { .min = 10, .max = 20 },
353 .p1 = { .min = 1, .max = 2},
354 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400356 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800357};
358
Chris Wilson1b894b52010-12-14 20:04:54 +0000359static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
360 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800361{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 struct drm_device *dev = crtc->dev;
363 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800364 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365
366 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
368 LVDS_CLKB_POWER_UP) {
369 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000370 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800371 limit = &intel_limits_ironlake_dual_lvds_100m;
372 else
373 limit = &intel_limits_ironlake_dual_lvds;
374 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000375 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800376 limit = &intel_limits_ironlake_single_lvds_100m;
377 else
378 limit = &intel_limits_ironlake_single_lvds;
379 }
380 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800381 HAS_eDP)
382 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800383 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800384 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800385
386 return limit;
387}
388
Ma Ling044c7c42009-03-18 20:13:23 +0800389static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
390{
391 struct drm_device *dev = crtc->dev;
392 struct drm_i915_private *dev_priv = dev->dev_private;
393 const intel_limit_t *limit;
394
395 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
396 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
397 LVDS_CLKB_POWER_UP)
398 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700399 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800400 else
401 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700402 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800403 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
404 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700405 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800406 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400408 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800410 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800412
413 return limit;
414}
415
Chris Wilson1b894b52010-12-14 20:04:54 +0000416static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800417{
418 struct drm_device *dev = crtc->dev;
419 const intel_limit_t *limit;
420
Eric Anholtbad720f2009-10-22 16:11:14 -0700421 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000422 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800424 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500425 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800426 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500427 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800428 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100430 } else if (!IS_GEN2(dev)) {
431 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
432 limit = &intel_limits_i9xx_lvds;
433 else
434 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800435 } else {
436 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700437 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800438 else
Keith Packarde4b36692009-06-05 19:22:17 -0700439 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800440 }
441 return limit;
442}
443
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500444/* m1 is reserved as 0 in Pineview, n is a ring counter */
445static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800446{
Shaohua Li21778322009-02-23 15:19:16 +0800447 clock->m = clock->m2 + 2;
448 clock->p = clock->p1 * clock->p2;
449 clock->vco = refclk * clock->m / clock->n;
450 clock->dot = clock->vco / clock->p;
451}
452
453static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
454{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500455 if (IS_PINEVIEW(dev)) {
456 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800457 return;
458 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800459 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
460 clock->p = clock->p1 * clock->p2;
461 clock->vco = refclk * clock->m / (clock->n + 2);
462 clock->dot = clock->vco / clock->p;
463}
464
Jesse Barnes79e53942008-11-07 14:24:08 -0800465/**
466 * Returns whether any output on the specified pipe is of the specified type
467 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100468bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800469{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100470 struct drm_device *dev = crtc->dev;
471 struct drm_mode_config *mode_config = &dev->mode_config;
472 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800473
Chris Wilson4ef69c72010-09-09 15:14:28 +0100474 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
475 if (encoder->base.crtc == crtc && encoder->type == type)
476 return true;
477
478 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800479}
480
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800481#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800482/**
483 * Returns whether the given set of divisors are valid for a given refclk with
484 * the given connectors.
485 */
486
Chris Wilson1b894b52010-12-14 20:04:54 +0000487static bool intel_PLL_is_valid(struct drm_device *dev,
488 const intel_limit_t *limit,
489 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400494 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400496 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400498 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400500 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400502 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
508 * connector, etc., rather than just a single range.
509 */
510 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400511 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800512
513 return true;
514}
515
Ma Lingd4906092009-03-18 20:13:27 +0800516static bool
517intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
518 int target, int refclk, intel_clock_t *best_clock)
519
Jesse Barnes79e53942008-11-07 14:24:08 -0800520{
521 struct drm_device *dev = crtc->dev;
522 struct drm_i915_private *dev_priv = dev->dev_private;
523 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int err = target;
525
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200526 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800527 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 /*
529 * For LVDS, if the panel is on, just rely on its current
530 * settings for dual-channel. We haven't figured out how to
531 * reliably set up different single/dual channel state, if we
532 * even can.
533 */
534 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
535 LVDS_CLKB_POWER_UP)
536 clock.p2 = limit->p2.p2_fast;
537 else
538 clock.p2 = limit->p2.p2_slow;
539 } else {
540 if (target < limit->p2.dot_limit)
541 clock.p2 = limit->p2.p2_slow;
542 else
543 clock.p2 = limit->p2.p2_fast;
544 }
545
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
Zhao Yakui42158662009-11-20 11:24:18 +0800548 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
549 clock.m1++) {
550 for (clock.m2 = limit->m2.min;
551 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 /* m1 is always 0 in Pineview */
553 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800554 break;
555 for (clock.n = limit->n.min;
556 clock.n <= limit->n.max; clock.n++) {
557 for (clock.p1 = limit->p1.min;
558 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800559 int this_err;
560
Shaohua Li21778322009-02-23 15:19:16 +0800561 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000562 if (!intel_PLL_is_valid(dev, limit,
563 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 continue;
565
566 this_err = abs(clock.dot - target);
567 if (this_err < err) {
568 *best_clock = clock;
569 err = this_err;
570 }
571 }
572 }
573 }
574 }
575
576 return (err != target);
577}
578
Ma Lingd4906092009-03-18 20:13:27 +0800579static bool
580intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
581 int target, int refclk, intel_clock_t *best_clock)
582{
583 struct drm_device *dev = crtc->dev;
584 struct drm_i915_private *dev_priv = dev->dev_private;
585 intel_clock_t clock;
586 int max_n;
587 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400588 /* approximately equals target * 0.00585 */
589 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800590 found = false;
591
592 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800593 int lvds_reg;
594
Eric Anholtc619eed2010-01-28 16:45:52 -0800595 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800596 lvds_reg = PCH_LVDS;
597 else
598 lvds_reg = LVDS;
599 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800600 LVDS_CLKB_POWER_UP)
601 clock.p2 = limit->p2.p2_fast;
602 else
603 clock.p2 = limit->p2.p2_slow;
604 } else {
605 if (target < limit->p2.dot_limit)
606 clock.p2 = limit->p2.p2_slow;
607 else
608 clock.p2 = limit->p2.p2_fast;
609 }
610
611 memset(best_clock, 0, sizeof(*best_clock));
612 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200613 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800614 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200615 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800616 for (clock.m1 = limit->m1.max;
617 clock.m1 >= limit->m1.min; clock.m1--) {
618 for (clock.m2 = limit->m2.max;
619 clock.m2 >= limit->m2.min; clock.m2--) {
620 for (clock.p1 = limit->p1.max;
621 clock.p1 >= limit->p1.min; clock.p1--) {
622 int this_err;
623
Shaohua Li21778322009-02-23 15:19:16 +0800624 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000625 if (!intel_PLL_is_valid(dev, limit,
626 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800627 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000628
629 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800630 if (this_err < err_most) {
631 *best_clock = clock;
632 err_most = this_err;
633 max_n = clock.n;
634 found = true;
635 }
636 }
637 }
638 }
639 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800640 return found;
641}
Ma Lingd4906092009-03-18 20:13:27 +0800642
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
645 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800646{
647 struct drm_device *dev = crtc->dev;
648 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800649
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800650 if (target < 200000) {
651 clock.n = 1;
652 clock.p1 = 2;
653 clock.p2 = 10;
654 clock.m1 = 12;
655 clock.m2 = 9;
656 } else {
657 clock.n = 2;
658 clock.p1 = 1;
659 clock.p2 = 10;
660 clock.m1 = 14;
661 clock.m2 = 8;
662 }
663 intel_clock(dev, refclk, &clock);
664 memcpy(best_clock, &clock, sizeof(intel_clock_t));
665 return true;
666}
667
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700668/* DisplayPort has only two frequencies, 162MHz and 270MHz */
669static bool
670intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
671 int target, int refclk, intel_clock_t *best_clock)
672{
Chris Wilson5eddb702010-09-11 13:48:45 +0100673 intel_clock_t clock;
674 if (target < 200000) {
675 clock.p1 = 2;
676 clock.p2 = 10;
677 clock.n = 2;
678 clock.m1 = 23;
679 clock.m2 = 8;
680 } else {
681 clock.p1 = 1;
682 clock.p2 = 10;
683 clock.n = 1;
684 clock.m1 = 14;
685 clock.m2 = 2;
686 }
687 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
688 clock.p = (clock.p1 * clock.p2);
689 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
690 clock.vco = 0;
691 memcpy(best_clock, &clock, sizeof(intel_clock_t));
692 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700693}
694
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700695/**
696 * intel_wait_for_vblank - wait for vblank on a given pipe
697 * @dev: drm device
698 * @pipe: pipe to wait for
699 *
700 * Wait for vblank to occur on a given pipe. Needed for various bits of
701 * mode setting code.
702 */
703void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800704{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700705 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800706 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700707
Chris Wilson300387c2010-09-05 20:25:43 +0100708 /* Clear existing vblank status. Note this will clear any other
709 * sticky status fields as well.
710 *
711 * This races with i915_driver_irq_handler() with the result
712 * that either function could miss a vblank event. Here it is not
713 * fatal, as we will either wait upon the next vblank interrupt or
714 * timeout. Generally speaking intel_wait_for_vblank() is only
715 * called during modeset at which time the GPU should be idle and
716 * should *not* be performing page flips and thus not waiting on
717 * vblanks...
718 * Currently, the result of us stealing a vblank from the irq
719 * handler is that a single frame will be skipped during swapbuffers.
720 */
721 I915_WRITE(pipestat_reg,
722 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
723
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700724 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100725 if (wait_for(I915_READ(pipestat_reg) &
726 PIPE_VBLANK_INTERRUPT_STATUS,
727 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700728 DRM_DEBUG_KMS("vblank wait timed out\n");
729}
730
Keith Packardab7ad7f2010-10-03 00:33:06 -0700731/*
732 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700733 * @dev: drm device
734 * @pipe: pipe to wait for
735 *
736 * After disabling a pipe, we can't wait for vblank in the usual way,
737 * spinning on the vblank interrupt status bit, since we won't actually
738 * see an interrupt when the pipe is disabled.
739 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700740 * On Gen4 and above:
741 * wait for the pipe register state bit to turn off
742 *
743 * Otherwise:
744 * wait for the display line value to settle (it usually
745 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100746 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700747 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100748void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700749{
750 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700751
Keith Packardab7ad7f2010-10-03 00:33:06 -0700752 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100753 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700754
Keith Packardab7ad7f2010-10-03 00:33:06 -0700755 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100756 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
757 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700758 DRM_DEBUG_KMS("pipe_off wait timed out\n");
759 } else {
760 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100761 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700762 unsigned long timeout = jiffies + msecs_to_jiffies(100);
763
764 /* Wait for the display line to settle */
765 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100766 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700767 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100768 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700769 time_after(timeout, jiffies));
770 if (time_after(jiffies, timeout))
771 DRM_DEBUG_KMS("pipe_off wait timed out\n");
772 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800773}
774
Jesse Barnesb24e7172011-01-04 15:09:30 -0800775static const char *state_string(bool enabled)
776{
777 return enabled ? "on" : "off";
778}
779
780/* Only for pre-ILK configs */
781static void assert_pll(struct drm_i915_private *dev_priv,
782 enum pipe pipe, bool state)
783{
784 int reg;
785 u32 val;
786 bool cur_state;
787
788 reg = DPLL(pipe);
789 val = I915_READ(reg);
790 cur_state = !!(val & DPLL_VCO_ENABLE);
791 WARN(cur_state != state,
792 "PLL state assertion failure (expected %s, current %s)\n",
793 state_string(state), state_string(cur_state));
794}
795#define assert_pll_enabled(d, p) assert_pll(d, p, true)
796#define assert_pll_disabled(d, p) assert_pll(d, p, false)
797
Jesse Barnes040484a2011-01-03 12:14:26 -0800798/* For ILK+ */
799static void assert_pch_pll(struct drm_i915_private *dev_priv,
800 enum pipe pipe, bool state)
801{
802 int reg;
803 u32 val;
804 bool cur_state;
805
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700806 if (HAS_PCH_CPT(dev_priv->dev)) {
807 u32 pch_dpll;
808
809 pch_dpll = I915_READ(PCH_DPLL_SEL);
810
811 /* Make sure the selected PLL is enabled to the transcoder */
812 WARN(!((pch_dpll >> (4 * pipe)) & 8),
813 "transcoder %d PLL not enabled\n", pipe);
814
815 /* Convert the transcoder pipe number to a pll pipe number */
816 pipe = (pch_dpll >> (4 * pipe)) & 1;
817 }
818
Jesse Barnes040484a2011-01-03 12:14:26 -0800819 reg = PCH_DPLL(pipe);
820 val = I915_READ(reg);
821 cur_state = !!(val & DPLL_VCO_ENABLE);
822 WARN(cur_state != state,
823 "PCH PLL state assertion failure (expected %s, current %s)\n",
824 state_string(state), state_string(cur_state));
825}
826#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
827#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
828
829static void assert_fdi_tx(struct drm_i915_private *dev_priv,
830 enum pipe pipe, bool state)
831{
832 int reg;
833 u32 val;
834 bool cur_state;
835
836 reg = FDI_TX_CTL(pipe);
837 val = I915_READ(reg);
838 cur_state = !!(val & FDI_TX_ENABLE);
839 WARN(cur_state != state,
840 "FDI TX state assertion failure (expected %s, current %s)\n",
841 state_string(state), state_string(cur_state));
842}
843#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
844#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
845
846static void assert_fdi_rx(struct drm_i915_private *dev_priv,
847 enum pipe pipe, bool state)
848{
849 int reg;
850 u32 val;
851 bool cur_state;
852
853 reg = FDI_RX_CTL(pipe);
854 val = I915_READ(reg);
855 cur_state = !!(val & FDI_RX_ENABLE);
856 WARN(cur_state != state,
857 "FDI RX state assertion failure (expected %s, current %s)\n",
858 state_string(state), state_string(cur_state));
859}
860#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
861#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
862
863static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
864 enum pipe pipe)
865{
866 int reg;
867 u32 val;
868
869 /* ILK FDI PLL is always enabled */
870 if (dev_priv->info->gen == 5)
871 return;
872
873 reg = FDI_TX_CTL(pipe);
874 val = I915_READ(reg);
875 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
876}
877
878static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
879 enum pipe pipe)
880{
881 int reg;
882 u32 val;
883
884 reg = FDI_RX_CTL(pipe);
885 val = I915_READ(reg);
886 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
887}
888
Jesse Barnesea0760c2011-01-04 15:09:32 -0800889static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
890 enum pipe pipe)
891{
892 int pp_reg, lvds_reg;
893 u32 val;
894 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +0200895 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -0800896
897 if (HAS_PCH_SPLIT(dev_priv->dev)) {
898 pp_reg = PCH_PP_CONTROL;
899 lvds_reg = PCH_LVDS;
900 } else {
901 pp_reg = PP_CONTROL;
902 lvds_reg = LVDS;
903 }
904
905 val = I915_READ(pp_reg);
906 if (!(val & PANEL_POWER_ON) ||
907 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
908 locked = false;
909
910 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
911 panel_pipe = PIPE_B;
912
913 WARN(panel_pipe == pipe && locked,
914 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800915 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800916}
917
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800918void assert_pipe(struct drm_i915_private *dev_priv,
919 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800920{
921 int reg;
922 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800923 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800924
925 reg = PIPECONF(pipe);
926 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800927 cur_state = !!(val & PIPECONF_ENABLE);
928 WARN(cur_state != state,
929 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800930 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800931}
932
933static void assert_plane_enabled(struct drm_i915_private *dev_priv,
934 enum plane plane)
935{
936 int reg;
937 u32 val;
938
939 reg = DSPCNTR(plane);
940 val = I915_READ(reg);
941 WARN(!(val & DISPLAY_PLANE_ENABLE),
942 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800943 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800944}
945
946static void assert_planes_disabled(struct drm_i915_private *dev_priv,
947 enum pipe pipe)
948{
949 int reg, i;
950 u32 val;
951 int cur_pipe;
952
Jesse Barnes19ec1352011-02-02 12:28:02 -0800953 /* Planes are fixed to pipes on ILK+ */
954 if (HAS_PCH_SPLIT(dev_priv->dev))
955 return;
956
Jesse Barnesb24e7172011-01-04 15:09:30 -0800957 /* Need to check both planes against the pipe */
958 for (i = 0; i < 2; i++) {
959 reg = DSPCNTR(i);
960 val = I915_READ(reg);
961 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
962 DISPPLANE_SEL_PIPE_SHIFT;
963 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800964 "plane %c assertion failure, should be off on pipe %c but is still active\n",
965 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800966 }
967}
968
Jesse Barnes92f25842011-01-04 15:09:34 -0800969static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
970{
971 u32 val;
972 bool enabled;
973
974 val = I915_READ(PCH_DREF_CONTROL);
975 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
976 DREF_SUPERSPREAD_SOURCE_MASK));
977 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
978}
979
980static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
981 enum pipe pipe)
982{
983 int reg;
984 u32 val;
985 bool enabled;
986
987 reg = TRANSCONF(pipe);
988 val = I915_READ(reg);
989 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800990 WARN(enabled,
991 "transcoder assertion failed, should be off on pipe %c but is still active\n",
992 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -0800993}
994
Keith Packard4e634382011-08-06 10:39:45 -0700995static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
996 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -0700997{
998 if ((val & DP_PORT_EN) == 0)
999 return false;
1000
1001 if (HAS_PCH_CPT(dev_priv->dev)) {
1002 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1003 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1004 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1005 return false;
1006 } else {
1007 if ((val & DP_PIPE_MASK) != (pipe << 30))
1008 return false;
1009 }
1010 return true;
1011}
1012
Keith Packard1519b992011-08-06 10:35:34 -07001013static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1014 enum pipe pipe, u32 val)
1015{
1016 if ((val & PORT_ENABLE) == 0)
1017 return false;
1018
1019 if (HAS_PCH_CPT(dev_priv->dev)) {
1020 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1021 return false;
1022 } else {
1023 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1024 return false;
1025 }
1026 return true;
1027}
1028
1029static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe, u32 val)
1031{
1032 if ((val & LVDS_PORT_EN) == 0)
1033 return false;
1034
1035 if (HAS_PCH_CPT(dev_priv->dev)) {
1036 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1037 return false;
1038 } else {
1039 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1040 return false;
1041 }
1042 return true;
1043}
1044
1045static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, u32 val)
1047{
1048 if ((val & ADPA_DAC_ENABLE) == 0)
1049 return false;
1050 if (HAS_PCH_CPT(dev_priv->dev)) {
1051 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1052 return false;
1053 } else {
1054 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1055 return false;
1056 }
1057 return true;
1058}
1059
Jesse Barnes291906f2011-02-02 12:28:03 -08001060static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001061 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001062{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001063 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001064 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001065 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001066 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001067}
1068
1069static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1070 enum pipe pipe, int reg)
1071{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001072 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001073 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001074 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001075 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001076}
1077
1078static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1079 enum pipe pipe)
1080{
1081 int reg;
1082 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001083
Keith Packardf0575e92011-07-25 22:12:43 -07001084 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1085 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1086 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001087
1088 reg = PCH_ADPA;
1089 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001090 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001091 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001092 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001093
1094 reg = PCH_LVDS;
1095 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001096 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001097 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001098 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001099
1100 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1101 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1102 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1103}
1104
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001106 * intel_enable_pll - enable a PLL
1107 * @dev_priv: i915 private structure
1108 * @pipe: pipe PLL to enable
1109 *
1110 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1111 * make sure the PLL reg is writable first though, since the panel write
1112 * protect mechanism may be enabled.
1113 *
1114 * Note! This is for pre-ILK only.
1115 */
1116static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1117{
1118 int reg;
1119 u32 val;
1120
1121 /* No really, not for ILK+ */
1122 BUG_ON(dev_priv->info->gen >= 5);
1123
1124 /* PLL is protected by panel, make sure we can write it */
1125 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1126 assert_panel_unlocked(dev_priv, pipe);
1127
1128 reg = DPLL(pipe);
1129 val = I915_READ(reg);
1130 val |= DPLL_VCO_ENABLE;
1131
1132 /* We do this three times for luck */
1133 I915_WRITE(reg, val);
1134 POSTING_READ(reg);
1135 udelay(150); /* wait for warmup */
1136 I915_WRITE(reg, val);
1137 POSTING_READ(reg);
1138 udelay(150); /* wait for warmup */
1139 I915_WRITE(reg, val);
1140 POSTING_READ(reg);
1141 udelay(150); /* wait for warmup */
1142}
1143
1144/**
1145 * intel_disable_pll - disable a PLL
1146 * @dev_priv: i915 private structure
1147 * @pipe: pipe PLL to disable
1148 *
1149 * Disable the PLL for @pipe, making sure the pipe is off first.
1150 *
1151 * Note! This is for pre-ILK only.
1152 */
1153static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1154{
1155 int reg;
1156 u32 val;
1157
1158 /* Don't disable pipe A or pipe A PLLs if needed */
1159 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1160 return;
1161
1162 /* Make sure the pipe isn't still relying on us */
1163 assert_pipe_disabled(dev_priv, pipe);
1164
1165 reg = DPLL(pipe);
1166 val = I915_READ(reg);
1167 val &= ~DPLL_VCO_ENABLE;
1168 I915_WRITE(reg, val);
1169 POSTING_READ(reg);
1170}
1171
1172/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001173 * intel_enable_pch_pll - enable PCH PLL
1174 * @dev_priv: i915 private structure
1175 * @pipe: pipe PLL to enable
1176 *
1177 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1178 * drives the transcoder clock.
1179 */
1180static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1181 enum pipe pipe)
1182{
1183 int reg;
1184 u32 val;
1185
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001186 if (pipe > 1)
1187 return;
1188
Jesse Barnes92f25842011-01-04 15:09:34 -08001189 /* PCH only available on ILK+ */
1190 BUG_ON(dev_priv->info->gen < 5);
1191
1192 /* PCH refclock must be enabled first */
1193 assert_pch_refclk_enabled(dev_priv);
1194
1195 reg = PCH_DPLL(pipe);
1196 val = I915_READ(reg);
1197 val |= DPLL_VCO_ENABLE;
1198 I915_WRITE(reg, val);
1199 POSTING_READ(reg);
1200 udelay(200);
1201}
1202
1203static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
1205{
1206 int reg;
Jesse Barnes7a419862011-11-15 10:28:53 -08001207 u32 val, pll_mask = TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL,
1208 pll_sel = TRANSC_DPLL_ENABLE;
Jesse Barnes92f25842011-01-04 15:09:34 -08001209
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001210 if (pipe > 1)
1211 return;
1212
Jesse Barnes92f25842011-01-04 15:09:34 -08001213 /* PCH only available on ILK+ */
1214 BUG_ON(dev_priv->info->gen < 5);
1215
1216 /* Make sure transcoder isn't still depending on us */
1217 assert_transcoder_disabled(dev_priv, pipe);
1218
Jesse Barnes7a419862011-11-15 10:28:53 -08001219 if (pipe == 0)
1220 pll_sel |= TRANSC_DPLLA_SEL;
1221 else if (pipe == 1)
1222 pll_sel |= TRANSC_DPLLB_SEL;
1223
1224
1225 if ((I915_READ(PCH_DPLL_SEL) & pll_mask) == pll_sel)
1226 return;
1227
Jesse Barnes92f25842011-01-04 15:09:34 -08001228 reg = PCH_DPLL(pipe);
1229 val = I915_READ(reg);
1230 val &= ~DPLL_VCO_ENABLE;
1231 I915_WRITE(reg, val);
1232 POSTING_READ(reg);
1233 udelay(200);
1234}
1235
Jesse Barnes040484a2011-01-03 12:14:26 -08001236static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1237 enum pipe pipe)
1238{
1239 int reg;
1240 u32 val;
1241
1242 /* PCH only available on ILK+ */
1243 BUG_ON(dev_priv->info->gen < 5);
1244
1245 /* Make sure PCH DPLL is enabled */
1246 assert_pch_pll_enabled(dev_priv, pipe);
1247
1248 /* FDI must be feeding us bits for PCH ports */
1249 assert_fdi_tx_enabled(dev_priv, pipe);
1250 assert_fdi_rx_enabled(dev_priv, pipe);
1251
1252 reg = TRANSCONF(pipe);
1253 val = I915_READ(reg);
Jesse Barnese9bcff52011-06-24 12:19:20 -07001254
1255 if (HAS_PCH_IBX(dev_priv->dev)) {
1256 /*
1257 * make the BPC in transcoder be consistent with
1258 * that in pipeconf reg.
1259 */
1260 val &= ~PIPE_BPC_MASK;
1261 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1262 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001263 I915_WRITE(reg, val | TRANS_ENABLE);
1264 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1265 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1266}
1267
1268static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1269 enum pipe pipe)
1270{
1271 int reg;
1272 u32 val;
1273
1274 /* FDI relies on the transcoder */
1275 assert_fdi_tx_disabled(dev_priv, pipe);
1276 assert_fdi_rx_disabled(dev_priv, pipe);
1277
Jesse Barnes291906f2011-02-02 12:28:03 -08001278 /* Ports must be off as well */
1279 assert_pch_ports_disabled(dev_priv, pipe);
1280
Jesse Barnes040484a2011-01-03 12:14:26 -08001281 reg = TRANSCONF(pipe);
1282 val = I915_READ(reg);
1283 val &= ~TRANS_ENABLE;
1284 I915_WRITE(reg, val);
1285 /* wait for PCH transcoder off, transcoder state */
1286 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001287 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001288}
1289
Jesse Barnes92f25842011-01-04 15:09:34 -08001290/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001291 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292 * @dev_priv: i915 private structure
1293 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001294 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295 *
1296 * Enable @pipe, making sure that various hardware specific requirements
1297 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1298 *
1299 * @pipe should be %PIPE_A or %PIPE_B.
1300 *
1301 * Will wait until the pipe is actually running (i.e. first vblank) before
1302 * returning.
1303 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001304static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1305 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001306{
1307 int reg;
1308 u32 val;
1309
1310 /*
1311 * A pipe without a PLL won't actually be able to drive bits from
1312 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1313 * need the check.
1314 */
1315 if (!HAS_PCH_SPLIT(dev_priv->dev))
1316 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001317 else {
1318 if (pch_port) {
1319 /* if driving the PCH, we need FDI enabled */
1320 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1321 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1322 }
1323 /* FIXME: assert CPU port conditions for SNB+ */
1324 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325
1326 reg = PIPECONF(pipe);
1327 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001328 if (val & PIPECONF_ENABLE)
1329 return;
1330
1331 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001332 intel_wait_for_vblank(dev_priv->dev, pipe);
1333}
1334
1335/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001336 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001337 * @dev_priv: i915 private structure
1338 * @pipe: pipe to disable
1339 *
1340 * Disable @pipe, making sure that various hardware specific requirements
1341 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1342 *
1343 * @pipe should be %PIPE_A or %PIPE_B.
1344 *
1345 * Will wait until the pipe has shut down before returning.
1346 */
1347static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1348 enum pipe pipe)
1349{
1350 int reg;
1351 u32 val;
1352
1353 /*
1354 * Make sure planes won't keep trying to pump pixels to us,
1355 * or we might hang the display.
1356 */
1357 assert_planes_disabled(dev_priv, pipe);
1358
1359 /* Don't disable pipe A or pipe A PLLs if needed */
1360 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1361 return;
1362
1363 reg = PIPECONF(pipe);
1364 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001365 if ((val & PIPECONF_ENABLE) == 0)
1366 return;
1367
1368 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001369 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1370}
1371
Keith Packardd74362c2011-07-28 14:47:14 -07001372/*
1373 * Plane regs are double buffered, going from enabled->disabled needs a
1374 * trigger in order to latch. The display address reg provides this.
1375 */
1376static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1377 enum plane plane)
1378{
1379 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1380 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1381}
1382
Jesse Barnesb24e7172011-01-04 15:09:30 -08001383/**
1384 * intel_enable_plane - enable a display plane on a given pipe
1385 * @dev_priv: i915 private structure
1386 * @plane: plane to enable
1387 * @pipe: pipe being fed
1388 *
1389 * Enable @plane on @pipe, making sure that @pipe is running first.
1390 */
1391static void intel_enable_plane(struct drm_i915_private *dev_priv,
1392 enum plane plane, enum pipe pipe)
1393{
1394 int reg;
1395 u32 val;
1396
1397 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1398 assert_pipe_enabled(dev_priv, pipe);
1399
1400 reg = DSPCNTR(plane);
1401 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001402 if (val & DISPLAY_PLANE_ENABLE)
1403 return;
1404
1405 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001406 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001407 intel_wait_for_vblank(dev_priv->dev, pipe);
1408}
1409
Jesse Barnesb24e7172011-01-04 15:09:30 -08001410/**
1411 * intel_disable_plane - disable a display plane
1412 * @dev_priv: i915 private structure
1413 * @plane: plane to disable
1414 * @pipe: pipe consuming the data
1415 *
1416 * Disable @plane; should be an independent operation.
1417 */
1418static void intel_disable_plane(struct drm_i915_private *dev_priv,
1419 enum plane plane, enum pipe pipe)
1420{
1421 int reg;
1422 u32 val;
1423
1424 reg = DSPCNTR(plane);
1425 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001426 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1427 return;
1428
1429 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001430 intel_flush_display_plane(dev_priv, plane);
1431 intel_wait_for_vblank(dev_priv->dev, pipe);
1432}
1433
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001434static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001435 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001436{
1437 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001438 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001439 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001440 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001441 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001442}
1443
1444static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1445 enum pipe pipe, int reg)
1446{
1447 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001448 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001449 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1450 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001451 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001452 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001453}
1454
1455/* Disable any ports connected to this transcoder */
1456static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1457 enum pipe pipe)
1458{
1459 u32 reg, val;
1460
1461 val = I915_READ(PCH_PP_CONTROL);
1462 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1463
Keith Packardf0575e92011-07-25 22:12:43 -07001464 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1465 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1466 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001467
1468 reg = PCH_ADPA;
1469 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001470 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001471 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1472
1473 reg = PCH_LVDS;
1474 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001475 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1476 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001477 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1478 POSTING_READ(reg);
1479 udelay(100);
1480 }
1481
1482 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1483 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1484 disable_pch_hdmi(dev_priv, pipe, HDMID);
1485}
1486
Chris Wilson43a95392011-07-08 12:22:36 +01001487static void i8xx_disable_fbc(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490 u32 fbc_ctl;
1491
1492 /* Disable compression */
1493 fbc_ctl = I915_READ(FBC_CONTROL);
1494 if ((fbc_ctl & FBC_CTL_EN) == 0)
1495 return;
1496
1497 fbc_ctl &= ~FBC_CTL_EN;
1498 I915_WRITE(FBC_CONTROL, fbc_ctl);
1499
1500 /* Wait for compressing bit to clear */
1501 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1502 DRM_DEBUG_KMS("FBC idle timed out\n");
1503 return;
1504 }
1505
1506 DRM_DEBUG_KMS("disabled FBC\n");
1507}
1508
Jesse Barnes80824002009-09-10 15:28:06 -07001509static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1510{
1511 struct drm_device *dev = crtc->dev;
1512 struct drm_i915_private *dev_priv = dev->dev_private;
1513 struct drm_framebuffer *fb = crtc->fb;
1514 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001515 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001517 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001518 int plane, i;
1519 u32 fbc_ctl, fbc_ctl2;
1520
Chris Wilson016b9b62011-07-08 12:22:43 +01001521 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001522 if (fb->pitches[0] < cfb_pitch)
1523 cfb_pitch = fb->pitches[0];
Jesse Barnes80824002009-09-10 15:28:06 -07001524
1525 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001526 cfb_pitch = (cfb_pitch / 64) - 1;
1527 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001528
1529 /* Clear old tags */
1530 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1531 I915_WRITE(FBC_TAG + (i * 4), 0);
1532
1533 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001534 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1535 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001536 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1537 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1538
1539 /* enable it... */
1540 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001541 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001542 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001543 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001544 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001545 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001546 I915_WRITE(FBC_CONTROL, fbc_ctl);
1547
Chris Wilson016b9b62011-07-08 12:22:43 +01001548 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1549 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001550}
1551
Adam Jacksonee5382a2010-04-23 11:17:39 -04001552static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001553{
Jesse Barnes80824002009-09-10 15:28:06 -07001554 struct drm_i915_private *dev_priv = dev->dev_private;
1555
1556 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1557}
1558
Jesse Barnes74dff282009-09-14 15:39:40 -07001559static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1560{
1561 struct drm_device *dev = crtc->dev;
1562 struct drm_i915_private *dev_priv = dev->dev_private;
1563 struct drm_framebuffer *fb = crtc->fb;
1564 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001565 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001567 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001568 unsigned long stall_watermark = 200;
1569 u32 dpfc_ctl;
1570
Jesse Barnes74dff282009-09-14 15:39:40 -07001571 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001572 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001573 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001574
Jesse Barnes74dff282009-09-14 15:39:40 -07001575 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1576 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1577 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1578 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1579
1580 /* enable it... */
1581 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1582
Zhao Yakui28c97732009-10-09 11:39:41 +08001583 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001584}
1585
Chris Wilson43a95392011-07-08 12:22:36 +01001586static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001587{
1588 struct drm_i915_private *dev_priv = dev->dev_private;
1589 u32 dpfc_ctl;
1590
1591 /* Disable compression */
1592 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001593 if (dpfc_ctl & DPFC_CTL_EN) {
1594 dpfc_ctl &= ~DPFC_CTL_EN;
1595 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001596
Chris Wilsonbed4a672010-09-11 10:47:47 +01001597 DRM_DEBUG_KMS("disabled FBC\n");
1598 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001599}
1600
Adam Jacksonee5382a2010-04-23 11:17:39 -04001601static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001602{
Jesse Barnes74dff282009-09-14 15:39:40 -07001603 struct drm_i915_private *dev_priv = dev->dev_private;
1604
1605 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1606}
1607
Jesse Barnes4efe0702011-01-18 11:25:41 -08001608static void sandybridge_blit_fbc_update(struct drm_device *dev)
1609{
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 u32 blt_ecoskpd;
1612
1613 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001614 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001615 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1616 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1617 GEN6_BLITTER_LOCK_SHIFT;
1618 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1619 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1620 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1621 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1622 GEN6_BLITTER_LOCK_SHIFT);
1623 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1624 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001625 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001626}
1627
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001628static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1629{
1630 struct drm_device *dev = crtc->dev;
1631 struct drm_i915_private *dev_priv = dev->dev_private;
1632 struct drm_framebuffer *fb = crtc->fb;
1633 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001634 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001636 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001637 unsigned long stall_watermark = 200;
1638 u32 dpfc_ctl;
1639
Chris Wilsonbed4a672010-09-11 10:47:47 +01001640 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001641 dpfc_ctl &= DPFC_RESERVED;
1642 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001643 /* Set persistent mode for front-buffer rendering, ala X. */
1644 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001645 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001646 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001647
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001648 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1649 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1650 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1651 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001652 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001653 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001654 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001655
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001656 if (IS_GEN6(dev)) {
1657 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001658 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001659 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001660 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001661 }
1662
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001663 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1664}
1665
Chris Wilson43a95392011-07-08 12:22:36 +01001666static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001667{
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 u32 dpfc_ctl;
1670
1671 /* Disable compression */
1672 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001673 if (dpfc_ctl & DPFC_CTL_EN) {
1674 dpfc_ctl &= ~DPFC_CTL_EN;
1675 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001676
Chris Wilsonbed4a672010-09-11 10:47:47 +01001677 DRM_DEBUG_KMS("disabled FBC\n");
1678 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001679}
1680
1681static bool ironlake_fbc_enabled(struct drm_device *dev)
1682{
1683 struct drm_i915_private *dev_priv = dev->dev_private;
1684
1685 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1686}
1687
Adam Jacksonee5382a2010-04-23 11:17:39 -04001688bool intel_fbc_enabled(struct drm_device *dev)
1689{
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691
1692 if (!dev_priv->display.fbc_enabled)
1693 return false;
1694
1695 return dev_priv->display.fbc_enabled(dev);
1696}
1697
Chris Wilson1630fe72011-07-08 12:22:42 +01001698static void intel_fbc_work_fn(struct work_struct *__work)
1699{
1700 struct intel_fbc_work *work =
1701 container_of(to_delayed_work(__work),
1702 struct intel_fbc_work, work);
1703 struct drm_device *dev = work->crtc->dev;
1704 struct drm_i915_private *dev_priv = dev->dev_private;
1705
1706 mutex_lock(&dev->struct_mutex);
1707 if (work == dev_priv->fbc_work) {
1708 /* Double check that we haven't switched fb without cancelling
1709 * the prior work.
1710 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001711 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001712 dev_priv->display.enable_fbc(work->crtc,
1713 work->interval);
1714
Chris Wilson016b9b62011-07-08 12:22:43 +01001715 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1716 dev_priv->cfb_fb = work->crtc->fb->base.id;
1717 dev_priv->cfb_y = work->crtc->y;
1718 }
1719
Chris Wilson1630fe72011-07-08 12:22:42 +01001720 dev_priv->fbc_work = NULL;
1721 }
1722 mutex_unlock(&dev->struct_mutex);
1723
1724 kfree(work);
1725}
1726
1727static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1728{
1729 if (dev_priv->fbc_work == NULL)
1730 return;
1731
1732 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1733
1734 /* Synchronisation is provided by struct_mutex and checking of
1735 * dev_priv->fbc_work, so we can perform the cancellation
1736 * entirely asynchronously.
1737 */
1738 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1739 /* tasklet was killed before being run, clean up */
1740 kfree(dev_priv->fbc_work);
1741
1742 /* Mark the work as no longer wanted so that if it does
1743 * wake-up (because the work was already running and waiting
1744 * for our mutex), it will discover that is no longer
1745 * necessary to run.
1746 */
1747 dev_priv->fbc_work = NULL;
1748}
1749
Chris Wilson43a95392011-07-08 12:22:36 +01001750static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001751{
Chris Wilson1630fe72011-07-08 12:22:42 +01001752 struct intel_fbc_work *work;
1753 struct drm_device *dev = crtc->dev;
1754 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001755
1756 if (!dev_priv->display.enable_fbc)
1757 return;
1758
Chris Wilson1630fe72011-07-08 12:22:42 +01001759 intel_cancel_fbc_work(dev_priv);
1760
1761 work = kzalloc(sizeof *work, GFP_KERNEL);
1762 if (work == NULL) {
1763 dev_priv->display.enable_fbc(crtc, interval);
1764 return;
1765 }
1766
1767 work->crtc = crtc;
1768 work->fb = crtc->fb;
1769 work->interval = interval;
1770 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1771
1772 dev_priv->fbc_work = work;
1773
1774 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1775
1776 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001777 * display to settle before starting the compression. Note that
1778 * this delay also serves a second purpose: it allows for a
1779 * vblank to pass after disabling the FBC before we attempt
1780 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001781 *
1782 * A more complicated solution would involve tracking vblanks
1783 * following the termination of the page-flipping sequence
1784 * and indeed performing the enable as a co-routine and not
1785 * waiting synchronously upon the vblank.
1786 */
1787 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001788}
1789
1790void intel_disable_fbc(struct drm_device *dev)
1791{
1792 struct drm_i915_private *dev_priv = dev->dev_private;
1793
Chris Wilson1630fe72011-07-08 12:22:42 +01001794 intel_cancel_fbc_work(dev_priv);
1795
Adam Jacksonee5382a2010-04-23 11:17:39 -04001796 if (!dev_priv->display.disable_fbc)
1797 return;
1798
1799 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001800 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001801}
1802
Jesse Barnes80824002009-09-10 15:28:06 -07001803/**
1804 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001805 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001806 *
1807 * Set up the framebuffer compression hardware at mode set time. We
1808 * enable it if possible:
1809 * - plane A only (on pre-965)
1810 * - no pixel mulitply/line duplication
1811 * - no alpha buffer discard
1812 * - no dual wide
1813 * - framebuffer <= 2048 in width, 1536 in height
1814 *
1815 * We can't assume that any compression will take place (worst case),
1816 * so the compressed buffer has to be the same size as the uncompressed
1817 * one. It also must reside (along with the line length buffer) in
1818 * stolen memory.
1819 *
1820 * We need to enable/disable FBC on a global basis.
1821 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001822static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001823{
Jesse Barnes80824002009-09-10 15:28:06 -07001824 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001825 struct drm_crtc *crtc = NULL, *tmp_crtc;
1826 struct intel_crtc *intel_crtc;
1827 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001828 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001829 struct drm_i915_gem_object *obj;
Keith Packardcd0de032011-09-19 21:34:19 -07001830 int enable_fbc;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001831
1832 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001833
1834 if (!i915_powersave)
1835 return;
1836
Adam Jacksonee5382a2010-04-23 11:17:39 -04001837 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001838 return;
1839
Jesse Barnes80824002009-09-10 15:28:06 -07001840 /*
1841 * If FBC is already on, we just have to verify that we can
1842 * keep it that way...
1843 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001844 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001845 * - changing FBC params (stride, fence, mode)
1846 * - new fb is too large to fit in compressed buffer
1847 * - going to an unsupported config (interlace, pixel multiply, etc.)
1848 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001849 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001850 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001851 if (crtc) {
1852 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1853 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1854 goto out_disable;
1855 }
1856 crtc = tmp_crtc;
1857 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001858 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001859
1860 if (!crtc || crtc->fb == NULL) {
1861 DRM_DEBUG_KMS("no output, disabling\n");
1862 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001863 goto out_disable;
1864 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001865
1866 intel_crtc = to_intel_crtc(crtc);
1867 fb = crtc->fb;
1868 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001869 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001870
Keith Packardcd0de032011-09-19 21:34:19 -07001871 enable_fbc = i915_enable_fbc;
1872 if (enable_fbc < 0) {
1873 DRM_DEBUG_KMS("fbc set to per-chip default\n");
1874 enable_fbc = 1;
Chris Wilsond56d8b22011-11-08 23:17:34 +00001875 if (INTEL_INFO(dev)->gen <= 6)
Keith Packardcd0de032011-09-19 21:34:19 -07001876 enable_fbc = 0;
1877 }
1878 if (!enable_fbc) {
1879 DRM_DEBUG_KMS("fbc disabled per module param\n");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001880 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1881 goto out_disable;
1882 }
Chris Wilson05394f32010-11-08 19:18:58 +00001883 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001884 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001885 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001886 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001887 goto out_disable;
1888 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001889 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1890 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001891 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001892 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001893 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001894 goto out_disable;
1895 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001896 if ((crtc->mode.hdisplay > 2048) ||
1897 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001898 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001899 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001900 goto out_disable;
1901 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001902 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001903 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001904 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001905 goto out_disable;
1906 }
Chris Wilsonde568512011-07-08 12:22:39 +01001907
1908 /* The use of a CPU fence is mandatory in order to detect writes
1909 * by the CPU to the scanout and trigger updates to the FBC.
1910 */
1911 if (obj->tiling_mode != I915_TILING_X ||
1912 obj->fence_reg == I915_FENCE_REG_NONE) {
1913 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001914 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001915 goto out_disable;
1916 }
1917
Jason Wesselc924b932010-08-05 09:22:32 -05001918 /* If the kernel debugger is active, always disable compression */
1919 if (in_dbg_master())
1920 goto out_disable;
1921
Chris Wilson016b9b62011-07-08 12:22:43 +01001922 /* If the scanout has not changed, don't modify the FBC settings.
1923 * Note that we make the fundamental assumption that the fb->obj
1924 * cannot be unpinned (and have its GTT offset and fence revoked)
1925 * without first being decoupled from the scanout and FBC disabled.
1926 */
1927 if (dev_priv->cfb_plane == intel_crtc->plane &&
1928 dev_priv->cfb_fb == fb->base.id &&
1929 dev_priv->cfb_y == crtc->y)
1930 return;
1931
1932 if (intel_fbc_enabled(dev)) {
1933 /* We update FBC along two paths, after changing fb/crtc
1934 * configuration (modeswitching) and after page-flipping
1935 * finishes. For the latter, we know that not only did
1936 * we disable the FBC at the start of the page-flip
1937 * sequence, but also more than one vblank has passed.
1938 *
1939 * For the former case of modeswitching, it is possible
1940 * to switch between two FBC valid configurations
1941 * instantaneously so we do need to disable the FBC
1942 * before we can modify its control registers. We also
1943 * have to wait for the next vblank for that to take
1944 * effect. However, since we delay enabling FBC we can
1945 * assume that a vblank has passed since disabling and
1946 * that we can safely alter the registers in the deferred
1947 * callback.
1948 *
1949 * In the scenario that we go from a valid to invalid
1950 * and then back to valid FBC configuration we have
1951 * no strict enforcement that a vblank occurred since
1952 * disabling the FBC. However, along all current pipe
1953 * disabling paths we do need to wait for a vblank at
1954 * some point. And we wait before enabling FBC anyway.
1955 */
1956 DRM_DEBUG_KMS("disabling active FBC for update\n");
1957 intel_disable_fbc(dev);
1958 }
1959
Chris Wilsonbed4a672010-09-11 10:47:47 +01001960 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001961 return;
1962
1963out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001964 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001965 if (intel_fbc_enabled(dev)) {
1966 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001967 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001968 }
Jesse Barnes80824002009-09-10 15:28:06 -07001969}
1970
Chris Wilson127bd2a2010-07-23 23:32:05 +01001971int
Chris Wilson48b956c2010-09-14 12:50:34 +01001972intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001973 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001974 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001975{
Chris Wilsonce453d82011-02-21 14:43:56 +00001976 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001977 u32 alignment;
1978 int ret;
1979
Chris Wilson05394f32010-11-08 19:18:58 +00001980 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001981 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001982 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1983 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001984 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001985 alignment = 4 * 1024;
1986 else
1987 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001988 break;
1989 case I915_TILING_X:
1990 /* pin() will align the object as required by fence */
1991 alignment = 0;
1992 break;
1993 case I915_TILING_Y:
1994 /* FIXME: Is this true? */
1995 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1996 return -EINVAL;
1997 default:
1998 BUG();
1999 }
2000
Chris Wilsonce453d82011-02-21 14:43:56 +00002001 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002002 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002003 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002004 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002005
2006 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2007 * fence, whereas 965+ only requires a fence if using
2008 * framebuffer compression. For simplicity, we always install
2009 * a fence as the cost is not that onerous.
2010 */
Chris Wilson05394f32010-11-08 19:18:58 +00002011 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002012 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002013 if (ret)
2014 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015 }
2016
Chris Wilsonce453d82011-02-21 14:43:56 +00002017 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002018 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002019
2020err_unpin:
2021 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002022err_interruptible:
2023 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002024 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002025}
2026
Jesse Barnes17638cd2011-06-24 12:19:23 -07002027static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2028 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002029{
2030 struct drm_device *dev = crtc->dev;
2031 struct drm_i915_private *dev_priv = dev->dev_private;
2032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2033 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002034 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002035 int plane = intel_crtc->plane;
2036 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002037 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002038 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002039
2040 switch (plane) {
2041 case 0:
2042 case 1:
2043 break;
2044 default:
2045 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2046 return -EINVAL;
2047 }
2048
2049 intel_fb = to_intel_framebuffer(fb);
2050 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Chris Wilson5eddb702010-09-11 13:48:45 +01002052 reg = DSPCNTR(plane);
2053 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002054 /* Mask out pixel format bits in case we change it */
2055 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2056 switch (fb->bits_per_pixel) {
2057 case 8:
2058 dspcntr |= DISPPLANE_8BPP;
2059 break;
2060 case 16:
2061 if (fb->depth == 15)
2062 dspcntr |= DISPPLANE_15_16BPP;
2063 else
2064 dspcntr |= DISPPLANE_16BPP;
2065 break;
2066 case 24:
2067 case 32:
2068 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2069 break;
2070 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002071 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002072 return -EINVAL;
2073 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002074 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002075 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002076 dspcntr |= DISPPLANE_TILED;
2077 else
2078 dspcntr &= ~DISPPLANE_TILED;
2079 }
2080
Chris Wilson5eddb702010-09-11 13:48:45 +01002081 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002082
Chris Wilson05394f32010-11-08 19:18:58 +00002083 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002084 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002085
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002086 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002087 Start, Offset, x, y, fb->pitches[0]);
2088 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002089 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002090 I915_WRITE(DSPSURF(plane), Start);
2091 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2092 I915_WRITE(DSPADDR(plane), Offset);
2093 } else
2094 I915_WRITE(DSPADDR(plane), Start + Offset);
2095 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002096
Jesse Barnes17638cd2011-06-24 12:19:23 -07002097 return 0;
2098}
2099
2100static int ironlake_update_plane(struct drm_crtc *crtc,
2101 struct drm_framebuffer *fb, int x, int y)
2102{
2103 struct drm_device *dev = crtc->dev;
2104 struct drm_i915_private *dev_priv = dev->dev_private;
2105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2106 struct intel_framebuffer *intel_fb;
2107 struct drm_i915_gem_object *obj;
2108 int plane = intel_crtc->plane;
2109 unsigned long Start, Offset;
2110 u32 dspcntr;
2111 u32 reg;
2112
2113 switch (plane) {
2114 case 0:
2115 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002116 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002117 break;
2118 default:
2119 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2120 return -EINVAL;
2121 }
2122
2123 intel_fb = to_intel_framebuffer(fb);
2124 obj = intel_fb->obj;
2125
2126 reg = DSPCNTR(plane);
2127 dspcntr = I915_READ(reg);
2128 /* Mask out pixel format bits in case we change it */
2129 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2130 switch (fb->bits_per_pixel) {
2131 case 8:
2132 dspcntr |= DISPPLANE_8BPP;
2133 break;
2134 case 16:
2135 if (fb->depth != 16)
2136 return -EINVAL;
2137
2138 dspcntr |= DISPPLANE_16BPP;
2139 break;
2140 case 24:
2141 case 32:
2142 if (fb->depth == 24)
2143 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2144 else if (fb->depth == 30)
2145 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2146 else
2147 return -EINVAL;
2148 break;
2149 default:
2150 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2151 return -EINVAL;
2152 }
2153
2154 if (obj->tiling_mode != I915_TILING_NONE)
2155 dspcntr |= DISPPLANE_TILED;
2156 else
2157 dspcntr &= ~DISPPLANE_TILED;
2158
2159 /* must disable */
2160 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2161
2162 I915_WRITE(reg, dspcntr);
2163
2164 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002165 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002166
2167 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002168 Start, Offset, x, y, fb->pitches[0]);
2169 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002170 I915_WRITE(DSPSURF(plane), Start);
2171 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2172 I915_WRITE(DSPADDR(plane), Offset);
2173 POSTING_READ(reg);
2174
2175 return 0;
2176}
2177
2178/* Assume fb object is pinned & idle & fenced and just update base pointers */
2179static int
2180intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2181 int x, int y, enum mode_set_atomic state)
2182{
2183 struct drm_device *dev = crtc->dev;
2184 struct drm_i915_private *dev_priv = dev->dev_private;
2185 int ret;
2186
2187 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2188 if (ret)
2189 return ret;
2190
Chris Wilsonbed4a672010-09-11 10:47:47 +01002191 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002192 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002193
2194 return 0;
2195}
2196
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002197static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002198intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2199 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002200{
2201 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002202 struct drm_i915_master_private *master_priv;
2203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002204 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002205
2206 /* no fb bound */
2207 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002208 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002209 return 0;
2210 }
2211
Chris Wilson265db952010-09-20 15:41:01 +01002212 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002213 case 0:
2214 case 1:
2215 break;
Jesse Barnes27f82272011-09-02 12:54:37 -07002216 case 2:
2217 if (IS_IVYBRIDGE(dev))
2218 break;
2219 /* fall through otherwise */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002220 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002221 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002223 }
2224
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002225 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002226 ret = intel_pin_and_fence_fb_obj(dev,
2227 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002228 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002229 if (ret != 0) {
2230 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002231 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002232 return ret;
2233 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002234
Chris Wilson265db952010-09-20 15:41:01 +01002235 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002236 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002237 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002238
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002239 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002240 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002241 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002242
2243 /* Big Hammer, we also need to ensure that any pending
2244 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2245 * current scanout is retired before unpinning the old
2246 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002247 *
2248 * This should only fail upon a hung GPU, in which case we
2249 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002250 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002251 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002252 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002253 }
2254
Jason Wessel21c74a82010-10-13 14:09:44 -05002255 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2256 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002257 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002258 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002259 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002260 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002261 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002262 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002263
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002264 if (old_fb) {
2265 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002266 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002267 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002268
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002269 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002270
2271 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002272 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002273
2274 master_priv = dev->primary->master->driver_priv;
2275 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002276 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002277
Chris Wilson265db952010-09-20 15:41:01 +01002278 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002279 master_priv->sarea_priv->pipeB_x = x;
2280 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002281 } else {
2282 master_priv->sarea_priv->pipeA_x = x;
2283 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002284 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285
2286 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002287}
2288
Chris Wilson5eddb702010-09-11 13:48:45 +01002289static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002290{
2291 struct drm_device *dev = crtc->dev;
2292 struct drm_i915_private *dev_priv = dev->dev_private;
2293 u32 dpa_ctl;
2294
Zhao Yakui28c97732009-10-09 11:39:41 +08002295 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002296 dpa_ctl = I915_READ(DP_A);
2297 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2298
2299 if (clock < 200000) {
2300 u32 temp;
2301 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2302 /* workaround for 160Mhz:
2303 1) program 0x4600c bits 15:0 = 0x8124
2304 2) program 0x46010 bit 0 = 1
2305 3) program 0x46034 bit 24 = 1
2306 4) program 0x64000 bit 14 = 1
2307 */
2308 temp = I915_READ(0x4600c);
2309 temp &= 0xffff0000;
2310 I915_WRITE(0x4600c, temp | 0x8124);
2311
2312 temp = I915_READ(0x46010);
2313 I915_WRITE(0x46010, temp | 1);
2314
2315 temp = I915_READ(0x46034);
2316 I915_WRITE(0x46034, temp | (1 << 24));
2317 } else {
2318 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2319 }
2320 I915_WRITE(DP_A, dpa_ctl);
2321
Chris Wilson5eddb702010-09-11 13:48:45 +01002322 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002323 udelay(500);
2324}
2325
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002326static void intel_fdi_normal_train(struct drm_crtc *crtc)
2327{
2328 struct drm_device *dev = crtc->dev;
2329 struct drm_i915_private *dev_priv = dev->dev_private;
2330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2331 int pipe = intel_crtc->pipe;
2332 u32 reg, temp;
2333
2334 /* enable normal train */
2335 reg = FDI_TX_CTL(pipe);
2336 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002337 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002338 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2339 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002340 } else {
2341 temp &= ~FDI_LINK_TRAIN_NONE;
2342 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002343 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002344 I915_WRITE(reg, temp);
2345
2346 reg = FDI_RX_CTL(pipe);
2347 temp = I915_READ(reg);
2348 if (HAS_PCH_CPT(dev)) {
2349 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2350 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2351 } else {
2352 temp &= ~FDI_LINK_TRAIN_NONE;
2353 temp |= FDI_LINK_TRAIN_NONE;
2354 }
2355 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2356
2357 /* wait one idle pattern time */
2358 POSTING_READ(reg);
2359 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002360
2361 /* IVB wants error correction enabled */
2362 if (IS_IVYBRIDGE(dev))
2363 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2364 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002365}
2366
Jesse Barnes291427f2011-07-29 12:42:37 -07002367static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2368{
2369 struct drm_i915_private *dev_priv = dev->dev_private;
2370 u32 flags = I915_READ(SOUTH_CHICKEN1);
2371
2372 flags |= FDI_PHASE_SYNC_OVR(pipe);
2373 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2374 flags |= FDI_PHASE_SYNC_EN(pipe);
2375 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2376 POSTING_READ(SOUTH_CHICKEN1);
2377}
2378
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002379/* The FDI link training functions for ILK/Ibexpeak. */
2380static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2381{
2382 struct drm_device *dev = crtc->dev;
2383 struct drm_i915_private *dev_priv = dev->dev_private;
2384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2385 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002386 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 u32 reg, temp, tries;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002388
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002389 /* FDI needs bits from pipe & plane first */
2390 assert_pipe_enabled(dev_priv, pipe);
2391 assert_plane_enabled(dev_priv, plane);
2392
Adam Jacksone1a44742010-06-25 15:32:14 -04002393 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2394 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 reg = FDI_RX_IMR(pipe);
2396 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002397 temp &= ~FDI_RX_SYMBOL_LOCK;
2398 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 I915_WRITE(reg, temp);
2400 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002401 udelay(150);
2402
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002403 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002404 reg = FDI_TX_CTL(pipe);
2405 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002406 temp &= ~(7 << 19);
2407 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002408 temp &= ~FDI_LINK_TRAIN_NONE;
2409 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002411
Chris Wilson5eddb702010-09-11 13:48:45 +01002412 reg = FDI_RX_CTL(pipe);
2413 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002414 temp &= ~FDI_LINK_TRAIN_NONE;
2415 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2417
2418 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002419 udelay(150);
2420
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002421 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002422 if (HAS_PCH_IBX(dev)) {
2423 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2424 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2425 FDI_RX_PHASE_SYNC_POINTER_EN);
2426 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002427
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002429 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002431 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2432
2433 if ((temp & FDI_RX_BIT_LOCK)) {
2434 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002436 break;
2437 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002438 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002439 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002441
2442 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002443 reg = FDI_TX_CTL(pipe);
2444 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002445 temp &= ~FDI_LINK_TRAIN_NONE;
2446 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002448
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 reg = FDI_RX_CTL(pipe);
2450 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002451 temp &= ~FDI_LINK_TRAIN_NONE;
2452 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 I915_WRITE(reg, temp);
2454
2455 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002456 udelay(150);
2457
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002459 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002460 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002461 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2462
2463 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002465 DRM_DEBUG_KMS("FDI train 2 done.\n");
2466 break;
2467 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002468 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002469 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002471
2472 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002473
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002474}
2475
Akshay Joshi0206e352011-08-16 15:34:10 -04002476static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002477 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2478 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2479 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2480 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2481};
2482
2483/* The FDI link training functions for SNB/Cougarpoint. */
2484static void gen6_fdi_link_train(struct drm_crtc *crtc)
2485{
2486 struct drm_device *dev = crtc->dev;
2487 struct drm_i915_private *dev_priv = dev->dev_private;
2488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2489 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 u32 reg, temp, i;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002491
Adam Jacksone1a44742010-06-25 15:32:14 -04002492 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2493 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 reg = FDI_RX_IMR(pipe);
2495 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002496 temp &= ~FDI_RX_SYMBOL_LOCK;
2497 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002498 I915_WRITE(reg, temp);
2499
2500 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002501 udelay(150);
2502
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002503 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 reg = FDI_TX_CTL(pipe);
2505 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002506 temp &= ~(7 << 19);
2507 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002508 temp &= ~FDI_LINK_TRAIN_NONE;
2509 temp |= FDI_LINK_TRAIN_PATTERN_1;
2510 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2511 /* SNB-B */
2512 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002514
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 reg = FDI_RX_CTL(pipe);
2516 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002517 if (HAS_PCH_CPT(dev)) {
2518 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2519 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2520 } else {
2521 temp &= ~FDI_LINK_TRAIN_NONE;
2522 temp |= FDI_LINK_TRAIN_PATTERN_1;
2523 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2525
2526 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002527 udelay(150);
2528
Jesse Barnes291427f2011-07-29 12:42:37 -07002529 if (HAS_PCH_CPT(dev))
2530 cpt_phase_pointer_enable(dev, pipe);
2531
Akshay Joshi0206e352011-08-16 15:34:10 -04002532 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 reg = FDI_TX_CTL(pipe);
2534 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002535 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2536 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002537 I915_WRITE(reg, temp);
2538
2539 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002540 udelay(500);
2541
Chris Wilson5eddb702010-09-11 13:48:45 +01002542 reg = FDI_RX_IIR(pipe);
2543 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002544 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2545
2546 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002548 DRM_DEBUG_KMS("FDI train 1 done.\n");
2549 break;
2550 }
2551 }
2552 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002553 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002554
2555 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 reg = FDI_TX_CTL(pipe);
2557 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_2;
2560 if (IS_GEN6(dev)) {
2561 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2562 /* SNB-B */
2563 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2564 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002566
Chris Wilson5eddb702010-09-11 13:48:45 +01002567 reg = FDI_RX_CTL(pipe);
2568 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002569 if (HAS_PCH_CPT(dev)) {
2570 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2571 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2572 } else {
2573 temp &= ~FDI_LINK_TRAIN_NONE;
2574 temp |= FDI_LINK_TRAIN_PATTERN_2;
2575 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002576 I915_WRITE(reg, temp);
2577
2578 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002579 udelay(150);
2580
Akshay Joshi0206e352011-08-16 15:34:10 -04002581 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 reg = FDI_TX_CTL(pipe);
2583 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002584 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2585 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002586 I915_WRITE(reg, temp);
2587
2588 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002589 udelay(500);
2590
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 reg = FDI_RX_IIR(pipe);
2592 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002593 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2594
2595 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002597 DRM_DEBUG_KMS("FDI train 2 done.\n");
2598 break;
2599 }
2600 }
2601 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002603
2604 DRM_DEBUG_KMS("FDI train done.\n");
2605}
2606
Jesse Barnes357555c2011-04-28 15:09:55 -07002607/* Manual link training for Ivy Bridge A0 parts */
2608static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2609{
2610 struct drm_device *dev = crtc->dev;
2611 struct drm_i915_private *dev_priv = dev->dev_private;
2612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2613 int pipe = intel_crtc->pipe;
2614 u32 reg, temp, i;
2615
2616 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2617 for train result */
2618 reg = FDI_RX_IMR(pipe);
2619 temp = I915_READ(reg);
2620 temp &= ~FDI_RX_SYMBOL_LOCK;
2621 temp &= ~FDI_RX_BIT_LOCK;
2622 I915_WRITE(reg, temp);
2623
2624 POSTING_READ(reg);
2625 udelay(150);
2626
2627 /* enable CPU FDI TX and PCH FDI RX */
2628 reg = FDI_TX_CTL(pipe);
2629 temp = I915_READ(reg);
2630 temp &= ~(7 << 19);
2631 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2632 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2633 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2634 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2635 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002636 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002637 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2638
2639 reg = FDI_RX_CTL(pipe);
2640 temp = I915_READ(reg);
2641 temp &= ~FDI_LINK_TRAIN_AUTO;
2642 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2643 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002644 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002645 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2646
2647 POSTING_READ(reg);
2648 udelay(150);
2649
Jesse Barnes291427f2011-07-29 12:42:37 -07002650 if (HAS_PCH_CPT(dev))
2651 cpt_phase_pointer_enable(dev, pipe);
2652
Akshay Joshi0206e352011-08-16 15:34:10 -04002653 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002654 reg = FDI_TX_CTL(pipe);
2655 temp = I915_READ(reg);
2656 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2657 temp |= snb_b_fdi_train_param[i];
2658 I915_WRITE(reg, temp);
2659
2660 POSTING_READ(reg);
2661 udelay(500);
2662
2663 reg = FDI_RX_IIR(pipe);
2664 temp = I915_READ(reg);
2665 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2666
2667 if (temp & FDI_RX_BIT_LOCK ||
2668 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2669 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2670 DRM_DEBUG_KMS("FDI train 1 done.\n");
2671 break;
2672 }
2673 }
2674 if (i == 4)
2675 DRM_ERROR("FDI train 1 fail!\n");
2676
2677 /* Train 2 */
2678 reg = FDI_TX_CTL(pipe);
2679 temp = I915_READ(reg);
2680 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2681 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2682 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2683 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2684 I915_WRITE(reg, temp);
2685
2686 reg = FDI_RX_CTL(pipe);
2687 temp = I915_READ(reg);
2688 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2689 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2690 I915_WRITE(reg, temp);
2691
2692 POSTING_READ(reg);
2693 udelay(150);
2694
Akshay Joshi0206e352011-08-16 15:34:10 -04002695 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002696 reg = FDI_TX_CTL(pipe);
2697 temp = I915_READ(reg);
2698 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2699 temp |= snb_b_fdi_train_param[i];
2700 I915_WRITE(reg, temp);
2701
2702 POSTING_READ(reg);
2703 udelay(500);
2704
2705 reg = FDI_RX_IIR(pipe);
2706 temp = I915_READ(reg);
2707 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2708
2709 if (temp & FDI_RX_SYMBOL_LOCK) {
2710 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2711 DRM_DEBUG_KMS("FDI train 2 done.\n");
2712 break;
2713 }
2714 }
2715 if (i == 4)
2716 DRM_ERROR("FDI train 2 fail!\n");
2717
2718 DRM_DEBUG_KMS("FDI train done.\n");
2719}
2720
2721static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002722{
2723 struct drm_device *dev = crtc->dev;
2724 struct drm_i915_private *dev_priv = dev->dev_private;
2725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2726 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002727 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002728
Jesse Barnesc64e3112010-09-10 11:27:03 -07002729 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002730 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2731 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002732
Jesse Barnes0e23b992010-09-10 11:10:00 -07002733 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002734 reg = FDI_RX_CTL(pipe);
2735 temp = I915_READ(reg);
2736 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002737 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002738 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2739 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2740
2741 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002742 udelay(200);
2743
2744 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002745 temp = I915_READ(reg);
2746 I915_WRITE(reg, temp | FDI_PCDCLK);
2747
2748 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002749 udelay(200);
2750
2751 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002752 reg = FDI_TX_CTL(pipe);
2753 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002754 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002755 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2756
2757 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002758 udelay(100);
2759 }
2760}
2761
Jesse Barnes291427f2011-07-29 12:42:37 -07002762static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2763{
2764 struct drm_i915_private *dev_priv = dev->dev_private;
2765 u32 flags = I915_READ(SOUTH_CHICKEN1);
2766
2767 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2768 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2769 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2770 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2771 POSTING_READ(SOUTH_CHICKEN1);
2772}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002773static void ironlake_fdi_disable(struct drm_crtc *crtc)
2774{
2775 struct drm_device *dev = crtc->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2778 int pipe = intel_crtc->pipe;
2779 u32 reg, temp;
2780
2781 /* disable CPU FDI tx and PCH FDI rx */
2782 reg = FDI_TX_CTL(pipe);
2783 temp = I915_READ(reg);
2784 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2785 POSTING_READ(reg);
2786
2787 reg = FDI_RX_CTL(pipe);
2788 temp = I915_READ(reg);
2789 temp &= ~(0x7 << 16);
2790 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2791 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2792
2793 POSTING_READ(reg);
2794 udelay(100);
2795
2796 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002797 if (HAS_PCH_IBX(dev)) {
2798 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002799 I915_WRITE(FDI_RX_CHICKEN(pipe),
2800 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002801 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002802 } else if (HAS_PCH_CPT(dev)) {
2803 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002804 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002805
2806 /* still set train pattern 1 */
2807 reg = FDI_TX_CTL(pipe);
2808 temp = I915_READ(reg);
2809 temp &= ~FDI_LINK_TRAIN_NONE;
2810 temp |= FDI_LINK_TRAIN_PATTERN_1;
2811 I915_WRITE(reg, temp);
2812
2813 reg = FDI_RX_CTL(pipe);
2814 temp = I915_READ(reg);
2815 if (HAS_PCH_CPT(dev)) {
2816 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2817 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2818 } else {
2819 temp &= ~FDI_LINK_TRAIN_NONE;
2820 temp |= FDI_LINK_TRAIN_PATTERN_1;
2821 }
2822 /* BPC in FDI rx is consistent with that in PIPECONF */
2823 temp &= ~(0x07 << 16);
2824 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2825 I915_WRITE(reg, temp);
2826
2827 POSTING_READ(reg);
2828 udelay(100);
2829}
2830
Chris Wilson6b383a72010-09-13 13:54:26 +01002831/*
2832 * When we disable a pipe, we need to clear any pending scanline wait events
2833 * to avoid hanging the ring, which we assume we are waiting on.
2834 */
2835static void intel_clear_scanline_wait(struct drm_device *dev)
2836{
2837 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002838 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002839 u32 tmp;
2840
2841 if (IS_GEN2(dev))
2842 /* Can't break the hang on i8xx */
2843 return;
2844
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002845 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002846 tmp = I915_READ_CTL(ring);
2847 if (tmp & RING_WAIT)
2848 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002849}
2850
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002851static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2852{
Chris Wilson05394f32010-11-08 19:18:58 +00002853 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002854 struct drm_i915_private *dev_priv;
2855
2856 if (crtc->fb == NULL)
2857 return;
2858
Chris Wilson05394f32010-11-08 19:18:58 +00002859 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002860 dev_priv = crtc->dev->dev_private;
2861 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002862 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002863}
2864
Jesse Barnes040484a2011-01-03 12:14:26 -08002865static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2866{
2867 struct drm_device *dev = crtc->dev;
2868 struct drm_mode_config *mode_config = &dev->mode_config;
2869 struct intel_encoder *encoder;
2870
2871 /*
2872 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2873 * must be driven by its own crtc; no sharing is possible.
2874 */
2875 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2876 if (encoder->base.crtc != crtc)
2877 continue;
2878
2879 switch (encoder->type) {
2880 case INTEL_OUTPUT_EDP:
2881 if (!intel_encoder_is_pch_edp(&encoder->base))
2882 return false;
2883 continue;
2884 }
2885 }
2886
2887 return true;
2888}
2889
Jesse Barnesf67a5592011-01-05 10:31:48 -08002890/*
2891 * Enable PCH resources required for PCH ports:
2892 * - PCH PLLs
2893 * - FDI training & RX/TX
2894 * - update transcoder timings
2895 * - DP transcoding bits
2896 * - transcoder
2897 */
2898static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002899{
2900 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002901 struct drm_i915_private *dev_priv = dev->dev_private;
2902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2903 int pipe = intel_crtc->pipe;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002904 u32 reg, temp, transc_sel;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002905
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002906 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002907 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002908
Jesse Barnes92f25842011-01-04 15:09:34 -08002909 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002910
2911 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07002912 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
2913 TRANSC_DPLLB_SEL;
2914
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002915 /* Be sure PCH DPLL SEL is set */
2916 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002917 if (pipe == 0) {
2918 temp &= ~(TRANSA_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002919 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002920 } else if (pipe == 1) {
2921 temp &= ~(TRANSB_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002922 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002923 } else if (pipe == 2) {
2924 temp &= ~(TRANSC_DPLLB_SEL);
Jesse Barnes4b645f12011-10-12 09:51:31 -07002925 temp |= (TRANSC_DPLL_ENABLE | transc_sel);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002926 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002927 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002928 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002929
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002930 /* set transcoder timing, panel must allow it */
2931 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002932 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2933 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2934 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2935
2936 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2937 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2938 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002939
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002940 intel_fdi_normal_train(crtc);
2941
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002942 /* For PCH DP, enable TRANS_DP_CTL */
2943 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002944 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2945 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002946 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002947 reg = TRANS_DP_CTL(pipe);
2948 temp = I915_READ(reg);
2949 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002950 TRANS_DP_SYNC_MASK |
2951 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002952 temp |= (TRANS_DP_OUTPUT_ENABLE |
2953 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002954 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002955
2956 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002957 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002958 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002959 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002960
2961 switch (intel_trans_dp_port_sel(crtc)) {
2962 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002963 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002964 break;
2965 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002966 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002967 break;
2968 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002969 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002970 break;
2971 default:
2972 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002973 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002974 break;
2975 }
2976
Chris Wilson5eddb702010-09-11 13:48:45 +01002977 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002978 }
2979
Jesse Barnes040484a2011-01-03 12:14:26 -08002980 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002981}
2982
Jesse Barnesd4270e52011-10-11 10:43:02 -07002983void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
2984{
2985 struct drm_i915_private *dev_priv = dev->dev_private;
2986 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
2987 u32 temp;
2988
2989 temp = I915_READ(dslreg);
2990 udelay(500);
2991 if (wait_for(I915_READ(dslreg) != temp, 5)) {
2992 /* Without this, mode sets may fail silently on FDI */
2993 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
2994 udelay(250);
2995 I915_WRITE(tc2reg, 0);
2996 if (wait_for(I915_READ(dslreg) != temp, 5))
2997 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
2998 }
2999}
3000
Jesse Barnesf67a5592011-01-05 10:31:48 -08003001static void ironlake_crtc_enable(struct drm_crtc *crtc)
3002{
3003 struct drm_device *dev = crtc->dev;
3004 struct drm_i915_private *dev_priv = dev->dev_private;
3005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3006 int pipe = intel_crtc->pipe;
3007 int plane = intel_crtc->plane;
3008 u32 temp;
3009 bool is_pch_port;
3010
3011 if (intel_crtc->active)
3012 return;
3013
3014 intel_crtc->active = true;
3015 intel_update_watermarks(dev);
3016
3017 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3018 temp = I915_READ(PCH_LVDS);
3019 if ((temp & LVDS_PORT_EN) == 0)
3020 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3021 }
3022
3023 is_pch_port = intel_crtc_driving_pch(crtc);
3024
3025 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003026 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003027 else
3028 ironlake_fdi_disable(crtc);
3029
3030 /* Enable panel fitting for LVDS */
3031 if (dev_priv->pch_pf_size &&
3032 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3033 /* Force use of hard-coded filter coefficients
3034 * as some pre-programmed values are broken,
3035 * e.g. x201.
3036 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003037 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3038 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3039 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003040 }
3041
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003042 /*
3043 * On ILK+ LUT must be loaded before the pipe is running but with
3044 * clocks enabled
3045 */
3046 intel_crtc_load_lut(crtc);
3047
Jesse Barnesf67a5592011-01-05 10:31:48 -08003048 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3049 intel_enable_plane(dev_priv, plane, pipe);
3050
3051 if (is_pch_port)
3052 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003053
Ben Widawskyd1ebd812011-04-25 20:11:50 +01003054 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003055 intel_update_fbc(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01003056 mutex_unlock(&dev->struct_mutex);
3057
Chris Wilson6b383a72010-09-13 13:54:26 +01003058 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003059}
3060
3061static void ironlake_crtc_disable(struct drm_crtc *crtc)
3062{
3063 struct drm_device *dev = crtc->dev;
3064 struct drm_i915_private *dev_priv = dev->dev_private;
3065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3066 int pipe = intel_crtc->pipe;
3067 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003069
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003070 if (!intel_crtc->active)
3071 return;
3072
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003073 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003074 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003075 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003076
Jesse Barnesb24e7172011-01-04 15:09:30 -08003077 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003078
Chris Wilson973d04f2011-07-08 12:22:37 +01003079 if (dev_priv->cfb_plane == plane)
3080 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003081
Jesse Barnesb24e7172011-01-04 15:09:30 -08003082 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003083
Jesse Barnes6be4a602010-09-10 10:26:01 -07003084 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003085 I915_WRITE(PF_CTL(pipe), 0);
3086 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003087
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003088 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003089
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003090 /* This is a horrible layering violation; we should be doing this in
3091 * the connector/encoder ->prepare instead, but we don't always have
3092 * enough information there about the config to know whether it will
3093 * actually be necessary or just cause undesired flicker.
3094 */
3095 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003096
Jesse Barnes040484a2011-01-03 12:14:26 -08003097 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003098
Jesse Barnes6be4a602010-09-10 10:26:01 -07003099 if (HAS_PCH_CPT(dev)) {
3100 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003101 reg = TRANS_DP_CTL(pipe);
3102 temp = I915_READ(reg);
3103 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003104 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003106
3107 /* disable DPLL_SEL */
3108 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003109 switch (pipe) {
3110 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003111 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003112 break;
3113 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003114 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003115 break;
3116 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003117 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003118 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003119 break;
3120 default:
3121 BUG(); /* wtf */
3122 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003123 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003124 }
3125
3126 /* disable PCH DPLL */
Jesse Barnes4b645f12011-10-12 09:51:31 -07003127 if (!intel_crtc->no_pll)
3128 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003129
3130 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003131 reg = FDI_RX_CTL(pipe);
3132 temp = I915_READ(reg);
3133 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003134
3135 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003136 reg = FDI_TX_CTL(pipe);
3137 temp = I915_READ(reg);
3138 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3139
3140 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003141 udelay(100);
3142
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 reg = FDI_RX_CTL(pipe);
3144 temp = I915_READ(reg);
3145 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003146
3147 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003149 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003150
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003151 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003152 intel_update_watermarks(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01003153
3154 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003155 intel_update_fbc(dev);
3156 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01003157 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003158}
3159
3160static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3161{
3162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3163 int pipe = intel_crtc->pipe;
3164 int plane = intel_crtc->plane;
3165
Zhenyu Wang2c072452009-06-05 15:38:42 +08003166 /* XXX: When our outputs are all unaware of DPMS modes other than off
3167 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3168 */
3169 switch (mode) {
3170 case DRM_MODE_DPMS_ON:
3171 case DRM_MODE_DPMS_STANDBY:
3172 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003173 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003174 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003175 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003176
Zhenyu Wang2c072452009-06-05 15:38:42 +08003177 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003178 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003179 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003180 break;
3181 }
3182}
3183
Daniel Vetter02e792f2009-09-15 22:57:34 +02003184static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3185{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003186 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003187 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003188 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003189
Chris Wilson23f09ce2010-08-12 13:53:37 +01003190 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003191 dev_priv->mm.interruptible = false;
3192 (void) intel_overlay_switch_off(intel_crtc->overlay);
3193 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003194 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003195 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003196
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003197 /* Let userspace switch the overlay on again. In most cases userspace
3198 * has to recompute where to put it anyway.
3199 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003200}
3201
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003202static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003203{
3204 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003205 struct drm_i915_private *dev_priv = dev->dev_private;
3206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3207 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003208 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003209
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003210 if (intel_crtc->active)
3211 return;
3212
3213 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003214 intel_update_watermarks(dev);
3215
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003216 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003217 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003218 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003219
3220 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003221 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003222
3223 /* Give the overlay scaler a chance to enable if it's on this pipe */
3224 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003225 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003226}
3227
3228static void i9xx_crtc_disable(struct drm_crtc *crtc)
3229{
3230 struct drm_device *dev = crtc->dev;
3231 struct drm_i915_private *dev_priv = dev->dev_private;
3232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3233 int pipe = intel_crtc->pipe;
3234 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003235
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003236 if (!intel_crtc->active)
3237 return;
3238
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003239 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003240 intel_crtc_wait_for_pending_flips(crtc);
3241 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003242 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003243 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003244
Chris Wilson973d04f2011-07-08 12:22:37 +01003245 if (dev_priv->cfb_plane == plane)
3246 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003247
Jesse Barnesb24e7172011-01-04 15:09:30 -08003248 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003249 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003250 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003251
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003252 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003253 intel_update_fbc(dev);
3254 intel_update_watermarks(dev);
3255 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003256}
3257
3258static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3259{
Jesse Barnes79e53942008-11-07 14:24:08 -08003260 /* XXX: When our outputs are all unaware of DPMS modes other than off
3261 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3262 */
3263 switch (mode) {
3264 case DRM_MODE_DPMS_ON:
3265 case DRM_MODE_DPMS_STANDBY:
3266 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003267 i9xx_crtc_enable(crtc);
3268 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003269 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003270 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003271 break;
3272 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003273}
3274
3275/**
3276 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003277 */
3278static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3279{
3280 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003281 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003282 struct drm_i915_master_private *master_priv;
3283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3284 int pipe = intel_crtc->pipe;
3285 bool enabled;
3286
Chris Wilson032d2a02010-09-06 16:17:22 +01003287 if (intel_crtc->dpms_mode == mode)
3288 return;
3289
Chris Wilsondebcadd2010-08-07 11:01:33 +01003290 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003291
Jesse Barnese70236a2009-09-21 10:42:27 -07003292 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003293
3294 if (!dev->primary->master)
3295 return;
3296
3297 master_priv = dev->primary->master->driver_priv;
3298 if (!master_priv->sarea_priv)
3299 return;
3300
3301 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3302
3303 switch (pipe) {
3304 case 0:
3305 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3306 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3307 break;
3308 case 1:
3309 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3310 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3311 break;
3312 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003313 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003314 break;
3315 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003316}
3317
Chris Wilsoncdd59982010-09-08 16:30:16 +01003318static void intel_crtc_disable(struct drm_crtc *crtc)
3319{
3320 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3321 struct drm_device *dev = crtc->dev;
3322
3323 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3324
3325 if (crtc->fb) {
3326 mutex_lock(&dev->struct_mutex);
3327 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3328 mutex_unlock(&dev->struct_mutex);
3329 }
3330}
3331
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003332/* Prepare for a mode set.
3333 *
3334 * Note we could be a lot smarter here. We need to figure out which outputs
3335 * will be enabled, which disabled (in short, how the config will changes)
3336 * and perform the minimum necessary steps to accomplish that, e.g. updating
3337 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3338 * panel fitting is in the proper state, etc.
3339 */
3340static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003341{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003342 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003343}
3344
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003345static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003346{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003347 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003348}
3349
3350static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3351{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003352 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003353}
3354
3355static void ironlake_crtc_commit(struct drm_crtc *crtc)
3356{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003357 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003358}
3359
Akshay Joshi0206e352011-08-16 15:34:10 -04003360void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003361{
3362 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3363 /* lvds has its own version of prepare see intel_lvds_prepare */
3364 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3365}
3366
Akshay Joshi0206e352011-08-16 15:34:10 -04003367void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003368{
3369 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003370 struct drm_device *dev = encoder->dev;
3371 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3372 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
3373
Jesse Barnes79e53942008-11-07 14:24:08 -08003374 /* lvds has its own version of commit see intel_lvds_commit */
3375 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003376
3377 if (HAS_PCH_CPT(dev))
3378 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003379}
3380
Chris Wilsonea5b2132010-08-04 13:50:23 +01003381void intel_encoder_destroy(struct drm_encoder *encoder)
3382{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003383 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003384
Chris Wilsonea5b2132010-08-04 13:50:23 +01003385 drm_encoder_cleanup(encoder);
3386 kfree(intel_encoder);
3387}
3388
Jesse Barnes79e53942008-11-07 14:24:08 -08003389static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3390 struct drm_display_mode *mode,
3391 struct drm_display_mode *adjusted_mode)
3392{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003393 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003394
Eric Anholtbad720f2009-10-22 16:11:14 -07003395 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003396 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003397 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3398 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003399 }
Chris Wilson89749352010-09-12 18:25:19 +01003400
3401 /* XXX some encoders set the crtcinfo, others don't.
3402 * Obviously we need some form of conflict resolution here...
3403 */
3404 if (adjusted_mode->crtc_htotal == 0)
3405 drm_mode_set_crtcinfo(adjusted_mode, 0);
3406
Jesse Barnes79e53942008-11-07 14:24:08 -08003407 return true;
3408}
3409
Jesse Barnese70236a2009-09-21 10:42:27 -07003410static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003411{
Jesse Barnese70236a2009-09-21 10:42:27 -07003412 return 400000;
3413}
Jesse Barnes79e53942008-11-07 14:24:08 -08003414
Jesse Barnese70236a2009-09-21 10:42:27 -07003415static int i915_get_display_clock_speed(struct drm_device *dev)
3416{
3417 return 333000;
3418}
Jesse Barnes79e53942008-11-07 14:24:08 -08003419
Jesse Barnese70236a2009-09-21 10:42:27 -07003420static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3421{
3422 return 200000;
3423}
Jesse Barnes79e53942008-11-07 14:24:08 -08003424
Jesse Barnese70236a2009-09-21 10:42:27 -07003425static int i915gm_get_display_clock_speed(struct drm_device *dev)
3426{
3427 u16 gcfgc = 0;
3428
3429 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3430
3431 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003432 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003433 else {
3434 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3435 case GC_DISPLAY_CLOCK_333_MHZ:
3436 return 333000;
3437 default:
3438 case GC_DISPLAY_CLOCK_190_200_MHZ:
3439 return 190000;
3440 }
3441 }
3442}
Jesse Barnes79e53942008-11-07 14:24:08 -08003443
Jesse Barnese70236a2009-09-21 10:42:27 -07003444static int i865_get_display_clock_speed(struct drm_device *dev)
3445{
3446 return 266000;
3447}
3448
3449static int i855_get_display_clock_speed(struct drm_device *dev)
3450{
3451 u16 hpllcc = 0;
3452 /* Assume that the hardware is in the high speed state. This
3453 * should be the default.
3454 */
3455 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3456 case GC_CLOCK_133_200:
3457 case GC_CLOCK_100_200:
3458 return 200000;
3459 case GC_CLOCK_166_250:
3460 return 250000;
3461 case GC_CLOCK_100_133:
3462 return 133000;
3463 }
3464
3465 /* Shouldn't happen */
3466 return 0;
3467}
3468
3469static int i830_get_display_clock_speed(struct drm_device *dev)
3470{
3471 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003472}
3473
Zhenyu Wang2c072452009-06-05 15:38:42 +08003474struct fdi_m_n {
3475 u32 tu;
3476 u32 gmch_m;
3477 u32 gmch_n;
3478 u32 link_m;
3479 u32 link_n;
3480};
3481
3482static void
3483fdi_reduce_ratio(u32 *num, u32 *den)
3484{
3485 while (*num > 0xffffff || *den > 0xffffff) {
3486 *num >>= 1;
3487 *den >>= 1;
3488 }
3489}
3490
Zhenyu Wang2c072452009-06-05 15:38:42 +08003491static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003492ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3493 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003494{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003495 m_n->tu = 64; /* default size */
3496
Chris Wilson22ed1112010-12-04 01:01:29 +00003497 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3498 m_n->gmch_m = bits_per_pixel * pixel_clock;
3499 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003500 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3501
Chris Wilson22ed1112010-12-04 01:01:29 +00003502 m_n->link_m = pixel_clock;
3503 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003504 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3505}
3506
3507
Shaohua Li7662c8b2009-06-26 11:23:55 +08003508struct intel_watermark_params {
3509 unsigned long fifo_size;
3510 unsigned long max_wm;
3511 unsigned long default_wm;
3512 unsigned long guard_size;
3513 unsigned long cacheline_size;
3514};
3515
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003516/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003517static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003518 PINEVIEW_DISPLAY_FIFO,
3519 PINEVIEW_MAX_WM,
3520 PINEVIEW_DFT_WM,
3521 PINEVIEW_GUARD_WM,
3522 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003523};
Chris Wilsond2102462011-01-24 17:43:27 +00003524static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003525 PINEVIEW_DISPLAY_FIFO,
3526 PINEVIEW_MAX_WM,
3527 PINEVIEW_DFT_HPLLOFF_WM,
3528 PINEVIEW_GUARD_WM,
3529 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003530};
Chris Wilsond2102462011-01-24 17:43:27 +00003531static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003532 PINEVIEW_CURSOR_FIFO,
3533 PINEVIEW_CURSOR_MAX_WM,
3534 PINEVIEW_CURSOR_DFT_WM,
3535 PINEVIEW_CURSOR_GUARD_WM,
3536 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003537};
Chris Wilsond2102462011-01-24 17:43:27 +00003538static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003539 PINEVIEW_CURSOR_FIFO,
3540 PINEVIEW_CURSOR_MAX_WM,
3541 PINEVIEW_CURSOR_DFT_WM,
3542 PINEVIEW_CURSOR_GUARD_WM,
3543 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003544};
Chris Wilsond2102462011-01-24 17:43:27 +00003545static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003546 G4X_FIFO_SIZE,
3547 G4X_MAX_WM,
3548 G4X_MAX_WM,
3549 2,
3550 G4X_FIFO_LINE_SIZE,
3551};
Chris Wilsond2102462011-01-24 17:43:27 +00003552static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003553 I965_CURSOR_FIFO,
3554 I965_CURSOR_MAX_WM,
3555 I965_CURSOR_DFT_WM,
3556 2,
3557 G4X_FIFO_LINE_SIZE,
3558};
Chris Wilsond2102462011-01-24 17:43:27 +00003559static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003560 I965_CURSOR_FIFO,
3561 I965_CURSOR_MAX_WM,
3562 I965_CURSOR_DFT_WM,
3563 2,
3564 I915_FIFO_LINE_SIZE,
3565};
Chris Wilsond2102462011-01-24 17:43:27 +00003566static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003567 I945_FIFO_SIZE,
3568 I915_MAX_WM,
3569 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003570 2,
3571 I915_FIFO_LINE_SIZE
3572};
Chris Wilsond2102462011-01-24 17:43:27 +00003573static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003574 I915_FIFO_SIZE,
3575 I915_MAX_WM,
3576 1,
3577 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003578 I915_FIFO_LINE_SIZE
3579};
Chris Wilsond2102462011-01-24 17:43:27 +00003580static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003581 I855GM_FIFO_SIZE,
3582 I915_MAX_WM,
3583 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003584 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003585 I830_FIFO_LINE_SIZE
3586};
Chris Wilsond2102462011-01-24 17:43:27 +00003587static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003588 I830_FIFO_SIZE,
3589 I915_MAX_WM,
3590 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003591 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003592 I830_FIFO_LINE_SIZE
3593};
3594
Chris Wilsond2102462011-01-24 17:43:27 +00003595static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003596 ILK_DISPLAY_FIFO,
3597 ILK_DISPLAY_MAXWM,
3598 ILK_DISPLAY_DFTWM,
3599 2,
3600 ILK_FIFO_LINE_SIZE
3601};
Chris Wilsond2102462011-01-24 17:43:27 +00003602static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003603 ILK_CURSOR_FIFO,
3604 ILK_CURSOR_MAXWM,
3605 ILK_CURSOR_DFTWM,
3606 2,
3607 ILK_FIFO_LINE_SIZE
3608};
Chris Wilsond2102462011-01-24 17:43:27 +00003609static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003610 ILK_DISPLAY_SR_FIFO,
3611 ILK_DISPLAY_MAX_SRWM,
3612 ILK_DISPLAY_DFT_SRWM,
3613 2,
3614 ILK_FIFO_LINE_SIZE
3615};
Chris Wilsond2102462011-01-24 17:43:27 +00003616static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003617 ILK_CURSOR_SR_FIFO,
3618 ILK_CURSOR_MAX_SRWM,
3619 ILK_CURSOR_DFT_SRWM,
3620 2,
3621 ILK_FIFO_LINE_SIZE
3622};
3623
Chris Wilsond2102462011-01-24 17:43:27 +00003624static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003625 SNB_DISPLAY_FIFO,
3626 SNB_DISPLAY_MAXWM,
3627 SNB_DISPLAY_DFTWM,
3628 2,
3629 SNB_FIFO_LINE_SIZE
3630};
Chris Wilsond2102462011-01-24 17:43:27 +00003631static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003632 SNB_CURSOR_FIFO,
3633 SNB_CURSOR_MAXWM,
3634 SNB_CURSOR_DFTWM,
3635 2,
3636 SNB_FIFO_LINE_SIZE
3637};
Chris Wilsond2102462011-01-24 17:43:27 +00003638static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003639 SNB_DISPLAY_SR_FIFO,
3640 SNB_DISPLAY_MAX_SRWM,
3641 SNB_DISPLAY_DFT_SRWM,
3642 2,
3643 SNB_FIFO_LINE_SIZE
3644};
Chris Wilsond2102462011-01-24 17:43:27 +00003645static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003646 SNB_CURSOR_SR_FIFO,
3647 SNB_CURSOR_MAX_SRWM,
3648 SNB_CURSOR_DFT_SRWM,
3649 2,
3650 SNB_FIFO_LINE_SIZE
3651};
3652
3653
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003654/**
3655 * intel_calculate_wm - calculate watermark level
3656 * @clock_in_khz: pixel clock
3657 * @wm: chip FIFO params
3658 * @pixel_size: display pixel size
3659 * @latency_ns: memory latency for the platform
3660 *
3661 * Calculate the watermark level (the level at which the display plane will
3662 * start fetching from memory again). Each chip has a different display
3663 * FIFO size and allocation, so the caller needs to figure that out and pass
3664 * in the correct intel_watermark_params structure.
3665 *
3666 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3667 * on the pixel size. When it reaches the watermark level, it'll start
3668 * fetching FIFO line sized based chunks from memory until the FIFO fills
3669 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3670 * will occur, and a display engine hang could result.
3671 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003672static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003673 const struct intel_watermark_params *wm,
3674 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003675 int pixel_size,
3676 unsigned long latency_ns)
3677{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003678 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003679
Jesse Barnesd6604672009-09-11 12:25:56 -07003680 /*
3681 * Note: we need to make sure we don't overflow for various clock &
3682 * latency values.
3683 * clocks go from a few thousand to several hundred thousand.
3684 * latency is usually a few thousand
3685 */
3686 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3687 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003688 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003689
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003690 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003691
Chris Wilsond2102462011-01-24 17:43:27 +00003692 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003693
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003694 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003695
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003696 /* Don't promote wm_size to unsigned... */
3697 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003698 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003699 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003700 wm_size = wm->default_wm;
3701 return wm_size;
3702}
3703
3704struct cxsr_latency {
3705 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003706 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003707 unsigned long fsb_freq;
3708 unsigned long mem_freq;
3709 unsigned long display_sr;
3710 unsigned long display_hpll_disable;
3711 unsigned long cursor_sr;
3712 unsigned long cursor_hpll_disable;
3713};
3714
Chris Wilson403c89f2010-08-04 15:25:31 +01003715static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003716 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3717 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3718 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3719 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3720 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003721
Li Peng95534262010-05-18 18:58:44 +08003722 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3723 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3724 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3725 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3726 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003727
Li Peng95534262010-05-18 18:58:44 +08003728 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3729 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3730 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3731 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3732 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003733
Li Peng95534262010-05-18 18:58:44 +08003734 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3735 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3736 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3737 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3738 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003739
Li Peng95534262010-05-18 18:58:44 +08003740 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3741 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3742 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3743 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3744 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003745
Li Peng95534262010-05-18 18:58:44 +08003746 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3747 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3748 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3749 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3750 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003751};
3752
Chris Wilson403c89f2010-08-04 15:25:31 +01003753static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3754 int is_ddr3,
3755 int fsb,
3756 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003757{
Chris Wilson403c89f2010-08-04 15:25:31 +01003758 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003759 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003760
3761 if (fsb == 0 || mem == 0)
3762 return NULL;
3763
3764 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3765 latency = &cxsr_latency_table[i];
3766 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003767 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303768 fsb == latency->fsb_freq && mem == latency->mem_freq)
3769 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003770 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303771
Zhao Yakui28c97732009-10-09 11:39:41 +08003772 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303773
3774 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003775}
3776
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003777static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003778{
3779 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003780
3781 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003782 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003783}
3784
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003785/*
3786 * Latency for FIFO fetches is dependent on several factors:
3787 * - memory configuration (speed, channels)
3788 * - chipset
3789 * - current MCH state
3790 * It can be fairly high in some situations, so here we assume a fairly
3791 * pessimal value. It's a tradeoff between extra memory fetches (if we
3792 * set this value too high, the FIFO will fetch frequently to stay full)
3793 * and power consumption (set it too low to save power and we might see
3794 * FIFO underruns and display "flicker").
3795 *
3796 * A value of 5us seems to be a good balance; safe for very low end
3797 * platforms but not overly aggressive on lower latency configs.
3798 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003799static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003800
Jesse Barnese70236a2009-09-21 10:42:27 -07003801static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003802{
3803 struct drm_i915_private *dev_priv = dev->dev_private;
3804 uint32_t dsparb = I915_READ(DSPARB);
3805 int size;
3806
Chris Wilson8de9b312010-07-19 19:59:52 +01003807 size = dsparb & 0x7f;
3808 if (plane)
3809 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003810
Zhao Yakui28c97732009-10-09 11:39:41 +08003811 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003812 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003813
3814 return size;
3815}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003816
Jesse Barnese70236a2009-09-21 10:42:27 -07003817static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3818{
3819 struct drm_i915_private *dev_priv = dev->dev_private;
3820 uint32_t dsparb = I915_READ(DSPARB);
3821 int size;
3822
Chris Wilson8de9b312010-07-19 19:59:52 +01003823 size = dsparb & 0x1ff;
3824 if (plane)
3825 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003826 size >>= 1; /* Convert to cachelines */
3827
Zhao Yakui28c97732009-10-09 11:39:41 +08003828 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003829 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003830
3831 return size;
3832}
3833
3834static int i845_get_fifo_size(struct drm_device *dev, int plane)
3835{
3836 struct drm_i915_private *dev_priv = dev->dev_private;
3837 uint32_t dsparb = I915_READ(DSPARB);
3838 int size;
3839
3840 size = dsparb & 0x7f;
3841 size >>= 2; /* Convert to cachelines */
3842
Zhao Yakui28c97732009-10-09 11:39:41 +08003843 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003844 plane ? "B" : "A",
3845 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003846
3847 return size;
3848}
3849
3850static int i830_get_fifo_size(struct drm_device *dev, int plane)
3851{
3852 struct drm_i915_private *dev_priv = dev->dev_private;
3853 uint32_t dsparb = I915_READ(DSPARB);
3854 int size;
3855
3856 size = dsparb & 0x7f;
3857 size >>= 1; /* Convert to cachelines */
3858
Zhao Yakui28c97732009-10-09 11:39:41 +08003859 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003860 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003861
3862 return size;
3863}
3864
Chris Wilsond2102462011-01-24 17:43:27 +00003865static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3866{
3867 struct drm_crtc *crtc, *enabled = NULL;
3868
3869 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3870 if (crtc->enabled && crtc->fb) {
3871 if (enabled)
3872 return NULL;
3873 enabled = crtc;
3874 }
3875 }
3876
3877 return enabled;
3878}
3879
3880static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003881{
3882 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003883 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003884 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003885 u32 reg;
3886 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003887
Chris Wilson403c89f2010-08-04 15:25:31 +01003888 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003889 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003890 if (!latency) {
3891 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3892 pineview_disable_cxsr(dev);
3893 return;
3894 }
3895
Chris Wilsond2102462011-01-24 17:43:27 +00003896 crtc = single_enabled_crtc(dev);
3897 if (crtc) {
3898 int clock = crtc->mode.clock;
3899 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003900
3901 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003902 wm = intel_calculate_wm(clock, &pineview_display_wm,
3903 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003904 pixel_size, latency->display_sr);
3905 reg = I915_READ(DSPFW1);
3906 reg &= ~DSPFW_SR_MASK;
3907 reg |= wm << DSPFW_SR_SHIFT;
3908 I915_WRITE(DSPFW1, reg);
3909 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3910
3911 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003912 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3913 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003914 pixel_size, latency->cursor_sr);
3915 reg = I915_READ(DSPFW3);
3916 reg &= ~DSPFW_CURSOR_SR_MASK;
3917 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3918 I915_WRITE(DSPFW3, reg);
3919
3920 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003921 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3922 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003923 pixel_size, latency->display_hpll_disable);
3924 reg = I915_READ(DSPFW3);
3925 reg &= ~DSPFW_HPLL_SR_MASK;
3926 reg |= wm & DSPFW_HPLL_SR_MASK;
3927 I915_WRITE(DSPFW3, reg);
3928
3929 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003930 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3931 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003932 pixel_size, latency->cursor_hpll_disable);
3933 reg = I915_READ(DSPFW3);
3934 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3935 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3936 I915_WRITE(DSPFW3, reg);
3937 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3938
3939 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003940 I915_WRITE(DSPFW3,
3941 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003942 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3943 } else {
3944 pineview_disable_cxsr(dev);
3945 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3946 }
3947}
3948
Chris Wilson417ae142011-01-19 15:04:42 +00003949static bool g4x_compute_wm0(struct drm_device *dev,
3950 int plane,
3951 const struct intel_watermark_params *display,
3952 int display_latency_ns,
3953 const struct intel_watermark_params *cursor,
3954 int cursor_latency_ns,
3955 int *plane_wm,
3956 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003957{
Chris Wilson417ae142011-01-19 15:04:42 +00003958 struct drm_crtc *crtc;
3959 int htotal, hdisplay, clock, pixel_size;
3960 int line_time_us, line_count;
3961 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003962
Chris Wilson417ae142011-01-19 15:04:42 +00003963 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003964 if (crtc->fb == NULL || !crtc->enabled) {
3965 *cursor_wm = cursor->guard_size;
3966 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003967 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003968 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003969
Chris Wilson417ae142011-01-19 15:04:42 +00003970 htotal = crtc->mode.htotal;
3971 hdisplay = crtc->mode.hdisplay;
3972 clock = crtc->mode.clock;
3973 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003974
Chris Wilson417ae142011-01-19 15:04:42 +00003975 /* Use the small buffer method to calculate plane watermark */
3976 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3977 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3978 if (tlb_miss > 0)
3979 entries += tlb_miss;
3980 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3981 *plane_wm = entries + display->guard_size;
3982 if (*plane_wm > (int)display->max_wm)
3983 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003984
Chris Wilson417ae142011-01-19 15:04:42 +00003985 /* Use the large buffer method to calculate cursor watermark */
3986 line_time_us = ((htotal * 1000) / clock);
3987 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3988 entries = line_count * 64 * pixel_size;
3989 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3990 if (tlb_miss > 0)
3991 entries += tlb_miss;
3992 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3993 *cursor_wm = entries + cursor->guard_size;
3994 if (*cursor_wm > (int)cursor->max_wm)
3995 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003996
Chris Wilson417ae142011-01-19 15:04:42 +00003997 return true;
3998}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003999
Chris Wilson417ae142011-01-19 15:04:42 +00004000/*
4001 * Check the wm result.
4002 *
4003 * If any calculated watermark values is larger than the maximum value that
4004 * can be programmed into the associated watermark register, that watermark
4005 * must be disabled.
4006 */
4007static bool g4x_check_srwm(struct drm_device *dev,
4008 int display_wm, int cursor_wm,
4009 const struct intel_watermark_params *display,
4010 const struct intel_watermark_params *cursor)
4011{
4012 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
4013 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09004014
Chris Wilson417ae142011-01-19 15:04:42 +00004015 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004016 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004017 display_wm, display->max_wm);
4018 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004019 }
4020
Chris Wilson417ae142011-01-19 15:04:42 +00004021 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004022 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004023 cursor_wm, cursor->max_wm);
4024 return false;
4025 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004026
Chris Wilson417ae142011-01-19 15:04:42 +00004027 if (!(display_wm || cursor_wm)) {
4028 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
4029 return false;
4030 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004031
Chris Wilson417ae142011-01-19 15:04:42 +00004032 return true;
4033}
4034
4035static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00004036 int plane,
4037 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004038 const struct intel_watermark_params *display,
4039 const struct intel_watermark_params *cursor,
4040 int *display_wm, int *cursor_wm)
4041{
Chris Wilsond2102462011-01-24 17:43:27 +00004042 struct drm_crtc *crtc;
4043 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00004044 unsigned long line_time_us;
4045 int line_count, line_size;
4046 int small, large;
4047 int entries;
4048
4049 if (!latency_ns) {
4050 *display_wm = *cursor_wm = 0;
4051 return false;
4052 }
4053
Chris Wilsond2102462011-01-24 17:43:27 +00004054 crtc = intel_get_crtc_for_plane(dev, plane);
4055 hdisplay = crtc->mode.hdisplay;
4056 htotal = crtc->mode.htotal;
4057 clock = crtc->mode.clock;
4058 pixel_size = crtc->fb->bits_per_pixel / 8;
4059
Chris Wilson417ae142011-01-19 15:04:42 +00004060 line_time_us = (htotal * 1000) / clock;
4061 line_count = (latency_ns / line_time_us + 1000) / 1000;
4062 line_size = hdisplay * pixel_size;
4063
4064 /* Use the minimum of the small and large buffer method for primary */
4065 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4066 large = line_count * line_size;
4067
4068 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4069 *display_wm = entries + display->guard_size;
4070
4071 /* calculate the self-refresh watermark for display cursor */
4072 entries = line_count * pixel_size * 64;
4073 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4074 *cursor_wm = entries + cursor->guard_size;
4075
4076 return g4x_check_srwm(dev,
4077 *display_wm, *cursor_wm,
4078 display, cursor);
4079}
4080
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00004081#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00004082
4083static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00004084{
4085 static const int sr_latency_ns = 12000;
4086 struct drm_i915_private *dev_priv = dev->dev_private;
4087 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004088 int plane_sr, cursor_sr;
4089 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00004090
4091 if (g4x_compute_wm0(dev, 0,
4092 &g4x_wm_info, latency_ns,
4093 &g4x_cursor_wm_info, latency_ns,
4094 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004095 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00004096
4097 if (g4x_compute_wm0(dev, 1,
4098 &g4x_wm_info, latency_ns,
4099 &g4x_cursor_wm_info, latency_ns,
4100 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004101 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00004102
4103 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00004104 if (single_plane_enabled(enabled) &&
4105 g4x_compute_srwm(dev, ffs(enabled) - 1,
4106 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004107 &g4x_wm_info,
4108 &g4x_cursor_wm_info,
4109 &plane_sr, &cursor_sr))
4110 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4111 else
4112 I915_WRITE(FW_BLC_SELF,
4113 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4114
Chris Wilson308977a2011-02-02 10:41:20 +00004115 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4116 planea_wm, cursora_wm,
4117 planeb_wm, cursorb_wm,
4118 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00004119
4120 I915_WRITE(DSPFW1,
4121 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004122 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00004123 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4124 planea_wm);
4125 I915_WRITE(DSPFW2,
4126 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004127 (cursora_wm << DSPFW_CURSORA_SHIFT));
4128 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00004129 I915_WRITE(DSPFW3,
4130 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004131 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004132}
4133
Chris Wilsond2102462011-01-24 17:43:27 +00004134static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004135{
4136 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004137 struct drm_crtc *crtc;
4138 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004139 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004140
Jesse Barnes1dc75462009-10-19 10:08:17 +09004141 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004142 crtc = single_enabled_crtc(dev);
4143 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09004144 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004145 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00004146 int clock = crtc->mode.clock;
4147 int htotal = crtc->mode.htotal;
4148 int hdisplay = crtc->mode.hdisplay;
4149 int pixel_size = crtc->fb->bits_per_pixel / 8;
4150 unsigned long line_time_us;
4151 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004152
Chris Wilsond2102462011-01-24 17:43:27 +00004153 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004154
4155 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004156 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4157 pixel_size * hdisplay;
4158 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00004159 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004160 if (srwm < 0)
4161 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08004162 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00004163 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
4164 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004165
Chris Wilsond2102462011-01-24 17:43:27 +00004166 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01004167 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00004168 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01004169 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004170 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00004171 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004172
4173 if (cursor_sr > i965_cursor_wm_info.max_wm)
4174 cursor_sr = i965_cursor_wm_info.max_wm;
4175
4176 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
4177 "cursor %d\n", srwm, cursor_sr);
4178
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004179 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004180 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05304181 } else {
4182 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004183 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004184 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
4185 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004186 }
4187
4188 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4189 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004190
4191 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004192 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4193 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004194 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004195 /* update cursor SR watermark */
4196 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004197}
4198
Chris Wilsond2102462011-01-24 17:43:27 +00004199static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004200{
4201 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004202 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004203 uint32_t fwater_lo;
4204 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004205 int cwm, srwm = 1;
4206 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004207 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004208 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004209
Chris Wilson72557b42011-01-31 10:29:55 +00004210 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004211 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004212 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004213 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004214 else
Chris Wilsond2102462011-01-24 17:43:27 +00004215 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004216
Chris Wilsond2102462011-01-24 17:43:27 +00004217 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4218 crtc = intel_get_crtc_for_plane(dev, 0);
4219 if (crtc->enabled && crtc->fb) {
4220 planea_wm = intel_calculate_wm(crtc->mode.clock,
4221 wm_info, fifo_size,
4222 crtc->fb->bits_per_pixel / 8,
4223 latency_ns);
4224 enabled = crtc;
4225 } else
4226 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004227
Chris Wilsond2102462011-01-24 17:43:27 +00004228 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4229 crtc = intel_get_crtc_for_plane(dev, 1);
4230 if (crtc->enabled && crtc->fb) {
4231 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4232 wm_info, fifo_size,
4233 crtc->fb->bits_per_pixel / 8,
4234 latency_ns);
4235 if (enabled == NULL)
4236 enabled = crtc;
4237 else
4238 enabled = NULL;
4239 } else
4240 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004241
Zhao Yakui28c97732009-10-09 11:39:41 +08004242 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004243
4244 /*
4245 * Overlay gets an aggressive default since video jitter is bad.
4246 */
4247 cwm = 2;
4248
Alexander Lam18b21902011-01-03 13:28:56 -05004249 /* Play safe and disable self-refresh before adjusting watermarks. */
4250 if (IS_I945G(dev) || IS_I945GM(dev))
4251 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4252 else if (IS_I915GM(dev))
4253 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4254
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004255 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004256 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004257 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004258 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004259 int clock = enabled->mode.clock;
4260 int htotal = enabled->mode.htotal;
4261 int hdisplay = enabled->mode.hdisplay;
4262 int pixel_size = enabled->fb->bits_per_pixel / 8;
4263 unsigned long line_time_us;
4264 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004265
Chris Wilsond2102462011-01-24 17:43:27 +00004266 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004267
4268 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004269 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4270 pixel_size * hdisplay;
4271 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4272 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4273 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004274 if (srwm < 0)
4275 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004276
4277 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004278 I915_WRITE(FW_BLC_SELF,
4279 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4280 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004281 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004282 }
4283
Zhao Yakui28c97732009-10-09 11:39:41 +08004284 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004285 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004286
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004287 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4288 fwater_hi = (cwm & 0x1f);
4289
4290 /* Set request length to 8 cachelines per fetch */
4291 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4292 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004293
4294 I915_WRITE(FW_BLC, fwater_lo);
4295 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004296
Chris Wilsond2102462011-01-24 17:43:27 +00004297 if (HAS_FW_BLC(dev)) {
4298 if (enabled) {
4299 if (IS_I945G(dev) || IS_I945GM(dev))
4300 I915_WRITE(FW_BLC_SELF,
4301 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4302 else if (IS_I915GM(dev))
4303 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4304 DRM_DEBUG_KMS("memory self refresh enabled\n");
4305 } else
4306 DRM_DEBUG_KMS("memory self refresh disabled\n");
4307 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004308}
4309
Chris Wilsond2102462011-01-24 17:43:27 +00004310static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004311{
4312 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004313 struct drm_crtc *crtc;
4314 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004315 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004316
Chris Wilsond2102462011-01-24 17:43:27 +00004317 crtc = single_enabled_crtc(dev);
4318 if (crtc == NULL)
4319 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004320
Chris Wilsond2102462011-01-24 17:43:27 +00004321 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4322 dev_priv->display.get_fifo_size(dev, 0),
4323 crtc->fb->bits_per_pixel / 8,
4324 latency_ns);
4325 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004326 fwater_lo |= (3<<8) | planea_wm;
4327
Zhao Yakui28c97732009-10-09 11:39:41 +08004328 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004329
4330 I915_WRITE(FW_BLC, fwater_lo);
4331}
4332
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004333#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004334#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004335
Jesse Barnesb79d4992010-12-21 13:10:23 -08004336/*
4337 * Check the wm result.
4338 *
4339 * If any calculated watermark values is larger than the maximum value that
4340 * can be programmed into the associated watermark register, that watermark
4341 * must be disabled.
4342 */
4343static bool ironlake_check_srwm(struct drm_device *dev, int level,
4344 int fbc_wm, int display_wm, int cursor_wm,
4345 const struct intel_watermark_params *display,
4346 const struct intel_watermark_params *cursor)
4347{
4348 struct drm_i915_private *dev_priv = dev->dev_private;
4349
4350 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4351 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4352
4353 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4354 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4355 fbc_wm, SNB_FBC_MAX_SRWM, level);
4356
4357 /* fbc has it's own way to disable FBC WM */
4358 I915_WRITE(DISP_ARB_CTL,
4359 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4360 return false;
4361 }
4362
4363 if (display_wm > display->max_wm) {
4364 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4365 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4366 return false;
4367 }
4368
4369 if (cursor_wm > cursor->max_wm) {
4370 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4371 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4372 return false;
4373 }
4374
4375 if (!(fbc_wm || display_wm || cursor_wm)) {
4376 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4377 return false;
4378 }
4379
4380 return true;
4381}
4382
4383/*
4384 * Compute watermark values of WM[1-3],
4385 */
Chris Wilsond2102462011-01-24 17:43:27 +00004386static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4387 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004388 const struct intel_watermark_params *display,
4389 const struct intel_watermark_params *cursor,
4390 int *fbc_wm, int *display_wm, int *cursor_wm)
4391{
Chris Wilsond2102462011-01-24 17:43:27 +00004392 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004393 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004394 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004395 int line_count, line_size;
4396 int small, large;
4397 int entries;
4398
4399 if (!latency_ns) {
4400 *fbc_wm = *display_wm = *cursor_wm = 0;
4401 return false;
4402 }
4403
Chris Wilsond2102462011-01-24 17:43:27 +00004404 crtc = intel_get_crtc_for_plane(dev, plane);
4405 hdisplay = crtc->mode.hdisplay;
4406 htotal = crtc->mode.htotal;
4407 clock = crtc->mode.clock;
4408 pixel_size = crtc->fb->bits_per_pixel / 8;
4409
Jesse Barnesb79d4992010-12-21 13:10:23 -08004410 line_time_us = (htotal * 1000) / clock;
4411 line_count = (latency_ns / line_time_us + 1000) / 1000;
4412 line_size = hdisplay * pixel_size;
4413
4414 /* Use the minimum of the small and large buffer method for primary */
4415 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4416 large = line_count * line_size;
4417
4418 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4419 *display_wm = entries + display->guard_size;
4420
4421 /*
4422 * Spec says:
4423 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4424 */
4425 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4426
4427 /* calculate the self-refresh watermark for display cursor */
4428 entries = line_count * pixel_size * 64;
4429 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4430 *cursor_wm = entries + cursor->guard_size;
4431
4432 return ironlake_check_srwm(dev, level,
4433 *fbc_wm, *display_wm, *cursor_wm,
4434 display, cursor);
4435}
4436
Chris Wilsond2102462011-01-24 17:43:27 +00004437static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004438{
4439 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004440 int fbc_wm, plane_wm, cursor_wm;
4441 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004442
Chris Wilson4ed765f2010-09-11 10:46:47 +01004443 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004444 if (g4x_compute_wm0(dev, 0,
4445 &ironlake_display_wm_info,
4446 ILK_LP0_PLANE_LATENCY,
4447 &ironlake_cursor_wm_info,
4448 ILK_LP0_CURSOR_LATENCY,
4449 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004450 I915_WRITE(WM0_PIPEA_ILK,
4451 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4452 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4453 " plane %d, " "cursor: %d\n",
4454 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004455 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004456 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004457
Chris Wilson9f405102011-05-12 22:17:14 +01004458 if (g4x_compute_wm0(dev, 1,
4459 &ironlake_display_wm_info,
4460 ILK_LP0_PLANE_LATENCY,
4461 &ironlake_cursor_wm_info,
4462 ILK_LP0_CURSOR_LATENCY,
4463 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004464 I915_WRITE(WM0_PIPEB_ILK,
4465 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4466 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4467 " plane %d, cursor: %d\n",
4468 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004469 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004470 }
4471
4472 /*
4473 * Calculate and update the self-refresh watermark only when one
4474 * display plane is used.
4475 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004476 I915_WRITE(WM3_LP_ILK, 0);
4477 I915_WRITE(WM2_LP_ILK, 0);
4478 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004479
Chris Wilsond2102462011-01-24 17:43:27 +00004480 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004481 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004482 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004483
Jesse Barnesb79d4992010-12-21 13:10:23 -08004484 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004485 if (!ironlake_compute_srwm(dev, 1, enabled,
4486 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004487 &ironlake_display_srwm_info,
4488 &ironlake_cursor_srwm_info,
4489 &fbc_wm, &plane_wm, &cursor_wm))
4490 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004491
Jesse Barnesb79d4992010-12-21 13:10:23 -08004492 I915_WRITE(WM1_LP_ILK,
4493 WM1_LP_SR_EN |
4494 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4495 (fbc_wm << WM1_LP_FBC_SHIFT) |
4496 (plane_wm << WM1_LP_SR_SHIFT) |
4497 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004498
Jesse Barnesb79d4992010-12-21 13:10:23 -08004499 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004500 if (!ironlake_compute_srwm(dev, 2, enabled,
4501 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004502 &ironlake_display_srwm_info,
4503 &ironlake_cursor_srwm_info,
4504 &fbc_wm, &plane_wm, &cursor_wm))
4505 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004506
Jesse Barnesb79d4992010-12-21 13:10:23 -08004507 I915_WRITE(WM2_LP_ILK,
4508 WM2_LP_EN |
4509 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4510 (fbc_wm << WM1_LP_FBC_SHIFT) |
4511 (plane_wm << WM1_LP_SR_SHIFT) |
4512 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004513
4514 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004515 * WM3 is unsupported on ILK, probably because we don't have latency
4516 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004517 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004518}
4519
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004520void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004521{
4522 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004523 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004524 int fbc_wm, plane_wm, cursor_wm;
4525 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004526
4527 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004528 if (g4x_compute_wm0(dev, 0,
4529 &sandybridge_display_wm_info, latency,
4530 &sandybridge_cursor_wm_info, latency,
4531 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004532 I915_WRITE(WM0_PIPEA_ILK,
4533 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4534 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4535 " plane %d, " "cursor: %d\n",
4536 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004537 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004538 }
4539
Chris Wilson9f405102011-05-12 22:17:14 +01004540 if (g4x_compute_wm0(dev, 1,
4541 &sandybridge_display_wm_info, latency,
4542 &sandybridge_cursor_wm_info, latency,
4543 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004544 I915_WRITE(WM0_PIPEB_ILK,
4545 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4546 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4547 " plane %d, cursor: %d\n",
4548 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004549 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004550 }
4551
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004552 /* IVB has 3 pipes */
4553 if (IS_IVYBRIDGE(dev) &&
4554 g4x_compute_wm0(dev, 2,
4555 &sandybridge_display_wm_info, latency,
4556 &sandybridge_cursor_wm_info, latency,
4557 &plane_wm, &cursor_wm)) {
4558 I915_WRITE(WM0_PIPEC_IVB,
4559 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4560 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
4561 " plane %d, cursor: %d\n",
4562 plane_wm, cursor_wm);
4563 enabled |= 3;
4564 }
4565
Yuanhan Liu13982612010-12-15 15:42:31 +08004566 /*
4567 * Calculate and update the self-refresh watermark only when one
4568 * display plane is used.
4569 *
4570 * SNB support 3 levels of watermark.
4571 *
4572 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4573 * and disabled in the descending order
4574 *
4575 */
4576 I915_WRITE(WM3_LP_ILK, 0);
4577 I915_WRITE(WM2_LP_ILK, 0);
4578 I915_WRITE(WM1_LP_ILK, 0);
4579
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004580 if (!single_plane_enabled(enabled) ||
4581 dev_priv->sprite_scaling_enabled)
Yuanhan Liu13982612010-12-15 15:42:31 +08004582 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004583 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004584
4585 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004586 if (!ironlake_compute_srwm(dev, 1, enabled,
4587 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004588 &sandybridge_display_srwm_info,
4589 &sandybridge_cursor_srwm_info,
4590 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004591 return;
4592
4593 I915_WRITE(WM1_LP_ILK,
4594 WM1_LP_SR_EN |
4595 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4596 (fbc_wm << WM1_LP_FBC_SHIFT) |
4597 (plane_wm << WM1_LP_SR_SHIFT) |
4598 cursor_wm);
4599
4600 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004601 if (!ironlake_compute_srwm(dev, 2, enabled,
4602 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004603 &sandybridge_display_srwm_info,
4604 &sandybridge_cursor_srwm_info,
4605 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004606 return;
4607
4608 I915_WRITE(WM2_LP_ILK,
4609 WM2_LP_EN |
4610 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4611 (fbc_wm << WM1_LP_FBC_SHIFT) |
4612 (plane_wm << WM1_LP_SR_SHIFT) |
4613 cursor_wm);
4614
4615 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004616 if (!ironlake_compute_srwm(dev, 3, enabled,
4617 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004618 &sandybridge_display_srwm_info,
4619 &sandybridge_cursor_srwm_info,
4620 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004621 return;
4622
4623 I915_WRITE(WM3_LP_ILK,
4624 WM3_LP_EN |
4625 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4626 (fbc_wm << WM1_LP_FBC_SHIFT) |
4627 (plane_wm << WM1_LP_SR_SHIFT) |
4628 cursor_wm);
4629}
4630
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004631static bool
4632sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
4633 uint32_t sprite_width, int pixel_size,
4634 const struct intel_watermark_params *display,
4635 int display_latency_ns, int *sprite_wm)
4636{
4637 struct drm_crtc *crtc;
4638 int clock;
4639 int entries, tlb_miss;
4640
4641 crtc = intel_get_crtc_for_plane(dev, plane);
4642 if (crtc->fb == NULL || !crtc->enabled) {
4643 *sprite_wm = display->guard_size;
4644 return false;
4645 }
4646
4647 clock = crtc->mode.clock;
4648
4649 /* Use the small buffer method to calculate the sprite watermark */
4650 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4651 tlb_miss = display->fifo_size*display->cacheline_size -
4652 sprite_width * 8;
4653 if (tlb_miss > 0)
4654 entries += tlb_miss;
4655 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4656 *sprite_wm = entries + display->guard_size;
4657 if (*sprite_wm > (int)display->max_wm)
4658 *sprite_wm = display->max_wm;
4659
4660 return true;
4661}
4662
4663static bool
4664sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
4665 uint32_t sprite_width, int pixel_size,
4666 const struct intel_watermark_params *display,
4667 int latency_ns, int *sprite_wm)
4668{
4669 struct drm_crtc *crtc;
4670 unsigned long line_time_us;
4671 int clock;
4672 int line_count, line_size;
4673 int small, large;
4674 int entries;
4675
4676 if (!latency_ns) {
4677 *sprite_wm = 0;
4678 return false;
4679 }
4680
4681 crtc = intel_get_crtc_for_plane(dev, plane);
4682 clock = crtc->mode.clock;
Hai Lan4e9bb472012-02-15 19:07:02 +08004683 if (!clock) {
4684 *sprite_wm = 0;
4685 return false;
4686 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004687
4688 line_time_us = (sprite_width * 1000) / clock;
Hai Lan4e9bb472012-02-15 19:07:02 +08004689 if (!line_time_us) {
4690 *sprite_wm = 0;
4691 return false;
4692 }
4693
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004694 line_count = (latency_ns / line_time_us + 1000) / 1000;
4695 line_size = sprite_width * pixel_size;
4696
4697 /* Use the minimum of the small and large buffer method for primary */
4698 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4699 large = line_count * line_size;
4700
4701 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4702 *sprite_wm = entries + display->guard_size;
4703
4704 return *sprite_wm > 0x3ff ? false : true;
4705}
4706
4707static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
4708 uint32_t sprite_width, int pixel_size)
4709{
4710 struct drm_i915_private *dev_priv = dev->dev_private;
4711 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
4712 int sprite_wm, reg;
4713 int ret;
4714
4715 switch (pipe) {
4716 case 0:
4717 reg = WM0_PIPEA_ILK;
4718 break;
4719 case 1:
4720 reg = WM0_PIPEB_ILK;
4721 break;
4722 case 2:
4723 reg = WM0_PIPEC_IVB;
4724 break;
4725 default:
4726 return; /* bad pipe */
4727 }
4728
4729 ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
4730 &sandybridge_display_wm_info,
4731 latency, &sprite_wm);
4732 if (!ret) {
4733 DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
4734 pipe);
4735 return;
4736 }
4737
4738 I915_WRITE(reg, I915_READ(reg) | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
4739 DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);
4740
4741
4742 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4743 pixel_size,
4744 &sandybridge_display_srwm_info,
4745 SNB_READ_WM1_LATENCY() * 500,
4746 &sprite_wm);
4747 if (!ret) {
4748 DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
4749 pipe);
4750 return;
4751 }
4752 I915_WRITE(WM1S_LP_ILK, sprite_wm);
4753
4754 /* Only IVB has two more LP watermarks for sprite */
4755 if (!IS_IVYBRIDGE(dev))
4756 return;
4757
4758 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4759 pixel_size,
4760 &sandybridge_display_srwm_info,
4761 SNB_READ_WM2_LATENCY() * 500,
4762 &sprite_wm);
4763 if (!ret) {
4764 DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
4765 pipe);
4766 return;
4767 }
4768 I915_WRITE(WM2S_LP_IVB, sprite_wm);
4769
4770 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4771 pixel_size,
4772 &sandybridge_display_srwm_info,
4773 SNB_READ_WM3_LATENCY() * 500,
4774 &sprite_wm);
4775 if (!ret) {
4776 DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
4777 pipe);
4778 return;
4779 }
4780 I915_WRITE(WM3S_LP_IVB, sprite_wm);
4781}
4782
Shaohua Li7662c8b2009-06-26 11:23:55 +08004783/**
4784 * intel_update_watermarks - update FIFO watermark values based on current modes
4785 *
4786 * Calculate watermark values for the various WM regs based on current mode
4787 * and plane configuration.
4788 *
4789 * There are several cases to deal with here:
4790 * - normal (i.e. non-self-refresh)
4791 * - self-refresh (SR) mode
4792 * - lines are large relative to FIFO size (buffer can hold up to 2)
4793 * - lines are small relative to FIFO size (buffer can hold more than 2
4794 * lines), so need to account for TLB latency
4795 *
4796 * The normal calculation is:
4797 * watermark = dotclock * bytes per pixel * latency
4798 * where latency is platform & configuration dependent (we assume pessimal
4799 * values here).
4800 *
4801 * The SR calculation is:
4802 * watermark = (trunc(latency/line time)+1) * surface width *
4803 * bytes per pixel
4804 * where
4805 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004806 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004807 * and latency is assumed to be high, as above.
4808 *
4809 * The final value programmed to the register should always be rounded up,
4810 * and include an extra 2 entries to account for clock crossings.
4811 *
4812 * We don't use the sprite, so we can ignore that. And on Crestline we have
4813 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004814 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004815static void intel_update_watermarks(struct drm_device *dev)
4816{
Jesse Barnese70236a2009-09-21 10:42:27 -07004817 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004818
Chris Wilsond2102462011-01-24 17:43:27 +00004819 if (dev_priv->display.update_wm)
4820 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004821}
4822
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004823void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
4824 uint32_t sprite_width, int pixel_size)
4825{
4826 struct drm_i915_private *dev_priv = dev->dev_private;
4827
4828 if (dev_priv->display.update_sprite_wm)
4829 dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
4830 pixel_size);
4831}
4832
Chris Wilsona7615032011-01-12 17:04:08 +00004833static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4834{
Keith Packard72bbe582011-09-26 16:09:45 -07004835 if (i915_panel_use_ssc >= 0)
4836 return i915_panel_use_ssc != 0;
4837 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004838 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004839}
4840
Jesse Barnes5a354202011-06-24 12:19:22 -07004841/**
4842 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4843 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004844 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004845 *
4846 * A pipe may be connected to one or more outputs. Based on the depth of the
4847 * attached framebuffer, choose a good color depth to use on the pipe.
4848 *
4849 * If possible, match the pipe depth to the fb depth. In some cases, this
4850 * isn't ideal, because the connected output supports a lesser or restricted
4851 * set of depths. Resolve that here:
4852 * LVDS typically supports only 6bpc, so clamp down in that case
4853 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4854 * Displays may support a restricted set as well, check EDID and clamp as
4855 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004856 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004857 *
4858 * RETURNS:
4859 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4860 * true if they don't match).
4861 */
4862static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004863 unsigned int *pipe_bpp,
4864 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004865{
4866 struct drm_device *dev = crtc->dev;
4867 struct drm_i915_private *dev_priv = dev->dev_private;
4868 struct drm_encoder *encoder;
4869 struct drm_connector *connector;
4870 unsigned int display_bpc = UINT_MAX, bpc;
4871
4872 /* Walk the encoders & connectors on this crtc, get min bpc */
4873 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4874 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4875
4876 if (encoder->crtc != crtc)
4877 continue;
4878
4879 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4880 unsigned int lvds_bpc;
4881
4882 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4883 LVDS_A3_POWER_UP)
4884 lvds_bpc = 8;
4885 else
4886 lvds_bpc = 6;
4887
4888 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004889 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004890 display_bpc = lvds_bpc;
4891 }
4892 continue;
4893 }
4894
4895 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4896 /* Use VBT settings if we have an eDP panel */
4897 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4898
4899 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004900 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004901 display_bpc = edp_bpc;
4902 }
4903 continue;
4904 }
4905
4906 /* Not one of the known troublemakers, check the EDID */
4907 list_for_each_entry(connector, &dev->mode_config.connector_list,
4908 head) {
4909 if (connector->encoder != encoder)
4910 continue;
4911
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004912 /* Don't use an invalid EDID bpc value */
4913 if (connector->display_info.bpc &&
4914 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004915 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004916 display_bpc = connector->display_info.bpc;
4917 }
4918 }
4919
4920 /*
4921 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4922 * through, clamp it down. (Note: >12bpc will be caught below.)
4923 */
4924 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4925 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004926 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004927 display_bpc = 12;
4928 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004929 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004930 display_bpc = 8;
4931 }
4932 }
4933 }
4934
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004935 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4936 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4937 display_bpc = 6;
4938 }
4939
Jesse Barnes5a354202011-06-24 12:19:22 -07004940 /*
4941 * We could just drive the pipe at the highest bpc all the time and
4942 * enable dithering as needed, but that costs bandwidth. So choose
4943 * the minimum value that expresses the full color range of the fb but
4944 * also stays within the max display bpc discovered above.
4945 */
4946
4947 switch (crtc->fb->depth) {
4948 case 8:
4949 bpc = 8; /* since we go through a colormap */
4950 break;
4951 case 15:
4952 case 16:
4953 bpc = 6; /* min is 18bpp */
4954 break;
4955 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004956 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004957 break;
4958 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004959 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004960 break;
4961 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004962 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004963 break;
4964 default:
4965 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4966 bpc = min((unsigned int)8, display_bpc);
4967 break;
4968 }
4969
Keith Packard578393c2011-09-05 11:53:21 -07004970 display_bpc = min(display_bpc, bpc);
4971
Adam Jackson82820492011-10-10 16:33:34 -04004972 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4973 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004974
Keith Packard578393c2011-09-05 11:53:21 -07004975 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004976
4977 return display_bpc != bpc;
4978}
4979
Eric Anholtf5640482011-03-30 13:01:02 -07004980static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4981 struct drm_display_mode *mode,
4982 struct drm_display_mode *adjusted_mode,
4983 int x, int y,
4984 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004985{
4986 struct drm_device *dev = crtc->dev;
4987 struct drm_i915_private *dev_priv = dev->dev_private;
4988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4989 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004990 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004991 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004992 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004993 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004994 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004995 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004996 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004997 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004998 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004999 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07005000 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005001 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005002
Chris Wilson5eddb702010-09-11 13:48:45 +01005003 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5004 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08005005 continue;
5006
Chris Wilson5eddb702010-09-11 13:48:45 +01005007 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005008 case INTEL_OUTPUT_LVDS:
5009 is_lvds = true;
5010 break;
5011 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08005012 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08005013 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01005014 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08005015 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005016 break;
5017 case INTEL_OUTPUT_DVO:
5018 is_dvo = true;
5019 break;
5020 case INTEL_OUTPUT_TVOUT:
5021 is_tv = true;
5022 break;
5023 case INTEL_OUTPUT_ANALOG:
5024 is_crt = true;
5025 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005026 case INTEL_OUTPUT_DISPLAYPORT:
5027 is_dp = true;
5028 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005029 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005030
Eric Anholtc751ce42010-03-25 11:48:48 -07005031 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005032 }
5033
Chris Wilsona7615032011-01-12 17:04:08 +00005034 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005035 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08005036 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01005037 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005038 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005039 refclk = 96000;
5040 } else {
5041 refclk = 48000;
5042 }
5043
Ma Lingd4906092009-03-18 20:13:27 +08005044 /*
5045 * Returns a set of divisors for the desired target clock with the given
5046 * refclk, or FALSE. The returned values represent the clock equation:
5047 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5048 */
Chris Wilson1b894b52010-12-14 20:04:54 +00005049 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08005050 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005051 if (!ok) {
5052 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf5640482011-03-30 13:01:02 -07005053 return -EINVAL;
5054 }
5055
5056 /* Ensure that the cursor is valid for the new mode before changing... */
5057 intel_crtc_update_cursor(crtc, true);
5058
5059 if (is_lvds && dev_priv->lvds_downclock_avail) {
5060 has_reduced_clock = limit->find_pll(limit, crtc,
5061 dev_priv->lvds_downclock,
5062 refclk,
5063 &reduced_clock);
5064 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
5065 /*
5066 * If the different P is found, it means that we can't
5067 * switch the display clock by using the FP0/FP1.
5068 * In such case we will disable the LVDS downclock
5069 * feature.
5070 */
5071 DRM_DEBUG_KMS("Different P is found for "
5072 "LVDS clock/downclock\n");
5073 has_reduced_clock = 0;
5074 }
5075 }
5076 /* SDVO TV has fixed PLL values depend on its clock range,
5077 this mirrors vbios setting. */
5078 if (is_sdvo && is_tv) {
5079 if (adjusted_mode->clock >= 100000
5080 && adjusted_mode->clock < 140500) {
5081 clock.p1 = 2;
5082 clock.p2 = 10;
5083 clock.n = 3;
5084 clock.m1 = 16;
5085 clock.m2 = 8;
5086 } else if (adjusted_mode->clock >= 140500
5087 && adjusted_mode->clock <= 200000) {
5088 clock.p1 = 1;
5089 clock.p2 = 10;
5090 clock.n = 6;
5091 clock.m1 = 12;
5092 clock.m2 = 8;
5093 }
5094 }
5095
Eric Anholtf5640482011-03-30 13:01:02 -07005096 if (IS_PINEVIEW(dev)) {
5097 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
5098 if (has_reduced_clock)
5099 fp2 = (1 << reduced_clock.n) << 16 |
5100 reduced_clock.m1 << 8 | reduced_clock.m2;
5101 } else {
5102 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5103 if (has_reduced_clock)
5104 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5105 reduced_clock.m2;
5106 }
5107
Eric Anholt929c77f2011-03-30 13:01:04 -07005108 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf5640482011-03-30 13:01:02 -07005109
5110 if (!IS_GEN2(dev)) {
5111 if (is_lvds)
5112 dpll |= DPLLB_MODE_LVDS;
5113 else
5114 dpll |= DPLLB_MODE_DAC_SERIAL;
5115 if (is_sdvo) {
5116 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5117 if (pixel_multiplier > 1) {
5118 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
5119 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf5640482011-03-30 13:01:02 -07005120 }
5121 dpll |= DPLL_DVO_HIGH_SPEED;
5122 }
Eric Anholt929c77f2011-03-30 13:01:04 -07005123 if (is_dp)
Eric Anholtf5640482011-03-30 13:01:02 -07005124 dpll |= DPLL_DVO_HIGH_SPEED;
5125
5126 /* compute bitmask from p1 value */
5127 if (IS_PINEVIEW(dev))
5128 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5129 else {
5130 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf5640482011-03-30 13:01:02 -07005131 if (IS_G4X(dev) && has_reduced_clock)
5132 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5133 }
5134 switch (clock.p2) {
5135 case 5:
5136 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5137 break;
5138 case 7:
5139 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5140 break;
5141 case 10:
5142 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5143 break;
5144 case 14:
5145 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5146 break;
5147 }
Eric Anholt929c77f2011-03-30 13:01:04 -07005148 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf5640482011-03-30 13:01:02 -07005149 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5150 } else {
5151 if (is_lvds) {
5152 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5153 } else {
5154 if (clock.p1 == 2)
5155 dpll |= PLL_P1_DIVIDE_BY_TWO;
5156 else
5157 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5158 if (clock.p2 == 4)
5159 dpll |= PLL_P2_DIVIDE_BY_4;
5160 }
5161 }
5162
5163 if (is_sdvo && is_tv)
5164 dpll |= PLL_REF_INPUT_TVCLKINBC;
5165 else if (is_tv)
5166 /* XXX: just matching BIOS for now */
5167 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5168 dpll |= 3;
5169 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5170 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5171 else
5172 dpll |= PLL_REF_INPUT_DREFCLK;
5173
5174 /* setup pipeconf */
5175 pipeconf = I915_READ(PIPECONF(pipe));
5176
5177 /* Set up the display plane register */
5178 dspcntr = DISPPLANE_GAMMA_ENABLE;
5179
5180 /* Ironlake's plane is forced to pipe, bit 24 is to
5181 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07005182 if (pipe == 0)
5183 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5184 else
5185 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf5640482011-03-30 13:01:02 -07005186
5187 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
5188 /* Enable pixel doubling when the dot clock is > 90% of the (display)
5189 * core speed.
5190 *
5191 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
5192 * pipe == 0 check?
5193 */
5194 if (mode->clock >
5195 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5196 pipeconf |= PIPECONF_DOUBLE_WIDE;
5197 else
5198 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
5199 }
5200
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005201 /* default to 8bpc */
5202 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
5203 if (is_dp) {
5204 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
5205 pipeconf |= PIPECONF_BPP_6 |
5206 PIPECONF_DITHER_EN |
5207 PIPECONF_DITHER_TYPE_SP;
5208 }
5209 }
5210
Eric Anholt929c77f2011-03-30 13:01:04 -07005211 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf5640482011-03-30 13:01:02 -07005212
5213 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
5214 drm_mode_debug_printmodeline(mode);
5215
Eric Anholtfae14982011-03-30 13:01:09 -07005216 I915_WRITE(FP0(pipe), fp);
5217 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf5640482011-03-30 13:01:02 -07005218
Eric Anholtfae14982011-03-30 13:01:09 -07005219 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005220 udelay(150);
Eric Anholtf5640482011-03-30 13:01:02 -07005221
Eric Anholtf5640482011-03-30 13:01:02 -07005222 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5223 * This is an exception to the general rule that mode_set doesn't turn
5224 * things on.
5225 */
5226 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005227 temp = I915_READ(LVDS);
Eric Anholtf5640482011-03-30 13:01:02 -07005228 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5229 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07005230 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf5640482011-03-30 13:01:02 -07005231 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07005232 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf5640482011-03-30 13:01:02 -07005233 }
5234 /* set the corresponsding LVDS_BORDER bit */
5235 temp |= dev_priv->lvds_border_bits;
5236 /* Set the B0-B3 data pairs corresponding to whether we're going to
5237 * set the DPLLs for dual-channel mode or not.
5238 */
5239 if (clock.p2 == 7)
5240 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5241 else
5242 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
5243
5244 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5245 * appropriately here, but we need to look more thoroughly into how
5246 * panels behave in the two modes.
5247 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005248 /* set the dithering flag on LVDS as needed */
5249 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf5640482011-03-30 13:01:02 -07005250 if (dev_priv->lvds_dither)
5251 temp |= LVDS_ENABLE_DITHER;
5252 else
5253 temp &= ~LVDS_ENABLE_DITHER;
5254 }
5255 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5256 lvds_sync |= LVDS_HSYNC_POLARITY;
5257 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5258 lvds_sync |= LVDS_VSYNC_POLARITY;
5259 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5260 != lvds_sync) {
5261 char flags[2] = "-+";
5262 DRM_INFO("Changing LVDS panel from "
5263 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5264 flags[!(temp & LVDS_HSYNC_POLARITY)],
5265 flags[!(temp & LVDS_VSYNC_POLARITY)],
5266 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5267 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5268 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5269 temp |= lvds_sync;
5270 }
Eric Anholtfae14982011-03-30 13:01:09 -07005271 I915_WRITE(LVDS, temp);
Eric Anholtf5640482011-03-30 13:01:02 -07005272 }
5273
Eric Anholt929c77f2011-03-30 13:01:04 -07005274 if (is_dp) {
Eric Anholtf5640482011-03-30 13:01:02 -07005275 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf5640482011-03-30 13:01:02 -07005276 }
5277
Eric Anholtfae14982011-03-30 13:01:09 -07005278 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf5640482011-03-30 13:01:02 -07005279
Eric Anholtc713bb02011-03-30 13:01:05 -07005280 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005281 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005282 udelay(150);
Eric Anholtf5640482011-03-30 13:01:02 -07005283
Eric Anholtc713bb02011-03-30 13:01:05 -07005284 if (INTEL_INFO(dev)->gen >= 4) {
5285 temp = 0;
5286 if (is_sdvo) {
5287 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5288 if (temp > 1)
5289 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5290 else
5291 temp = 0;
Eric Anholtf5640482011-03-30 13:01:02 -07005292 }
Eric Anholtc713bb02011-03-30 13:01:05 -07005293 I915_WRITE(DPLL_MD(pipe), temp);
5294 } else {
5295 /* The pixel multiplier can only be updated once the
5296 * DPLL is enabled and the clocks are stable.
5297 *
5298 * So write it again.
5299 */
Eric Anholtfae14982011-03-30 13:01:09 -07005300 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf5640482011-03-30 13:01:02 -07005301 }
5302
5303 intel_crtc->lowfreq_avail = false;
5304 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005305 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf5640482011-03-30 13:01:02 -07005306 intel_crtc->lowfreq_avail = true;
5307 if (HAS_PIPE_CXSR(dev)) {
5308 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5309 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5310 }
5311 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005312 I915_WRITE(FP1(pipe), fp);
Eric Anholtf5640482011-03-30 13:01:02 -07005313 if (HAS_PIPE_CXSR(dev)) {
5314 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5315 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5316 }
5317 }
5318
Keith Packard617cf882012-02-08 13:53:38 -08005319 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Eric Anholtf5640482011-03-30 13:01:02 -07005320 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5321 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5322 /* the chip adds 2 halflines automatically */
5323 adjusted_mode->crtc_vdisplay -= 1;
5324 adjusted_mode->crtc_vtotal -= 1;
5325 adjusted_mode->crtc_vblank_start -= 1;
5326 adjusted_mode->crtc_vblank_end -= 1;
5327 adjusted_mode->crtc_vsync_end -= 1;
5328 adjusted_mode->crtc_vsync_start -= 1;
5329 } else
Keith Packard617cf882012-02-08 13:53:38 -08005330 pipeconf |= PIPECONF_PROGRESSIVE;
Eric Anholtf5640482011-03-30 13:01:02 -07005331
5332 I915_WRITE(HTOTAL(pipe),
5333 (adjusted_mode->crtc_hdisplay - 1) |
5334 ((adjusted_mode->crtc_htotal - 1) << 16));
5335 I915_WRITE(HBLANK(pipe),
5336 (adjusted_mode->crtc_hblank_start - 1) |
5337 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5338 I915_WRITE(HSYNC(pipe),
5339 (adjusted_mode->crtc_hsync_start - 1) |
5340 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5341
5342 I915_WRITE(VTOTAL(pipe),
5343 (adjusted_mode->crtc_vdisplay - 1) |
5344 ((adjusted_mode->crtc_vtotal - 1) << 16));
5345 I915_WRITE(VBLANK(pipe),
5346 (adjusted_mode->crtc_vblank_start - 1) |
5347 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5348 I915_WRITE(VSYNC(pipe),
5349 (adjusted_mode->crtc_vsync_start - 1) |
5350 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5351
5352 /* pipesrc and dspsize control the size that is scaled from,
5353 * which should always be the user's requested size.
5354 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005355 I915_WRITE(DSPSIZE(plane),
5356 ((mode->vdisplay - 1) << 16) |
5357 (mode->hdisplay - 1));
5358 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf5640482011-03-30 13:01:02 -07005359 I915_WRITE(PIPESRC(pipe),
5360 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5361
Eric Anholtf5640482011-03-30 13:01:02 -07005362 I915_WRITE(PIPECONF(pipe), pipeconf);
5363 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07005364 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf5640482011-03-30 13:01:02 -07005365
5366 intel_wait_for_vblank(dev, pipe);
5367
Eric Anholtf5640482011-03-30 13:01:02 -07005368 I915_WRITE(DSPCNTR(plane), dspcntr);
5369 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07005370 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf5640482011-03-30 13:01:02 -07005371
5372 ret = intel_pipe_set_base(crtc, x, y, old_fb);
5373
5374 intel_update_watermarks(dev);
5375
Eric Anholtf5640482011-03-30 13:01:02 -07005376 return ret;
5377}
5378
Keith Packard9fb526d2011-09-26 22:24:57 -07005379/*
5380 * Initialize reference clocks when the driver loads
5381 */
5382void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005383{
5384 struct drm_i915_private *dev_priv = dev->dev_private;
5385 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005386 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005387 u32 temp;
5388 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005389 bool has_cpu_edp = false;
5390 bool has_pch_edp = false;
5391 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005392 bool has_ck505 = false;
5393 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005394
5395 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005396 list_for_each_entry(encoder, &mode_config->encoder_list,
5397 base.head) {
5398 switch (encoder->type) {
5399 case INTEL_OUTPUT_LVDS:
5400 has_panel = true;
5401 has_lvds = true;
5402 break;
5403 case INTEL_OUTPUT_EDP:
5404 has_panel = true;
5405 if (intel_encoder_is_pch_edp(&encoder->base))
5406 has_pch_edp = true;
5407 else
5408 has_cpu_edp = true;
5409 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005410 }
5411 }
5412
Keith Packard99eb6a02011-09-26 14:29:12 -07005413 if (HAS_PCH_IBX(dev)) {
5414 has_ck505 = dev_priv->display_clock_mode;
5415 can_ssc = has_ck505;
5416 } else {
5417 has_ck505 = false;
5418 can_ssc = true;
5419 }
5420
5421 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5422 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5423 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005424
5425 /* Ironlake: try to setup display ref clock before DPLL
5426 * enabling. This is only under driver's control after
5427 * PCH B stepping, previous chipset stepping should be
5428 * ignoring this setting.
5429 */
5430 temp = I915_READ(PCH_DREF_CONTROL);
5431 /* Always enable nonspread source */
5432 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005433
Keith Packard99eb6a02011-09-26 14:29:12 -07005434 if (has_ck505)
5435 temp |= DREF_NONSPREAD_CK505_ENABLE;
5436 else
5437 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005438
Keith Packard199e5d72011-09-22 12:01:57 -07005439 if (has_panel) {
5440 temp &= ~DREF_SSC_SOURCE_MASK;
5441 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005442
Keith Packard199e5d72011-09-22 12:01:57 -07005443 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005444 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005445 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005446 temp |= DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005447 }
Keith Packard199e5d72011-09-22 12:01:57 -07005448
5449 /* Get SSC going before enabling the outputs */
5450 I915_WRITE(PCH_DREF_CONTROL, temp);
5451 POSTING_READ(PCH_DREF_CONTROL);
5452 udelay(200);
5453
Jesse Barnes13d83a62011-08-03 12:59:20 -07005454 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5455
5456 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005457 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005458 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005459 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005460 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005461 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005462 else
5463 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005464 } else
5465 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5466
5467 I915_WRITE(PCH_DREF_CONTROL, temp);
5468 POSTING_READ(PCH_DREF_CONTROL);
5469 udelay(200);
5470 } else {
5471 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5472
5473 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5474
5475 /* Turn off CPU output */
5476 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5477
5478 I915_WRITE(PCH_DREF_CONTROL, temp);
5479 POSTING_READ(PCH_DREF_CONTROL);
5480 udelay(200);
5481
5482 /* Turn off the SSC source */
5483 temp &= ~DREF_SSC_SOURCE_MASK;
5484 temp |= DREF_SSC_SOURCE_DISABLE;
5485
5486 /* Turn off SSC1 */
5487 temp &= ~ DREF_SSC1_ENABLE;
5488
Jesse Barnes13d83a62011-08-03 12:59:20 -07005489 I915_WRITE(PCH_DREF_CONTROL, temp);
5490 POSTING_READ(PCH_DREF_CONTROL);
5491 udelay(200);
5492 }
5493}
5494
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005495static int ironlake_get_refclk(struct drm_crtc *crtc)
5496{
5497 struct drm_device *dev = crtc->dev;
5498 struct drm_i915_private *dev_priv = dev->dev_private;
5499 struct intel_encoder *encoder;
5500 struct drm_mode_config *mode_config = &dev->mode_config;
5501 struct intel_encoder *edp_encoder = NULL;
5502 int num_connectors = 0;
5503 bool is_lvds = false;
5504
5505 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5506 if (encoder->base.crtc != crtc)
5507 continue;
5508
5509 switch (encoder->type) {
5510 case INTEL_OUTPUT_LVDS:
5511 is_lvds = true;
5512 break;
5513 case INTEL_OUTPUT_EDP:
5514 edp_encoder = encoder;
5515 break;
5516 }
5517 num_connectors++;
5518 }
5519
5520 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5521 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5522 dev_priv->lvds_ssc_freq);
5523 return dev_priv->lvds_ssc_freq * 1000;
5524 }
5525
5526 return 120000;
5527}
5528
Eric Anholtf5640482011-03-30 13:01:02 -07005529static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5530 struct drm_display_mode *mode,
5531 struct drm_display_mode *adjusted_mode,
5532 int x, int y,
5533 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005534{
5535 struct drm_device *dev = crtc->dev;
5536 struct drm_i915_private *dev_priv = dev->dev_private;
5537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5538 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005539 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005540 int refclk, num_connectors = 0;
5541 intel_clock_t clock, reduced_clock;
5542 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005543 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005544 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5545 struct intel_encoder *has_edp_encoder = NULL;
5546 struct drm_mode_config *mode_config = &dev->mode_config;
5547 struct intel_encoder *encoder;
5548 const intel_limit_t *limit;
5549 int ret;
5550 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005551 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005552 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005553 int target_clock, pixel_multiplier, lane, link_bw, factor;
5554 unsigned int pipe_bpp;
5555 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005556
Jesse Barnes79e53942008-11-07 14:24:08 -08005557 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5558 if (encoder->base.crtc != crtc)
5559 continue;
5560
5561 switch (encoder->type) {
5562 case INTEL_OUTPUT_LVDS:
5563 is_lvds = true;
5564 break;
5565 case INTEL_OUTPUT_SDVO:
5566 case INTEL_OUTPUT_HDMI:
5567 is_sdvo = true;
5568 if (encoder->needs_tv_clock)
5569 is_tv = true;
5570 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005571 case INTEL_OUTPUT_TVOUT:
5572 is_tv = true;
5573 break;
5574 case INTEL_OUTPUT_ANALOG:
5575 is_crt = true;
5576 break;
5577 case INTEL_OUTPUT_DISPLAYPORT:
5578 is_dp = true;
5579 break;
5580 case INTEL_OUTPUT_EDP:
5581 has_edp_encoder = encoder;
5582 break;
5583 }
5584
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005585 num_connectors++;
5586 }
5587
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005588 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005589
5590 /*
5591 * Returns a set of divisors for the desired target clock with the given
5592 * refclk, or FALSE. The returned values represent the clock equation:
5593 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5594 */
5595 limit = intel_limit(crtc, refclk);
5596 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
5597 if (!ok) {
5598 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005599 return -EINVAL;
5600 }
5601
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005602 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005603 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005604
Zhao Yakuiddc90032010-01-06 22:05:56 +08005605 if (is_lvds && dev_priv->lvds_downclock_avail) {
5606 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01005607 dev_priv->lvds_downclock,
5608 refclk,
5609 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005610 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
5611 /*
5612 * If the different P is found, it means that we can't
5613 * switch the display clock by using the FP0/FP1.
5614 * In such case we will disable the LVDS downclock
5615 * feature.
5616 */
5617 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01005618 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005619 has_reduced_clock = 0;
5620 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005621 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005622 /* SDVO TV has fixed PLL values depend on its clock range,
5623 this mirrors vbios setting. */
5624 if (is_sdvo && is_tv) {
5625 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01005626 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005627 clock.p1 = 2;
5628 clock.p2 = 10;
5629 clock.n = 3;
5630 clock.m1 = 16;
5631 clock.m2 = 8;
5632 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01005633 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005634 clock.p1 = 1;
5635 clock.p2 = 10;
5636 clock.n = 6;
5637 clock.m1 = 12;
5638 clock.m2 = 8;
5639 }
5640 }
5641
Zhenyu Wang2c072452009-06-05 15:38:42 +08005642 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005643 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5644 lane = 0;
5645 /* CPU eDP doesn't require FDI link, so just set DP M/N
5646 according to current link config */
5647 if (has_edp_encoder &&
5648 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5649 target_clock = mode->clock;
5650 intel_edp_link_config(has_edp_encoder,
5651 &lane, &link_bw);
5652 } else {
5653 /* [e]DP over FDI requires target mode clock
5654 instead of link clock */
5655 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005656 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07005657 else
5658 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01005659
Eric Anholt8febb292011-03-30 13:01:07 -07005660 /* FDI is a binary signal running at ~2.7GHz, encoding
5661 * each output octet as 10 bits. The actual frequency
5662 * is stored as a divider into a 100MHz clock, and the
5663 * mode pixel clock is stored in units of 1KHz.
5664 * Hence the bw of each lane in terms of the mode signal
5665 * is:
5666 */
5667 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005668 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005669
Eric Anholt8febb292011-03-30 13:01:07 -07005670 /* determine panel color depth */
5671 temp = I915_READ(PIPECONF(pipe));
5672 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005673 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07005674 switch (pipe_bpp) {
5675 case 18:
5676 temp |= PIPE_6BPC;
5677 break;
5678 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07005679 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005680 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005681 case 30:
5682 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005683 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005684 case 36:
5685 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005686 break;
5687 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07005688 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
5689 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07005690 temp |= PIPE_8BPC;
5691 pipe_bpp = 24;
5692 break;
Eric Anholt8febb292011-03-30 13:01:07 -07005693 }
5694
Jesse Barnes5a354202011-06-24 12:19:22 -07005695 intel_crtc->bpp = pipe_bpp;
5696 I915_WRITE(PIPECONF(pipe), temp);
5697
Eric Anholt8febb292011-03-30 13:01:07 -07005698 if (!lane) {
5699 /*
5700 * Account for spread spectrum to avoid
5701 * oversubscribing the link. Max center spread
5702 * is 2.5%; use 5% for safety's sake.
5703 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005704 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005705 lane = bps / (link_bw * 8) + 1;
5706 }
5707
5708 intel_crtc->fdi_lanes = lane;
5709
5710 if (pixel_multiplier > 1)
5711 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005712 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5713 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005714
Eric Anholta07d6782011-03-30 13:01:08 -07005715 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5716 if (has_reduced_clock)
5717 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5718 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005719
Chris Wilsonc1858122010-12-03 21:35:48 +00005720 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005721 factor = 21;
5722 if (is_lvds) {
5723 if ((intel_panel_use_ssc(dev_priv) &&
5724 dev_priv->lvds_ssc_freq == 100) ||
5725 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5726 factor = 25;
5727 } else if (is_sdvo && is_tv)
5728 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005729
Jesse Barnescb0e0932011-07-28 14:50:30 -07005730 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07005731 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005732
Chris Wilson5eddb702010-09-11 13:48:45 +01005733 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005734
Eric Anholta07d6782011-03-30 13:01:08 -07005735 if (is_lvds)
5736 dpll |= DPLLB_MODE_LVDS;
5737 else
5738 dpll |= DPLLB_MODE_DAC_SERIAL;
5739 if (is_sdvo) {
5740 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5741 if (pixel_multiplier > 1) {
5742 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005743 }
Eric Anholta07d6782011-03-30 13:01:08 -07005744 dpll |= DPLL_DVO_HIGH_SPEED;
5745 }
5746 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5747 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005748
Eric Anholta07d6782011-03-30 13:01:08 -07005749 /* compute bitmask from p1 value */
5750 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5751 /* also FPA1 */
5752 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5753
5754 switch (clock.p2) {
5755 case 5:
5756 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5757 break;
5758 case 7:
5759 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5760 break;
5761 case 10:
5762 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5763 break;
5764 case 14:
5765 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5766 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005767 }
5768
5769 if (is_sdvo && is_tv)
5770 dpll |= PLL_REF_INPUT_TVCLKINBC;
5771 else if (is_tv)
5772 /* XXX: just matching BIOS for now */
5773 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5774 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005775 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005776 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5777 else
5778 dpll |= PLL_REF_INPUT_DREFCLK;
5779
5780 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005781 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005782
5783 /* Set up the display plane register */
5784 dspcntr = DISPPLANE_GAMMA_ENABLE;
5785
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005786 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005787 drm_mode_debug_printmodeline(mode);
5788
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005789 /* PCH eDP needs FDI, but CPU eDP does not */
Jesse Barnes4b645f12011-10-12 09:51:31 -07005790 if (!intel_crtc->no_pll) {
5791 if (!has_edp_encoder ||
5792 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5793 I915_WRITE(PCH_FP0(pipe), fp);
5794 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005795
Jesse Barnes4b645f12011-10-12 09:51:31 -07005796 POSTING_READ(PCH_DPLL(pipe));
5797 udelay(150);
5798 }
5799 } else {
5800 if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
5801 fp == I915_READ(PCH_FP0(0))) {
5802 intel_crtc->use_pll_a = true;
5803 DRM_DEBUG_KMS("using pipe a dpll\n");
5804 } else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
5805 fp == I915_READ(PCH_FP0(1))) {
5806 intel_crtc->use_pll_a = false;
5807 DRM_DEBUG_KMS("using pipe b dpll\n");
5808 } else {
5809 DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
5810 return -EINVAL;
5811 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005812 }
5813
5814 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5815 * This is an exception to the general rule that mode_set doesn't turn
5816 * things on.
5817 */
5818 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005819 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005820 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005821 if (HAS_PCH_CPT(dev)) {
5822 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005823 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005824 } else {
5825 if (pipe == 1)
5826 temp |= LVDS_PIPEB_SELECT;
5827 else
5828 temp &= ~LVDS_PIPEB_SELECT;
5829 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005830
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005831 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005832 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005833 /* Set the B0-B3 data pairs corresponding to whether we're going to
5834 * set the DPLLs for dual-channel mode or not.
5835 */
5836 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005837 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005838 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005839 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005840
5841 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5842 * appropriately here, but we need to look more thoroughly into how
5843 * panels behave in the two modes.
5844 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005845 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5846 lvds_sync |= LVDS_HSYNC_POLARITY;
5847 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5848 lvds_sync |= LVDS_VSYNC_POLARITY;
5849 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5850 != lvds_sync) {
5851 char flags[2] = "-+";
5852 DRM_INFO("Changing LVDS panel from "
5853 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5854 flags[!(temp & LVDS_HSYNC_POLARITY)],
5855 flags[!(temp & LVDS_VSYNC_POLARITY)],
5856 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5857 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5858 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5859 temp |= lvds_sync;
5860 }
Eric Anholtfae14982011-03-30 13:01:09 -07005861 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005862 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005863
Eric Anholt8febb292011-03-30 13:01:07 -07005864 pipeconf &= ~PIPECONF_DITHER_EN;
5865 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005866 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07005867 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02005868 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07005869 }
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005870 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005871 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005872 } else {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005873 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005874 I915_WRITE(TRANSDATA_M1(pipe), 0);
5875 I915_WRITE(TRANSDATA_N1(pipe), 0);
5876 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5877 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005878 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005879
Jesse Barnes4b645f12011-10-12 09:51:31 -07005880 if (!intel_crtc->no_pll &&
5881 (!has_edp_encoder ||
5882 intel_encoder_is_pch_edp(&has_edp_encoder->base))) {
Eric Anholtfae14982011-03-30 13:01:09 -07005883 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005884
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005885 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005886 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005887 udelay(150);
5888
Eric Anholt8febb292011-03-30 13:01:07 -07005889 /* The pixel multiplier can only be updated once the
5890 * DPLL is enabled and the clocks are stable.
5891 *
5892 * So write it again.
5893 */
Eric Anholtfae14982011-03-30 13:01:09 -07005894 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005895 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005896
Chris Wilson5eddb702010-09-11 13:48:45 +01005897 intel_crtc->lowfreq_avail = false;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005898 if (!intel_crtc->no_pll) {
5899 if (is_lvds && has_reduced_clock && i915_powersave) {
5900 I915_WRITE(PCH_FP1(pipe), fp2);
5901 intel_crtc->lowfreq_avail = true;
5902 if (HAS_PIPE_CXSR(dev)) {
5903 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5904 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5905 }
5906 } else {
5907 I915_WRITE(PCH_FP1(pipe), fp);
5908 if (HAS_PIPE_CXSR(dev)) {
5909 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5910 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5911 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005912 }
5913 }
5914
Keith Packard617cf882012-02-08 13:53:38 -08005915 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005916 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5917 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5918 /* the chip adds 2 halflines automatically */
5919 adjusted_mode->crtc_vdisplay -= 1;
5920 adjusted_mode->crtc_vtotal -= 1;
5921 adjusted_mode->crtc_vblank_start -= 1;
5922 adjusted_mode->crtc_vblank_end -= 1;
5923 adjusted_mode->crtc_vsync_end -= 1;
5924 adjusted_mode->crtc_vsync_start -= 1;
5925 } else
Keith Packard617cf882012-02-08 13:53:38 -08005926 pipeconf |= PIPECONF_PROGRESSIVE;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005927
Chris Wilson5eddb702010-09-11 13:48:45 +01005928 I915_WRITE(HTOTAL(pipe),
5929 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005930 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005931 I915_WRITE(HBLANK(pipe),
5932 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005933 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005934 I915_WRITE(HSYNC(pipe),
5935 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005936 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005937
5938 I915_WRITE(VTOTAL(pipe),
5939 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005940 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005941 I915_WRITE(VBLANK(pipe),
5942 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005943 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005944 I915_WRITE(VSYNC(pipe),
5945 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005946 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005947
Eric Anholt8febb292011-03-30 13:01:07 -07005948 /* pipesrc controls the size that is scaled from, which should
5949 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005950 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005951 I915_WRITE(PIPESRC(pipe),
5952 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005953
Eric Anholt8febb292011-03-30 13:01:07 -07005954 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5955 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5956 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5957 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005958
Eric Anholt8febb292011-03-30 13:01:07 -07005959 if (has_edp_encoder &&
5960 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5961 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005962 }
5963
Chris Wilson5eddb702010-09-11 13:48:45 +01005964 I915_WRITE(PIPECONF(pipe), pipeconf);
5965 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005966
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005967 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005968
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005969 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005970 /* enable address swizzle for tiling buffer */
5971 temp = I915_READ(DISP_ARB_CTL);
5972 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5973 }
5974
Chris Wilson5eddb702010-09-11 13:48:45 +01005975 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005976 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005977
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005978 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005979
5980 intel_update_watermarks(dev);
5981
Chris Wilson1f803ee2009-06-06 09:45:59 +01005982 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005983}
5984
Eric Anholtf5640482011-03-30 13:01:02 -07005985static int intel_crtc_mode_set(struct drm_crtc *crtc,
5986 struct drm_display_mode *mode,
5987 struct drm_display_mode *adjusted_mode,
5988 int x, int y,
5989 struct drm_framebuffer *old_fb)
5990{
5991 struct drm_device *dev = crtc->dev;
5992 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5994 int pipe = intel_crtc->pipe;
Eric Anholtf5640482011-03-30 13:01:02 -07005995 int ret;
5996
Eric Anholt0b701d22011-03-30 13:01:03 -07005997 drm_vblank_pre_modeset(dev, pipe);
5998
Eric Anholtf5640482011-03-30 13:01:02 -07005999 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
6000 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006001 drm_vblank_post_modeset(dev, pipe);
6002
Jesse Barnesd8e70a22011-11-15 10:28:54 -08006003 if (ret)
6004 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
6005 else
6006 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07006007
Jesse Barnes79e53942008-11-07 14:24:08 -08006008 return ret;
6009}
6010
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006011static bool intel_eld_uptodate(struct drm_connector *connector,
6012 int reg_eldv, uint32_t bits_eldv,
6013 int reg_elda, uint32_t bits_elda,
6014 int reg_edid)
6015{
6016 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6017 uint8_t *eld = connector->eld;
6018 uint32_t i;
6019
6020 i = I915_READ(reg_eldv);
6021 i &= bits_eldv;
6022
6023 if (!eld[0])
6024 return !i;
6025
6026 if (!i)
6027 return false;
6028
6029 i = I915_READ(reg_elda);
6030 i &= ~bits_elda;
6031 I915_WRITE(reg_elda, i);
6032
6033 for (i = 0; i < eld[2]; i++)
6034 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6035 return false;
6036
6037 return true;
6038}
6039
Wu Fengguange0dac652011-09-05 14:25:34 +08006040static void g4x_write_eld(struct drm_connector *connector,
6041 struct drm_crtc *crtc)
6042{
6043 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6044 uint8_t *eld = connector->eld;
6045 uint32_t eldv;
6046 uint32_t len;
6047 uint32_t i;
6048
6049 i = I915_READ(G4X_AUD_VID_DID);
6050
6051 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6052 eldv = G4X_ELDV_DEVCL_DEVBLC;
6053 else
6054 eldv = G4X_ELDV_DEVCTG;
6055
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006056 if (intel_eld_uptodate(connector,
6057 G4X_AUD_CNTL_ST, eldv,
6058 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6059 G4X_HDMIW_HDMIEDID))
6060 return;
6061
Wu Fengguange0dac652011-09-05 14:25:34 +08006062 i = I915_READ(G4X_AUD_CNTL_ST);
6063 i &= ~(eldv | G4X_ELD_ADDR);
6064 len = (i >> 9) & 0x1f; /* ELD buffer size */
6065 I915_WRITE(G4X_AUD_CNTL_ST, i);
6066
6067 if (!eld[0])
6068 return;
6069
6070 len = min_t(uint8_t, eld[2], len);
6071 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6072 for (i = 0; i < len; i++)
6073 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6074
6075 i = I915_READ(G4X_AUD_CNTL_ST);
6076 i |= eldv;
6077 I915_WRITE(G4X_AUD_CNTL_ST, i);
6078}
6079
6080static void ironlake_write_eld(struct drm_connector *connector,
6081 struct drm_crtc *crtc)
6082{
6083 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6084 uint8_t *eld = connector->eld;
6085 uint32_t eldv;
6086 uint32_t i;
6087 int len;
6088 int hdmiw_hdmiedid;
6089 int aud_cntl_st;
6090 int aud_cntrl_st2;
6091
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006092 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c2011-12-09 20:42:18 +08006093 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
6094 aud_cntl_st = IBX_AUD_CNTL_ST_A;
6095 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006096 } else {
Wu Fengguang1202b4c2011-12-09 20:42:18 +08006097 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
6098 aud_cntl_st = CPT_AUD_CNTL_ST_A;
6099 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006100 }
6101
6102 i = to_intel_crtc(crtc)->pipe;
6103 hdmiw_hdmiedid += i * 0x100;
6104 aud_cntl_st += i * 0x100;
6105
6106 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
6107
6108 i = I915_READ(aud_cntl_st);
6109 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
6110 if (!i) {
6111 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6112 /* operate blindly on all ports */
Wu Fengguang1202b4c2011-12-09 20:42:18 +08006113 eldv = IBX_ELD_VALIDB;
6114 eldv |= IBX_ELD_VALIDB << 4;
6115 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006116 } else {
6117 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c2011-12-09 20:42:18 +08006118 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006119 }
6120
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006121 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6122 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6123 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6124 }
6125
6126 if (intel_eld_uptodate(connector,
6127 aud_cntrl_st2, eldv,
6128 aud_cntl_st, IBX_ELD_ADDRESS,
6129 hdmiw_hdmiedid))
6130 return;
6131
Wu Fengguange0dac652011-09-05 14:25:34 +08006132 i = I915_READ(aud_cntrl_st2);
6133 i &= ~eldv;
6134 I915_WRITE(aud_cntrl_st2, i);
6135
6136 if (!eld[0])
6137 return;
6138
Wu Fengguange0dac652011-09-05 14:25:34 +08006139 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c2011-12-09 20:42:18 +08006140 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006141 I915_WRITE(aud_cntl_st, i);
6142
6143 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6144 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6145 for (i = 0; i < len; i++)
6146 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6147
6148 i = I915_READ(aud_cntrl_st2);
6149 i |= eldv;
6150 I915_WRITE(aud_cntrl_st2, i);
6151}
6152
6153void intel_write_eld(struct drm_encoder *encoder,
6154 struct drm_display_mode *mode)
6155{
6156 struct drm_crtc *crtc = encoder->crtc;
6157 struct drm_connector *connector;
6158 struct drm_device *dev = encoder->dev;
6159 struct drm_i915_private *dev_priv = dev->dev_private;
6160
6161 connector = drm_select_eld(encoder, mode);
6162 if (!connector)
6163 return;
6164
6165 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6166 connector->base.id,
6167 drm_get_connector_name(connector),
6168 connector->encoder->base.id,
6169 drm_get_encoder_name(connector->encoder));
6170
6171 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6172
6173 if (dev_priv->display.write_eld)
6174 dev_priv->display.write_eld(connector, crtc);
6175}
6176
Jesse Barnes79e53942008-11-07 14:24:08 -08006177/** Loads the palette/gamma unit for the CRTC with the prepared values */
6178void intel_crtc_load_lut(struct drm_crtc *crtc)
6179{
6180 struct drm_device *dev = crtc->dev;
6181 struct drm_i915_private *dev_priv = dev->dev_private;
6182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006183 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006184 int i;
6185
6186 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006187 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006188 return;
6189
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006190 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006191 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006192 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006193
Jesse Barnes79e53942008-11-07 14:24:08 -08006194 for (i = 0; i < 256; i++) {
6195 I915_WRITE(palreg + 4 * i,
6196 (intel_crtc->lut_r[i] << 16) |
6197 (intel_crtc->lut_g[i] << 8) |
6198 intel_crtc->lut_b[i]);
6199 }
6200}
6201
Chris Wilson560b85b2010-08-07 11:01:38 +01006202static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6203{
6204 struct drm_device *dev = crtc->dev;
6205 struct drm_i915_private *dev_priv = dev->dev_private;
6206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6207 bool visible = base != 0;
6208 u32 cntl;
6209
6210 if (intel_crtc->cursor_visible == visible)
6211 return;
6212
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006213 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006214 if (visible) {
6215 /* On these chipsets we can only modify the base whilst
6216 * the cursor is disabled.
6217 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006218 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006219
6220 cntl &= ~(CURSOR_FORMAT_MASK);
6221 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6222 cntl |= CURSOR_ENABLE |
6223 CURSOR_GAMMA_ENABLE |
6224 CURSOR_FORMAT_ARGB;
6225 } else
6226 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006227 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006228
6229 intel_crtc->cursor_visible = visible;
6230}
6231
6232static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6233{
6234 struct drm_device *dev = crtc->dev;
6235 struct drm_i915_private *dev_priv = dev->dev_private;
6236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6237 int pipe = intel_crtc->pipe;
6238 bool visible = base != 0;
6239
6240 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006241 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006242 if (base) {
6243 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6244 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6245 cntl |= pipe << 28; /* Connect to correct pipe */
6246 } else {
6247 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6248 cntl |= CURSOR_MODE_DISABLE;
6249 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006250 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006251
6252 intel_crtc->cursor_visible = visible;
6253 }
6254 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006255 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006256}
6257
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006258static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6259{
6260 struct drm_device *dev = crtc->dev;
6261 struct drm_i915_private *dev_priv = dev->dev_private;
6262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6263 int pipe = intel_crtc->pipe;
6264 bool visible = base != 0;
6265
6266 if (intel_crtc->cursor_visible != visible) {
6267 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6268 if (base) {
6269 cntl &= ~CURSOR_MODE;
6270 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6271 } else {
6272 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6273 cntl |= CURSOR_MODE_DISABLE;
6274 }
6275 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6276
6277 intel_crtc->cursor_visible = visible;
6278 }
6279 /* and commit changes on next vblank */
6280 I915_WRITE(CURBASE_IVB(pipe), base);
6281}
6282
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006283/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006284static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6285 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006286{
6287 struct drm_device *dev = crtc->dev;
6288 struct drm_i915_private *dev_priv = dev->dev_private;
6289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6290 int pipe = intel_crtc->pipe;
6291 int x = intel_crtc->cursor_x;
6292 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006293 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006294 bool visible;
6295
6296 pos = 0;
6297
Chris Wilson6b383a72010-09-13 13:54:26 +01006298 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006299 base = intel_crtc->cursor_addr;
6300 if (x > (int) crtc->fb->width)
6301 base = 0;
6302
6303 if (y > (int) crtc->fb->height)
6304 base = 0;
6305 } else
6306 base = 0;
6307
6308 if (x < 0) {
6309 if (x + intel_crtc->cursor_width < 0)
6310 base = 0;
6311
6312 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6313 x = -x;
6314 }
6315 pos |= x << CURSOR_X_SHIFT;
6316
6317 if (y < 0) {
6318 if (y + intel_crtc->cursor_height < 0)
6319 base = 0;
6320
6321 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6322 y = -y;
6323 }
6324 pos |= y << CURSOR_Y_SHIFT;
6325
6326 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006327 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006328 return;
6329
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006330 if (IS_IVYBRIDGE(dev)) {
6331 I915_WRITE(CURPOS_IVB(pipe), pos);
6332 ivb_update_cursor(crtc, base);
6333 } else {
6334 I915_WRITE(CURPOS(pipe), pos);
6335 if (IS_845G(dev) || IS_I865G(dev))
6336 i845_update_cursor(crtc, base);
6337 else
6338 i9xx_update_cursor(crtc, base);
6339 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006340
6341 if (visible)
6342 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
6343}
6344
Jesse Barnes79e53942008-11-07 14:24:08 -08006345static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006346 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006347 uint32_t handle,
6348 uint32_t width, uint32_t height)
6349{
6350 struct drm_device *dev = crtc->dev;
6351 struct drm_i915_private *dev_priv = dev->dev_private;
6352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006353 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006354 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006355 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006356
Zhao Yakui28c97732009-10-09 11:39:41 +08006357 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08006358
6359 /* if we want to turn off the cursor ignore width and height */
6360 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006361 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006362 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006363 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006364 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006365 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006366 }
6367
6368 /* Currently we only support 64x64 cursors */
6369 if (width != 64 || height != 64) {
6370 DRM_ERROR("we currently only support 64x64 cursors\n");
6371 return -EINVAL;
6372 }
6373
Chris Wilson05394f32010-11-08 19:18:58 +00006374 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006375 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006376 return -ENOENT;
6377
Chris Wilson05394f32010-11-08 19:18:58 +00006378 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006379 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006380 ret = -ENOMEM;
6381 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006382 }
6383
Dave Airlie71acb5e2008-12-30 20:31:46 +10006384 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006385 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006386 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006387 if (obj->tiling_mode) {
6388 DRM_ERROR("cursor cannot be tiled\n");
6389 ret = -EINVAL;
6390 goto fail_locked;
6391 }
6392
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006393 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006394 if (ret) {
6395 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006396 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006397 }
6398
Chris Wilsond9e86c02010-11-10 16:40:20 +00006399 ret = i915_gem_object_put_fence(obj);
6400 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006401 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006402 goto fail_unpin;
6403 }
6404
Chris Wilson05394f32010-11-08 19:18:58 +00006405 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006406 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006407 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006408 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006409 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6410 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006411 if (ret) {
6412 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006413 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006414 }
Chris Wilson05394f32010-11-08 19:18:58 +00006415 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006416 }
6417
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006418 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006419 I915_WRITE(CURSIZE, (height << 12) | width);
6420
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006421 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006422 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006423 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006424 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006425 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6426 } else
6427 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006428 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006429 }
Jesse Barnes80824002009-09-10 15:28:06 -07006430
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006431 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006432
6433 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006434 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006435 intel_crtc->cursor_width = width;
6436 intel_crtc->cursor_height = height;
6437
Chris Wilson6b383a72010-09-13 13:54:26 +01006438 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006439
Jesse Barnes79e53942008-11-07 14:24:08 -08006440 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006441fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006442 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006443fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006444 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006445fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006446 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006447 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006448}
6449
6450static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6451{
Jesse Barnes79e53942008-11-07 14:24:08 -08006452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006453
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006454 intel_crtc->cursor_x = x;
6455 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006456
Chris Wilson6b383a72010-09-13 13:54:26 +01006457 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006458
6459 return 0;
6460}
6461
6462/** Sets the color ramps on behalf of RandR */
6463void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6464 u16 blue, int regno)
6465{
6466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6467
6468 intel_crtc->lut_r[regno] = red >> 8;
6469 intel_crtc->lut_g[regno] = green >> 8;
6470 intel_crtc->lut_b[regno] = blue >> 8;
6471}
6472
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006473void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6474 u16 *blue, int regno)
6475{
6476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6477
6478 *red = intel_crtc->lut_r[regno] << 8;
6479 *green = intel_crtc->lut_g[regno] << 8;
6480 *blue = intel_crtc->lut_b[regno] << 8;
6481}
6482
Jesse Barnes79e53942008-11-07 14:24:08 -08006483static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006484 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006485{
James Simmons72034252010-08-03 01:33:19 +01006486 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006488
James Simmons72034252010-08-03 01:33:19 +01006489 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006490 intel_crtc->lut_r[i] = red[i] >> 8;
6491 intel_crtc->lut_g[i] = green[i] >> 8;
6492 intel_crtc->lut_b[i] = blue[i] >> 8;
6493 }
6494
6495 intel_crtc_load_lut(crtc);
6496}
6497
6498/**
6499 * Get a pipe with a simple mode set on it for doing load-based monitor
6500 * detection.
6501 *
6502 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006503 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006504 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006505 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006506 * configured for it. In the future, it could choose to temporarily disable
6507 * some outputs to free up a pipe for its use.
6508 *
6509 * \return crtc, or NULL if no pipes are available.
6510 */
6511
6512/* VESA 640x480x72Hz mode to set on the pipe */
6513static struct drm_display_mode load_detect_mode = {
6514 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6515 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6516};
6517
Chris Wilsond2dff872011-04-19 08:36:26 +01006518static struct drm_framebuffer *
6519intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006520 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006521 struct drm_i915_gem_object *obj)
6522{
6523 struct intel_framebuffer *intel_fb;
6524 int ret;
6525
6526 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6527 if (!intel_fb) {
6528 drm_gem_object_unreference_unlocked(&obj->base);
6529 return ERR_PTR(-ENOMEM);
6530 }
6531
6532 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6533 if (ret) {
6534 drm_gem_object_unreference_unlocked(&obj->base);
6535 kfree(intel_fb);
6536 return ERR_PTR(ret);
6537 }
6538
6539 return &intel_fb->base;
6540}
6541
6542static u32
6543intel_framebuffer_pitch_for_width(int width, int bpp)
6544{
6545 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6546 return ALIGN(pitch, 64);
6547}
6548
6549static u32
6550intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6551{
6552 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6553 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6554}
6555
6556static struct drm_framebuffer *
6557intel_framebuffer_create_for_mode(struct drm_device *dev,
6558 struct drm_display_mode *mode,
6559 int depth, int bpp)
6560{
6561 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006562 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006563
6564 obj = i915_gem_alloc_object(dev,
6565 intel_framebuffer_size_for_mode(mode, bpp));
6566 if (obj == NULL)
6567 return ERR_PTR(-ENOMEM);
6568
6569 mode_cmd.width = mode->hdisplay;
6570 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006571 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6572 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006573 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006574
6575 return intel_framebuffer_create(dev, &mode_cmd, obj);
6576}
6577
6578static struct drm_framebuffer *
6579mode_fits_in_fbdev(struct drm_device *dev,
6580 struct drm_display_mode *mode)
6581{
6582 struct drm_i915_private *dev_priv = dev->dev_private;
6583 struct drm_i915_gem_object *obj;
6584 struct drm_framebuffer *fb;
6585
6586 if (dev_priv->fbdev == NULL)
6587 return NULL;
6588
6589 obj = dev_priv->fbdev->ifb.obj;
6590 if (obj == NULL)
6591 return NULL;
6592
6593 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006594 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6595 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006596 return NULL;
6597
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006598 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006599 return NULL;
6600
6601 return fb;
6602}
6603
Chris Wilson71731882011-04-19 23:10:58 +01006604bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
6605 struct drm_connector *connector,
6606 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006607 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006608{
6609 struct intel_crtc *intel_crtc;
6610 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006611 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006612 struct drm_crtc *crtc = NULL;
6613 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01006614 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006615 int i = -1;
6616
Chris Wilsond2dff872011-04-19 08:36:26 +01006617 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6618 connector->base.id, drm_get_connector_name(connector),
6619 encoder->base.id, drm_get_encoder_name(encoder));
6620
Jesse Barnes79e53942008-11-07 14:24:08 -08006621 /*
6622 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006623 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006624 * - if the connector already has an assigned crtc, use it (but make
6625 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006626 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006627 * - try to find the first unused crtc that can drive this connector,
6628 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006629 */
6630
6631 /* See if we already have a CRTC for this connector */
6632 if (encoder->crtc) {
6633 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006634
Jesse Barnes79e53942008-11-07 14:24:08 -08006635 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006636 old->dpms_mode = intel_crtc->dpms_mode;
6637 old->load_detect_temp = false;
6638
6639 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08006640 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01006641 struct drm_encoder_helper_funcs *encoder_funcs;
6642 struct drm_crtc_helper_funcs *crtc_funcs;
6643
Jesse Barnes79e53942008-11-07 14:24:08 -08006644 crtc_funcs = crtc->helper_private;
6645 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01006646
6647 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006648 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
6649 }
Chris Wilson8261b192011-04-19 23:18:09 +01006650
Chris Wilson71731882011-04-19 23:10:58 +01006651 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006652 }
6653
6654 /* Find an unused one (if possible) */
6655 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6656 i++;
6657 if (!(encoder->possible_crtcs & (1 << i)))
6658 continue;
6659 if (!possible_crtc->enabled) {
6660 crtc = possible_crtc;
6661 break;
6662 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006663 }
6664
6665 /*
6666 * If we didn't find an unused CRTC, don't use any.
6667 */
6668 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006669 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6670 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006671 }
6672
6673 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006674 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006675
6676 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006677 old->dpms_mode = intel_crtc->dpms_mode;
6678 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006679 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006680
Chris Wilson64927112011-04-20 07:25:26 +01006681 if (!mode)
6682 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006683
Chris Wilsond2dff872011-04-19 08:36:26 +01006684 old_fb = crtc->fb;
6685
6686 /* We need a framebuffer large enough to accommodate all accesses
6687 * that the plane may generate whilst we perform load detection.
6688 * We can not rely on the fbcon either being present (we get called
6689 * during its initialisation to detect all boot displays, or it may
6690 * not even exist) or that it is large enough to satisfy the
6691 * requested mode.
6692 */
6693 crtc->fb = mode_fits_in_fbdev(dev, mode);
6694 if (crtc->fb == NULL) {
6695 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6696 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6697 old->release_fb = crtc->fb;
6698 } else
6699 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6700 if (IS_ERR(crtc->fb)) {
6701 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6702 crtc->fb = old_fb;
6703 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006704 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006705
6706 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006707 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006708 if (old->release_fb)
6709 old->release_fb->funcs->destroy(old->release_fb);
6710 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01006711 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006712 }
Chris Wilson71731882011-04-19 23:10:58 +01006713
Jesse Barnes79e53942008-11-07 14:24:08 -08006714 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006715 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006716
Chris Wilson71731882011-04-19 23:10:58 +01006717 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006718}
6719
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006720void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01006721 struct drm_connector *connector,
6722 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006723{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006724 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006725 struct drm_device *dev = encoder->dev;
6726 struct drm_crtc *crtc = encoder->crtc;
6727 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
6728 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
6729
Chris Wilsond2dff872011-04-19 08:36:26 +01006730 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6731 connector->base.id, drm_get_connector_name(connector),
6732 encoder->base.id, drm_get_encoder_name(encoder));
6733
Chris Wilson8261b192011-04-19 23:18:09 +01006734 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006735 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006736 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01006737
6738 if (old->release_fb)
6739 old->release_fb->funcs->destroy(old->release_fb);
6740
Chris Wilson0622a532011-04-21 09:32:11 +01006741 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006742 }
6743
Eric Anholtc751ce42010-03-25 11:48:48 -07006744 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01006745 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
6746 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01006747 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006748 }
6749}
6750
6751/* Returns the clock of the currently programmed mode of the given pipe. */
6752static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6753{
6754 struct drm_i915_private *dev_priv = dev->dev_private;
6755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6756 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006757 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006758 u32 fp;
6759 intel_clock_t clock;
6760
6761 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006762 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006763 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006764 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006765
6766 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006767 if (IS_PINEVIEW(dev)) {
6768 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6769 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006770 } else {
6771 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6772 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6773 }
6774
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006775 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006776 if (IS_PINEVIEW(dev))
6777 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6778 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006779 else
6780 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006781 DPLL_FPA01_P1_POST_DIV_SHIFT);
6782
6783 switch (dpll & DPLL_MODE_MASK) {
6784 case DPLLB_MODE_DAC_SERIAL:
6785 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6786 5 : 10;
6787 break;
6788 case DPLLB_MODE_LVDS:
6789 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6790 7 : 14;
6791 break;
6792 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006793 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006794 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6795 return 0;
6796 }
6797
6798 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006799 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006800 } else {
6801 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6802
6803 if (is_lvds) {
6804 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6805 DPLL_FPA01_P1_POST_DIV_SHIFT);
6806 clock.p2 = 14;
6807
6808 if ((dpll & PLL_REF_INPUT_MASK) ==
6809 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6810 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006811 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006812 } else
Shaohua Li21778322009-02-23 15:19:16 +08006813 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006814 } else {
6815 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6816 clock.p1 = 2;
6817 else {
6818 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6819 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6820 }
6821 if (dpll & PLL_P2_DIVIDE_BY_4)
6822 clock.p2 = 4;
6823 else
6824 clock.p2 = 2;
6825
Shaohua Li21778322009-02-23 15:19:16 +08006826 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006827 }
6828 }
6829
6830 /* XXX: It would be nice to validate the clocks, but we can't reuse
6831 * i830PllIsValid() because it relies on the xf86_config connector
6832 * configuration being accurate, which it isn't necessarily.
6833 */
6834
6835 return clock.dot;
6836}
6837
6838/** Returns the currently programmed mode of the given pipe. */
6839struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6840 struct drm_crtc *crtc)
6841{
Jesse Barnes548f2452011-02-17 10:40:53 -08006842 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6844 int pipe = intel_crtc->pipe;
6845 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006846 int htot = I915_READ(HTOTAL(pipe));
6847 int hsync = I915_READ(HSYNC(pipe));
6848 int vtot = I915_READ(VTOTAL(pipe));
6849 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006850
6851 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6852 if (!mode)
6853 return NULL;
6854
6855 mode->clock = intel_crtc_clock_get(dev, crtc);
6856 mode->hdisplay = (htot & 0xffff) + 1;
6857 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6858 mode->hsync_start = (hsync & 0xffff) + 1;
6859 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6860 mode->vdisplay = (vtot & 0xffff) + 1;
6861 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6862 mode->vsync_start = (vsync & 0xffff) + 1;
6863 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6864
6865 drm_mode_set_name(mode);
6866 drm_mode_set_crtcinfo(mode, 0);
6867
6868 return mode;
6869}
6870
Jesse Barnes652c3932009-08-17 13:31:43 -07006871#define GPU_IDLE_TIMEOUT 500 /* ms */
6872
6873/* When this timer fires, we've been idle for awhile */
6874static void intel_gpu_idle_timer(unsigned long arg)
6875{
6876 struct drm_device *dev = (struct drm_device *)arg;
6877 drm_i915_private_t *dev_priv = dev->dev_private;
6878
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006879 if (!list_empty(&dev_priv->mm.active_list)) {
6880 /* Still processing requests, so just re-arm the timer. */
6881 mod_timer(&dev_priv->idle_timer, jiffies +
6882 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6883 return;
6884 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006885
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006886 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006887 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006888}
6889
Jesse Barnes652c3932009-08-17 13:31:43 -07006890#define CRTC_IDLE_TIMEOUT 1000 /* ms */
6891
6892static void intel_crtc_idle_timer(unsigned long arg)
6893{
6894 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
6895 struct drm_crtc *crtc = &intel_crtc->base;
6896 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006897 struct intel_framebuffer *intel_fb;
6898
6899 intel_fb = to_intel_framebuffer(crtc->fb);
6900 if (intel_fb && intel_fb->obj->active) {
6901 /* The framebuffer is still being accessed by the GPU. */
6902 mod_timer(&intel_crtc->idle_timer, jiffies +
6903 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6904 return;
6905 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006906
Jesse Barnes652c3932009-08-17 13:31:43 -07006907 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006908 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006909}
6910
Daniel Vetter3dec0092010-08-20 21:40:52 +02006911static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006912{
6913 struct drm_device *dev = crtc->dev;
6914 drm_i915_private_t *dev_priv = dev->dev_private;
6915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6916 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006917 int dpll_reg = DPLL(pipe);
6918 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006919
Eric Anholtbad720f2009-10-22 16:11:14 -07006920 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006921 return;
6922
6923 if (!dev_priv->lvds_downclock_avail)
6924 return;
6925
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006926 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006927 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006928 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006929
6930 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006931 I915_WRITE(PP_CONTROL,
6932 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006933
6934 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6935 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006936 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006937
Jesse Barnes652c3932009-08-17 13:31:43 -07006938 dpll = I915_READ(dpll_reg);
6939 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006940 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006941
6942 /* ...and lock them again */
6943 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6944 }
6945
6946 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006947 mod_timer(&intel_crtc->idle_timer, jiffies +
6948 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006949}
6950
6951static void intel_decrease_pllclock(struct drm_crtc *crtc)
6952{
6953 struct drm_device *dev = crtc->dev;
6954 drm_i915_private_t *dev_priv = dev->dev_private;
6955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6956 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006957 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006958 int dpll = I915_READ(dpll_reg);
6959
Eric Anholtbad720f2009-10-22 16:11:14 -07006960 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006961 return;
6962
6963 if (!dev_priv->lvds_downclock_avail)
6964 return;
6965
6966 /*
6967 * Since this is called by a timer, we should never get here in
6968 * the manual case.
6969 */
6970 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006971 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006972
6973 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006974 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6975 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006976
6977 dpll |= DISPLAY_RATE_SELECT_FPA1;
6978 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006979 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006980 dpll = I915_READ(dpll_reg);
6981 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006982 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006983
6984 /* ...and lock them again */
6985 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6986 }
6987
6988}
6989
6990/**
6991 * intel_idle_update - adjust clocks for idleness
6992 * @work: work struct
6993 *
6994 * Either the GPU or display (or both) went idle. Check the busy status
6995 * here and adjust the CRTC and GPU clocks as necessary.
6996 */
6997static void intel_idle_update(struct work_struct *work)
6998{
6999 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
7000 idle_work);
7001 struct drm_device *dev = dev_priv->dev;
7002 struct drm_crtc *crtc;
7003 struct intel_crtc *intel_crtc;
7004
7005 if (!i915_powersave)
7006 return;
7007
7008 mutex_lock(&dev->struct_mutex);
7009
Jesse Barnes7648fa92010-05-20 14:28:11 -07007010 i915_update_gfx_val(dev_priv);
7011
Jesse Barnes652c3932009-08-17 13:31:43 -07007012 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7013 /* Skip inactive CRTCs */
7014 if (!crtc->fb)
7015 continue;
7016
7017 intel_crtc = to_intel_crtc(crtc);
7018 if (!intel_crtc->busy)
7019 intel_decrease_pllclock(crtc);
7020 }
7021
Li Peng45ac22c2010-06-12 23:38:35 +08007022
Jesse Barnes652c3932009-08-17 13:31:43 -07007023 mutex_unlock(&dev->struct_mutex);
7024}
7025
7026/**
7027 * intel_mark_busy - mark the GPU and possibly the display busy
7028 * @dev: drm device
7029 * @obj: object we're operating on
7030 *
7031 * Callers can use this function to indicate that the GPU is busy processing
7032 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
7033 * buffer), we'll also mark the display as busy, so we know to increase its
7034 * clock frequency.
7035 */
Chris Wilson05394f32010-11-08 19:18:58 +00007036void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07007037{
7038 drm_i915_private_t *dev_priv = dev->dev_private;
7039 struct drm_crtc *crtc = NULL;
7040 struct intel_framebuffer *intel_fb;
7041 struct intel_crtc *intel_crtc;
7042
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08007043 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7044 return;
7045
Alexander Lam18b21902011-01-03 13:28:56 -05007046 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00007047 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05007048 else
Chris Wilson28cf7982009-11-30 01:08:56 +00007049 mod_timer(&dev_priv->idle_timer, jiffies +
7050 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007051
7052 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7053 if (!crtc->fb)
7054 continue;
7055
7056 intel_crtc = to_intel_crtc(crtc);
7057 intel_fb = to_intel_framebuffer(crtc->fb);
7058 if (intel_fb->obj == obj) {
7059 if (!intel_crtc->busy) {
7060 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007061 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007062 intel_crtc->busy = true;
7063 } else {
7064 /* Busy -> busy, put off timer */
7065 mod_timer(&intel_crtc->idle_timer, jiffies +
7066 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7067 }
7068 }
7069 }
7070}
7071
Jesse Barnes79e53942008-11-07 14:24:08 -08007072static void intel_crtc_destroy(struct drm_crtc *crtc)
7073{
7074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007075 struct drm_device *dev = crtc->dev;
7076 struct intel_unpin_work *work;
7077 unsigned long flags;
7078
7079 spin_lock_irqsave(&dev->event_lock, flags);
7080 work = intel_crtc->unpin_work;
7081 intel_crtc->unpin_work = NULL;
7082 spin_unlock_irqrestore(&dev->event_lock, flags);
7083
7084 if (work) {
7085 cancel_work_sync(&work->work);
7086 kfree(work);
7087 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007088
7089 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007090
Jesse Barnes79e53942008-11-07 14:24:08 -08007091 kfree(intel_crtc);
7092}
7093
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007094static void intel_unpin_work_fn(struct work_struct *__work)
7095{
7096 struct intel_unpin_work *work =
7097 container_of(__work, struct intel_unpin_work, work);
7098
7099 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007100 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007101 drm_gem_object_unreference(&work->pending_flip_obj->base);
7102 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007103
Chris Wilson7782de32011-07-08 12:22:41 +01007104 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007105 mutex_unlock(&work->dev->struct_mutex);
7106 kfree(work);
7107}
7108
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007109static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007110 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007111{
7112 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7114 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00007115 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007116 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007117 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007118 unsigned long flags;
7119
7120 /* Ignore early vblank irqs */
7121 if (intel_crtc == NULL)
7122 return;
7123
Mario Kleiner49b14a52010-12-09 07:00:07 +01007124 do_gettimeofday(&tnow);
7125
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007126 spin_lock_irqsave(&dev->event_lock, flags);
7127 work = intel_crtc->unpin_work;
7128 if (work == NULL || !work->pending) {
7129 spin_unlock_irqrestore(&dev->event_lock, flags);
7130 return;
7131 }
7132
7133 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007134
7135 if (work->event) {
7136 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007137 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007138
7139 /* Called before vblank count and timestamps have
7140 * been updated for the vblank interval of flip
7141 * completion? Need to increment vblank count and
7142 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01007143 * to account for this. We assume this happened if we
7144 * get called over 0.9 frame durations after the last
7145 * timestamped vblank.
7146 *
7147 * This calculation can not be used with vrefresh rates
7148 * below 5Hz (10Hz to be on the safe side) without
7149 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007150 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01007151 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
7152 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007153 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007154 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
7155 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007156 }
7157
Mario Kleiner49b14a52010-12-09 07:00:07 +01007158 e->event.tv_sec = tvbl.tv_sec;
7159 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007160
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007161 list_add_tail(&e->base.link,
7162 &e->base.file_priv->event_list);
7163 wake_up_interruptible(&e->base.file_priv->event_wait);
7164 }
7165
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007166 drm_vblank_put(dev, intel_crtc->pipe);
7167
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007168 spin_unlock_irqrestore(&dev->event_lock, flags);
7169
Chris Wilson05394f32010-11-08 19:18:58 +00007170 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00007171
Chris Wilsone59f2ba2010-10-07 17:28:15 +01007172 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00007173 &obj->pending_flip.counter);
7174 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01007175 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007176
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007177 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007178
7179 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007180}
7181
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007182void intel_finish_page_flip(struct drm_device *dev, int pipe)
7183{
7184 drm_i915_private_t *dev_priv = dev->dev_private;
7185 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7186
Mario Kleiner49b14a52010-12-09 07:00:07 +01007187 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007188}
7189
7190void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7191{
7192 drm_i915_private_t *dev_priv = dev->dev_private;
7193 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7194
Mario Kleiner49b14a52010-12-09 07:00:07 +01007195 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007196}
7197
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007198void intel_prepare_page_flip(struct drm_device *dev, int plane)
7199{
7200 drm_i915_private_t *dev_priv = dev->dev_private;
7201 struct intel_crtc *intel_crtc =
7202 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7203 unsigned long flags;
7204
7205 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08007206 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007207 if ((++intel_crtc->unpin_work->pending) > 1)
7208 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08007209 } else {
7210 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
7211 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007212 spin_unlock_irqrestore(&dev->event_lock, flags);
7213}
7214
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007215static int intel_gen2_queue_flip(struct drm_device *dev,
7216 struct drm_crtc *crtc,
7217 struct drm_framebuffer *fb,
7218 struct drm_i915_gem_object *obj)
7219{
7220 struct drm_i915_private *dev_priv = dev->dev_private;
7221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7222 unsigned long offset;
7223 u32 flip_mask;
7224 int ret;
7225
7226 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7227 if (ret)
7228 goto out;
7229
7230 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007231 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007232
7233 ret = BEGIN_LP_RING(6);
7234 if (ret)
7235 goto out;
7236
7237 /* Can't queue multiple flips, so wait for the previous
7238 * one to finish before executing the next.
7239 */
7240 if (intel_crtc->plane)
7241 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7242 else
7243 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7244 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7245 OUT_RING(MI_NOOP);
7246 OUT_RING(MI_DISPLAY_FLIP |
7247 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007248 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007249 OUT_RING(obj->gtt_offset + offset);
7250 OUT_RING(MI_NOOP);
7251 ADVANCE_LP_RING();
7252out:
7253 return ret;
7254}
7255
7256static int intel_gen3_queue_flip(struct drm_device *dev,
7257 struct drm_crtc *crtc,
7258 struct drm_framebuffer *fb,
7259 struct drm_i915_gem_object *obj)
7260{
7261 struct drm_i915_private *dev_priv = dev->dev_private;
7262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7263 unsigned long offset;
7264 u32 flip_mask;
7265 int ret;
7266
7267 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7268 if (ret)
7269 goto out;
7270
7271 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007272 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007273
7274 ret = BEGIN_LP_RING(6);
7275 if (ret)
7276 goto out;
7277
7278 if (intel_crtc->plane)
7279 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7280 else
7281 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7282 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7283 OUT_RING(MI_NOOP);
7284 OUT_RING(MI_DISPLAY_FLIP_I915 |
7285 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007286 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007287 OUT_RING(obj->gtt_offset + offset);
7288 OUT_RING(MI_NOOP);
7289
7290 ADVANCE_LP_RING();
7291out:
7292 return ret;
7293}
7294
7295static int intel_gen4_queue_flip(struct drm_device *dev,
7296 struct drm_crtc *crtc,
7297 struct drm_framebuffer *fb,
7298 struct drm_i915_gem_object *obj)
7299{
7300 struct drm_i915_private *dev_priv = dev->dev_private;
7301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7302 uint32_t pf, pipesrc;
7303 int ret;
7304
7305 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7306 if (ret)
7307 goto out;
7308
7309 ret = BEGIN_LP_RING(4);
7310 if (ret)
7311 goto out;
7312
7313 /* i965+ uses the linear or tiled offsets from the
7314 * Display Registers (which do not change across a page-flip)
7315 * so we need only reprogram the base address.
7316 */
7317 OUT_RING(MI_DISPLAY_FLIP |
7318 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007319 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007320 OUT_RING(obj->gtt_offset | obj->tiling_mode);
7321
7322 /* XXX Enabling the panel-fitter across page-flip is so far
7323 * untested on non-native modes, so ignore it for now.
7324 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7325 */
7326 pf = 0;
7327 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7328 OUT_RING(pf | pipesrc);
7329 ADVANCE_LP_RING();
7330out:
7331 return ret;
7332}
7333
7334static int intel_gen6_queue_flip(struct drm_device *dev,
7335 struct drm_crtc *crtc,
7336 struct drm_framebuffer *fb,
7337 struct drm_i915_gem_object *obj)
7338{
7339 struct drm_i915_private *dev_priv = dev->dev_private;
7340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7341 uint32_t pf, pipesrc;
7342 int ret;
7343
7344 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7345 if (ret)
7346 goto out;
7347
7348 ret = BEGIN_LP_RING(4);
7349 if (ret)
7350 goto out;
7351
7352 OUT_RING(MI_DISPLAY_FLIP |
7353 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007354 OUT_RING(fb->pitches[0] | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007355 OUT_RING(obj->gtt_offset);
7356
7357 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7358 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7359 OUT_RING(pf | pipesrc);
7360 ADVANCE_LP_RING();
7361out:
7362 return ret;
7363}
7364
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007365/*
7366 * On gen7 we currently use the blit ring because (in early silicon at least)
7367 * the render ring doesn't give us interrpts for page flip completion, which
7368 * means clients will hang after the first flip is queued. Fortunately the
7369 * blit ring generates interrupts properly, so use it instead.
7370 */
7371static int intel_gen7_queue_flip(struct drm_device *dev,
7372 struct drm_crtc *crtc,
7373 struct drm_framebuffer *fb,
7374 struct drm_i915_gem_object *obj)
7375{
7376 struct drm_i915_private *dev_priv = dev->dev_private;
7377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7378 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7379 int ret;
7380
7381 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7382 if (ret)
7383 goto out;
7384
7385 ret = intel_ring_begin(ring, 4);
7386 if (ret)
7387 goto out;
7388
7389 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007390 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007391 intel_ring_emit(ring, (obj->gtt_offset));
7392 intel_ring_emit(ring, (MI_NOOP));
7393 intel_ring_advance(ring);
7394out:
7395 return ret;
7396}
7397
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007398static int intel_default_queue_flip(struct drm_device *dev,
7399 struct drm_crtc *crtc,
7400 struct drm_framebuffer *fb,
7401 struct drm_i915_gem_object *obj)
7402{
7403 return -ENODEV;
7404}
7405
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007406static int intel_crtc_page_flip(struct drm_crtc *crtc,
7407 struct drm_framebuffer *fb,
7408 struct drm_pending_vblank_event *event)
7409{
7410 struct drm_device *dev = crtc->dev;
7411 struct drm_i915_private *dev_priv = dev->dev_private;
7412 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007413 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7415 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007416 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007417 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007418
7419 work = kzalloc(sizeof *work, GFP_KERNEL);
7420 if (work == NULL)
7421 return -ENOMEM;
7422
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007423 work->event = event;
7424 work->dev = crtc->dev;
7425 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007426 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007427 INIT_WORK(&work->work, intel_unpin_work_fn);
7428
Jesse Barnes7317c752011-08-29 09:45:28 -07007429 ret = drm_vblank_get(dev, intel_crtc->pipe);
7430 if (ret)
7431 goto free_work;
7432
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007433 /* We borrow the event spin lock for protecting unpin_work */
7434 spin_lock_irqsave(&dev->event_lock, flags);
7435 if (intel_crtc->unpin_work) {
7436 spin_unlock_irqrestore(&dev->event_lock, flags);
7437 kfree(work);
Jesse Barnes7317c752011-08-29 09:45:28 -07007438 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007439
7440 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007441 return -EBUSY;
7442 }
7443 intel_crtc->unpin_work = work;
7444 spin_unlock_irqrestore(&dev->event_lock, flags);
7445
7446 intel_fb = to_intel_framebuffer(fb);
7447 obj = intel_fb->obj;
7448
Chris Wilson468f0b42010-05-27 13:18:13 +01007449 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007450
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08007451 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007452 drm_gem_object_reference(&work->old_fb_obj->base);
7453 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007454
7455 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007456
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007457 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007458
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007459 work->enable_stall_check = true;
7460
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007461 /* Block clients from rendering to the new back buffer until
7462 * the flip occurs and the object is no longer visible.
7463 */
Chris Wilson05394f32010-11-08 19:18:58 +00007464 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007465
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007466 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7467 if (ret)
7468 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007469
Chris Wilson7782de32011-07-08 12:22:41 +01007470 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007471 mutex_unlock(&dev->struct_mutex);
7472
Jesse Barnese5510fa2010-07-01 16:48:37 -07007473 trace_i915_flip_request(intel_crtc->plane, obj);
7474
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007475 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007476
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007477cleanup_pending:
7478 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007479 drm_gem_object_unreference(&work->old_fb_obj->base);
7480 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007481 mutex_unlock(&dev->struct_mutex);
7482
7483 spin_lock_irqsave(&dev->event_lock, flags);
7484 intel_crtc->unpin_work = NULL;
7485 spin_unlock_irqrestore(&dev->event_lock, flags);
7486
Jesse Barnes7317c752011-08-29 09:45:28 -07007487 drm_vblank_put(dev, intel_crtc->pipe);
7488free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007489 kfree(work);
7490
7491 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007492}
7493
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007494static void intel_sanitize_modesetting(struct drm_device *dev,
7495 int pipe, int plane)
7496{
7497 struct drm_i915_private *dev_priv = dev->dev_private;
7498 u32 reg, val;
7499
7500 if (HAS_PCH_SPLIT(dev))
7501 return;
7502
7503 /* Who knows what state these registers were left in by the BIOS or
7504 * grub?
7505 *
7506 * If we leave the registers in a conflicting state (e.g. with the
7507 * display plane reading from the other pipe than the one we intend
7508 * to use) then when we attempt to teardown the active mode, we will
7509 * not disable the pipes and planes in the correct order -- leaving
7510 * a plane reading from a disabled pipe and possibly leading to
7511 * undefined behaviour.
7512 */
7513
7514 reg = DSPCNTR(plane);
7515 val = I915_READ(reg);
7516
7517 if ((val & DISPLAY_PLANE_ENABLE) == 0)
7518 return;
7519 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
7520 return;
7521
7522 /* This display plane is active and attached to the other CPU pipe. */
7523 pipe = !pipe;
7524
7525 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08007526 intel_disable_plane(dev_priv, plane, pipe);
7527 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007528}
Jesse Barnes79e53942008-11-07 14:24:08 -08007529
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007530static void intel_crtc_reset(struct drm_crtc *crtc)
7531{
7532 struct drm_device *dev = crtc->dev;
7533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7534
7535 /* Reset flags back to the 'unknown' status so that they
7536 * will be correctly set on the initial modeset.
7537 */
7538 intel_crtc->dpms_mode = -1;
7539
7540 /* We need to fix up any BIOS configuration that conflicts with
7541 * our expectations.
7542 */
7543 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
7544}
7545
7546static struct drm_crtc_helper_funcs intel_helper_funcs = {
7547 .dpms = intel_crtc_dpms,
7548 .mode_fixup = intel_crtc_mode_fixup,
7549 .mode_set = intel_crtc_mode_set,
7550 .mode_set_base = intel_pipe_set_base,
7551 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7552 .load_lut = intel_crtc_load_lut,
7553 .disable = intel_crtc_disable,
7554};
7555
7556static const struct drm_crtc_funcs intel_crtc_funcs = {
7557 .reset = intel_crtc_reset,
7558 .cursor_set = intel_crtc_cursor_set,
7559 .cursor_move = intel_crtc_cursor_move,
7560 .gamma_set = intel_crtc_gamma_set,
7561 .set_config = drm_crtc_helper_set_config,
7562 .destroy = intel_crtc_destroy,
7563 .page_flip = intel_crtc_page_flip,
7564};
7565
Hannes Ederb358d0a2008-12-18 21:18:47 +01007566static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007567{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007568 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007569 struct intel_crtc *intel_crtc;
7570 int i;
7571
7572 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7573 if (intel_crtc == NULL)
7574 return;
7575
7576 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7577
7578 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007579 for (i = 0; i < 256; i++) {
7580 intel_crtc->lut_r[i] = i;
7581 intel_crtc->lut_g[i] = i;
7582 intel_crtc->lut_b[i] = i;
7583 }
7584
Jesse Barnes80824002009-09-10 15:28:06 -07007585 /* Swap pipes & planes for FBC on pre-965 */
7586 intel_crtc->pipe = pipe;
7587 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007588 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007589 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007590 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007591 }
7592
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007593 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7594 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7595 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7596 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7597
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00007598 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00007599 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07007600 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007601
7602 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07007603 if (pipe == 2 && IS_IVYBRIDGE(dev))
7604 intel_crtc->no_pll = true;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007605 intel_helper_funcs.prepare = ironlake_crtc_prepare;
7606 intel_helper_funcs.commit = ironlake_crtc_commit;
7607 } else {
7608 intel_helper_funcs.prepare = i9xx_crtc_prepare;
7609 intel_helper_funcs.commit = i9xx_crtc_commit;
7610 }
7611
Jesse Barnes79e53942008-11-07 14:24:08 -08007612 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
7613
Jesse Barnes652c3932009-08-17 13:31:43 -07007614 intel_crtc->busy = false;
7615
7616 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
7617 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007618}
7619
Carl Worth08d7b3d2009-04-29 14:43:54 -07007620int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007621 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007622{
7623 drm_i915_private_t *dev_priv = dev->dev_private;
7624 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007625 struct drm_mode_object *drmmode_obj;
7626 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007627
7628 if (!dev_priv) {
7629 DRM_ERROR("called with no initialization\n");
7630 return -EINVAL;
7631 }
7632
Daniel Vetterc05422d2009-08-11 16:05:30 +02007633 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7634 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007635
Daniel Vetterc05422d2009-08-11 16:05:30 +02007636 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007637 DRM_ERROR("no such CRTC id\n");
7638 return -EINVAL;
7639 }
7640
Daniel Vetterc05422d2009-08-11 16:05:30 +02007641 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7642 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007643
Daniel Vetterc05422d2009-08-11 16:05:30 +02007644 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007645}
7646
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08007647static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007648{
Chris Wilson4ef69c72010-09-09 15:14:28 +01007649 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007650 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007651 int entry = 0;
7652
Chris Wilson4ef69c72010-09-09 15:14:28 +01007653 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7654 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007655 index_mask |= (1 << entry);
7656 entry++;
7657 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007658
Jesse Barnes79e53942008-11-07 14:24:08 -08007659 return index_mask;
7660}
7661
Chris Wilson4d302442010-12-14 19:21:29 +00007662static bool has_edp_a(struct drm_device *dev)
7663{
7664 struct drm_i915_private *dev_priv = dev->dev_private;
7665
7666 if (!IS_MOBILE(dev))
7667 return false;
7668
7669 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7670 return false;
7671
7672 if (IS_GEN5(dev) &&
7673 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7674 return false;
7675
7676 return true;
7677}
7678
Jesse Barnes79e53942008-11-07 14:24:08 -08007679static void intel_setup_outputs(struct drm_device *dev)
7680{
Eric Anholt725e30a2009-01-22 13:01:02 -08007681 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007682 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007683 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007684 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007685
Zhenyu Wang541998a2009-06-05 15:38:44 +08007686 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007687 has_lvds = intel_lvds_init(dev);
7688 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7689 /* disable the panel fitter on everything but LVDS */
7690 I915_WRITE(PFIT_CONTROL, 0);
7691 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007692
Eric Anholtbad720f2009-10-22 16:11:14 -07007693 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007694 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007695
Chris Wilson4d302442010-12-14 19:21:29 +00007696 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007697 intel_dp_init(dev, DP_A);
7698
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007699 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7700 intel_dp_init(dev, PCH_DP_D);
7701 }
7702
7703 intel_crt_init(dev);
7704
7705 if (HAS_PCH_SPLIT(dev)) {
7706 int found;
7707
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007708 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007709 /* PCH SDVOB multiplex with HDMIB */
7710 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007711 if (!found)
7712 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007713 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
7714 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007715 }
7716
7717 if (I915_READ(HDMIC) & PORT_DETECTED)
7718 intel_hdmi_init(dev, HDMIC);
7719
7720 if (I915_READ(HDMID) & PORT_DETECTED)
7721 intel_hdmi_init(dev, HDMID);
7722
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007723 if (I915_READ(PCH_DP_C) & DP_DETECTED)
7724 intel_dp_init(dev, PCH_DP_C);
7725
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007726 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007727 intel_dp_init(dev, PCH_DP_D);
7728
Zhenyu Wang103a1962009-11-27 11:44:36 +08007729 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007730 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007731
Eric Anholt725e30a2009-01-22 13:01:02 -08007732 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007733 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007734 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007735 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7736 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007737 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007738 }
Ma Ling27185ae2009-08-24 13:50:23 +08007739
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007740 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7741 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007742 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007743 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007744 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007745
7746 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007747
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007748 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7749 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007750 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007751 }
Ma Ling27185ae2009-08-24 13:50:23 +08007752
7753 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7754
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007755 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7756 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007757 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007758 }
7759 if (SUPPORTS_INTEGRATED_DP(dev)) {
7760 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007761 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007762 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007763 }
Ma Ling27185ae2009-08-24 13:50:23 +08007764
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007765 if (SUPPORTS_INTEGRATED_DP(dev) &&
7766 (I915_READ(DP_D) & DP_DETECTED)) {
7767 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007768 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007769 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007770 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007771 intel_dvo_init(dev);
7772
Zhenyu Wang103a1962009-11-27 11:44:36 +08007773 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007774 intel_tv_init(dev);
7775
Chris Wilson4ef69c72010-09-09 15:14:28 +01007776 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7777 encoder->base.possible_crtcs = encoder->crtc_mask;
7778 encoder->base.possible_clones =
7779 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08007780 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007781
Chris Wilson2c7111d2011-03-29 10:40:27 +01007782 /* disable all the possible outputs/crtcs before entering KMS mode */
7783 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07007784
7785 if (HAS_PCH_SPLIT(dev))
7786 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007787}
7788
7789static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7790{
7791 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007792
7793 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007794 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007795
7796 kfree(intel_fb);
7797}
7798
7799static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007800 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007801 unsigned int *handle)
7802{
7803 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007804 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007805
Chris Wilson05394f32010-11-08 19:18:58 +00007806 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007807}
7808
7809static const struct drm_framebuffer_funcs intel_fb_funcs = {
7810 .destroy = intel_user_framebuffer_destroy,
7811 .create_handle = intel_user_framebuffer_create_handle,
7812};
7813
Dave Airlie38651672010-03-30 05:34:13 +00007814int intel_framebuffer_init(struct drm_device *dev,
7815 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007816 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007817 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007818{
Jesse Barnes79e53942008-11-07 14:24:08 -08007819 int ret;
7820
Chris Wilson05394f32010-11-08 19:18:58 +00007821 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007822 return -EINVAL;
7823
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007824 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01007825 return -EINVAL;
7826
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007827 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02007828 case DRM_FORMAT_RGB332:
7829 case DRM_FORMAT_RGB565:
7830 case DRM_FORMAT_XRGB8888:
7831 case DRM_FORMAT_ARGB8888:
7832 case DRM_FORMAT_XRGB2101010:
7833 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007834 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07007835 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02007836 case DRM_FORMAT_YUYV:
7837 case DRM_FORMAT_UYVY:
7838 case DRM_FORMAT_YVYU:
7839 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01007840 break;
7841 default:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007842 DRM_ERROR("unsupported pixel format\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01007843 return -EINVAL;
7844 }
7845
Jesse Barnes79e53942008-11-07 14:24:08 -08007846 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7847 if (ret) {
7848 DRM_ERROR("framebuffer init failed %d\n", ret);
7849 return ret;
7850 }
7851
7852 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007853 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007854 return 0;
7855}
7856
Jesse Barnes79e53942008-11-07 14:24:08 -08007857static struct drm_framebuffer *
7858intel_user_framebuffer_create(struct drm_device *dev,
7859 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007860 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08007861{
Chris Wilson05394f32010-11-08 19:18:58 +00007862 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007863
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007864 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
7865 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00007866 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007867 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007868
Chris Wilsond2dff872011-04-19 08:36:26 +01007869 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007870}
7871
Jesse Barnes79e53942008-11-07 14:24:08 -08007872static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007873 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007874 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007875};
7876
Chris Wilson05394f32010-11-08 19:18:58 +00007877static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007878intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00007879{
Chris Wilson05394f32010-11-08 19:18:58 +00007880 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007881 int ret;
7882
Ben Widawsky2c34b852011-03-19 18:14:26 -07007883 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
7884
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007885 ctx = i915_gem_alloc_object(dev, 4096);
7886 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00007887 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
7888 return NULL;
7889 }
7890
Daniel Vetter75e9e912010-11-04 17:11:09 +01007891 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007892 if (ret) {
7893 DRM_ERROR("failed to pin power context: %d\n", ret);
7894 goto err_unref;
7895 }
7896
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007897 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007898 if (ret) {
7899 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
7900 goto err_unpin;
7901 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00007902
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007903 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007904
7905err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007906 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007907err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00007908 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007909 mutex_unlock(&dev->struct_mutex);
7910 return NULL;
7911}
7912
Jesse Barnes7648fa92010-05-20 14:28:11 -07007913bool ironlake_set_drps(struct drm_device *dev, u8 val)
7914{
7915 struct drm_i915_private *dev_priv = dev->dev_private;
7916 u16 rgvswctl;
7917
7918 rgvswctl = I915_READ16(MEMSWCTL);
7919 if (rgvswctl & MEMCTL_CMD_STS) {
7920 DRM_DEBUG("gpu busy, RCS change rejected\n");
7921 return false; /* still busy with another command */
7922 }
7923
7924 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
7925 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
7926 I915_WRITE16(MEMSWCTL, rgvswctl);
7927 POSTING_READ16(MEMSWCTL);
7928
7929 rgvswctl |= MEMCTL_CMD_STS;
7930 I915_WRITE16(MEMSWCTL, rgvswctl);
7931
7932 return true;
7933}
7934
Jesse Barnesf97108d2010-01-29 11:27:07 -08007935void ironlake_enable_drps(struct drm_device *dev)
7936{
7937 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007938 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007939 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007940
Jesse Barnesea056c12010-09-10 10:02:13 -07007941 /* Enable temp reporting */
7942 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
7943 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
7944
Jesse Barnesf97108d2010-01-29 11:27:07 -08007945 /* 100ms RC evaluation intervals */
7946 I915_WRITE(RCUPEI, 100000);
7947 I915_WRITE(RCDNEI, 100000);
7948
7949 /* Set max/min thresholds to 90ms and 80ms respectively */
7950 I915_WRITE(RCBMAXAVG, 90000);
7951 I915_WRITE(RCBMINAVG, 80000);
7952
7953 I915_WRITE(MEMIHYST, 1);
7954
7955 /* Set up min, max, and cur for interrupt handling */
7956 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
7957 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
7958 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
7959 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007960
Jesse Barnesf97108d2010-01-29 11:27:07 -08007961 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
7962 PXVFREQ_PX_SHIFT;
7963
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007964 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007965 dev_priv->fstart = fstart;
7966
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007967 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007968 dev_priv->min_delay = fmin;
7969 dev_priv->cur_delay = fstart;
7970
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007971 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
7972 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007973
Jesse Barnesf97108d2010-01-29 11:27:07 -08007974 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
7975
7976 /*
7977 * Interrupts will be enabled in ironlake_irq_postinstall
7978 */
7979
7980 I915_WRITE(VIDSTART, vstart);
7981 POSTING_READ(VIDSTART);
7982
7983 rgvmodectl |= MEMMODE_SWMODE_EN;
7984 I915_WRITE(MEMMODECTL, rgvmodectl);
7985
Chris Wilson481b6af2010-08-23 17:43:35 +01007986 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01007987 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08007988 msleep(1);
7989
Jesse Barnes7648fa92010-05-20 14:28:11 -07007990 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007991
Jesse Barnes7648fa92010-05-20 14:28:11 -07007992 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
7993 I915_READ(0x112e0);
7994 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
7995 dev_priv->last_count2 = I915_READ(0x112f4);
7996 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007997}
7998
7999void ironlake_disable_drps(struct drm_device *dev)
8000{
8001 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008002 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008003
8004 /* Ack interrupts, disable EFC interrupt */
8005 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
8006 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
8007 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
8008 I915_WRITE(DEIIR, DE_PCU_EVENT);
8009 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
8010
8011 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008012 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008013 msleep(1);
8014 rgvswctl |= MEMCTL_CMD_STS;
8015 I915_WRITE(MEMSWCTL, rgvswctl);
8016 msleep(1);
8017
8018}
8019
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008020void gen6_set_rps(struct drm_device *dev, u8 val)
8021{
8022 struct drm_i915_private *dev_priv = dev->dev_private;
8023 u32 swreq;
8024
8025 swreq = (val & 0x3ff) << 25;
8026 I915_WRITE(GEN6_RPNSWREQ, swreq);
8027}
8028
8029void gen6_disable_rps(struct drm_device *dev)
8030{
8031 struct drm_i915_private *dev_priv = dev->dev_private;
8032
8033 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
8034 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
8035 I915_WRITE(GEN6_PMIER, 0);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02008036 /* Complete PM interrupt masking here doesn't race with the rps work
8037 * item again unmasking PM interrupts because that is using a different
8038 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
8039 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
Ben Widawsky4912d042011-04-25 11:25:20 -07008040
8041 spin_lock_irq(&dev_priv->rps_lock);
8042 dev_priv->pm_iir = 0;
8043 spin_unlock_irq(&dev_priv->rps_lock);
8044
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008045 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
8046}
8047
Jesse Barnes7648fa92010-05-20 14:28:11 -07008048static unsigned long intel_pxfreq(u32 vidfreq)
8049{
8050 unsigned long freq;
8051 int div = (vidfreq & 0x3f0000) >> 16;
8052 int post = (vidfreq & 0x3000) >> 12;
8053 int pre = (vidfreq & 0x7);
8054
8055 if (!pre)
8056 return 0;
8057
8058 freq = ((div * 133333) / ((1<<post) * pre));
8059
8060 return freq;
8061}
8062
8063void intel_init_emon(struct drm_device *dev)
8064{
8065 struct drm_i915_private *dev_priv = dev->dev_private;
8066 u32 lcfuse;
8067 u8 pxw[16];
8068 int i;
8069
8070 /* Disable to program */
8071 I915_WRITE(ECR, 0);
8072 POSTING_READ(ECR);
8073
8074 /* Program energy weights for various events */
8075 I915_WRITE(SDEW, 0x15040d00);
8076 I915_WRITE(CSIEW0, 0x007f0000);
8077 I915_WRITE(CSIEW1, 0x1e220004);
8078 I915_WRITE(CSIEW2, 0x04000004);
8079
8080 for (i = 0; i < 5; i++)
8081 I915_WRITE(PEW + (i * 4), 0);
8082 for (i = 0; i < 3; i++)
8083 I915_WRITE(DEW + (i * 4), 0);
8084
8085 /* Program P-state weights to account for frequency power adjustment */
8086 for (i = 0; i < 16; i++) {
8087 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
8088 unsigned long freq = intel_pxfreq(pxvidfreq);
8089 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8090 PXVFREQ_PX_SHIFT;
8091 unsigned long val;
8092
8093 val = vid * vid;
8094 val *= (freq / 1000);
8095 val *= 255;
8096 val /= (127*127*900);
8097 if (val > 0xff)
8098 DRM_ERROR("bad pxval: %ld\n", val);
8099 pxw[i] = val;
8100 }
8101 /* Render standby states get 0 weight */
8102 pxw[14] = 0;
8103 pxw[15] = 0;
8104
8105 for (i = 0; i < 4; i++) {
8106 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8107 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
8108 I915_WRITE(PXW + (i * 4), val);
8109 }
8110
8111 /* Adjust magic regs to magic values (more experimental results) */
8112 I915_WRITE(OGW0, 0);
8113 I915_WRITE(OGW1, 0);
8114 I915_WRITE(EG0, 0x00007f00);
8115 I915_WRITE(EG1, 0x0000000e);
8116 I915_WRITE(EG2, 0x000e0000);
8117 I915_WRITE(EG3, 0x68000300);
8118 I915_WRITE(EG4, 0x42000000);
8119 I915_WRITE(EG5, 0x00140031);
8120 I915_WRITE(EG6, 0);
8121 I915_WRITE(EG7, 0);
8122
8123 for (i = 0; i < 8; i++)
8124 I915_WRITE(PXWL + (i * 4), 0);
8125
8126 /* Enable PMON + select events */
8127 I915_WRITE(ECR, 0x80000019);
8128
8129 lcfuse = I915_READ(LCFUSE02);
8130
8131 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
8132}
8133
Keith Packardc0f372b32011-11-16 22:24:52 -08008134static bool intel_enable_rc6(struct drm_device *dev)
8135{
8136 /*
8137 * Respect the kernel parameter if it is set
8138 */
8139 if (i915_enable_rc6 >= 0)
8140 return i915_enable_rc6;
8141
8142 /*
8143 * Disable RC6 on Ironlake
8144 */
8145 if (INTEL_INFO(dev)->gen == 5)
8146 return 0;
8147
8148 /*
Keith Packard371de6e2011-12-26 17:02:11 -08008149 * Disable rc6 on Sandybridge
Keith Packardc0f372b32011-11-16 22:24:52 -08008150 */
8151 if (INTEL_INFO(dev)->gen == 6) {
Keith Packard371de6e2011-12-26 17:02:11 -08008152 DRM_DEBUG_DRIVER("Sandybridge: RC6 disabled\n");
8153 return 0;
Keith Packardc0f372b32011-11-16 22:24:52 -08008154 }
8155 DRM_DEBUG_DRIVER("RC6 enabled\n");
8156 return 1;
8157}
8158
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008159void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00008160{
Jesse Barnesa6044e22010-12-20 11:34:20 -08008161 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
8162 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07008163 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08008164 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00008165 int i;
8166
8167 /* Here begins a magic sequence of register writes to enable
8168 * auto-downclocking.
8169 *
8170 * Perhaps there might be some value in exposing these to
8171 * userspace...
8172 */
8173 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01008174 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07008175 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00008176
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008177 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00008178 I915_WRITE(GEN6_RC_CONTROL, 0);
8179
8180 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
8181 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
8182 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
8183 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
8184 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
8185
8186 for (i = 0; i < I915_NUM_RINGS; i++)
8187 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
8188
8189 I915_WRITE(GEN6_RC_SLEEP, 0);
8190 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
8191 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
8192 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
8193 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
8194
Keith Packardc0f372b32011-11-16 22:24:52 -08008195 if (intel_enable_rc6(dev_priv->dev))
Eugeni Dodonov1c8ecf82012-02-14 11:44:48 -02008196 rc6_mask = GEN6_RC_CTL_RC6_ENABLE |
Eugeni Dodonovc0e2ee12012-02-23 23:57:06 -02008197 ((IS_GEN7(dev_priv->dev)) ? GEN6_RC_CTL_RC6p_ENABLE : 0);
Jesse Barnes7df87212011-03-30 14:08:56 -07008198
Chris Wilson8fd26852010-12-08 18:40:43 +00008199 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07008200 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00008201 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00008202 GEN6_RC_CTL_HW_ENABLE);
8203
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008204 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00008205 GEN6_FREQUENCY(10) |
8206 GEN6_OFFSET(0) |
8207 GEN6_AGGRESSIVE_TURBO);
8208 I915_WRITE(GEN6_RC_VIDEO_FREQ,
8209 GEN6_FREQUENCY(12));
8210
8211 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
8212 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
8213 18 << 24 |
8214 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008215 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
8216 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008217 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008218 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008219 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
8220 I915_WRITE(GEN6_RP_CONTROL,
8221 GEN6_RP_MEDIA_TURBO |
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08008222 GEN6_RP_MEDIA_HW_MODE |
Chris Wilson8fd26852010-12-08 18:40:43 +00008223 GEN6_RP_MEDIA_IS_GFX |
8224 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08008225 GEN6_RP_UP_BUSY_AVG |
8226 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00008227
8228 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8229 500))
8230 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8231
8232 I915_WRITE(GEN6_PCODE_DATA, 0);
8233 I915_WRITE(GEN6_PCODE_MAILBOX,
8234 GEN6_PCODE_READY |
8235 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8236 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8237 500))
8238 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8239
Jesse Barnesa6044e22010-12-20 11:34:20 -08008240 min_freq = (rp_state_cap & 0xff0000) >> 16;
8241 max_freq = rp_state_cap & 0xff;
8242 cur_freq = (gt_perf_status & 0xff00) >> 8;
8243
8244 /* Check for overclock support */
8245 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8246 500))
8247 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8248 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
8249 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
8250 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8251 500))
8252 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8253 if (pcu_mbox & (1<<31)) { /* OC supported */
8254 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07008255 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08008256 }
8257
8258 /* In units of 100MHz */
8259 dev_priv->max_delay = max_freq;
8260 dev_priv->min_delay = min_freq;
8261 dev_priv->cur_delay = cur_freq;
8262
Chris Wilson8fd26852010-12-08 18:40:43 +00008263 /* requires MSI enabled */
8264 I915_WRITE(GEN6_PMIER,
8265 GEN6_PM_MBOX_EVENT |
8266 GEN6_PM_THERMAL_EVENT |
8267 GEN6_PM_RP_DOWN_TIMEOUT |
8268 GEN6_PM_RP_UP_THRESHOLD |
8269 GEN6_PM_RP_DOWN_THRESHOLD |
8270 GEN6_PM_RP_UP_EI_EXPIRED |
8271 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07008272 spin_lock_irq(&dev_priv->rps_lock);
8273 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008274 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07008275 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008276 /* enable all PM interrupts */
8277 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00008278
Ben Widawskyfcca7922011-04-25 11:23:07 -07008279 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd812011-04-25 20:11:50 +01008280 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00008281}
8282
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008283void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
8284{
8285 int min_freq = 15;
8286 int gpu_freq, ia_freq, max_ia_freq;
8287 int scaling_factor = 180;
8288
8289 max_ia_freq = cpufreq_quick_get_max(0);
8290 /*
8291 * Default to measured freq if none found, PCU will ensure we don't go
8292 * over
8293 */
8294 if (!max_ia_freq)
8295 max_ia_freq = tsc_khz;
8296
8297 /* Convert from kHz to MHz */
8298 max_ia_freq /= 1000;
8299
8300 mutex_lock(&dev_priv->dev->struct_mutex);
8301
8302 /*
8303 * For each potential GPU frequency, load a ring frequency we'd like
8304 * to use for memory access. We do this by specifying the IA frequency
8305 * the PCU should use as a reference to determine the ring frequency.
8306 */
8307 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
8308 gpu_freq--) {
8309 int diff = dev_priv->max_delay - gpu_freq;
8310
8311 /*
8312 * For GPU frequencies less than 750MHz, just use the lowest
8313 * ring freq.
8314 */
8315 if (gpu_freq < min_freq)
8316 ia_freq = 800;
8317 else
8318 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
8319 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
8320
8321 I915_WRITE(GEN6_PCODE_DATA,
8322 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
8323 gpu_freq);
8324 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
8325 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8326 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
8327 GEN6_PCODE_READY) == 0, 10)) {
8328 DRM_ERROR("pcode write of freq table timed out\n");
8329 continue;
8330 }
8331 }
8332
8333 mutex_unlock(&dev_priv->dev->struct_mutex);
8334}
8335
Jesse Barnes6067aae2011-04-28 15:04:31 -07008336static void ironlake_init_clock_gating(struct drm_device *dev)
8337{
8338 struct drm_i915_private *dev_priv = dev->dev_private;
8339 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8340
8341 /* Required for FBC */
8342 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
8343 DPFCRUNIT_CLOCK_GATE_DISABLE |
8344 DPFDUNIT_CLOCK_GATE_DISABLE;
8345 /* Required for CxSR */
8346 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
8347
8348 I915_WRITE(PCH_3DCGDIS0,
8349 MARIUNIT_CLOCK_GATE_DISABLE |
8350 SVSMUNIT_CLOCK_GATE_DISABLE);
8351 I915_WRITE(PCH_3DCGDIS1,
8352 VFMUNIT_CLOCK_GATE_DISABLE);
8353
8354 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8355
8356 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008357 * According to the spec the following bits should be set in
8358 * order to enable memory self-refresh
8359 * The bit 22/21 of 0x42004
8360 * The bit 5 of 0x42020
8361 * The bit 15 of 0x45000
8362 */
8363 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8364 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8365 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
8366 I915_WRITE(ILK_DSPCLK_GATE,
8367 (I915_READ(ILK_DSPCLK_GATE) |
8368 ILK_DPARB_CLK_GATE));
8369 I915_WRITE(DISP_ARB_CTL,
8370 (I915_READ(DISP_ARB_CTL) |
8371 DISP_FBC_WM_DIS));
8372 I915_WRITE(WM3_LP_ILK, 0);
8373 I915_WRITE(WM2_LP_ILK, 0);
8374 I915_WRITE(WM1_LP_ILK, 0);
8375
8376 /*
8377 * Based on the document from hardware guys the following bits
8378 * should be set unconditionally in order to enable FBC.
8379 * The bit 22 of 0x42000
8380 * The bit 22 of 0x42004
8381 * The bit 7,8,9 of 0x42020.
8382 */
8383 if (IS_IRONLAKE_M(dev)) {
8384 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8385 I915_READ(ILK_DISPLAY_CHICKEN1) |
8386 ILK_FBCQ_DIS);
8387 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8388 I915_READ(ILK_DISPLAY_CHICKEN2) |
8389 ILK_DPARB_GATE);
8390 I915_WRITE(ILK_DSPCLK_GATE,
8391 I915_READ(ILK_DSPCLK_GATE) |
8392 ILK_DPFC_DIS1 |
8393 ILK_DPFC_DIS2 |
8394 ILK_CLK_FBC);
8395 }
8396
8397 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8398 I915_READ(ILK_DISPLAY_CHICKEN2) |
8399 ILK_ELPIN_409_SELECT);
8400 I915_WRITE(_3D_CHICKEN2,
8401 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8402 _3D_CHICKEN2_WM_READ_PIPELINED);
8403}
8404
8405static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008406{
8407 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008408 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008409 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8410
8411 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07008412
Jesse Barnes6067aae2011-04-28 15:04:31 -07008413 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8414 I915_READ(ILK_DISPLAY_CHICKEN2) |
8415 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008416
Jesse Barnes6067aae2011-04-28 15:04:31 -07008417 I915_WRITE(WM3_LP_ILK, 0);
8418 I915_WRITE(WM2_LP_ILK, 0);
8419 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008420
Eric Anholt406478d2011-11-07 16:07:04 -08008421 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8422 * gating disable must be set. Failure to set it results in
8423 * flickering pixels due to Z write ordering failures after
8424 * some amount of runtime in the Mesa "fire" demo, and Unigine
8425 * Sanctuary and Tropics, and apparently anything else with
8426 * alpha test or pixel discard.
Eric Anholt9ca1d102011-11-07 16:07:05 -08008427 *
8428 * According to the spec, bit 11 (RCCUNIT) must also be set,
8429 * but we didn't debug actual testcases to find it out.
Eric Anholt406478d2011-11-07 16:07:04 -08008430 */
Eric Anholt9ca1d102011-11-07 16:07:05 -08008431 I915_WRITE(GEN6_UCGCTL2,
8432 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8433 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
Eric Anholt406478d2011-11-07 16:07:04 -08008434
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008435 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008436 * According to the spec the following bits should be
8437 * set in order to enable memory self-refresh and fbc:
8438 * The bit21 and bit22 of 0x42000
8439 * The bit21 and bit22 of 0x42004
8440 * The bit5 and bit7 of 0x42020
8441 * The bit14 of 0x70180
8442 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07008443 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07008444 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8445 I915_READ(ILK_DISPLAY_CHICKEN1) |
8446 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8447 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8448 I915_READ(ILK_DISPLAY_CHICKEN2) |
8449 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
8450 I915_WRITE(ILK_DSPCLK_GATE,
8451 I915_READ(ILK_DSPCLK_GATE) |
8452 ILK_DPARB_CLK_GATE |
8453 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07008454
Keith Packardd74362c2011-07-28 14:47:14 -07008455 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07008456 I915_WRITE(DSPCNTR(pipe),
8457 I915_READ(DSPCNTR(pipe)) |
8458 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008459 intel_flush_display_plane(dev_priv, pipe);
8460 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008461}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008462
Jesse Barnes28963a32011-05-11 09:42:30 -07008463static void ivybridge_init_clock_gating(struct drm_device *dev)
8464{
8465 struct drm_i915_private *dev_priv = dev->dev_private;
8466 int pipe;
8467 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07008468
Jesse Barnes28963a32011-05-11 09:42:30 -07008469 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008470
Jesse Barnes28963a32011-05-11 09:42:30 -07008471 I915_WRITE(WM3_LP_ILK, 0);
8472 I915_WRITE(WM2_LP_ILK, 0);
8473 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008474
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08008475 /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
8476 * This implements the WaDisableRCZUnitClockGating workaround.
8477 */
8478 I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
8479
Jesse Barnes28963a32011-05-11 09:42:30 -07008480 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07008481
Eric Anholt116ac8d2011-12-21 10:31:09 -08008482 I915_WRITE(IVB_CHICKEN3,
8483 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8484 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8485
Kenneth Graunked71de142012-02-08 12:53:52 -08008486 /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
8487 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
8488 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
8489
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08008490 /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
8491 I915_WRITE(GEN7_L3CNTLREG1,
8492 GEN7_WA_FOR_GEN7_L3_CONTROL);
8493 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
8494 GEN7_WA_L3_CHICKEN_MODE);
8495
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08008496 /* This is required by WaCatErrorRejectionIssue */
8497 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
8498 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
8499 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
8500
Keith Packardd74362c2011-07-28 14:47:14 -07008501 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07008502 I915_WRITE(DSPCNTR(pipe),
8503 I915_READ(DSPCNTR(pipe)) |
8504 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008505 intel_flush_display_plane(dev_priv, pipe);
8506 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008507}
Eric Anholt67e92af2010-11-06 14:53:33 -07008508
Jesse Barnes6067aae2011-04-28 15:04:31 -07008509static void g4x_init_clock_gating(struct drm_device *dev)
8510{
8511 struct drm_i915_private *dev_priv = dev->dev_private;
8512 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00008513
Jesse Barnes6067aae2011-04-28 15:04:31 -07008514 I915_WRITE(RENCLK_GATE_D1, 0);
8515 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8516 GS_UNIT_CLOCK_GATE_DISABLE |
8517 CL_UNIT_CLOCK_GATE_DISABLE);
8518 I915_WRITE(RAMCLK_GATE_D, 0);
8519 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8520 OVRUNIT_CLOCK_GATE_DISABLE |
8521 OVCUNIT_CLOCK_GATE_DISABLE;
8522 if (IS_GM45(dev))
8523 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8524 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
8525}
Yuanhan Liu13982612010-12-15 15:42:31 +08008526
Jesse Barnes6067aae2011-04-28 15:04:31 -07008527static void crestline_init_clock_gating(struct drm_device *dev)
8528{
8529 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08008530
Jesse Barnes6067aae2011-04-28 15:04:31 -07008531 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8532 I915_WRITE(RENCLK_GATE_D2, 0);
8533 I915_WRITE(DSPCLK_GATE_D, 0);
8534 I915_WRITE(RAMCLK_GATE_D, 0);
8535 I915_WRITE16(DEUC, 0);
8536}
Jesse Barnes652c3932009-08-17 13:31:43 -07008537
Jesse Barnes6067aae2011-04-28 15:04:31 -07008538static void broadwater_init_clock_gating(struct drm_device *dev)
8539{
8540 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008541
Jesse Barnes6067aae2011-04-28 15:04:31 -07008542 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8543 I965_RCC_CLOCK_GATE_DISABLE |
8544 I965_RCPB_CLOCK_GATE_DISABLE |
8545 I965_ISC_CLOCK_GATE_DISABLE |
8546 I965_FBC_CLOCK_GATE_DISABLE);
8547 I915_WRITE(RENCLK_GATE_D2, 0);
8548}
Jesse Barnes652c3932009-08-17 13:31:43 -07008549
Jesse Barnes6067aae2011-04-28 15:04:31 -07008550static void gen3_init_clock_gating(struct drm_device *dev)
8551{
8552 struct drm_i915_private *dev_priv = dev->dev_private;
8553 u32 dstate = I915_READ(D_STATE);
8554
8555 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8556 DSTATE_DOT_CLOCK_GATING;
8557 I915_WRITE(D_STATE, dstate);
8558}
8559
8560static void i85x_init_clock_gating(struct drm_device *dev)
8561{
8562 struct drm_i915_private *dev_priv = dev->dev_private;
8563
8564 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
8565}
8566
8567static void i830_init_clock_gating(struct drm_device *dev)
8568{
8569 struct drm_i915_private *dev_priv = dev->dev_private;
8570
8571 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07008572}
8573
Jesse Barnes645c62a2011-05-11 09:49:31 -07008574static void ibx_init_clock_gating(struct drm_device *dev)
8575{
8576 struct drm_i915_private *dev_priv = dev->dev_private;
8577
8578 /*
8579 * On Ibex Peak and Cougar Point, we need to disable clock
8580 * gating for the panel power sequencer or it will fail to
8581 * start up when no ports are active.
8582 */
8583 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8584}
8585
8586static void cpt_init_clock_gating(struct drm_device *dev)
8587{
8588 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008589 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07008590
8591 /*
8592 * On Ibex Peak and Cougar Point, we need to disable clock
8593 * gating for the panel power sequencer or it will fail to
8594 * start up when no ports are active.
8595 */
8596 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8597 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8598 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008599 /* Without this, mode sets may fail silently on FDI */
8600 for_each_pipe(pipe)
8601 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008602}
8603
Chris Wilsonac668082011-02-09 16:15:32 +00008604static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00008605{
8606 struct drm_i915_private *dev_priv = dev->dev_private;
8607
8608 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008609 i915_gem_object_unpin(dev_priv->renderctx);
8610 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008611 dev_priv->renderctx = NULL;
8612 }
8613
8614 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008615 i915_gem_object_unpin(dev_priv->pwrctx);
8616 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008617 dev_priv->pwrctx = NULL;
8618 }
8619}
8620
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008621static void ironlake_disable_rc6(struct drm_device *dev)
8622{
8623 struct drm_i915_private *dev_priv = dev->dev_private;
8624
Chris Wilsonac668082011-02-09 16:15:32 +00008625 if (I915_READ(PWRCTXA)) {
8626 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
8627 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
8628 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
8629 50);
8630
8631 I915_WRITE(PWRCTXA, 0);
8632 POSTING_READ(PWRCTXA);
8633
8634 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
8635 POSTING_READ(RSTDBYCTL);
8636 }
8637
Chris Wilson99507302011-02-24 09:42:52 +00008638 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00008639}
8640
8641static int ironlake_setup_rc6(struct drm_device *dev)
8642{
8643 struct drm_i915_private *dev_priv = dev->dev_private;
8644
8645 if (dev_priv->renderctx == NULL)
8646 dev_priv->renderctx = intel_alloc_context_page(dev);
8647 if (!dev_priv->renderctx)
8648 return -ENOMEM;
8649
8650 if (dev_priv->pwrctx == NULL)
8651 dev_priv->pwrctx = intel_alloc_context_page(dev);
8652 if (!dev_priv->pwrctx) {
8653 ironlake_teardown_rc6(dev);
8654 return -ENOMEM;
8655 }
8656
8657 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008658}
8659
8660void ironlake_enable_rc6(struct drm_device *dev)
8661{
8662 struct drm_i915_private *dev_priv = dev->dev_private;
8663 int ret;
8664
Chris Wilsonac668082011-02-09 16:15:32 +00008665 /* rc6 disabled by default due to repeated reports of hanging during
8666 * boot and resume.
8667 */
Keith Packardc0f372b32011-11-16 22:24:52 -08008668 if (!intel_enable_rc6(dev))
Chris Wilsonac668082011-02-09 16:15:32 +00008669 return;
8670
Ben Widawsky2c34b852011-03-19 18:14:26 -07008671 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008672 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008673 if (ret) {
8674 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008675 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07008676 }
Chris Wilsonac668082011-02-09 16:15:32 +00008677
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008678 /*
8679 * GPU can automatically power down the render unit if given a page
8680 * to save state.
8681 */
8682 ret = BEGIN_LP_RING(6);
8683 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00008684 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008685 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008686 return;
8687 }
Chris Wilsonac668082011-02-09 16:15:32 +00008688
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008689 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
8690 OUT_RING(MI_SET_CONTEXT);
8691 OUT_RING(dev_priv->renderctx->gtt_offset |
8692 MI_MM_SPACE_GTT |
8693 MI_SAVE_EXT_STATE_EN |
8694 MI_RESTORE_EXT_STATE_EN |
8695 MI_RESTORE_INHIBIT);
8696 OUT_RING(MI_SUSPEND_FLUSH);
8697 OUT_RING(MI_NOOP);
8698 OUT_RING(MI_FLUSH);
8699 ADVANCE_LP_RING();
8700
Ben Widawsky4a246cf2011-03-19 18:14:28 -07008701 /*
8702 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
8703 * does an implicit flush, combined with MI_FLUSH above, it should be
8704 * safe to assume that renderctx is valid
8705 */
8706 ret = intel_wait_ring_idle(LP_RING(dev_priv));
8707 if (ret) {
8708 DRM_ERROR("failed to enable ironlake power power savings\n");
8709 ironlake_teardown_rc6(dev);
8710 mutex_unlock(&dev->struct_mutex);
8711 return;
8712 }
8713
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008714 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
8715 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008716 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008717}
8718
Jesse Barnes645c62a2011-05-11 09:49:31 -07008719void intel_init_clock_gating(struct drm_device *dev)
8720{
8721 struct drm_i915_private *dev_priv = dev->dev_private;
8722
8723 dev_priv->display.init_clock_gating(dev);
8724
8725 if (dev_priv->display.init_pch_clock_gating)
8726 dev_priv->display.init_pch_clock_gating(dev);
8727}
Chris Wilsonac668082011-02-09 16:15:32 +00008728
Jesse Barnese70236a2009-09-21 10:42:27 -07008729/* Set up chip specific display functions */
8730static void intel_init_display(struct drm_device *dev)
8731{
8732 struct drm_i915_private *dev_priv = dev->dev_private;
8733
8734 /* We always want a DPMS function */
Eric Anholtf5640482011-03-30 13:01:02 -07008735 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008736 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf5640482011-03-30 13:01:02 -07008737 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008738 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf5640482011-03-30 13:01:02 -07008739 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07008740 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf5640482011-03-30 13:01:02 -07008741 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008742 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf5640482011-03-30 13:01:02 -07008743 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008744
Adam Jacksonee5382a2010-04-23 11:17:39 -04008745 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08008746 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08008747 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
8748 dev_priv->display.enable_fbc = ironlake_enable_fbc;
8749 dev_priv->display.disable_fbc = ironlake_disable_fbc;
8750 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07008751 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
8752 dev_priv->display.enable_fbc = g4x_enable_fbc;
8753 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008754 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008755 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
8756 dev_priv->display.enable_fbc = i8xx_enable_fbc;
8757 dev_priv->display.disable_fbc = i8xx_disable_fbc;
8758 }
Jesse Barnes74dff282009-09-14 15:39:40 -07008759 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07008760 }
8761
8762 /* Returns the core display clock speed */
Akshay Joshi0206e352011-08-16 15:34:10 -04008763 if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008764 dev_priv->display.get_display_clock_speed =
8765 i945_get_display_clock_speed;
8766 else if (IS_I915G(dev))
8767 dev_priv->display.get_display_clock_speed =
8768 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008769 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008770 dev_priv->display.get_display_clock_speed =
8771 i9xx_misc_get_display_clock_speed;
8772 else if (IS_I915GM(dev))
8773 dev_priv->display.get_display_clock_speed =
8774 i915gm_get_display_clock_speed;
8775 else if (IS_I865G(dev))
8776 dev_priv->display.get_display_clock_speed =
8777 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008778 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008779 dev_priv->display.get_display_clock_speed =
8780 i855_get_display_clock_speed;
8781 else /* 852, 830 */
8782 dev_priv->display.get_display_clock_speed =
8783 i830_get_display_clock_speed;
8784
8785 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008786 if (HAS_PCH_SPLIT(dev)) {
Keith Packard8d715f02011-11-18 20:39:01 -08008787 dev_priv->display.force_wake_get = __gen6_gt_force_wake_get;
8788 dev_priv->display.force_wake_put = __gen6_gt_force_wake_put;
8789
8790 /* IVB configs may use multi-threaded forcewake */
8791 if (IS_IVYBRIDGE(dev)) {
8792 u32 ecobus;
8793
Keith Packardc7dffff2011-12-09 11:33:00 -08008794 /* A small trick here - if the bios hasn't configured MT forcewake,
8795 * and if the device is in RC6, then force_wake_mt_get will not wake
8796 * the device and the ECOBUS read will return zero. Which will be
8797 * (correctly) interpreted by the test below as MT forcewake being
8798 * disabled.
8799 */
Keith Packard8d715f02011-11-18 20:39:01 -08008800 mutex_lock(&dev->struct_mutex);
8801 __gen6_gt_force_wake_mt_get(dev_priv);
Keith Packardc7dffff2011-12-09 11:33:00 -08008802 ecobus = I915_READ_NOTRACE(ECOBUS);
Keith Packard8d715f02011-11-18 20:39:01 -08008803 __gen6_gt_force_wake_mt_put(dev_priv);
8804 mutex_unlock(&dev->struct_mutex);
8805
8806 if (ecobus & FORCEWAKE_MT_ENABLE) {
8807 DRM_DEBUG_KMS("Using MT version of forcewake\n");
8808 dev_priv->display.force_wake_get =
8809 __gen6_gt_force_wake_mt_get;
8810 dev_priv->display.force_wake_put =
8811 __gen6_gt_force_wake_mt_put;
8812 }
8813 }
8814
Jesse Barnes645c62a2011-05-11 09:49:31 -07008815 if (HAS_PCH_IBX(dev))
8816 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
8817 else if (HAS_PCH_CPT(dev))
8818 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
8819
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008820 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008821 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
8822 dev_priv->display.update_wm = ironlake_update_wm;
8823 else {
8824 DRM_DEBUG_KMS("Failed to get proper latency. "
8825 "Disable CxSR\n");
8826 dev_priv->display.update_wm = NULL;
8827 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008828 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008829 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008830 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008831 } else if (IS_GEN6(dev)) {
8832 if (SNB_READ_WM0_LATENCY()) {
8833 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008834 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Yuanhan Liu13982612010-12-15 15:42:31 +08008835 } else {
8836 DRM_DEBUG_KMS("Failed to read display plane latency. "
8837 "Disable CxSR\n");
8838 dev_priv->display.update_wm = NULL;
8839 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008840 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008841 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008842 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008843 } else if (IS_IVYBRIDGE(dev)) {
8844 /* FIXME: detect B0+ stepping and use auto training */
8845 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008846 if (SNB_READ_WM0_LATENCY()) {
8847 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008848 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008849 } else {
8850 DRM_DEBUG_KMS("Failed to read display plane latency. "
8851 "Disable CxSR\n");
8852 dev_priv->display.update_wm = NULL;
8853 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008854 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008855 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008856 } else
8857 dev_priv->display.update_wm = NULL;
8858 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08008859 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08008860 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08008861 dev_priv->fsb_freq,
8862 dev_priv->mem_freq)) {
8863 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08008864 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08008865 "disabling CxSR\n",
Akshay Joshi0206e352011-08-16 15:34:10 -04008866 (dev_priv->is_ddr3 == 1) ? "3" : "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08008867 dev_priv->fsb_freq, dev_priv->mem_freq);
8868 /* Disable CxSR and never update its watermark again */
8869 pineview_disable_cxsr(dev);
8870 dev_priv->display.update_wm = NULL;
8871 } else
8872 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10008873 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008874 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008875 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008876 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008877 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
8878 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008879 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008880 if (IS_CRESTLINE(dev))
8881 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
8882 else if (IS_BROADWATER(dev))
8883 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8884 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008885 dev_priv->display.update_wm = i9xx_update_wm;
8886 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008887 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8888 } else if (IS_I865G(dev)) {
8889 dev_priv->display.update_wm = i830_update_wm;
8890 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8891 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008892 } else if (IS_I85X(dev)) {
8893 dev_priv->display.update_wm = i9xx_update_wm;
8894 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008895 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07008896 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04008897 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008898 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008899 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008900 dev_priv->display.get_fifo_size = i845_get_fifo_size;
8901 else
8902 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07008903 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008904
8905 /* Default just returns -ENODEV to indicate unsupported */
8906 dev_priv->display.queue_flip = intel_default_queue_flip;
8907
8908 switch (INTEL_INFO(dev)->gen) {
8909 case 2:
8910 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8911 break;
8912
8913 case 3:
8914 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8915 break;
8916
8917 case 4:
8918 case 5:
8919 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8920 break;
8921
8922 case 6:
8923 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8924 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008925 case 7:
8926 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8927 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008928 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008929}
8930
Jesse Barnesb690e962010-07-19 13:53:12 -07008931/*
8932 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8933 * resume, or other times. This quirk makes sure that's the case for
8934 * affected systems.
8935 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008936static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008937{
8938 struct drm_i915_private *dev_priv = dev->dev_private;
8939
8940 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8941 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
8942}
8943
Keith Packard435793d2011-07-12 14:56:22 -07008944/*
8945 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8946 */
8947static void quirk_ssc_force_disable(struct drm_device *dev)
8948{
8949 struct drm_i915_private *dev_priv = dev->dev_private;
8950 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
8951}
8952
Jesse Barnesb690e962010-07-19 13:53:12 -07008953struct intel_quirk {
8954 int device;
8955 int subsystem_vendor;
8956 int subsystem_device;
8957 void (*hook)(struct drm_device *dev);
8958};
8959
8960struct intel_quirk intel_quirks[] = {
8961 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
8962 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
8963 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008964 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008965
8966 /* Thinkpad R31 needs pipe A force quirk */
8967 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
8968 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8969 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8970
8971 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
8972 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
8973 /* ThinkPad X40 needs pipe A force quirk */
8974
8975 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8976 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8977
8978 /* 855 & before need to leave pipe A & dpll A up */
8979 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8980 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008981
8982 /* Lenovo U160 cannot use SSC on LVDS */
8983 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008984
8985 /* Sony Vaio Y cannot use SSC on LVDS */
8986 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Jesse Barnesb690e962010-07-19 13:53:12 -07008987};
8988
8989static void intel_init_quirks(struct drm_device *dev)
8990{
8991 struct pci_dev *d = dev->pdev;
8992 int i;
8993
8994 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8995 struct intel_quirk *q = &intel_quirks[i];
8996
8997 if (d->device == q->device &&
8998 (d->subsystem_vendor == q->subsystem_vendor ||
8999 q->subsystem_vendor == PCI_ANY_ID) &&
9000 (d->subsystem_device == q->subsystem_device ||
9001 q->subsystem_device == PCI_ANY_ID))
9002 q->hook(dev);
9003 }
9004}
9005
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009006/* Disable the VGA plane that we never use */
9007static void i915_disable_vga(struct drm_device *dev)
9008{
9009 struct drm_i915_private *dev_priv = dev->dev_private;
9010 u8 sr1;
9011 u32 vga_reg;
9012
9013 if (HAS_PCH_SPLIT(dev))
9014 vga_reg = CPU_VGACNTRL;
9015 else
9016 vga_reg = VGACNTRL;
9017
9018 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
9019 outb(1, VGA_SR_INDEX);
9020 sr1 = inb(VGA_SR_DATA);
9021 outb(sr1 | 1<<5, VGA_SR_DATA);
9022 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9023 udelay(300);
9024
9025 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9026 POSTING_READ(vga_reg);
9027}
9028
Jesse Barnes79e53942008-11-07 14:24:08 -08009029void intel_modeset_init(struct drm_device *dev)
9030{
Jesse Barnes652c3932009-08-17 13:31:43 -07009031 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009032 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009033
9034 drm_mode_config_init(dev);
9035
9036 dev->mode_config.min_width = 0;
9037 dev->mode_config.min_height = 0;
9038
9039 dev->mode_config.funcs = (void *)&intel_mode_funcs;
9040
Jesse Barnesb690e962010-07-19 13:53:12 -07009041 intel_init_quirks(dev);
9042
Jesse Barnese70236a2009-09-21 10:42:27 -07009043 intel_init_display(dev);
9044
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009045 if (IS_GEN2(dev)) {
9046 dev->mode_config.max_width = 2048;
9047 dev->mode_config.max_height = 2048;
9048 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009049 dev->mode_config.max_width = 4096;
9050 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009051 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009052 dev->mode_config.max_width = 8192;
9053 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009054 }
Chris Wilson35c30472010-12-22 14:07:12 +00009055 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009056
Zhao Yakui28c97732009-10-09 11:39:41 +08009057 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10009058 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009059
Dave Airliea3524f12010-06-06 18:59:41 +10009060 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009061 intel_crtc_init(dev, i);
Jesse Barnes00c20642012-01-13 15:48:39 -08009062 ret = intel_plane_init(dev, i);
9063 if (ret)
9064 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08009065 }
9066
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009067 /* Just disable it once at startup */
9068 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009069 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009070
Jesse Barnes645c62a2011-05-11 09:49:31 -07009071 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009072
Jesse Barnes7648fa92010-05-20 14:28:11 -07009073 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08009074 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07009075 intel_init_emon(dev);
9076 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08009077
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07009078 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009079 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07009080 gen6_update_ring_freq(dev_priv);
9081 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009082
Jesse Barnes652c3932009-08-17 13:31:43 -07009083 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
9084 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
9085 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009086}
9087
9088void intel_modeset_gem_init(struct drm_device *dev)
9089{
9090 if (IS_IRONLAKE_M(dev))
9091 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009092
9093 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009094}
9095
9096void intel_modeset_cleanup(struct drm_device *dev)
9097{
Jesse Barnes652c3932009-08-17 13:31:43 -07009098 struct drm_i915_private *dev_priv = dev->dev_private;
9099 struct drm_crtc *crtc;
9100 struct intel_crtc *intel_crtc;
9101
Keith Packardf87ea762010-10-03 19:36:26 -07009102 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009103 mutex_lock(&dev->struct_mutex);
9104
Jesse Barnes723bfd72010-10-07 16:01:13 -07009105 intel_unregister_dsm_handler();
9106
9107
Jesse Barnes652c3932009-08-17 13:31:43 -07009108 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9109 /* Skip inactive CRTCs */
9110 if (!crtc->fb)
9111 continue;
9112
9113 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009114 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009115 }
9116
Chris Wilson973d04f2011-07-08 12:22:37 +01009117 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009118
Jesse Barnesf97108d2010-01-29 11:27:07 -08009119 if (IS_IRONLAKE_M(dev))
9120 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07009121 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009122 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08009123
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009124 if (IS_IRONLAKE_M(dev))
9125 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009126
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009127 mutex_unlock(&dev->struct_mutex);
9128
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009129 /* Disable the irq before mode object teardown, for the irq might
9130 * enqueue unpin/hotplug work. */
9131 drm_irq_uninstall(dev);
9132 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02009133 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009134
Chris Wilson1630fe72011-07-08 12:22:42 +01009135 /* flush any delayed tasks or pending work */
9136 flush_scheduled_work();
9137
Daniel Vetter3dec0092010-08-20 21:40:52 +02009138 /* Shut off idle work before the crtcs get freed. */
9139 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9140 intel_crtc = to_intel_crtc(crtc);
9141 del_timer_sync(&intel_crtc->idle_timer);
9142 }
9143 del_timer_sync(&dev_priv->idle_timer);
9144 cancel_work_sync(&dev_priv->idle_work);
9145
Jesse Barnes79e53942008-11-07 14:24:08 -08009146 drm_mode_config_cleanup(dev);
9147}
9148
Dave Airlie28d52042009-09-21 14:33:58 +10009149/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009150 * Return which encoder is currently attached for connector.
9151 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009152struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009153{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009154 return &intel_attached_encoder(connector)->base;
9155}
Jesse Barnes79e53942008-11-07 14:24:08 -08009156
Chris Wilsondf0e9242010-09-09 16:20:55 +01009157void intel_connector_attach_encoder(struct intel_connector *connector,
9158 struct intel_encoder *encoder)
9159{
9160 connector->encoder = encoder;
9161 drm_mode_connector_attach_encoder(&connector->base,
9162 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009163}
Dave Airlie28d52042009-09-21 14:33:58 +10009164
9165/*
9166 * set vga decode state - true == enable VGA decode
9167 */
9168int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9169{
9170 struct drm_i915_private *dev_priv = dev->dev_private;
9171 u16 gmch_ctrl;
9172
9173 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9174 if (state)
9175 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9176 else
9177 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9178 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9179 return 0;
9180}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009181
9182#ifdef CONFIG_DEBUG_FS
9183#include <linux/seq_file.h>
9184
9185struct intel_display_error_state {
9186 struct intel_cursor_error_state {
9187 u32 control;
9188 u32 position;
9189 u32 base;
9190 u32 size;
9191 } cursor[2];
9192
9193 struct intel_pipe_error_state {
9194 u32 conf;
9195 u32 source;
9196
9197 u32 htotal;
9198 u32 hblank;
9199 u32 hsync;
9200 u32 vtotal;
9201 u32 vblank;
9202 u32 vsync;
9203 } pipe[2];
9204
9205 struct intel_plane_error_state {
9206 u32 control;
9207 u32 stride;
9208 u32 size;
9209 u32 pos;
9210 u32 addr;
9211 u32 surface;
9212 u32 tile_offset;
9213 } plane[2];
9214};
9215
9216struct intel_display_error_state *
9217intel_display_capture_error_state(struct drm_device *dev)
9218{
Akshay Joshi0206e352011-08-16 15:34:10 -04009219 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009220 struct intel_display_error_state *error;
9221 int i;
9222
9223 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9224 if (error == NULL)
9225 return NULL;
9226
9227 for (i = 0; i < 2; i++) {
9228 error->cursor[i].control = I915_READ(CURCNTR(i));
9229 error->cursor[i].position = I915_READ(CURPOS(i));
9230 error->cursor[i].base = I915_READ(CURBASE(i));
9231
9232 error->plane[i].control = I915_READ(DSPCNTR(i));
9233 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9234 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009235 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009236 error->plane[i].addr = I915_READ(DSPADDR(i));
9237 if (INTEL_INFO(dev)->gen >= 4) {
9238 error->plane[i].surface = I915_READ(DSPSURF(i));
9239 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9240 }
9241
9242 error->pipe[i].conf = I915_READ(PIPECONF(i));
9243 error->pipe[i].source = I915_READ(PIPESRC(i));
9244 error->pipe[i].htotal = I915_READ(HTOTAL(i));
9245 error->pipe[i].hblank = I915_READ(HBLANK(i));
9246 error->pipe[i].hsync = I915_READ(HSYNC(i));
9247 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
9248 error->pipe[i].vblank = I915_READ(VBLANK(i));
9249 error->pipe[i].vsync = I915_READ(VSYNC(i));
9250 }
9251
9252 return error;
9253}
9254
9255void
9256intel_display_print_error_state(struct seq_file *m,
9257 struct drm_device *dev,
9258 struct intel_display_error_state *error)
9259{
9260 int i;
9261
9262 for (i = 0; i < 2; i++) {
9263 seq_printf(m, "Pipe [%d]:\n", i);
9264 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9265 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9266 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9267 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9268 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9269 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9270 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9271 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9272
9273 seq_printf(m, "Plane [%d]:\n", i);
9274 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9275 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9276 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9277 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9278 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9279 if (INTEL_INFO(dev)->gen >= 4) {
9280 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9281 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9282 }
9283
9284 seq_printf(m, "Cursor [%d]:\n", i);
9285 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9286 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9287 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9288 }
9289}
9290#endif