blob: 582c8805066471fa1ca8662f6c7a2faf92c5b788 [file] [log] [blame]
Vasanthakumar Thiagarajanae3bb6d2010-04-15 17:38:27 -04001/*
2 * Copyright (c) 2010 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16#include "hw.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040017#include "ar9003_mac.h"
Vasanthakumar Thiagarajanae3bb6d2010-04-15 17:38:27 -040018
19static void ar9003_hw_rx_enable(struct ath_hw *hw)
20{
21 REG_WRITE(hw, AR_CR, 0);
22}
23
Vasanthakumar Thiagarajaneb823252010-04-15 17:39:35 -040024static u16 ar9003_calc_ptr_chksum(struct ar9003_txc *ads)
25{
26 int checksum;
27
28 checksum = ads->info + ads->link
29 + ads->data0 + ads->ctl3
30 + ads->data1 + ads->ctl5
31 + ads->data2 + ads->ctl7
32 + ads->data3 + ads->ctl9;
33
34 return ((checksum & 0xffff) + (checksum >> 16)) & AR_TxPtrChkSum;
35}
36
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -040037static void ar9003_hw_set_desc_link(void *ds, u32 ds_link)
38{
Vasanthakumar Thiagarajaneb823252010-04-15 17:39:35 -040039 struct ar9003_txc *ads = ds;
40
41 ads->link = ds_link;
42 ads->ctl10 &= ~AR_TxPtrChkSum;
43 ads->ctl10 |= ar9003_calc_ptr_chksum(ads);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -040044}
45
46static void ar9003_hw_get_desc_link(void *ds, u32 **ds_link)
47{
Vasanthakumar Thiagarajaneb823252010-04-15 17:39:35 -040048 struct ar9003_txc *ads = ds;
49
50 *ds_link = &ads->link;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -040051}
52
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -040053static bool ar9003_hw_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
54{
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -040055 u32 isr = 0;
56 u32 mask2 = 0;
57 struct ath9k_hw_capabilities *pCap = &ah->caps;
58 u32 sync_cause = 0;
59 struct ath_common *common = ath9k_hw_common(ah);
60
61 if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
62 if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
63 == AR_RTC_STATUS_ON)
64 isr = REG_READ(ah, AR_ISR);
65 }
66
67 sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) & AR_INTR_SYNC_DEFAULT;
68
69 *masked = 0;
70
71 if (!isr && !sync_cause)
72 return false;
73
74 if (isr) {
75 if (isr & AR_ISR_BCNMISC) {
76 u32 isr2;
77 isr2 = REG_READ(ah, AR_ISR_S2);
78
79 mask2 |= ((isr2 & AR_ISR_S2_TIM) >>
80 MAP_ISR_S2_TIM);
81 mask2 |= ((isr2 & AR_ISR_S2_DTIM) >>
82 MAP_ISR_S2_DTIM);
83 mask2 |= ((isr2 & AR_ISR_S2_DTIMSYNC) >>
84 MAP_ISR_S2_DTIMSYNC);
85 mask2 |= ((isr2 & AR_ISR_S2_CABEND) >>
86 MAP_ISR_S2_CABEND);
87 mask2 |= ((isr2 & AR_ISR_S2_GTT) <<
88 MAP_ISR_S2_GTT);
89 mask2 |= ((isr2 & AR_ISR_S2_CST) <<
90 MAP_ISR_S2_CST);
91 mask2 |= ((isr2 & AR_ISR_S2_TSFOOR) >>
92 MAP_ISR_S2_TSFOOR);
93
94 if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
95 REG_WRITE(ah, AR_ISR_S2, isr2);
96 isr &= ~AR_ISR_BCNMISC;
97 }
98 }
99
100 if ((pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED))
101 isr = REG_READ(ah, AR_ISR_RAC);
102
103 if (isr == 0xffffffff) {
104 *masked = 0;
105 return false;
106 }
107
108 *masked = isr & ATH9K_INT_COMMON;
109
110 if (ah->config.rx_intr_mitigation)
111 if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
112 *masked |= ATH9K_INT_RXLP;
113
114 if (ah->config.tx_intr_mitigation)
115 if (isr & (AR_ISR_TXMINTR | AR_ISR_TXINTM))
116 *masked |= ATH9K_INT_TX;
117
118 if (isr & (AR_ISR_LP_RXOK | AR_ISR_RXERR))
119 *masked |= ATH9K_INT_RXLP;
120
121 if (isr & AR_ISR_HP_RXOK)
122 *masked |= ATH9K_INT_RXHP;
123
124 if (isr & (AR_ISR_TXOK | AR_ISR_TXERR | AR_ISR_TXEOL)) {
125 *masked |= ATH9K_INT_TX;
126
127 if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
128 u32 s0, s1;
129 s0 = REG_READ(ah, AR_ISR_S0);
130 REG_WRITE(ah, AR_ISR_S0, s0);
131 s1 = REG_READ(ah, AR_ISR_S1);
132 REG_WRITE(ah, AR_ISR_S1, s1);
133
134 isr &= ~(AR_ISR_TXOK | AR_ISR_TXERR |
135 AR_ISR_TXEOL);
136 }
137 }
138
139 if (isr & AR_ISR_GENTMR) {
140 u32 s5;
141
142 if (pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)
143 s5 = REG_READ(ah, AR_ISR_S5_S);
144 else
145 s5 = REG_READ(ah, AR_ISR_S5);
146
147 ah->intr_gen_timer_trigger =
148 MS(s5, AR_ISR_S5_GENTIMER_TRIG);
149
150 ah->intr_gen_timer_thresh =
151 MS(s5, AR_ISR_S5_GENTIMER_THRESH);
152
153 if (ah->intr_gen_timer_trigger)
154 *masked |= ATH9K_INT_GENTIMER;
155
156 if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
157 REG_WRITE(ah, AR_ISR_S5, s5);
158 isr &= ~AR_ISR_GENTMR;
159 }
160
161 }
162
163 *masked |= mask2;
164
165 if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
166 REG_WRITE(ah, AR_ISR, isr);
167
168 (void) REG_READ(ah, AR_ISR);
169 }
170 }
171
172 if (sync_cause) {
173 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
174 REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
175 REG_WRITE(ah, AR_RC, 0);
176 *masked |= ATH9K_INT_FATAL;
177 }
178
179 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
180 ath_print(common, ATH_DBG_INTERRUPT,
181 "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
182
183 REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
184 (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
185
186 }
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400187 return true;
188}
189
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400190static void ar9003_hw_fill_txdesc(struct ath_hw *ah, void *ds, u32 seglen,
191 bool is_firstseg, bool is_lastseg,
192 const void *ds0, dma_addr_t buf_addr,
193 unsigned int qcu)
194{
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400195 struct ar9003_txc *ads = (struct ar9003_txc *) ds;
196 unsigned int descid = 0;
197
198 ads->info = (ATHEROS_VENDOR_ID << AR_DescId_S) |
199 (1 << AR_TxRxDesc_S) |
200 (1 << AR_CtrlStat_S) |
201 (qcu << AR_TxQcuNum_S) | 0x17;
202
203 ads->data0 = buf_addr;
204 ads->data1 = 0;
205 ads->data2 = 0;
206 ads->data3 = 0;
207
208 ads->ctl3 = (seglen << AR_BufLen_S);
209 ads->ctl3 &= AR_BufLen;
210
211 /* Fill in pointer checksum and descriptor id */
212 ads->ctl10 = ar9003_calc_ptr_chksum(ads);
213 ads->ctl10 |= (descid << AR_TxDescId_S);
214
215 if (is_firstseg) {
216 ads->ctl12 |= (is_lastseg ? 0 : AR_TxMore);
217 } else if (is_lastseg) {
218 ads->ctl11 = 0;
219 ads->ctl12 = 0;
220 ads->ctl13 = AR9003TXC_CONST(ds0)->ctl13;
221 ads->ctl14 = AR9003TXC_CONST(ds0)->ctl14;
222 } else {
223 /* XXX Intermediate descriptor in a multi-descriptor frame.*/
224 ads->ctl11 = 0;
225 ads->ctl12 = AR_TxMore;
226 ads->ctl13 = 0;
227 ads->ctl14 = 0;
228 }
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400229}
230
231static int ar9003_hw_proc_txdesc(struct ath_hw *ah, void *ds,
232 struct ath_tx_status *ts)
233{
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400234 struct ar9003_txs *ads;
235
236 ads = &ah->ts_ring[ah->ts_tail];
237
238 if ((ads->status8 & AR_TxDone) == 0)
239 return -EINPROGRESS;
240
241 ah->ts_tail = (ah->ts_tail + 1) % ah->ts_size;
242
243 if ((MS(ads->ds_info, AR_DescId) != ATHEROS_VENDOR_ID) ||
244 (MS(ads->ds_info, AR_TxRxDesc) != 1)) {
245 ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
246 "Tx Descriptor error %x\n", ads->ds_info);
247 memset(ads, 0, sizeof(*ads));
248 return -EIO;
249 }
250
251 ts->qid = MS(ads->ds_info, AR_TxQcuNum);
252 ts->desc_id = MS(ads->status1, AR_TxDescId);
253 ts->ts_seqnum = MS(ads->status8, AR_SeqNum);
254 ts->ts_tstamp = ads->status4;
255 ts->ts_status = 0;
256 ts->ts_flags = 0;
257
258 if (ads->status3 & AR_ExcessiveRetries)
259 ts->ts_status |= ATH9K_TXERR_XRETRY;
260 if (ads->status3 & AR_Filtered)
261 ts->ts_status |= ATH9K_TXERR_FILT;
262 if (ads->status3 & AR_FIFOUnderrun) {
263 ts->ts_status |= ATH9K_TXERR_FIFO;
264 ath9k_hw_updatetxtriglevel(ah, true);
265 }
266 if (ads->status8 & AR_TxOpExceeded)
267 ts->ts_status |= ATH9K_TXERR_XTXOP;
268 if (ads->status3 & AR_TxTimerExpired)
269 ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
270
271 if (ads->status3 & AR_DescCfgErr)
272 ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
273 if (ads->status3 & AR_TxDataUnderrun) {
274 ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
275 ath9k_hw_updatetxtriglevel(ah, true);
276 }
277 if (ads->status3 & AR_TxDelimUnderrun) {
278 ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
279 ath9k_hw_updatetxtriglevel(ah, true);
280 }
281 if (ads->status2 & AR_TxBaStatus) {
282 ts->ts_flags |= ATH9K_TX_BA;
283 ts->ba_low = ads->status5;
284 ts->ba_high = ads->status6;
285 }
286
287 ts->ts_rateindex = MS(ads->status8, AR_FinalTxIdx);
288
289 ts->ts_rssi = MS(ads->status7, AR_TxRSSICombined);
290 ts->ts_rssi_ctl0 = MS(ads->status2, AR_TxRSSIAnt00);
291 ts->ts_rssi_ctl1 = MS(ads->status2, AR_TxRSSIAnt01);
292 ts->ts_rssi_ctl2 = MS(ads->status2, AR_TxRSSIAnt02);
293 ts->ts_rssi_ext0 = MS(ads->status7, AR_TxRSSIAnt10);
294 ts->ts_rssi_ext1 = MS(ads->status7, AR_TxRSSIAnt11);
295 ts->ts_rssi_ext2 = MS(ads->status7, AR_TxRSSIAnt12);
296 ts->ts_shortretry = MS(ads->status3, AR_RTSFailCnt);
297 ts->ts_longretry = MS(ads->status3, AR_DataFailCnt);
298 ts->ts_virtcol = MS(ads->status3, AR_VirtRetryCnt);
299 ts->ts_antenna = 0;
300
301 ts->tid = MS(ads->status8, AR_TxTid);
302
303 memset(ads, 0, sizeof(*ads));
304
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400305 return 0;
306}
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400307
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400308static void ar9003_hw_set11n_txdesc(struct ath_hw *ah, void *ds,
309 u32 pktlen, enum ath9k_pkt_type type, u32 txpower,
310 u32 keyIx, enum ath9k_key_type keyType, u32 flags)
311{
312 struct ar9003_txc *ads = (struct ar9003_txc *) ds;
313
314 txpower += ah->txpower_indexoffset;
315 if (txpower > 63)
316 txpower = 63;
317
318 ads->ctl11 = (pktlen & AR_FrameLen)
319 | (flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
320 | SM(txpower, AR_XmitPower)
321 | (flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
322 | (flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
323 | (keyIx != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0)
324 | (flags & ATH9K_TXDESC_LOWRXCHAIN ? AR_LowRxChain : 0);
325
326 ads->ctl12 =
327 (keyIx != ATH9K_TXKEYIX_INVALID ? SM(keyIx, AR_DestIdx) : 0)
328 | SM(type, AR_FrameType)
329 | (flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
330 | (flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
331 | (flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
332
333 ads->ctl17 = SM(keyType, AR_EncrType);
334 ads->ctl18 = 0;
335 ads->ctl19 = AR_Not_Sounding;
336
337 ads->ctl20 = 0;
338 ads->ctl21 = 0;
339 ads->ctl22 = 0;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400340}
341
342static void ar9003_hw_set11n_ratescenario(struct ath_hw *ah, void *ds,
343 void *lastds,
344 u32 durUpdateEn, u32 rtsctsRate,
345 u32 rtsctsDuration,
346 struct ath9k_11n_rate_series series[],
347 u32 nseries, u32 flags)
348{
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400349 struct ar9003_txc *ads = (struct ar9003_txc *) ds;
350 struct ar9003_txc *last_ads = (struct ar9003_txc *) lastds;
351 u_int32_t ctl11;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400352
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400353 if (flags & (ATH9K_TXDESC_RTSENA | ATH9K_TXDESC_CTSENA)) {
354 ctl11 = ads->ctl11;
355
356 if (flags & ATH9K_TXDESC_RTSENA) {
357 ctl11 &= ~AR_CTSEnable;
358 ctl11 |= AR_RTSEnable;
359 } else {
360 ctl11 &= ~AR_RTSEnable;
361 ctl11 |= AR_CTSEnable;
362 }
363
364 ads->ctl11 = ctl11;
365 } else {
366 ads->ctl11 = (ads->ctl11 & ~(AR_RTSEnable | AR_CTSEnable));
367 }
368
369 ads->ctl13 = set11nTries(series, 0)
370 | set11nTries(series, 1)
371 | set11nTries(series, 2)
372 | set11nTries(series, 3)
373 | (durUpdateEn ? AR_DurUpdateEna : 0)
374 | SM(0, AR_BurstDur);
375
376 ads->ctl14 = set11nRate(series, 0)
377 | set11nRate(series, 1)
378 | set11nRate(series, 2)
379 | set11nRate(series, 3);
380
381 ads->ctl15 = set11nPktDurRTSCTS(series, 0)
382 | set11nPktDurRTSCTS(series, 1);
383
384 ads->ctl16 = set11nPktDurRTSCTS(series, 2)
385 | set11nPktDurRTSCTS(series, 3);
386
387 ads->ctl18 = set11nRateFlags(series, 0)
388 | set11nRateFlags(series, 1)
389 | set11nRateFlags(series, 2)
390 | set11nRateFlags(series, 3)
391 | SM(rtsctsRate, AR_RTSCTSRate);
392 ads->ctl19 = AR_Not_Sounding;
393
394 last_ads->ctl13 = ads->ctl13;
395 last_ads->ctl14 = ads->ctl14;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400396}
397
398static void ar9003_hw_set11n_aggr_first(struct ath_hw *ah, void *ds,
399 u32 aggrLen)
400{
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400401 struct ar9003_txc *ads = (struct ar9003_txc *) ds;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400402
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400403 ads->ctl12 |= (AR_IsAggr | AR_MoreAggr);
404
405 ads->ctl17 &= ~AR_AggrLen;
406 ads->ctl17 |= SM(aggrLen, AR_AggrLen);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400407}
408
409static void ar9003_hw_set11n_aggr_middle(struct ath_hw *ah, void *ds,
410 u32 numDelims)
411{
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400412 struct ar9003_txc *ads = (struct ar9003_txc *) ds;
413 unsigned int ctl17;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400414
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400415 ads->ctl12 |= (AR_IsAggr | AR_MoreAggr);
416
417 /*
418 * We use a stack variable to manipulate ctl6 to reduce uncached
419 * read modify, modfiy, write.
420 */
421 ctl17 = ads->ctl17;
422 ctl17 &= ~AR_PadDelim;
423 ctl17 |= SM(numDelims, AR_PadDelim);
424 ads->ctl17 = ctl17;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400425}
426
427static void ar9003_hw_set11n_aggr_last(struct ath_hw *ah, void *ds)
428{
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400429 struct ar9003_txc *ads = (struct ar9003_txc *) ds;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400430
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400431 ads->ctl12 |= AR_IsAggr;
432 ads->ctl12 &= ~AR_MoreAggr;
433 ads->ctl17 &= ~AR_PadDelim;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400434}
435
436static void ar9003_hw_clr11n_aggr(struct ath_hw *ah, void *ds)
437{
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400438 struct ar9003_txc *ads = (struct ar9003_txc *) ds;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400439
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400440 ads->ctl12 &= (~AR_IsAggr & ~AR_MoreAggr);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400441}
442
443static void ar9003_hw_set11n_burstduration(struct ath_hw *ah, void *ds,
444 u32 burstDuration)
445{
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400446 struct ar9003_txc *ads = (struct ar9003_txc *) ds;
447
448 ads->ctl13 &= ~AR_BurstDur;
449 ads->ctl13 |= SM(burstDuration, AR_BurstDur);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400450
451}
452
453static void ar9003_hw_set11n_virtualmorefrag(struct ath_hw *ah, void *ds,
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400454 u32 vmf)
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400455{
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400456 struct ar9003_txc *ads = (struct ar9003_txc *) ds;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400457
Vasanthakumar Thiagarajan994089d2010-04-15 17:39:29 -0400458 if (vmf)
459 ads->ctl11 |= AR_VirtMoreFrag;
460 else
461 ads->ctl11 &= ~AR_VirtMoreFrag;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400462}
463
Vasanthakumar Thiagarajanae3bb6d2010-04-15 17:38:27 -0400464void ar9003_hw_attach_mac_ops(struct ath_hw *hw)
465{
466 struct ath_hw_ops *ops = ath9k_hw_ops(hw);
467
468 ops->rx_enable = ar9003_hw_rx_enable;
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400469 ops->set_desc_link = ar9003_hw_set_desc_link;
470 ops->get_desc_link = ar9003_hw_get_desc_link;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400471 ops->get_isr = ar9003_hw_get_isr;
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400472 ops->fill_txdesc = ar9003_hw_fill_txdesc;
473 ops->proc_txdesc = ar9003_hw_proc_txdesc;
474 ops->set11n_txdesc = ar9003_hw_set11n_txdesc;
475 ops->set11n_ratescenario = ar9003_hw_set11n_ratescenario;
476 ops->set11n_aggr_first = ar9003_hw_set11n_aggr_first;
477 ops->set11n_aggr_middle = ar9003_hw_set11n_aggr_middle;
478 ops->set11n_aggr_last = ar9003_hw_set11n_aggr_last;
479 ops->clr11n_aggr = ar9003_hw_clr11n_aggr;
480 ops->set11n_burstduration = ar9003_hw_set11n_burstduration;
481 ops->set11n_virtualmorefrag = ar9003_hw_set11n_virtualmorefrag;
Vasanthakumar Thiagarajanae3bb6d2010-04-15 17:38:27 -0400482}
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400483
484void ath9k_hw_set_rx_bufsize(struct ath_hw *ah, u16 buf_size)
485{
486 REG_WRITE(ah, AR_DATABUF_SIZE, buf_size & AR_DATABUF_SIZE_MASK);
487}
488EXPORT_SYMBOL(ath9k_hw_set_rx_bufsize);
489
490void ath9k_hw_addrxbuf_edma(struct ath_hw *ah, u32 rxdp,
491 enum ath9k_rx_qtype qtype)
492{
493 if (qtype == ATH9K_RX_QUEUE_HP)
494 REG_WRITE(ah, AR_HP_RXDP, rxdp);
495 else
496 REG_WRITE(ah, AR_LP_RXDP, rxdp);
497}
498EXPORT_SYMBOL(ath9k_hw_addrxbuf_edma);
499
500int ath9k_hw_process_rxdesc_edma(struct ath_hw *ah, struct ath_rx_status *rxs,
501 void *buf_addr)
502{
503 struct ar9003_rxs *rxsp = (struct ar9003_rxs *) buf_addr;
504 unsigned int phyerr;
505
506 /* TODO: byte swap on big endian for ar9300_10 */
507
508 if ((rxsp->status11 & AR_RxDone) == 0)
509 return -EINPROGRESS;
510
511 if (MS(rxsp->ds_info, AR_DescId) != 0x168c)
512 return -EINVAL;
513
514 if ((rxsp->ds_info & (AR_TxRxDesc | AR_CtrlStat)) != 0)
515 return -EINPROGRESS;
516
Felix Fietkaub5c804752010-04-15 17:38:48 -0400517 if (!rxs)
518 return 0;
519
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400520 rxs->rs_status = 0;
521 rxs->rs_flags = 0;
522
523 rxs->rs_datalen = rxsp->status2 & AR_DataLen;
524 rxs->rs_tstamp = rxsp->status3;
525
526 /* XXX: Keycache */
527 rxs->rs_rssi = MS(rxsp->status5, AR_RxRSSICombined);
528 rxs->rs_rssi_ctl0 = MS(rxsp->status1, AR_RxRSSIAnt00);
529 rxs->rs_rssi_ctl1 = MS(rxsp->status1, AR_RxRSSIAnt01);
530 rxs->rs_rssi_ctl2 = MS(rxsp->status1, AR_RxRSSIAnt02);
531 rxs->rs_rssi_ext0 = MS(rxsp->status5, AR_RxRSSIAnt10);
532 rxs->rs_rssi_ext1 = MS(rxsp->status5, AR_RxRSSIAnt11);
533 rxs->rs_rssi_ext2 = MS(rxsp->status5, AR_RxRSSIAnt12);
534
535 if (rxsp->status11 & AR_RxKeyIdxValid)
536 rxs->rs_keyix = MS(rxsp->status11, AR_KeyIdx);
537 else
538 rxs->rs_keyix = ATH9K_RXKEYIX_INVALID;
539
540 rxs->rs_rate = MS(rxsp->status1, AR_RxRate);
541 rxs->rs_more = (rxsp->status2 & AR_RxMore) ? 1 : 0;
542
543 rxs->rs_isaggr = (rxsp->status11 & AR_RxAggr) ? 1 : 0;
544 rxs->rs_moreaggr = (rxsp->status11 & AR_RxMoreAggr) ? 1 : 0;
545 rxs->rs_antenna = (MS(rxsp->status4, AR_RxAntenna) & 0x7);
546 rxs->rs_flags = (rxsp->status4 & AR_GI) ? ATH9K_RX_GI : 0;
547 rxs->rs_flags |= (rxsp->status4 & AR_2040) ? ATH9K_RX_2040 : 0;
548
549 rxs->evm0 = rxsp->status6;
550 rxs->evm1 = rxsp->status7;
551 rxs->evm2 = rxsp->status8;
552 rxs->evm3 = rxsp->status9;
553 rxs->evm4 = (rxsp->status10 & 0xffff);
554
555 if (rxsp->status11 & AR_PreDelimCRCErr)
556 rxs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
557
558 if (rxsp->status11 & AR_PostDelimCRCErr)
559 rxs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
560
561 if (rxsp->status11 & AR_DecryptBusyErr)
562 rxs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
563
564 if ((rxsp->status11 & AR_RxFrameOK) == 0) {
565 if (rxsp->status11 & AR_CRCErr) {
566 rxs->rs_status |= ATH9K_RXERR_CRC;
567 } else if (rxsp->status11 & AR_PHYErr) {
568 rxs->rs_status |= ATH9K_RXERR_PHY;
569 phyerr = MS(rxsp->status11, AR_PHYErrCode);
570 rxs->rs_phyerr = phyerr;
571 } else if (rxsp->status11 & AR_DecryptCRCErr) {
572 rxs->rs_status |= ATH9K_RXERR_DECRYPT;
573 } else if (rxsp->status11 & AR_MichaelErr) {
574 rxs->rs_status |= ATH9K_RXERR_MIC;
575 }
576 }
577
578 return 0;
579}
580EXPORT_SYMBOL(ath9k_hw_process_rxdesc_edma);
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400581
582void ath9k_hw_reset_txstatus_ring(struct ath_hw *ah)
583{
584 ah->ts_tail = 0;
585
586 memset((void *) ah->ts_ring, 0,
587 ah->ts_size * sizeof(struct ar9003_txs));
588
589 ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
590 "TS Start 0x%x End 0x%x Virt %p, Size %d\n",
591 ah->ts_paddr_start, ah->ts_paddr_end,
592 ah->ts_ring, ah->ts_size);
593
594 REG_WRITE(ah, AR_Q_STATUS_RING_START, ah->ts_paddr_start);
595 REG_WRITE(ah, AR_Q_STATUS_RING_END, ah->ts_paddr_end);
596}
597
598void ath9k_hw_setup_statusring(struct ath_hw *ah, void *ts_start,
599 u32 ts_paddr_start,
600 u8 size)
601{
602
603 ah->ts_paddr_start = ts_paddr_start;
604 ah->ts_paddr_end = ts_paddr_start + (size * sizeof(struct ar9003_txs));
605 ah->ts_size = size;
606 ah->ts_ring = (struct ar9003_txs *) ts_start;
607
608 ath9k_hw_reset_txstatus_ring(ah);
609}
610EXPORT_SYMBOL(ath9k_hw_setup_statusring);