blob: 738691ddcc042da8823e8abf0409507d90564cd7 [file] [log] [blame]
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001/*
2 * QLogic qlge NIC HBA Driver
3 * Copyright (c) 2003-2008 QLogic Corporation
4 * See LICENSE.qlge for copyright and licensing details.
5 * Author: Linux qlge network device driver by
6 * Ron Mercer <ron.mercer@qlogic.com>
7 */
8#include <linux/kernel.h>
9#include <linux/init.h>
10#include <linux/types.h>
11#include <linux/module.h>
12#include <linux/list.h>
13#include <linux/pci.h>
14#include <linux/dma-mapping.h>
15#include <linux/pagemap.h>
16#include <linux/sched.h>
17#include <linux/slab.h>
18#include <linux/dmapool.h>
19#include <linux/mempool.h>
20#include <linux/spinlock.h>
21#include <linux/kthread.h>
22#include <linux/interrupt.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/in.h>
26#include <linux/ip.h>
27#include <linux/ipv6.h>
28#include <net/ipv6.h>
29#include <linux/tcp.h>
30#include <linux/udp.h>
31#include <linux/if_arp.h>
32#include <linux/if_ether.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/skbuff.h>
37#include <linux/rtnetlink.h>
38#include <linux/if_vlan.h>
Ron Mercerc4e84bd2008-09-18 11:56:28 -040039#include <linux/delay.h>
40#include <linux/mm.h>
41#include <linux/vmalloc.h>
Kamalesh Babulalb7c6bfb2008-10-13 18:41:01 -070042#include <net/ip6_checksum.h>
Ron Mercerc4e84bd2008-09-18 11:56:28 -040043
44#include "qlge.h"
45
46char qlge_driver_name[] = DRV_NAME;
47const char qlge_driver_version[] = DRV_VERSION;
48
49MODULE_AUTHOR("Ron Mercer <ron.mercer@qlogic.com>");
50MODULE_DESCRIPTION(DRV_STRING " ");
51MODULE_LICENSE("GPL");
52MODULE_VERSION(DRV_VERSION);
53
54static const u32 default_msg =
55 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK |
56/* NETIF_MSG_TIMER | */
57 NETIF_MSG_IFDOWN |
58 NETIF_MSG_IFUP |
59 NETIF_MSG_RX_ERR |
60 NETIF_MSG_TX_ERR |
Ron Mercer49740972009-02-26 10:08:36 +000061/* NETIF_MSG_TX_QUEUED | */
62/* NETIF_MSG_INTR | NETIF_MSG_TX_DONE | NETIF_MSG_RX_STATUS | */
Ron Mercerc4e84bd2008-09-18 11:56:28 -040063/* NETIF_MSG_PKTDATA | */
64 NETIF_MSG_HW | NETIF_MSG_WOL | 0;
65
66static int debug = 0x00007fff; /* defaults above */
67module_param(debug, int, 0);
68MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
69
70#define MSIX_IRQ 0
71#define MSI_IRQ 1
72#define LEG_IRQ 2
73static int irq_type = MSIX_IRQ;
74module_param(irq_type, int, MSIX_IRQ);
75MODULE_PARM_DESC(irq_type, "0 = MSI-X, 1 = MSI, 2 = Legacy.");
76
77static struct pci_device_id qlge_pci_tbl[] __devinitdata = {
Ron Mercerb0c2aad2009-02-26 10:08:35 +000078 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8012)},
Ron Mercercdca8d02009-03-02 08:07:31 +000079 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8000)},
Ron Mercerc4e84bd2008-09-18 11:56:28 -040080 /* required last entry */
81 {0,}
82};
83
84MODULE_DEVICE_TABLE(pci, qlge_pci_tbl);
85
86/* This hardware semaphore causes exclusive access to
87 * resources shared between the NIC driver, MPI firmware,
88 * FCOE firmware and the FC driver.
89 */
90static int ql_sem_trylock(struct ql_adapter *qdev, u32 sem_mask)
91{
92 u32 sem_bits = 0;
93
94 switch (sem_mask) {
95 case SEM_XGMAC0_MASK:
96 sem_bits = SEM_SET << SEM_XGMAC0_SHIFT;
97 break;
98 case SEM_XGMAC1_MASK:
99 sem_bits = SEM_SET << SEM_XGMAC1_SHIFT;
100 break;
101 case SEM_ICB_MASK:
102 sem_bits = SEM_SET << SEM_ICB_SHIFT;
103 break;
104 case SEM_MAC_ADDR_MASK:
105 sem_bits = SEM_SET << SEM_MAC_ADDR_SHIFT;
106 break;
107 case SEM_FLASH_MASK:
108 sem_bits = SEM_SET << SEM_FLASH_SHIFT;
109 break;
110 case SEM_PROBE_MASK:
111 sem_bits = SEM_SET << SEM_PROBE_SHIFT;
112 break;
113 case SEM_RT_IDX_MASK:
114 sem_bits = SEM_SET << SEM_RT_IDX_SHIFT;
115 break;
116 case SEM_PROC_REG_MASK:
117 sem_bits = SEM_SET << SEM_PROC_REG_SHIFT;
118 break;
119 default:
120 QPRINTK(qdev, PROBE, ALERT, "Bad Semaphore mask!.\n");
121 return -EINVAL;
122 }
123
124 ql_write32(qdev, SEM, sem_bits | sem_mask);
125 return !(ql_read32(qdev, SEM) & sem_bits);
126}
127
128int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask)
129{
Ron Mercer0857e9d2009-01-09 11:31:52 +0000130 unsigned int wait_count = 30;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400131 do {
132 if (!ql_sem_trylock(qdev, sem_mask))
133 return 0;
Ron Mercer0857e9d2009-01-09 11:31:52 +0000134 udelay(100);
135 } while (--wait_count);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400136 return -ETIMEDOUT;
137}
138
139void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask)
140{
141 ql_write32(qdev, SEM, sem_mask);
142 ql_read32(qdev, SEM); /* flush */
143}
144
145/* This function waits for a specific bit to come ready
146 * in a given register. It is used mostly by the initialize
147 * process, but is also used in kernel thread API such as
148 * netdev->set_multi, netdev->set_mac_address, netdev->vlan_rx_add_vid.
149 */
150int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 err_bit)
151{
152 u32 temp;
153 int count = UDELAY_COUNT;
154
155 while (count) {
156 temp = ql_read32(qdev, reg);
157
158 /* check for errors */
159 if (temp & err_bit) {
160 QPRINTK(qdev, PROBE, ALERT,
161 "register 0x%.08x access error, value = 0x%.08x!.\n",
162 reg, temp);
163 return -EIO;
164 } else if (temp & bit)
165 return 0;
166 udelay(UDELAY_DELAY);
167 count--;
168 }
169 QPRINTK(qdev, PROBE, ALERT,
170 "Timed out waiting for reg %x to come ready.\n", reg);
171 return -ETIMEDOUT;
172}
173
174/* The CFG register is used to download TX and RX control blocks
175 * to the chip. This function waits for an operation to complete.
176 */
177static int ql_wait_cfg(struct ql_adapter *qdev, u32 bit)
178{
179 int count = UDELAY_COUNT;
180 u32 temp;
181
182 while (count) {
183 temp = ql_read32(qdev, CFG);
184 if (temp & CFG_LE)
185 return -EIO;
186 if (!(temp & bit))
187 return 0;
188 udelay(UDELAY_DELAY);
189 count--;
190 }
191 return -ETIMEDOUT;
192}
193
194
195/* Used to issue init control blocks to hw. Maps control block,
196 * sets address, triggers download, waits for completion.
197 */
198int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
199 u16 q_id)
200{
201 u64 map;
202 int status = 0;
203 int direction;
204 u32 mask;
205 u32 value;
206
207 direction =
208 (bit & (CFG_LRQ | CFG_LR | CFG_LCQ)) ? PCI_DMA_TODEVICE :
209 PCI_DMA_FROMDEVICE;
210
211 map = pci_map_single(qdev->pdev, ptr, size, direction);
212 if (pci_dma_mapping_error(qdev->pdev, map)) {
213 QPRINTK(qdev, IFUP, ERR, "Couldn't map DMA area.\n");
214 return -ENOMEM;
215 }
216
217 status = ql_wait_cfg(qdev, bit);
218 if (status) {
219 QPRINTK(qdev, IFUP, ERR,
220 "Timed out waiting for CFG to come ready.\n");
221 goto exit;
222 }
223
224 status = ql_sem_spinlock(qdev, SEM_ICB_MASK);
225 if (status)
226 goto exit;
227 ql_write32(qdev, ICB_L, (u32) map);
228 ql_write32(qdev, ICB_H, (u32) (map >> 32));
229 ql_sem_unlock(qdev, SEM_ICB_MASK); /* does flush too */
230
231 mask = CFG_Q_MASK | (bit << 16);
232 value = bit | (q_id << CFG_Q_SHIFT);
233 ql_write32(qdev, CFG, (mask | value));
234
235 /*
236 * Wait for the bit to clear after signaling hw.
237 */
238 status = ql_wait_cfg(qdev, bit);
239exit:
240 pci_unmap_single(qdev->pdev, map, size, direction);
241 return status;
242}
243
244/* Get a specific MAC address from the CAM. Used for debug and reg dump. */
245int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
246 u32 *value)
247{
248 u32 offset = 0;
249 int status;
250
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400251 switch (type) {
252 case MAC_ADDR_TYPE_MULTI_MAC:
253 case MAC_ADDR_TYPE_CAM_MAC:
254 {
255 status =
256 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800257 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400258 if (status)
259 goto exit;
260 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
261 (index << MAC_ADDR_IDX_SHIFT) | /* index */
262 MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
263 status =
264 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800265 MAC_ADDR_IDX, MAC_ADDR_MR, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400266 if (status)
267 goto exit;
268 *value++ = ql_read32(qdev, MAC_ADDR_DATA);
269 status =
270 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800271 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400272 if (status)
273 goto exit;
274 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
275 (index << MAC_ADDR_IDX_SHIFT) | /* index */
276 MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
277 status =
278 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800279 MAC_ADDR_IDX, MAC_ADDR_MR, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400280 if (status)
281 goto exit;
282 *value++ = ql_read32(qdev, MAC_ADDR_DATA);
283 if (type == MAC_ADDR_TYPE_CAM_MAC) {
284 status =
285 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800286 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400287 if (status)
288 goto exit;
289 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
290 (index << MAC_ADDR_IDX_SHIFT) | /* index */
291 MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
292 status =
293 ql_wait_reg_rdy(qdev, MAC_ADDR_IDX,
Ron Mercer939678f2009-01-04 17:08:29 -0800294 MAC_ADDR_MR, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400295 if (status)
296 goto exit;
297 *value++ = ql_read32(qdev, MAC_ADDR_DATA);
298 }
299 break;
300 }
301 case MAC_ADDR_TYPE_VLAN:
302 case MAC_ADDR_TYPE_MULTI_FLTR:
303 default:
304 QPRINTK(qdev, IFUP, CRIT,
305 "Address type %d not yet supported.\n", type);
306 status = -EPERM;
307 }
308exit:
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400309 return status;
310}
311
312/* Set up a MAC, multicast or VLAN address for the
313 * inbound frame matching.
314 */
315static int ql_set_mac_addr_reg(struct ql_adapter *qdev, u8 *addr, u32 type,
316 u16 index)
317{
318 u32 offset = 0;
319 int status = 0;
320
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400321 switch (type) {
322 case MAC_ADDR_TYPE_MULTI_MAC:
323 case MAC_ADDR_TYPE_CAM_MAC:
324 {
325 u32 cam_output;
326 u32 upper = (addr[0] << 8) | addr[1];
327 u32 lower =
328 (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) |
329 (addr[5]);
330
Ron Mercer49740972009-02-26 10:08:36 +0000331 QPRINTK(qdev, IFUP, DEBUG,
Johannes Berg7c510e42008-10-27 17:47:26 -0700332 "Adding %s address %pM"
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400333 " at index %d in the CAM.\n",
334 ((type ==
335 MAC_ADDR_TYPE_MULTI_MAC) ? "MULTICAST" :
Johannes Berg7c510e42008-10-27 17:47:26 -0700336 "UNICAST"), addr, index);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400337
338 status =
339 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800340 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400341 if (status)
342 goto exit;
343 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
344 (index << MAC_ADDR_IDX_SHIFT) | /* index */
345 type); /* type */
346 ql_write32(qdev, MAC_ADDR_DATA, lower);
347 status =
348 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800349 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400350 if (status)
351 goto exit;
352 ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
353 (index << MAC_ADDR_IDX_SHIFT) | /* index */
354 type); /* type */
355 ql_write32(qdev, MAC_ADDR_DATA, upper);
356 status =
357 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800358 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400359 if (status)
360 goto exit;
361 ql_write32(qdev, MAC_ADDR_IDX, (offset) | /* offset */
362 (index << MAC_ADDR_IDX_SHIFT) | /* index */
363 type); /* type */
364 /* This field should also include the queue id
365 and possibly the function id. Right now we hardcode
366 the route field to NIC core.
367 */
368 if (type == MAC_ADDR_TYPE_CAM_MAC) {
369 cam_output = (CAM_OUT_ROUTE_NIC |
370 (qdev->
371 func << CAM_OUT_FUNC_SHIFT) |
372 (qdev->
373 rss_ring_first_cq_id <<
374 CAM_OUT_CQ_ID_SHIFT));
375 if (qdev->vlgrp)
376 cam_output |= CAM_OUT_RV;
377 /* route to NIC core */
378 ql_write32(qdev, MAC_ADDR_DATA, cam_output);
379 }
380 break;
381 }
382 case MAC_ADDR_TYPE_VLAN:
383 {
384 u32 enable_bit = *((u32 *) &addr[0]);
385 /* For VLAN, the addr actually holds a bit that
386 * either enables or disables the vlan id we are
387 * addressing. It's either MAC_ADDR_E on or off.
388 * That's bit-27 we're talking about.
389 */
390 QPRINTK(qdev, IFUP, INFO, "%s VLAN ID %d %s the CAM.\n",
391 (enable_bit ? "Adding" : "Removing"),
392 index, (enable_bit ? "to" : "from"));
393
394 status =
395 ql_wait_reg_rdy(qdev,
Ron Mercer939678f2009-01-04 17:08:29 -0800396 MAC_ADDR_IDX, MAC_ADDR_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400397 if (status)
398 goto exit;
399 ql_write32(qdev, MAC_ADDR_IDX, offset | /* offset */
400 (index << MAC_ADDR_IDX_SHIFT) | /* index */
401 type | /* type */
402 enable_bit); /* enable/disable */
403 break;
404 }
405 case MAC_ADDR_TYPE_MULTI_FLTR:
406 default:
407 QPRINTK(qdev, IFUP, CRIT,
408 "Address type %d not yet supported.\n", type);
409 status = -EPERM;
410 }
411exit:
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400412 return status;
413}
414
415/* Get a specific frame routing value from the CAM.
416 * Used for debug and reg dump.
417 */
418int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value)
419{
420 int status = 0;
421
Ron Mercer939678f2009-01-04 17:08:29 -0800422 status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400423 if (status)
424 goto exit;
425
426 ql_write32(qdev, RT_IDX,
427 RT_IDX_TYPE_NICQ | RT_IDX_RS | (index << RT_IDX_IDX_SHIFT));
Ron Mercer939678f2009-01-04 17:08:29 -0800428 status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MR, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400429 if (status)
430 goto exit;
431 *value = ql_read32(qdev, RT_DATA);
432exit:
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400433 return status;
434}
435
436/* The NIC function for this chip has 16 routing indexes. Each one can be used
437 * to route different frame types to various inbound queues. We send broadcast/
438 * multicast/error frames to the default queue for slow handling,
439 * and CAM hit/RSS frames to the fast handling queues.
440 */
441static int ql_set_routing_reg(struct ql_adapter *qdev, u32 index, u32 mask,
442 int enable)
443{
Ron Mercer8587ea32009-02-23 10:42:15 +0000444 int status = -EINVAL; /* Return error if no mask match. */
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400445 u32 value = 0;
446
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400447 QPRINTK(qdev, IFUP, DEBUG,
448 "%s %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s mask %s the routing reg.\n",
449 (enable ? "Adding" : "Removing"),
450 ((index == RT_IDX_ALL_ERR_SLOT) ? "MAC ERROR/ALL ERROR" : ""),
451 ((index == RT_IDX_IP_CSUM_ERR_SLOT) ? "IP CSUM ERROR" : ""),
452 ((index ==
453 RT_IDX_TCP_UDP_CSUM_ERR_SLOT) ? "TCP/UDP CSUM ERROR" : ""),
454 ((index == RT_IDX_BCAST_SLOT) ? "BROADCAST" : ""),
455 ((index == RT_IDX_MCAST_MATCH_SLOT) ? "MULTICAST MATCH" : ""),
456 ((index == RT_IDX_ALLMULTI_SLOT) ? "ALL MULTICAST MATCH" : ""),
457 ((index == RT_IDX_UNUSED6_SLOT) ? "UNUSED6" : ""),
458 ((index == RT_IDX_UNUSED7_SLOT) ? "UNUSED7" : ""),
459 ((index == RT_IDX_RSS_MATCH_SLOT) ? "RSS ALL/IPV4 MATCH" : ""),
460 ((index == RT_IDX_RSS_IPV6_SLOT) ? "RSS IPV6" : ""),
461 ((index == RT_IDX_RSS_TCP4_SLOT) ? "RSS TCP4" : ""),
462 ((index == RT_IDX_RSS_TCP6_SLOT) ? "RSS TCP6" : ""),
463 ((index == RT_IDX_CAM_HIT_SLOT) ? "CAM HIT" : ""),
464 ((index == RT_IDX_UNUSED013) ? "UNUSED13" : ""),
465 ((index == RT_IDX_UNUSED014) ? "UNUSED14" : ""),
466 ((index == RT_IDX_PROMISCUOUS_SLOT) ? "PROMISCUOUS" : ""),
467 (enable ? "to" : "from"));
468
469 switch (mask) {
470 case RT_IDX_CAM_HIT:
471 {
472 value = RT_IDX_DST_CAM_Q | /* dest */
473 RT_IDX_TYPE_NICQ | /* type */
474 (RT_IDX_CAM_HIT_SLOT << RT_IDX_IDX_SHIFT);/* index */
475 break;
476 }
477 case RT_IDX_VALID: /* Promiscuous Mode frames. */
478 {
479 value = RT_IDX_DST_DFLT_Q | /* dest */
480 RT_IDX_TYPE_NICQ | /* type */
481 (RT_IDX_PROMISCUOUS_SLOT << RT_IDX_IDX_SHIFT);/* index */
482 break;
483 }
484 case RT_IDX_ERR: /* Pass up MAC,IP,TCP/UDP error frames. */
485 {
486 value = RT_IDX_DST_DFLT_Q | /* dest */
487 RT_IDX_TYPE_NICQ | /* type */
488 (RT_IDX_ALL_ERR_SLOT << RT_IDX_IDX_SHIFT);/* index */
489 break;
490 }
491 case RT_IDX_BCAST: /* Pass up Broadcast frames to default Q. */
492 {
493 value = RT_IDX_DST_DFLT_Q | /* dest */
494 RT_IDX_TYPE_NICQ | /* type */
495 (RT_IDX_BCAST_SLOT << RT_IDX_IDX_SHIFT);/* index */
496 break;
497 }
498 case RT_IDX_MCAST: /* Pass up All Multicast frames. */
499 {
500 value = RT_IDX_DST_CAM_Q | /* dest */
501 RT_IDX_TYPE_NICQ | /* type */
502 (RT_IDX_ALLMULTI_SLOT << RT_IDX_IDX_SHIFT);/* index */
503 break;
504 }
505 case RT_IDX_MCAST_MATCH: /* Pass up matched Multicast frames. */
506 {
507 value = RT_IDX_DST_CAM_Q | /* dest */
508 RT_IDX_TYPE_NICQ | /* type */
509 (RT_IDX_MCAST_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
510 break;
511 }
512 case RT_IDX_RSS_MATCH: /* Pass up matched RSS frames. */
513 {
514 value = RT_IDX_DST_RSS | /* dest */
515 RT_IDX_TYPE_NICQ | /* type */
516 (RT_IDX_RSS_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
517 break;
518 }
519 case 0: /* Clear the E-bit on an entry. */
520 {
521 value = RT_IDX_DST_DFLT_Q | /* dest */
522 RT_IDX_TYPE_NICQ | /* type */
523 (index << RT_IDX_IDX_SHIFT);/* index */
524 break;
525 }
526 default:
527 QPRINTK(qdev, IFUP, ERR, "Mask type %d not yet supported.\n",
528 mask);
529 status = -EPERM;
530 goto exit;
531 }
532
533 if (value) {
534 status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
535 if (status)
536 goto exit;
537 value |= (enable ? RT_IDX_E : 0);
538 ql_write32(qdev, RT_IDX, value);
539 ql_write32(qdev, RT_DATA, enable ? mask : 0);
540 }
541exit:
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400542 return status;
543}
544
545static void ql_enable_interrupts(struct ql_adapter *qdev)
546{
547 ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16) | INTR_EN_EI);
548}
549
550static void ql_disable_interrupts(struct ql_adapter *qdev)
551{
552 ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16));
553}
554
555/* If we're running with multiple MSI-X vectors then we enable on the fly.
556 * Otherwise, we may have multiple outstanding workers and don't want to
557 * enable until the last one finishes. In this case, the irq_cnt gets
558 * incremented everytime we queue a worker and decremented everytime
559 * a worker finishes. Once it hits zero we enable the interrupt.
560 */
Ron Mercerbb0d2152008-10-20 10:30:26 -0700561u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400562{
Ron Mercerbb0d2152008-10-20 10:30:26 -0700563 u32 var = 0;
564 unsigned long hw_flags = 0;
565 struct intr_context *ctx = qdev->intr_context + intr;
566
567 if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr)) {
568 /* Always enable if we're MSIX multi interrupts and
569 * it's not the default (zeroeth) interrupt.
570 */
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400571 ql_write32(qdev, INTR_EN,
Ron Mercerbb0d2152008-10-20 10:30:26 -0700572 ctx->intr_en_mask);
573 var = ql_read32(qdev, STS);
574 return var;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400575 }
Ron Mercerbb0d2152008-10-20 10:30:26 -0700576
577 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
578 if (atomic_dec_and_test(&ctx->irq_cnt)) {
579 ql_write32(qdev, INTR_EN,
580 ctx->intr_en_mask);
581 var = ql_read32(qdev, STS);
582 }
583 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
584 return var;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400585}
586
587static u32 ql_disable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
588{
589 u32 var = 0;
Ron Mercerbb0d2152008-10-20 10:30:26 -0700590 struct intr_context *ctx;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400591
Ron Mercerbb0d2152008-10-20 10:30:26 -0700592 /* HW disables for us if we're MSIX multi interrupts and
593 * it's not the default (zeroeth) interrupt.
594 */
595 if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr))
596 return 0;
597
598 ctx = qdev->intr_context + intr;
Ron Mercer08b1bc82009-03-09 10:59:23 +0000599 spin_lock(&qdev->hw_lock);
Ron Mercerbb0d2152008-10-20 10:30:26 -0700600 if (!atomic_read(&ctx->irq_cnt)) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400601 ql_write32(qdev, INTR_EN,
Ron Mercerbb0d2152008-10-20 10:30:26 -0700602 ctx->intr_dis_mask);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400603 var = ql_read32(qdev, STS);
604 }
Ron Mercerbb0d2152008-10-20 10:30:26 -0700605 atomic_inc(&ctx->irq_cnt);
Ron Mercer08b1bc82009-03-09 10:59:23 +0000606 spin_unlock(&qdev->hw_lock);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400607 return var;
608}
609
610static void ql_enable_all_completion_interrupts(struct ql_adapter *qdev)
611{
612 int i;
613 for (i = 0; i < qdev->intr_count; i++) {
614 /* The enable call does a atomic_dec_and_test
615 * and enables only if the result is zero.
616 * So we precharge it here.
617 */
Ron Mercerbb0d2152008-10-20 10:30:26 -0700618 if (unlikely(!test_bit(QL_MSIX_ENABLED, &qdev->flags) ||
619 i == 0))
620 atomic_set(&qdev->intr_context[i].irq_cnt, 1);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400621 ql_enable_completion_interrupt(qdev, i);
622 }
623
624}
625
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000626static int ql_validate_flash(struct ql_adapter *qdev, u32 size, const char *str)
627{
628 int status, i;
629 u16 csum = 0;
630 __le16 *flash = (__le16 *)&qdev->flash;
631
632 status = strncmp((char *)&qdev->flash, str, 4);
633 if (status) {
634 QPRINTK(qdev, IFUP, ERR, "Invalid flash signature.\n");
635 return status;
636 }
637
638 for (i = 0; i < size; i++)
639 csum += le16_to_cpu(*flash++);
640
641 if (csum)
642 QPRINTK(qdev, IFUP, ERR,
643 "Invalid flash checksum, csum = 0x%.04x.\n", csum);
644
645 return csum;
646}
647
Ron Mercer26351472009-02-02 13:53:57 -0800648static int ql_read_flash_word(struct ql_adapter *qdev, int offset, __le32 *data)
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400649{
650 int status = 0;
651 /* wait for reg to come ready */
652 status = ql_wait_reg_rdy(qdev,
653 FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
654 if (status)
655 goto exit;
656 /* set up for reg read */
657 ql_write32(qdev, FLASH_ADDR, FLASH_ADDR_R | offset);
658 /* wait for reg to come ready */
659 status = ql_wait_reg_rdy(qdev,
660 FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
661 if (status)
662 goto exit;
Ron Mercer26351472009-02-02 13:53:57 -0800663 /* This data is stored on flash as an array of
664 * __le32. Since ql_read32() returns cpu endian
665 * we need to swap it back.
666 */
667 *data = cpu_to_le32(ql_read32(qdev, FLASH_DATA));
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400668exit:
669 return status;
670}
671
Ron Mercercdca8d02009-03-02 08:07:31 +0000672static int ql_get_8000_flash_params(struct ql_adapter *qdev)
673{
674 u32 i, size;
675 int status;
676 __le32 *p = (__le32 *)&qdev->flash;
677 u32 offset;
678
679 /* Get flash offset for function and adjust
680 * for dword access.
681 */
682 if (!qdev->func)
683 offset = FUNC0_FLASH_OFFSET / sizeof(u32);
684 else
685 offset = FUNC1_FLASH_OFFSET / sizeof(u32);
686
687 if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
688 return -ETIMEDOUT;
689
690 size = sizeof(struct flash_params_8000) / sizeof(u32);
691 for (i = 0; i < size; i++, p++) {
692 status = ql_read_flash_word(qdev, i+offset, p);
693 if (status) {
694 QPRINTK(qdev, IFUP, ERR, "Error reading flash.\n");
695 goto exit;
696 }
697 }
698
699 status = ql_validate_flash(qdev,
700 sizeof(struct flash_params_8000) / sizeof(u16),
701 "8000");
702 if (status) {
703 QPRINTK(qdev, IFUP, ERR, "Invalid flash.\n");
704 status = -EINVAL;
705 goto exit;
706 }
707
708 if (!is_valid_ether_addr(qdev->flash.flash_params_8000.mac_addr)) {
709 QPRINTK(qdev, IFUP, ERR, "Invalid MAC address.\n");
710 status = -EINVAL;
711 goto exit;
712 }
713
714 memcpy(qdev->ndev->dev_addr,
715 qdev->flash.flash_params_8000.mac_addr,
716 qdev->ndev->addr_len);
717
718exit:
719 ql_sem_unlock(qdev, SEM_FLASH_MASK);
720 return status;
721}
722
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000723static int ql_get_8012_flash_params(struct ql_adapter *qdev)
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400724{
725 int i;
726 int status;
Ron Mercer26351472009-02-02 13:53:57 -0800727 __le32 *p = (__le32 *)&qdev->flash;
Ron Mercere78f5fa2009-02-02 13:54:15 -0800728 u32 offset = 0;
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000729 u32 size = sizeof(struct flash_params_8012) / sizeof(u32);
Ron Mercere78f5fa2009-02-02 13:54:15 -0800730
731 /* Second function's parameters follow the first
732 * function's.
733 */
734 if (qdev->func)
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000735 offset = size;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400736
737 if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
738 return -ETIMEDOUT;
739
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000740 for (i = 0; i < size; i++, p++) {
Ron Mercere78f5fa2009-02-02 13:54:15 -0800741 status = ql_read_flash_word(qdev, i+offset, p);
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400742 if (status) {
743 QPRINTK(qdev, IFUP, ERR, "Error reading flash.\n");
744 goto exit;
745 }
746
747 }
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000748
749 status = ql_validate_flash(qdev,
750 sizeof(struct flash_params_8012) / sizeof(u16),
751 "8012");
752 if (status) {
753 QPRINTK(qdev, IFUP, ERR, "Invalid flash.\n");
754 status = -EINVAL;
755 goto exit;
756 }
757
758 if (!is_valid_ether_addr(qdev->flash.flash_params_8012.mac_addr)) {
759 status = -EINVAL;
760 goto exit;
761 }
762
763 memcpy(qdev->ndev->dev_addr,
764 qdev->flash.flash_params_8012.mac_addr,
765 qdev->ndev->addr_len);
766
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400767exit:
768 ql_sem_unlock(qdev, SEM_FLASH_MASK);
769 return status;
770}
771
772/* xgmac register are located behind the xgmac_addr and xgmac_data
773 * register pair. Each read/write requires us to wait for the ready
774 * bit before reading/writing the data.
775 */
776static int ql_write_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 data)
777{
778 int status;
779 /* wait for reg to come ready */
780 status = ql_wait_reg_rdy(qdev,
781 XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
782 if (status)
783 return status;
784 /* write the data to the data reg */
785 ql_write32(qdev, XGMAC_DATA, data);
786 /* trigger the write */
787 ql_write32(qdev, XGMAC_ADDR, reg);
788 return status;
789}
790
791/* xgmac register are located behind the xgmac_addr and xgmac_data
792 * register pair. Each read/write requires us to wait for the ready
793 * bit before reading/writing the data.
794 */
795int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data)
796{
797 int status = 0;
798 /* wait for reg to come ready */
799 status = ql_wait_reg_rdy(qdev,
800 XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
801 if (status)
802 goto exit;
803 /* set up for reg read */
804 ql_write32(qdev, XGMAC_ADDR, reg | XGMAC_ADDR_R);
805 /* wait for reg to come ready */
806 status = ql_wait_reg_rdy(qdev,
807 XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
808 if (status)
809 goto exit;
810 /* get the data */
811 *data = ql_read32(qdev, XGMAC_DATA);
812exit:
813 return status;
814}
815
816/* This is used for reading the 64-bit statistics regs. */
817int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data)
818{
819 int status = 0;
820 u32 hi = 0;
821 u32 lo = 0;
822
823 status = ql_read_xgmac_reg(qdev, reg, &lo);
824 if (status)
825 goto exit;
826
827 status = ql_read_xgmac_reg(qdev, reg + 4, &hi);
828 if (status)
829 goto exit;
830
831 *data = (u64) lo | ((u64) hi << 32);
832
833exit:
834 return status;
835}
836
Ron Mercercdca8d02009-03-02 08:07:31 +0000837static int ql_8000_port_initialize(struct ql_adapter *qdev)
838{
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +0000839 int status;
Ron Mercercfec0cb2009-06-09 05:39:29 +0000840 /*
841 * Get MPI firmware version for driver banner
842 * and ethool info.
843 */
844 status = ql_mb_about_fw(qdev);
845 if (status)
846 goto exit;
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +0000847 status = ql_mb_get_fw_state(qdev);
848 if (status)
849 goto exit;
850 /* Wake up a worker to get/set the TX/RX frame sizes. */
851 queue_delayed_work(qdev->workqueue, &qdev->mpi_port_cfg_work, 0);
852exit:
853 return status;
Ron Mercercdca8d02009-03-02 08:07:31 +0000854}
855
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400856/* Take the MAC Core out of reset.
857 * Enable statistics counting.
858 * Take the transmitter/receiver out of reset.
859 * This functionality may be done in the MPI firmware at a
860 * later date.
861 */
Ron Mercerb0c2aad2009-02-26 10:08:35 +0000862static int ql_8012_port_initialize(struct ql_adapter *qdev)
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400863{
864 int status = 0;
865 u32 data;
866
867 if (ql_sem_trylock(qdev, qdev->xg_sem_mask)) {
868 /* Another function has the semaphore, so
869 * wait for the port init bit to come ready.
870 */
871 QPRINTK(qdev, LINK, INFO,
872 "Another function has the semaphore, so wait for the port init bit to come ready.\n");
873 status = ql_wait_reg_rdy(qdev, STS, qdev->port_init, 0);
874 if (status) {
875 QPRINTK(qdev, LINK, CRIT,
876 "Port initialize timed out.\n");
877 }
878 return status;
879 }
880
881 QPRINTK(qdev, LINK, INFO, "Got xgmac semaphore!.\n");
882 /* Set the core reset. */
883 status = ql_read_xgmac_reg(qdev, GLOBAL_CFG, &data);
884 if (status)
885 goto end;
886 data |= GLOBAL_CFG_RESET;
887 status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
888 if (status)
889 goto end;
890
891 /* Clear the core reset and turn on jumbo for receiver. */
892 data &= ~GLOBAL_CFG_RESET; /* Clear core reset. */
893 data |= GLOBAL_CFG_JUMBO; /* Turn on jumbo. */
894 data |= GLOBAL_CFG_TX_STAT_EN;
895 data |= GLOBAL_CFG_RX_STAT_EN;
896 status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
897 if (status)
898 goto end;
899
900 /* Enable transmitter, and clear it's reset. */
901 status = ql_read_xgmac_reg(qdev, TX_CFG, &data);
902 if (status)
903 goto end;
904 data &= ~TX_CFG_RESET; /* Clear the TX MAC reset. */
905 data |= TX_CFG_EN; /* Enable the transmitter. */
906 status = ql_write_xgmac_reg(qdev, TX_CFG, data);
907 if (status)
908 goto end;
909
910 /* Enable receiver and clear it's reset. */
911 status = ql_read_xgmac_reg(qdev, RX_CFG, &data);
912 if (status)
913 goto end;
914 data &= ~RX_CFG_RESET; /* Clear the RX MAC reset. */
915 data |= RX_CFG_EN; /* Enable the receiver. */
916 status = ql_write_xgmac_reg(qdev, RX_CFG, data);
917 if (status)
918 goto end;
919
920 /* Turn on jumbo. */
921 status =
922 ql_write_xgmac_reg(qdev, MAC_TX_PARAMS, MAC_TX_PARAMS_JUMBO | (0x2580 << 16));
923 if (status)
924 goto end;
925 status =
926 ql_write_xgmac_reg(qdev, MAC_RX_PARAMS, 0x2580);
927 if (status)
928 goto end;
929
930 /* Signal to the world that the port is enabled. */
931 ql_write32(qdev, STS, ((qdev->port_init << 16) | qdev->port_init));
932end:
933 ql_sem_unlock(qdev, qdev->xg_sem_mask);
934 return status;
935}
936
937/* Get the next large buffer. */
Stephen Hemminger8668ae92008-11-21 17:29:50 -0800938static struct bq_desc *ql_get_curr_lbuf(struct rx_ring *rx_ring)
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400939{
940 struct bq_desc *lbq_desc = &rx_ring->lbq[rx_ring->lbq_curr_idx];
941 rx_ring->lbq_curr_idx++;
942 if (rx_ring->lbq_curr_idx == rx_ring->lbq_len)
943 rx_ring->lbq_curr_idx = 0;
944 rx_ring->lbq_free_cnt++;
945 return lbq_desc;
946}
947
948/* Get the next small buffer. */
Stephen Hemminger8668ae92008-11-21 17:29:50 -0800949static struct bq_desc *ql_get_curr_sbuf(struct rx_ring *rx_ring)
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400950{
951 struct bq_desc *sbq_desc = &rx_ring->sbq[rx_ring->sbq_curr_idx];
952 rx_ring->sbq_curr_idx++;
953 if (rx_ring->sbq_curr_idx == rx_ring->sbq_len)
954 rx_ring->sbq_curr_idx = 0;
955 rx_ring->sbq_free_cnt++;
956 return sbq_desc;
957}
958
959/* Update an rx ring index. */
960static void ql_update_cq(struct rx_ring *rx_ring)
961{
962 rx_ring->cnsmr_idx++;
963 rx_ring->curr_entry++;
964 if (unlikely(rx_ring->cnsmr_idx == rx_ring->cq_len)) {
965 rx_ring->cnsmr_idx = 0;
966 rx_ring->curr_entry = rx_ring->cq_base;
967 }
968}
969
970static void ql_write_cq_idx(struct rx_ring *rx_ring)
971{
972 ql_write_db_reg(rx_ring->cnsmr_idx, rx_ring->cnsmr_idx_db_reg);
973}
974
975/* Process (refill) a large buffer queue. */
976static void ql_update_lbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
977{
Ron Mercer49f21862009-02-23 10:42:16 +0000978 u32 clean_idx = rx_ring->lbq_clean_idx;
979 u32 start_idx = clean_idx;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400980 struct bq_desc *lbq_desc;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400981 u64 map;
982 int i;
983
984 while (rx_ring->lbq_free_cnt > 16) {
985 for (i = 0; i < 16; i++) {
986 QPRINTK(qdev, RX_STATUS, DEBUG,
987 "lbq: try cleaning clean_idx = %d.\n",
988 clean_idx);
989 lbq_desc = &rx_ring->lbq[clean_idx];
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400990 if (lbq_desc->p.lbq_page == NULL) {
991 QPRINTK(qdev, RX_STATUS, DEBUG,
992 "lbq: getting new page for index %d.\n",
993 lbq_desc->index);
994 lbq_desc->p.lbq_page = alloc_page(GFP_ATOMIC);
995 if (lbq_desc->p.lbq_page == NULL) {
Ron Mercer79d2b292009-02-12 16:38:34 -0800996 rx_ring->lbq_clean_idx = clean_idx;
Ron Mercerc4e84bd2008-09-18 11:56:28 -0400997 QPRINTK(qdev, RX_STATUS, ERR,
998 "Couldn't get a page.\n");
999 return;
1000 }
1001 map = pci_map_page(qdev->pdev,
1002 lbq_desc->p.lbq_page,
1003 0, PAGE_SIZE,
1004 PCI_DMA_FROMDEVICE);
1005 if (pci_dma_mapping_error(qdev->pdev, map)) {
Ron Mercer79d2b292009-02-12 16:38:34 -08001006 rx_ring->lbq_clean_idx = clean_idx;
Ron Mercerf2603c22009-02-12 16:37:32 -08001007 put_page(lbq_desc->p.lbq_page);
1008 lbq_desc->p.lbq_page = NULL;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001009 QPRINTK(qdev, RX_STATUS, ERR,
1010 "PCI mapping failed.\n");
1011 return;
1012 }
1013 pci_unmap_addr_set(lbq_desc, mapaddr, map);
1014 pci_unmap_len_set(lbq_desc, maplen, PAGE_SIZE);
Ron Mercer2c9a0d42009-01-05 18:19:20 -08001015 *lbq_desc->addr = cpu_to_le64(map);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001016 }
1017 clean_idx++;
1018 if (clean_idx == rx_ring->lbq_len)
1019 clean_idx = 0;
1020 }
1021
1022 rx_ring->lbq_clean_idx = clean_idx;
1023 rx_ring->lbq_prod_idx += 16;
1024 if (rx_ring->lbq_prod_idx == rx_ring->lbq_len)
1025 rx_ring->lbq_prod_idx = 0;
Ron Mercer49f21862009-02-23 10:42:16 +00001026 rx_ring->lbq_free_cnt -= 16;
1027 }
1028
1029 if (start_idx != clean_idx) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001030 QPRINTK(qdev, RX_STATUS, DEBUG,
1031 "lbq: updating prod idx = %d.\n",
1032 rx_ring->lbq_prod_idx);
1033 ql_write_db_reg(rx_ring->lbq_prod_idx,
1034 rx_ring->lbq_prod_idx_db_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001035 }
1036}
1037
1038/* Process (refill) a small buffer queue. */
1039static void ql_update_sbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
1040{
Ron Mercer49f21862009-02-23 10:42:16 +00001041 u32 clean_idx = rx_ring->sbq_clean_idx;
1042 u32 start_idx = clean_idx;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001043 struct bq_desc *sbq_desc;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001044 u64 map;
1045 int i;
1046
1047 while (rx_ring->sbq_free_cnt > 16) {
1048 for (i = 0; i < 16; i++) {
1049 sbq_desc = &rx_ring->sbq[clean_idx];
1050 QPRINTK(qdev, RX_STATUS, DEBUG,
1051 "sbq: try cleaning clean_idx = %d.\n",
1052 clean_idx);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001053 if (sbq_desc->p.skb == NULL) {
1054 QPRINTK(qdev, RX_STATUS, DEBUG,
1055 "sbq: getting new skb for index %d.\n",
1056 sbq_desc->index);
1057 sbq_desc->p.skb =
1058 netdev_alloc_skb(qdev->ndev,
1059 rx_ring->sbq_buf_size);
1060 if (sbq_desc->p.skb == NULL) {
1061 QPRINTK(qdev, PROBE, ERR,
1062 "Couldn't get an skb.\n");
1063 rx_ring->sbq_clean_idx = clean_idx;
1064 return;
1065 }
1066 skb_reserve(sbq_desc->p.skb, QLGE_SB_PAD);
1067 map = pci_map_single(qdev->pdev,
1068 sbq_desc->p.skb->data,
1069 rx_ring->sbq_buf_size /
1070 2, PCI_DMA_FROMDEVICE);
Ron Mercerc907a352009-01-04 17:06:46 -08001071 if (pci_dma_mapping_error(qdev->pdev, map)) {
1072 QPRINTK(qdev, IFUP, ERR, "PCI mapping failed.\n");
1073 rx_ring->sbq_clean_idx = clean_idx;
Ron Mercer06a3d512009-02-12 16:37:48 -08001074 dev_kfree_skb_any(sbq_desc->p.skb);
1075 sbq_desc->p.skb = NULL;
Ron Mercerc907a352009-01-04 17:06:46 -08001076 return;
1077 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001078 pci_unmap_addr_set(sbq_desc, mapaddr, map);
1079 pci_unmap_len_set(sbq_desc, maplen,
1080 rx_ring->sbq_buf_size / 2);
Ron Mercer2c9a0d42009-01-05 18:19:20 -08001081 *sbq_desc->addr = cpu_to_le64(map);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001082 }
1083
1084 clean_idx++;
1085 if (clean_idx == rx_ring->sbq_len)
1086 clean_idx = 0;
1087 }
1088 rx_ring->sbq_clean_idx = clean_idx;
1089 rx_ring->sbq_prod_idx += 16;
1090 if (rx_ring->sbq_prod_idx == rx_ring->sbq_len)
1091 rx_ring->sbq_prod_idx = 0;
Ron Mercer49f21862009-02-23 10:42:16 +00001092 rx_ring->sbq_free_cnt -= 16;
1093 }
1094
1095 if (start_idx != clean_idx) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001096 QPRINTK(qdev, RX_STATUS, DEBUG,
1097 "sbq: updating prod idx = %d.\n",
1098 rx_ring->sbq_prod_idx);
1099 ql_write_db_reg(rx_ring->sbq_prod_idx,
1100 rx_ring->sbq_prod_idx_db_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001101 }
1102}
1103
1104static void ql_update_buffer_queues(struct ql_adapter *qdev,
1105 struct rx_ring *rx_ring)
1106{
1107 ql_update_sbq(qdev, rx_ring);
1108 ql_update_lbq(qdev, rx_ring);
1109}
1110
1111/* Unmaps tx buffers. Can be called from send() if a pci mapping
1112 * fails at some stage, or from the interrupt when a tx completes.
1113 */
1114static void ql_unmap_send(struct ql_adapter *qdev,
1115 struct tx_ring_desc *tx_ring_desc, int mapped)
1116{
1117 int i;
1118 for (i = 0; i < mapped; i++) {
1119 if (i == 0 || (i == 7 && mapped > 7)) {
1120 /*
1121 * Unmap the skb->data area, or the
1122 * external sglist (AKA the Outbound
1123 * Address List (OAL)).
1124 * If its the zeroeth element, then it's
1125 * the skb->data area. If it's the 7th
1126 * element and there is more than 6 frags,
1127 * then its an OAL.
1128 */
1129 if (i == 7) {
1130 QPRINTK(qdev, TX_DONE, DEBUG,
1131 "unmapping OAL area.\n");
1132 }
1133 pci_unmap_single(qdev->pdev,
1134 pci_unmap_addr(&tx_ring_desc->map[i],
1135 mapaddr),
1136 pci_unmap_len(&tx_ring_desc->map[i],
1137 maplen),
1138 PCI_DMA_TODEVICE);
1139 } else {
1140 QPRINTK(qdev, TX_DONE, DEBUG, "unmapping frag %d.\n",
1141 i);
1142 pci_unmap_page(qdev->pdev,
1143 pci_unmap_addr(&tx_ring_desc->map[i],
1144 mapaddr),
1145 pci_unmap_len(&tx_ring_desc->map[i],
1146 maplen), PCI_DMA_TODEVICE);
1147 }
1148 }
1149
1150}
1151
1152/* Map the buffers for this transmit. This will return
1153 * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
1154 */
1155static int ql_map_send(struct ql_adapter *qdev,
1156 struct ob_mac_iocb_req *mac_iocb_ptr,
1157 struct sk_buff *skb, struct tx_ring_desc *tx_ring_desc)
1158{
1159 int len = skb_headlen(skb);
1160 dma_addr_t map;
1161 int frag_idx, err, map_idx = 0;
1162 struct tx_buf_desc *tbd = mac_iocb_ptr->tbd;
1163 int frag_cnt = skb_shinfo(skb)->nr_frags;
1164
1165 if (frag_cnt) {
1166 QPRINTK(qdev, TX_QUEUED, DEBUG, "frag_cnt = %d.\n", frag_cnt);
1167 }
1168 /*
1169 * Map the skb buffer first.
1170 */
1171 map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
1172
1173 err = pci_dma_mapping_error(qdev->pdev, map);
1174 if (err) {
1175 QPRINTK(qdev, TX_QUEUED, ERR,
1176 "PCI mapping failed with error: %d\n", err);
1177
1178 return NETDEV_TX_BUSY;
1179 }
1180
1181 tbd->len = cpu_to_le32(len);
1182 tbd->addr = cpu_to_le64(map);
1183 pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
1184 pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen, len);
1185 map_idx++;
1186
1187 /*
1188 * This loop fills the remainder of the 8 address descriptors
1189 * in the IOCB. If there are more than 7 fragments, then the
1190 * eighth address desc will point to an external list (OAL).
1191 * When this happens, the remainder of the frags will be stored
1192 * in this list.
1193 */
1194 for (frag_idx = 0; frag_idx < frag_cnt; frag_idx++, map_idx++) {
1195 skb_frag_t *frag = &skb_shinfo(skb)->frags[frag_idx];
1196 tbd++;
1197 if (frag_idx == 6 && frag_cnt > 7) {
1198 /* Let's tack on an sglist.
1199 * Our control block will now
1200 * look like this:
1201 * iocb->seg[0] = skb->data
1202 * iocb->seg[1] = frag[0]
1203 * iocb->seg[2] = frag[1]
1204 * iocb->seg[3] = frag[2]
1205 * iocb->seg[4] = frag[3]
1206 * iocb->seg[5] = frag[4]
1207 * iocb->seg[6] = frag[5]
1208 * iocb->seg[7] = ptr to OAL (external sglist)
1209 * oal->seg[0] = frag[6]
1210 * oal->seg[1] = frag[7]
1211 * oal->seg[2] = frag[8]
1212 * oal->seg[3] = frag[9]
1213 * oal->seg[4] = frag[10]
1214 * etc...
1215 */
1216 /* Tack on the OAL in the eighth segment of IOCB. */
1217 map = pci_map_single(qdev->pdev, &tx_ring_desc->oal,
1218 sizeof(struct oal),
1219 PCI_DMA_TODEVICE);
1220 err = pci_dma_mapping_error(qdev->pdev, map);
1221 if (err) {
1222 QPRINTK(qdev, TX_QUEUED, ERR,
1223 "PCI mapping outbound address list with error: %d\n",
1224 err);
1225 goto map_error;
1226 }
1227
1228 tbd->addr = cpu_to_le64(map);
1229 /*
1230 * The length is the number of fragments
1231 * that remain to be mapped times the length
1232 * of our sglist (OAL).
1233 */
1234 tbd->len =
1235 cpu_to_le32((sizeof(struct tx_buf_desc) *
1236 (frag_cnt - frag_idx)) | TX_DESC_C);
1237 pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr,
1238 map);
1239 pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
1240 sizeof(struct oal));
1241 tbd = (struct tx_buf_desc *)&tx_ring_desc->oal;
1242 map_idx++;
1243 }
1244
1245 map =
1246 pci_map_page(qdev->pdev, frag->page,
1247 frag->page_offset, frag->size,
1248 PCI_DMA_TODEVICE);
1249
1250 err = pci_dma_mapping_error(qdev->pdev, map);
1251 if (err) {
1252 QPRINTK(qdev, TX_QUEUED, ERR,
1253 "PCI mapping frags failed with error: %d.\n",
1254 err);
1255 goto map_error;
1256 }
1257
1258 tbd->addr = cpu_to_le64(map);
1259 tbd->len = cpu_to_le32(frag->size);
1260 pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
1261 pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
1262 frag->size);
1263
1264 }
1265 /* Save the number of segments we've mapped. */
1266 tx_ring_desc->map_cnt = map_idx;
1267 /* Terminate the last segment. */
1268 tbd->len = cpu_to_le32(le32_to_cpu(tbd->len) | TX_DESC_E);
1269 return NETDEV_TX_OK;
1270
1271map_error:
1272 /*
1273 * If the first frag mapping failed, then i will be zero.
1274 * This causes the unmap of the skb->data area. Otherwise
1275 * we pass in the number of frags that mapped successfully
1276 * so they can be umapped.
1277 */
1278 ql_unmap_send(qdev, tx_ring_desc, map_idx);
1279 return NETDEV_TX_BUSY;
1280}
1281
Stephen Hemminger8668ae92008-11-21 17:29:50 -08001282static void ql_realign_skb(struct sk_buff *skb, int len)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001283{
1284 void *temp_addr = skb->data;
1285
1286 /* Undo the skb_reserve(skb,32) we did before
1287 * giving to hardware, and realign data on
1288 * a 2-byte boundary.
1289 */
1290 skb->data -= QLGE_SB_PAD - NET_IP_ALIGN;
1291 skb->tail -= QLGE_SB_PAD - NET_IP_ALIGN;
1292 skb_copy_to_linear_data(skb, temp_addr,
1293 (unsigned int)len);
1294}
1295
1296/*
1297 * This function builds an skb for the given inbound
1298 * completion. It will be rewritten for readability in the near
1299 * future, but for not it works well.
1300 */
1301static struct sk_buff *ql_build_rx_skb(struct ql_adapter *qdev,
1302 struct rx_ring *rx_ring,
1303 struct ib_mac_iocb_rsp *ib_mac_rsp)
1304{
1305 struct bq_desc *lbq_desc;
1306 struct bq_desc *sbq_desc;
1307 struct sk_buff *skb = NULL;
1308 u32 length = le32_to_cpu(ib_mac_rsp->data_len);
1309 u32 hdr_len = le32_to_cpu(ib_mac_rsp->hdr_len);
1310
1311 /*
1312 * Handle the header buffer if present.
1313 */
1314 if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV &&
1315 ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
1316 QPRINTK(qdev, RX_STATUS, DEBUG, "Header of %d bytes in small buffer.\n", hdr_len);
1317 /*
1318 * Headers fit nicely into a small buffer.
1319 */
1320 sbq_desc = ql_get_curr_sbuf(rx_ring);
1321 pci_unmap_single(qdev->pdev,
1322 pci_unmap_addr(sbq_desc, mapaddr),
1323 pci_unmap_len(sbq_desc, maplen),
1324 PCI_DMA_FROMDEVICE);
1325 skb = sbq_desc->p.skb;
1326 ql_realign_skb(skb, hdr_len);
1327 skb_put(skb, hdr_len);
1328 sbq_desc->p.skb = NULL;
1329 }
1330
1331 /*
1332 * Handle the data buffer(s).
1333 */
1334 if (unlikely(!length)) { /* Is there data too? */
1335 QPRINTK(qdev, RX_STATUS, DEBUG,
1336 "No Data buffer in this packet.\n");
1337 return skb;
1338 }
1339
1340 if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) {
1341 if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
1342 QPRINTK(qdev, RX_STATUS, DEBUG,
1343 "Headers in small, data of %d bytes in small, combine them.\n", length);
1344 /*
1345 * Data is less than small buffer size so it's
1346 * stuffed in a small buffer.
1347 * For this case we append the data
1348 * from the "data" small buffer to the "header" small
1349 * buffer.
1350 */
1351 sbq_desc = ql_get_curr_sbuf(rx_ring);
1352 pci_dma_sync_single_for_cpu(qdev->pdev,
1353 pci_unmap_addr
1354 (sbq_desc, mapaddr),
1355 pci_unmap_len
1356 (sbq_desc, maplen),
1357 PCI_DMA_FROMDEVICE);
1358 memcpy(skb_put(skb, length),
1359 sbq_desc->p.skb->data, length);
1360 pci_dma_sync_single_for_device(qdev->pdev,
1361 pci_unmap_addr
1362 (sbq_desc,
1363 mapaddr),
1364 pci_unmap_len
1365 (sbq_desc,
1366 maplen),
1367 PCI_DMA_FROMDEVICE);
1368 } else {
1369 QPRINTK(qdev, RX_STATUS, DEBUG,
1370 "%d bytes in a single small buffer.\n", length);
1371 sbq_desc = ql_get_curr_sbuf(rx_ring);
1372 skb = sbq_desc->p.skb;
1373 ql_realign_skb(skb, length);
1374 skb_put(skb, length);
1375 pci_unmap_single(qdev->pdev,
1376 pci_unmap_addr(sbq_desc,
1377 mapaddr),
1378 pci_unmap_len(sbq_desc,
1379 maplen),
1380 PCI_DMA_FROMDEVICE);
1381 sbq_desc->p.skb = NULL;
1382 }
1383 } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) {
1384 if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
1385 QPRINTK(qdev, RX_STATUS, DEBUG,
1386 "Header in small, %d bytes in large. Chain large to small!\n", length);
1387 /*
1388 * The data is in a single large buffer. We
1389 * chain it to the header buffer's skb and let
1390 * it rip.
1391 */
1392 lbq_desc = ql_get_curr_lbuf(rx_ring);
1393 pci_unmap_page(qdev->pdev,
1394 pci_unmap_addr(lbq_desc,
1395 mapaddr),
1396 pci_unmap_len(lbq_desc, maplen),
1397 PCI_DMA_FROMDEVICE);
1398 QPRINTK(qdev, RX_STATUS, DEBUG,
1399 "Chaining page to skb.\n");
1400 skb_fill_page_desc(skb, 0, lbq_desc->p.lbq_page,
1401 0, length);
1402 skb->len += length;
1403 skb->data_len += length;
1404 skb->truesize += length;
1405 lbq_desc->p.lbq_page = NULL;
1406 } else {
1407 /*
1408 * The headers and data are in a single large buffer. We
1409 * copy it to a new skb and let it go. This can happen with
1410 * jumbo mtu on a non-TCP/UDP frame.
1411 */
1412 lbq_desc = ql_get_curr_lbuf(rx_ring);
1413 skb = netdev_alloc_skb(qdev->ndev, length);
1414 if (skb == NULL) {
1415 QPRINTK(qdev, PROBE, DEBUG,
1416 "No skb available, drop the packet.\n");
1417 return NULL;
1418 }
Ron Mercer4055c7d2009-01-04 17:07:09 -08001419 pci_unmap_page(qdev->pdev,
1420 pci_unmap_addr(lbq_desc,
1421 mapaddr),
1422 pci_unmap_len(lbq_desc, maplen),
1423 PCI_DMA_FROMDEVICE);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001424 skb_reserve(skb, NET_IP_ALIGN);
1425 QPRINTK(qdev, RX_STATUS, DEBUG,
1426 "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n", length);
1427 skb_fill_page_desc(skb, 0, lbq_desc->p.lbq_page,
1428 0, length);
1429 skb->len += length;
1430 skb->data_len += length;
1431 skb->truesize += length;
1432 length -= length;
1433 lbq_desc->p.lbq_page = NULL;
1434 __pskb_pull_tail(skb,
1435 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
1436 VLAN_ETH_HLEN : ETH_HLEN);
1437 }
1438 } else {
1439 /*
1440 * The data is in a chain of large buffers
1441 * pointed to by a small buffer. We loop
1442 * thru and chain them to the our small header
1443 * buffer's skb.
1444 * frags: There are 18 max frags and our small
1445 * buffer will hold 32 of them. The thing is,
1446 * we'll use 3 max for our 9000 byte jumbo
1447 * frames. If the MTU goes up we could
1448 * eventually be in trouble.
1449 */
1450 int size, offset, i = 0;
Ron Mercer2c9a0d42009-01-05 18:19:20 -08001451 __le64 *bq, bq_array[8];
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001452 sbq_desc = ql_get_curr_sbuf(rx_ring);
1453 pci_unmap_single(qdev->pdev,
1454 pci_unmap_addr(sbq_desc, mapaddr),
1455 pci_unmap_len(sbq_desc, maplen),
1456 PCI_DMA_FROMDEVICE);
1457 if (!(ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS)) {
1458 /*
1459 * This is an non TCP/UDP IP frame, so
1460 * the headers aren't split into a small
1461 * buffer. We have to use the small buffer
1462 * that contains our sg list as our skb to
1463 * send upstairs. Copy the sg list here to
1464 * a local buffer and use it to find the
1465 * pages to chain.
1466 */
1467 QPRINTK(qdev, RX_STATUS, DEBUG,
1468 "%d bytes of headers & data in chain of large.\n", length);
1469 skb = sbq_desc->p.skb;
1470 bq = &bq_array[0];
1471 memcpy(bq, skb->data, sizeof(bq_array));
1472 sbq_desc->p.skb = NULL;
1473 skb_reserve(skb, NET_IP_ALIGN);
1474 } else {
1475 QPRINTK(qdev, RX_STATUS, DEBUG,
1476 "Headers in small, %d bytes of data in chain of large.\n", length);
Ron Mercer2c9a0d42009-01-05 18:19:20 -08001477 bq = (__le64 *)sbq_desc->p.skb->data;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001478 }
1479 while (length > 0) {
1480 lbq_desc = ql_get_curr_lbuf(rx_ring);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001481 pci_unmap_page(qdev->pdev,
1482 pci_unmap_addr(lbq_desc,
1483 mapaddr),
1484 pci_unmap_len(lbq_desc,
1485 maplen),
1486 PCI_DMA_FROMDEVICE);
1487 size = (length < PAGE_SIZE) ? length : PAGE_SIZE;
1488 offset = 0;
1489
1490 QPRINTK(qdev, RX_STATUS, DEBUG,
1491 "Adding page %d to skb for %d bytes.\n",
1492 i, size);
1493 skb_fill_page_desc(skb, i, lbq_desc->p.lbq_page,
1494 offset, size);
1495 skb->len += size;
1496 skb->data_len += size;
1497 skb->truesize += size;
1498 length -= size;
1499 lbq_desc->p.lbq_page = NULL;
1500 bq++;
1501 i++;
1502 }
1503 __pskb_pull_tail(skb, (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
1504 VLAN_ETH_HLEN : ETH_HLEN);
1505 }
1506 return skb;
1507}
1508
1509/* Process an inbound completion from an rx ring. */
1510static void ql_process_mac_rx_intr(struct ql_adapter *qdev,
1511 struct rx_ring *rx_ring,
1512 struct ib_mac_iocb_rsp *ib_mac_rsp)
1513{
1514 struct net_device *ndev = qdev->ndev;
1515 struct sk_buff *skb = NULL;
Ron Mercer22bdd4f2009-03-09 10:59:20 +00001516 u16 vlan_id = (le16_to_cpu(ib_mac_rsp->vlan_id) &
1517 IB_MAC_IOCB_RSP_VLAN_MASK)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001518
1519 QL_DUMP_IB_MAC_RSP(ib_mac_rsp);
1520
1521 skb = ql_build_rx_skb(qdev, rx_ring, ib_mac_rsp);
1522 if (unlikely(!skb)) {
1523 QPRINTK(qdev, RX_STATUS, DEBUG,
1524 "No skb available, drop packet.\n");
1525 return;
1526 }
1527
Ron Mercera32959c2009-06-09 05:39:27 +00001528 /* Frame error, so drop the packet. */
1529 if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
1530 QPRINTK(qdev, DRV, ERR, "Receive error, flags2 = 0x%x\n",
1531 ib_mac_rsp->flags2);
1532 dev_kfree_skb_any(skb);
1533 return;
1534 }
Ron Mercerec33a492009-06-09 05:39:28 +00001535
1536 /* The max framesize filter on this chip is set higher than
1537 * MTU since FCoE uses 2k frames.
1538 */
1539 if (skb->len > ndev->mtu + ETH_HLEN) {
1540 dev_kfree_skb_any(skb);
1541 return;
1542 }
1543
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001544 prefetch(skb->data);
1545 skb->dev = ndev;
1546 if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) {
1547 QPRINTK(qdev, RX_STATUS, DEBUG, "%s%s%s Multicast.\n",
1548 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
1549 IB_MAC_IOCB_RSP_M_HASH ? "Hash" : "",
1550 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
1551 IB_MAC_IOCB_RSP_M_REG ? "Registered" : "",
1552 (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
1553 IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
1554 }
1555 if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P) {
1556 QPRINTK(qdev, RX_STATUS, DEBUG, "Promiscuous Packet.\n");
1557 }
Ron Mercerd555f592009-03-09 10:59:19 +00001558
Ron Mercerd555f592009-03-09 10:59:19 +00001559 skb->protocol = eth_type_trans(skb, ndev);
1560 skb->ip_summed = CHECKSUM_NONE;
1561
1562 /* If rx checksum is on, and there are no
1563 * csum or frame errors.
1564 */
1565 if (qdev->rx_csum &&
Ron Mercerd555f592009-03-09 10:59:19 +00001566 !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
1567 /* TCP frame. */
1568 if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
1569 QPRINTK(qdev, RX_STATUS, DEBUG,
1570 "TCP checksum done!\n");
1571 skb->ip_summed = CHECKSUM_UNNECESSARY;
1572 } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
1573 (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
1574 /* Unfragmented ipv4 UDP frame. */
1575 struct iphdr *iph = (struct iphdr *) skb->data;
1576 if (!(iph->frag_off &
1577 cpu_to_be16(IP_MF|IP_OFFSET))) {
1578 skb->ip_summed = CHECKSUM_UNNECESSARY;
1579 QPRINTK(qdev, RX_STATUS, DEBUG,
1580 "TCP checksum done!\n");
1581 }
1582 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001583 }
Ron Mercerd555f592009-03-09 10:59:19 +00001584
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001585 qdev->stats.rx_packets++;
1586 qdev->stats.rx_bytes += skb->len;
Ron Mercer22bdd4f2009-03-09 10:59:20 +00001587 skb_record_rx_queue(skb,
1588 rx_ring->cq_id - qdev->rss_ring_first_cq_id);
1589 if (skb->ip_summed == CHECKSUM_UNNECESSARY) {
1590 if (qdev->vlgrp &&
1591 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
1592 (vlan_id != 0))
1593 vlan_gro_receive(&rx_ring->napi, qdev->vlgrp,
1594 vlan_id, skb);
1595 else
1596 napi_gro_receive(&rx_ring->napi, skb);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001597 } else {
Ron Mercer22bdd4f2009-03-09 10:59:20 +00001598 if (qdev->vlgrp &&
1599 (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
1600 (vlan_id != 0))
1601 vlan_hwaccel_receive_skb(skb, qdev->vlgrp, vlan_id);
1602 else
1603 netif_receive_skb(skb);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001604 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001605}
1606
1607/* Process an outbound completion from an rx ring. */
1608static void ql_process_mac_tx_intr(struct ql_adapter *qdev,
1609 struct ob_mac_iocb_rsp *mac_rsp)
1610{
1611 struct tx_ring *tx_ring;
1612 struct tx_ring_desc *tx_ring_desc;
1613
1614 QL_DUMP_OB_MAC_RSP(mac_rsp);
1615 tx_ring = &qdev->tx_ring[mac_rsp->txq_idx];
1616 tx_ring_desc = &tx_ring->q[mac_rsp->tid];
1617 ql_unmap_send(qdev, tx_ring_desc, tx_ring_desc->map_cnt);
1618 qdev->stats.tx_bytes += tx_ring_desc->map_cnt;
1619 qdev->stats.tx_packets++;
1620 dev_kfree_skb(tx_ring_desc->skb);
1621 tx_ring_desc->skb = NULL;
1622
1623 if (unlikely(mac_rsp->flags1 & (OB_MAC_IOCB_RSP_E |
1624 OB_MAC_IOCB_RSP_S |
1625 OB_MAC_IOCB_RSP_L |
1626 OB_MAC_IOCB_RSP_P | OB_MAC_IOCB_RSP_B))) {
1627 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_E) {
1628 QPRINTK(qdev, TX_DONE, WARNING,
1629 "Total descriptor length did not match transfer length.\n");
1630 }
1631 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_S) {
1632 QPRINTK(qdev, TX_DONE, WARNING,
1633 "Frame too short to be legal, not sent.\n");
1634 }
1635 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_L) {
1636 QPRINTK(qdev, TX_DONE, WARNING,
1637 "Frame too long, but sent anyway.\n");
1638 }
1639 if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_B) {
1640 QPRINTK(qdev, TX_DONE, WARNING,
1641 "PCI backplane error. Frame not sent.\n");
1642 }
1643 }
1644 atomic_inc(&tx_ring->tx_count);
1645}
1646
1647/* Fire up a handler to reset the MPI processor. */
1648void ql_queue_fw_error(struct ql_adapter *qdev)
1649{
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001650 netif_carrier_off(qdev->ndev);
1651 queue_delayed_work(qdev->workqueue, &qdev->mpi_reset_work, 0);
1652}
1653
1654void ql_queue_asic_error(struct ql_adapter *qdev)
1655{
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001656 netif_carrier_off(qdev->ndev);
1657 ql_disable_interrupts(qdev);
Ron Mercer6497b602009-02-12 16:37:13 -08001658 /* Clear adapter up bit to signal the recovery
1659 * process that it shouldn't kill the reset worker
1660 * thread
1661 */
1662 clear_bit(QL_ADAPTER_UP, &qdev->flags);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001663 queue_delayed_work(qdev->workqueue, &qdev->asic_reset_work, 0);
1664}
1665
1666static void ql_process_chip_ae_intr(struct ql_adapter *qdev,
1667 struct ib_ae_iocb_rsp *ib_ae_rsp)
1668{
1669 switch (ib_ae_rsp->event) {
1670 case MGMT_ERR_EVENT:
1671 QPRINTK(qdev, RX_ERR, ERR,
1672 "Management Processor Fatal Error.\n");
1673 ql_queue_fw_error(qdev);
1674 return;
1675
1676 case CAM_LOOKUP_ERR_EVENT:
1677 QPRINTK(qdev, LINK, ERR,
1678 "Multiple CAM hits lookup occurred.\n");
1679 QPRINTK(qdev, DRV, ERR, "This event shouldn't occur.\n");
1680 ql_queue_asic_error(qdev);
1681 return;
1682
1683 case SOFT_ECC_ERROR_EVENT:
1684 QPRINTK(qdev, RX_ERR, ERR, "Soft ECC error detected.\n");
1685 ql_queue_asic_error(qdev);
1686 break;
1687
1688 case PCI_ERR_ANON_BUF_RD:
1689 QPRINTK(qdev, RX_ERR, ERR,
1690 "PCI error occurred when reading anonymous buffers from rx_ring %d.\n",
1691 ib_ae_rsp->q_id);
1692 ql_queue_asic_error(qdev);
1693 break;
1694
1695 default:
1696 QPRINTK(qdev, DRV, ERR, "Unexpected event %d.\n",
1697 ib_ae_rsp->event);
1698 ql_queue_asic_error(qdev);
1699 break;
1700 }
1701}
1702
1703static int ql_clean_outbound_rx_ring(struct rx_ring *rx_ring)
1704{
1705 struct ql_adapter *qdev = rx_ring->qdev;
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001706 u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001707 struct ob_mac_iocb_rsp *net_rsp = NULL;
1708 int count = 0;
1709
Ron Mercer1e213302009-03-09 10:59:21 +00001710 struct tx_ring *tx_ring;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001711 /* While there are entries in the completion queue. */
1712 while (prod != rx_ring->cnsmr_idx) {
1713
1714 QPRINTK(qdev, RX_STATUS, DEBUG,
1715 "cq_id = %d, prod = %d, cnsmr = %d.\n.", rx_ring->cq_id,
1716 prod, rx_ring->cnsmr_idx);
1717
1718 net_rsp = (struct ob_mac_iocb_rsp *)rx_ring->curr_entry;
1719 rmb();
1720 switch (net_rsp->opcode) {
1721
1722 case OPCODE_OB_MAC_TSO_IOCB:
1723 case OPCODE_OB_MAC_IOCB:
1724 ql_process_mac_tx_intr(qdev, net_rsp);
1725 break;
1726 default:
1727 QPRINTK(qdev, RX_STATUS, DEBUG,
1728 "Hit default case, not handled! dropping the packet, opcode = %x.\n",
1729 net_rsp->opcode);
1730 }
1731 count++;
1732 ql_update_cq(rx_ring);
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001733 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001734 }
1735 ql_write_cq_idx(rx_ring);
Ron Mercer1e213302009-03-09 10:59:21 +00001736 tx_ring = &qdev->tx_ring[net_rsp->txq_idx];
1737 if (__netif_subqueue_stopped(qdev->ndev, tx_ring->wq_id) &&
1738 net_rsp != NULL) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001739 if (atomic_read(&tx_ring->queue_stopped) &&
1740 (atomic_read(&tx_ring->tx_count) > (tx_ring->wq_len / 4)))
1741 /*
1742 * The queue got stopped because the tx_ring was full.
1743 * Wake it up, because it's now at least 25% empty.
1744 */
Ron Mercer1e213302009-03-09 10:59:21 +00001745 netif_wake_subqueue(qdev->ndev, tx_ring->wq_id);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001746 }
1747
1748 return count;
1749}
1750
1751static int ql_clean_inbound_rx_ring(struct rx_ring *rx_ring, int budget)
1752{
1753 struct ql_adapter *qdev = rx_ring->qdev;
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001754 u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001755 struct ql_net_rsp_iocb *net_rsp;
1756 int count = 0;
1757
1758 /* While there are entries in the completion queue. */
1759 while (prod != rx_ring->cnsmr_idx) {
1760
1761 QPRINTK(qdev, RX_STATUS, DEBUG,
1762 "cq_id = %d, prod = %d, cnsmr = %d.\n.", rx_ring->cq_id,
1763 prod, rx_ring->cnsmr_idx);
1764
1765 net_rsp = rx_ring->curr_entry;
1766 rmb();
1767 switch (net_rsp->opcode) {
1768 case OPCODE_IB_MAC_IOCB:
1769 ql_process_mac_rx_intr(qdev, rx_ring,
1770 (struct ib_mac_iocb_rsp *)
1771 net_rsp);
1772 break;
1773
1774 case OPCODE_IB_AE_IOCB:
1775 ql_process_chip_ae_intr(qdev, (struct ib_ae_iocb_rsp *)
1776 net_rsp);
1777 break;
1778 default:
1779 {
1780 QPRINTK(qdev, RX_STATUS, DEBUG,
1781 "Hit default case, not handled! dropping the packet, opcode = %x.\n",
1782 net_rsp->opcode);
1783 }
1784 }
1785 count++;
1786 ql_update_cq(rx_ring);
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001787 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001788 if (count == budget)
1789 break;
1790 }
1791 ql_update_buffer_queues(qdev, rx_ring);
1792 ql_write_cq_idx(rx_ring);
1793 return count;
1794}
1795
1796static int ql_napi_poll_msix(struct napi_struct *napi, int budget)
1797{
1798 struct rx_ring *rx_ring = container_of(napi, struct rx_ring, napi);
1799 struct ql_adapter *qdev = rx_ring->qdev;
1800 int work_done = ql_clean_inbound_rx_ring(rx_ring, budget);
1801
1802 QPRINTK(qdev, RX_STATUS, DEBUG, "Enter, NAPI POLL cq_id = %d.\n",
1803 rx_ring->cq_id);
1804
1805 if (work_done < budget) {
Ron Mercer22bdd4f2009-03-09 10:59:20 +00001806 napi_complete(napi);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001807 ql_enable_completion_interrupt(qdev, rx_ring->irq);
1808 }
1809 return work_done;
1810}
1811
1812static void ql_vlan_rx_register(struct net_device *ndev, struct vlan_group *grp)
1813{
1814 struct ql_adapter *qdev = netdev_priv(ndev);
1815
1816 qdev->vlgrp = grp;
1817 if (grp) {
1818 QPRINTK(qdev, IFUP, DEBUG, "Turning on VLAN in NIC_RCV_CFG.\n");
1819 ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK |
1820 NIC_RCV_CFG_VLAN_MATCH_AND_NON);
1821 } else {
1822 QPRINTK(qdev, IFUP, DEBUG,
1823 "Turning off VLAN in NIC_RCV_CFG.\n");
1824 ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK);
1825 }
1826}
1827
1828static void ql_vlan_rx_add_vid(struct net_device *ndev, u16 vid)
1829{
1830 struct ql_adapter *qdev = netdev_priv(ndev);
1831 u32 enable_bit = MAC_ADDR_E;
Ron Mercercc288f52009-02-23 10:42:14 +00001832 int status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001833
Ron Mercercc288f52009-02-23 10:42:14 +00001834 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
1835 if (status)
1836 return;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001837 spin_lock(&qdev->hw_lock);
1838 if (ql_set_mac_addr_reg
1839 (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
1840 QPRINTK(qdev, IFUP, ERR, "Failed to init vlan address.\n");
1841 }
1842 spin_unlock(&qdev->hw_lock);
Ron Mercercc288f52009-02-23 10:42:14 +00001843 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001844}
1845
1846static void ql_vlan_rx_kill_vid(struct net_device *ndev, u16 vid)
1847{
1848 struct ql_adapter *qdev = netdev_priv(ndev);
1849 u32 enable_bit = 0;
Ron Mercercc288f52009-02-23 10:42:14 +00001850 int status;
1851
1852 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
1853 if (status)
1854 return;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001855
1856 spin_lock(&qdev->hw_lock);
1857 if (ql_set_mac_addr_reg
1858 (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
1859 QPRINTK(qdev, IFUP, ERR, "Failed to clear vlan address.\n");
1860 }
1861 spin_unlock(&qdev->hw_lock);
Ron Mercercc288f52009-02-23 10:42:14 +00001862 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001863
1864}
1865
1866/* Worker thread to process a given rx_ring that is dedicated
1867 * to outbound completions.
1868 */
1869static void ql_tx_clean(struct work_struct *work)
1870{
1871 struct rx_ring *rx_ring =
1872 container_of(work, struct rx_ring, rx_work.work);
1873 ql_clean_outbound_rx_ring(rx_ring);
1874 ql_enable_completion_interrupt(rx_ring->qdev, rx_ring->irq);
1875
1876}
1877
1878/* Worker thread to process a given rx_ring that is dedicated
1879 * to inbound completions.
1880 */
1881static void ql_rx_clean(struct work_struct *work)
1882{
1883 struct rx_ring *rx_ring =
1884 container_of(work, struct rx_ring, rx_work.work);
1885 ql_clean_inbound_rx_ring(rx_ring, 64);
1886 ql_enable_completion_interrupt(rx_ring->qdev, rx_ring->irq);
1887}
1888
1889/* MSI-X Multiple Vector Interrupt Handler for outbound completions. */
1890static irqreturn_t qlge_msix_tx_isr(int irq, void *dev_id)
1891{
1892 struct rx_ring *rx_ring = dev_id;
1893 queue_delayed_work_on(rx_ring->cpu, rx_ring->qdev->q_workqueue,
1894 &rx_ring->rx_work, 0);
1895 return IRQ_HANDLED;
1896}
1897
1898/* MSI-X Multiple Vector Interrupt Handler for inbound completions. */
1899static irqreturn_t qlge_msix_rx_isr(int irq, void *dev_id)
1900{
1901 struct rx_ring *rx_ring = dev_id;
Ben Hutchings288379f2009-01-19 16:43:59 -08001902 napi_schedule(&rx_ring->napi);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001903 return IRQ_HANDLED;
1904}
1905
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001906/* This handles a fatal error, MPI activity, and the default
1907 * rx_ring in an MSI-X multiple vector environment.
1908 * In MSI/Legacy environment it also process the rest of
1909 * the rx_rings.
1910 */
1911static irqreturn_t qlge_isr(int irq, void *dev_id)
1912{
1913 struct rx_ring *rx_ring = dev_id;
1914 struct ql_adapter *qdev = rx_ring->qdev;
1915 struct intr_context *intr_context = &qdev->intr_context[0];
1916 u32 var;
1917 int i;
1918 int work_done = 0;
1919
Ron Mercerbb0d2152008-10-20 10:30:26 -07001920 spin_lock(&qdev->hw_lock);
1921 if (atomic_read(&qdev->intr_context[0].irq_cnt)) {
1922 QPRINTK(qdev, INTR, DEBUG, "Shared Interrupt, Not ours!\n");
1923 spin_unlock(&qdev->hw_lock);
1924 return IRQ_NONE;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001925 }
Ron Mercerbb0d2152008-10-20 10:30:26 -07001926 spin_unlock(&qdev->hw_lock);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001927
Ron Mercerbb0d2152008-10-20 10:30:26 -07001928 var = ql_disable_completion_interrupt(qdev, intr_context->intr);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001929
1930 /*
1931 * Check for fatal error.
1932 */
1933 if (var & STS_FE) {
1934 ql_queue_asic_error(qdev);
1935 QPRINTK(qdev, INTR, ERR, "Got fatal error, STS = %x.\n", var);
1936 var = ql_read32(qdev, ERR_STS);
1937 QPRINTK(qdev, INTR, ERR,
1938 "Resetting chip. Error Status Register = 0x%x\n", var);
1939 return IRQ_HANDLED;
1940 }
1941
1942 /*
1943 * Check MPI processor activity.
1944 */
1945 if (var & STS_PI) {
1946 /*
1947 * We've got an async event or mailbox completion.
1948 * Handle it and clear the source of the interrupt.
1949 */
1950 QPRINTK(qdev, INTR, ERR, "Got MPI processor interrupt.\n");
1951 ql_disable_completion_interrupt(qdev, intr_context->intr);
1952 queue_delayed_work_on(smp_processor_id(), qdev->workqueue,
1953 &qdev->mpi_work, 0);
1954 work_done++;
1955 }
1956
1957 /*
1958 * Check the default queue and wake handler if active.
1959 */
1960 rx_ring = &qdev->rx_ring[0];
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001961 if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) != rx_ring->cnsmr_idx) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001962 QPRINTK(qdev, INTR, INFO, "Waking handler for rx_ring[0].\n");
1963 ql_disable_completion_interrupt(qdev, intr_context->intr);
1964 queue_delayed_work_on(smp_processor_id(), qdev->q_workqueue,
1965 &rx_ring->rx_work, 0);
1966 work_done++;
1967 }
1968
1969 if (!test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
1970 /*
1971 * Start the DPC for each active queue.
1972 */
1973 for (i = 1; i < qdev->rx_ring_count; i++) {
1974 rx_ring = &qdev->rx_ring[i];
Ron Mercerba7cd3b2009-01-09 11:31:49 +00001975 if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) !=
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001976 rx_ring->cnsmr_idx) {
1977 QPRINTK(qdev, INTR, INFO,
1978 "Waking handler for rx_ring[%d].\n", i);
1979 ql_disable_completion_interrupt(qdev,
1980 intr_context->
1981 intr);
1982 if (i < qdev->rss_ring_first_cq_id)
1983 queue_delayed_work_on(rx_ring->cpu,
1984 qdev->q_workqueue,
1985 &rx_ring->rx_work,
1986 0);
1987 else
Ben Hutchings288379f2009-01-19 16:43:59 -08001988 napi_schedule(&rx_ring->napi);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001989 work_done++;
1990 }
1991 }
1992 }
Ron Mercerbb0d2152008-10-20 10:30:26 -07001993 ql_enable_completion_interrupt(qdev, intr_context->intr);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04001994 return work_done ? IRQ_HANDLED : IRQ_NONE;
1995}
1996
1997static int ql_tso(struct sk_buff *skb, struct ob_mac_tso_iocb_req *mac_iocb_ptr)
1998{
1999
2000 if (skb_is_gso(skb)) {
2001 int err;
2002 if (skb_header_cloned(skb)) {
2003 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
2004 if (err)
2005 return err;
2006 }
2007
2008 mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
2009 mac_iocb_ptr->flags3 |= OB_MAC_TSO_IOCB_IC;
2010 mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
2011 mac_iocb_ptr->total_hdrs_len =
2012 cpu_to_le16(skb_transport_offset(skb) + tcp_hdrlen(skb));
2013 mac_iocb_ptr->net_trans_offset =
2014 cpu_to_le16(skb_network_offset(skb) |
2015 skb_transport_offset(skb)
2016 << OB_MAC_TRANSPORT_HDR_SHIFT);
2017 mac_iocb_ptr->mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
2018 mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_LSO;
2019 if (likely(skb->protocol == htons(ETH_P_IP))) {
2020 struct iphdr *iph = ip_hdr(skb);
2021 iph->check = 0;
2022 mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
2023 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
2024 iph->daddr, 0,
2025 IPPROTO_TCP,
2026 0);
2027 } else if (skb->protocol == htons(ETH_P_IPV6)) {
2028 mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP6;
2029 tcp_hdr(skb)->check =
2030 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
2031 &ipv6_hdr(skb)->daddr,
2032 0, IPPROTO_TCP, 0);
2033 }
2034 return 1;
2035 }
2036 return 0;
2037}
2038
2039static void ql_hw_csum_setup(struct sk_buff *skb,
2040 struct ob_mac_tso_iocb_req *mac_iocb_ptr)
2041{
2042 int len;
2043 struct iphdr *iph = ip_hdr(skb);
Ron Mercerfd2df4f2009-01-05 18:18:45 -08002044 __sum16 *check;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002045 mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
2046 mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
2047 mac_iocb_ptr->net_trans_offset =
2048 cpu_to_le16(skb_network_offset(skb) |
2049 skb_transport_offset(skb) << OB_MAC_TRANSPORT_HDR_SHIFT);
2050
2051 mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
2052 len = (ntohs(iph->tot_len) - (iph->ihl << 2));
2053 if (likely(iph->protocol == IPPROTO_TCP)) {
2054 check = &(tcp_hdr(skb)->check);
2055 mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_TC;
2056 mac_iocb_ptr->total_hdrs_len =
2057 cpu_to_le16(skb_transport_offset(skb) +
2058 (tcp_hdr(skb)->doff << 2));
2059 } else {
2060 check = &(udp_hdr(skb)->check);
2061 mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_UC;
2062 mac_iocb_ptr->total_hdrs_len =
2063 cpu_to_le16(skb_transport_offset(skb) +
2064 sizeof(struct udphdr));
2065 }
2066 *check = ~csum_tcpudp_magic(iph->saddr,
2067 iph->daddr, len, iph->protocol, 0);
2068}
2069
2070static int qlge_send(struct sk_buff *skb, struct net_device *ndev)
2071{
2072 struct tx_ring_desc *tx_ring_desc;
2073 struct ob_mac_iocb_req *mac_iocb_ptr;
2074 struct ql_adapter *qdev = netdev_priv(ndev);
2075 int tso;
2076 struct tx_ring *tx_ring;
Ron Mercer1e213302009-03-09 10:59:21 +00002077 u32 tx_ring_idx = (u32) skb->queue_mapping;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002078
2079 tx_ring = &qdev->tx_ring[tx_ring_idx];
2080
Ron Mercer74c50b42009-03-09 10:59:27 +00002081 if (skb_padto(skb, ETH_ZLEN))
2082 return NETDEV_TX_OK;
2083
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002084 if (unlikely(atomic_read(&tx_ring->tx_count) < 2)) {
2085 QPRINTK(qdev, TX_QUEUED, INFO,
2086 "%s: shutting down tx queue %d du to lack of resources.\n",
2087 __func__, tx_ring_idx);
Ron Mercer1e213302009-03-09 10:59:21 +00002088 netif_stop_subqueue(ndev, tx_ring->wq_id);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002089 atomic_inc(&tx_ring->queue_stopped);
2090 return NETDEV_TX_BUSY;
2091 }
2092 tx_ring_desc = &tx_ring->q[tx_ring->prod_idx];
2093 mac_iocb_ptr = tx_ring_desc->queue_entry;
2094 memset((void *)mac_iocb_ptr, 0, sizeof(mac_iocb_ptr));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002095
2096 mac_iocb_ptr->opcode = OPCODE_OB_MAC_IOCB;
2097 mac_iocb_ptr->tid = tx_ring_desc->index;
2098 /* We use the upper 32-bits to store the tx queue for this IO.
2099 * When we get the completion we can use it to establish the context.
2100 */
2101 mac_iocb_ptr->txq_idx = tx_ring_idx;
2102 tx_ring_desc->skb = skb;
2103
2104 mac_iocb_ptr->frame_len = cpu_to_le16((u16) skb->len);
2105
2106 if (qdev->vlgrp && vlan_tx_tag_present(skb)) {
2107 QPRINTK(qdev, TX_QUEUED, DEBUG, "Adding a vlan tag %d.\n",
2108 vlan_tx_tag_get(skb));
2109 mac_iocb_ptr->flags3 |= OB_MAC_IOCB_V;
2110 mac_iocb_ptr->vlan_tci = cpu_to_le16(vlan_tx_tag_get(skb));
2111 }
2112 tso = ql_tso(skb, (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
2113 if (tso < 0) {
2114 dev_kfree_skb_any(skb);
2115 return NETDEV_TX_OK;
2116 } else if (unlikely(!tso) && (skb->ip_summed == CHECKSUM_PARTIAL)) {
2117 ql_hw_csum_setup(skb,
2118 (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
2119 }
Ron Mercer0d979f72009-02-12 16:38:03 -08002120 if (ql_map_send(qdev, mac_iocb_ptr, skb, tx_ring_desc) !=
2121 NETDEV_TX_OK) {
2122 QPRINTK(qdev, TX_QUEUED, ERR,
2123 "Could not map the segments.\n");
2124 return NETDEV_TX_BUSY;
2125 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002126 QL_DUMP_OB_MAC_IOCB(mac_iocb_ptr);
2127 tx_ring->prod_idx++;
2128 if (tx_ring->prod_idx == tx_ring->wq_len)
2129 tx_ring->prod_idx = 0;
2130 wmb();
2131
2132 ql_write_db_reg(tx_ring->prod_idx, tx_ring->prod_idx_db_reg);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002133 QPRINTK(qdev, TX_QUEUED, DEBUG, "tx queued, slot %d, len %d\n",
2134 tx_ring->prod_idx, skb->len);
2135
2136 atomic_dec(&tx_ring->tx_count);
2137 return NETDEV_TX_OK;
2138}
2139
2140static void ql_free_shadow_space(struct ql_adapter *qdev)
2141{
2142 if (qdev->rx_ring_shadow_reg_area) {
2143 pci_free_consistent(qdev->pdev,
2144 PAGE_SIZE,
2145 qdev->rx_ring_shadow_reg_area,
2146 qdev->rx_ring_shadow_reg_dma);
2147 qdev->rx_ring_shadow_reg_area = NULL;
2148 }
2149 if (qdev->tx_ring_shadow_reg_area) {
2150 pci_free_consistent(qdev->pdev,
2151 PAGE_SIZE,
2152 qdev->tx_ring_shadow_reg_area,
2153 qdev->tx_ring_shadow_reg_dma);
2154 qdev->tx_ring_shadow_reg_area = NULL;
2155 }
2156}
2157
2158static int ql_alloc_shadow_space(struct ql_adapter *qdev)
2159{
2160 qdev->rx_ring_shadow_reg_area =
2161 pci_alloc_consistent(qdev->pdev,
2162 PAGE_SIZE, &qdev->rx_ring_shadow_reg_dma);
2163 if (qdev->rx_ring_shadow_reg_area == NULL) {
2164 QPRINTK(qdev, IFUP, ERR,
2165 "Allocation of RX shadow space failed.\n");
2166 return -ENOMEM;
2167 }
Ron Mercerb25215d2009-03-09 10:59:24 +00002168 memset(qdev->rx_ring_shadow_reg_area, 0, PAGE_SIZE);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002169 qdev->tx_ring_shadow_reg_area =
2170 pci_alloc_consistent(qdev->pdev, PAGE_SIZE,
2171 &qdev->tx_ring_shadow_reg_dma);
2172 if (qdev->tx_ring_shadow_reg_area == NULL) {
2173 QPRINTK(qdev, IFUP, ERR,
2174 "Allocation of TX shadow space failed.\n");
2175 goto err_wqp_sh_area;
2176 }
Ron Mercerb25215d2009-03-09 10:59:24 +00002177 memset(qdev->tx_ring_shadow_reg_area, 0, PAGE_SIZE);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002178 return 0;
2179
2180err_wqp_sh_area:
2181 pci_free_consistent(qdev->pdev,
2182 PAGE_SIZE,
2183 qdev->rx_ring_shadow_reg_area,
2184 qdev->rx_ring_shadow_reg_dma);
2185 return -ENOMEM;
2186}
2187
2188static void ql_init_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
2189{
2190 struct tx_ring_desc *tx_ring_desc;
2191 int i;
2192 struct ob_mac_iocb_req *mac_iocb_ptr;
2193
2194 mac_iocb_ptr = tx_ring->wq_base;
2195 tx_ring_desc = tx_ring->q;
2196 for (i = 0; i < tx_ring->wq_len; i++) {
2197 tx_ring_desc->index = i;
2198 tx_ring_desc->skb = NULL;
2199 tx_ring_desc->queue_entry = mac_iocb_ptr;
2200 mac_iocb_ptr++;
2201 tx_ring_desc++;
2202 }
2203 atomic_set(&tx_ring->tx_count, tx_ring->wq_len);
2204 atomic_set(&tx_ring->queue_stopped, 0);
2205}
2206
2207static void ql_free_tx_resources(struct ql_adapter *qdev,
2208 struct tx_ring *tx_ring)
2209{
2210 if (tx_ring->wq_base) {
2211 pci_free_consistent(qdev->pdev, tx_ring->wq_size,
2212 tx_ring->wq_base, tx_ring->wq_base_dma);
2213 tx_ring->wq_base = NULL;
2214 }
2215 kfree(tx_ring->q);
2216 tx_ring->q = NULL;
2217}
2218
2219static int ql_alloc_tx_resources(struct ql_adapter *qdev,
2220 struct tx_ring *tx_ring)
2221{
2222 tx_ring->wq_base =
2223 pci_alloc_consistent(qdev->pdev, tx_ring->wq_size,
2224 &tx_ring->wq_base_dma);
2225
2226 if ((tx_ring->wq_base == NULL)
2227 || tx_ring->wq_base_dma & (tx_ring->wq_size - 1)) {
2228 QPRINTK(qdev, IFUP, ERR, "tx_ring alloc failed.\n");
2229 return -ENOMEM;
2230 }
2231 tx_ring->q =
2232 kmalloc(tx_ring->wq_len * sizeof(struct tx_ring_desc), GFP_KERNEL);
2233 if (tx_ring->q == NULL)
2234 goto err;
2235
2236 return 0;
2237err:
2238 pci_free_consistent(qdev->pdev, tx_ring->wq_size,
2239 tx_ring->wq_base, tx_ring->wq_base_dma);
2240 return -ENOMEM;
2241}
2242
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002243static void ql_free_lbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002244{
2245 int i;
2246 struct bq_desc *lbq_desc;
2247
2248 for (i = 0; i < rx_ring->lbq_len; i++) {
2249 lbq_desc = &rx_ring->lbq[i];
2250 if (lbq_desc->p.lbq_page) {
2251 pci_unmap_page(qdev->pdev,
2252 pci_unmap_addr(lbq_desc, mapaddr),
2253 pci_unmap_len(lbq_desc, maplen),
2254 PCI_DMA_FROMDEVICE);
2255
2256 put_page(lbq_desc->p.lbq_page);
2257 lbq_desc->p.lbq_page = NULL;
2258 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002259 }
2260}
2261
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002262static void ql_free_sbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002263{
2264 int i;
2265 struct bq_desc *sbq_desc;
2266
2267 for (i = 0; i < rx_ring->sbq_len; i++) {
2268 sbq_desc = &rx_ring->sbq[i];
2269 if (sbq_desc == NULL) {
2270 QPRINTK(qdev, IFUP, ERR, "sbq_desc %d is NULL.\n", i);
2271 return;
2272 }
2273 if (sbq_desc->p.skb) {
2274 pci_unmap_single(qdev->pdev,
2275 pci_unmap_addr(sbq_desc, mapaddr),
2276 pci_unmap_len(sbq_desc, maplen),
2277 PCI_DMA_FROMDEVICE);
2278 dev_kfree_skb(sbq_desc->p.skb);
2279 sbq_desc->p.skb = NULL;
2280 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002281 }
2282}
2283
Ron Mercer4545a3f2009-02-23 10:42:17 +00002284/* Free all large and small rx buffers associated
2285 * with the completion queues for this device.
2286 */
2287static void ql_free_rx_buffers(struct ql_adapter *qdev)
2288{
2289 int i;
2290 struct rx_ring *rx_ring;
2291
2292 for (i = 0; i < qdev->rx_ring_count; i++) {
2293 rx_ring = &qdev->rx_ring[i];
2294 if (rx_ring->lbq)
2295 ql_free_lbq_buffers(qdev, rx_ring);
2296 if (rx_ring->sbq)
2297 ql_free_sbq_buffers(qdev, rx_ring);
2298 }
2299}
2300
2301static void ql_alloc_rx_buffers(struct ql_adapter *qdev)
2302{
2303 struct rx_ring *rx_ring;
2304 int i;
2305
2306 for (i = 0; i < qdev->rx_ring_count; i++) {
2307 rx_ring = &qdev->rx_ring[i];
2308 if (rx_ring->type != TX_Q)
2309 ql_update_buffer_queues(qdev, rx_ring);
2310 }
2311}
2312
2313static void ql_init_lbq_ring(struct ql_adapter *qdev,
2314 struct rx_ring *rx_ring)
2315{
2316 int i;
2317 struct bq_desc *lbq_desc;
2318 __le64 *bq = rx_ring->lbq_base;
2319
2320 memset(rx_ring->lbq, 0, rx_ring->lbq_len * sizeof(struct bq_desc));
2321 for (i = 0; i < rx_ring->lbq_len; i++) {
2322 lbq_desc = &rx_ring->lbq[i];
2323 memset(lbq_desc, 0, sizeof(*lbq_desc));
2324 lbq_desc->index = i;
2325 lbq_desc->addr = bq;
2326 bq++;
2327 }
2328}
2329
2330static void ql_init_sbq_ring(struct ql_adapter *qdev,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002331 struct rx_ring *rx_ring)
2332{
2333 int i;
2334 struct bq_desc *sbq_desc;
Ron Mercer2c9a0d42009-01-05 18:19:20 -08002335 __le64 *bq = rx_ring->sbq_base;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002336
Ron Mercer4545a3f2009-02-23 10:42:17 +00002337 memset(rx_ring->sbq, 0, rx_ring->sbq_len * sizeof(struct bq_desc));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002338 for (i = 0; i < rx_ring->sbq_len; i++) {
2339 sbq_desc = &rx_ring->sbq[i];
Ron Mercer4545a3f2009-02-23 10:42:17 +00002340 memset(sbq_desc, 0, sizeof(*sbq_desc));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002341 sbq_desc->index = i;
Ron Mercer2c9a0d42009-01-05 18:19:20 -08002342 sbq_desc->addr = bq;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002343 bq++;
2344 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002345}
2346
2347static void ql_free_rx_resources(struct ql_adapter *qdev,
2348 struct rx_ring *rx_ring)
2349{
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002350 /* Free the small buffer queue. */
2351 if (rx_ring->sbq_base) {
2352 pci_free_consistent(qdev->pdev,
2353 rx_ring->sbq_size,
2354 rx_ring->sbq_base, rx_ring->sbq_base_dma);
2355 rx_ring->sbq_base = NULL;
2356 }
2357
2358 /* Free the small buffer queue control blocks. */
2359 kfree(rx_ring->sbq);
2360 rx_ring->sbq = NULL;
2361
2362 /* Free the large buffer queue. */
2363 if (rx_ring->lbq_base) {
2364 pci_free_consistent(qdev->pdev,
2365 rx_ring->lbq_size,
2366 rx_ring->lbq_base, rx_ring->lbq_base_dma);
2367 rx_ring->lbq_base = NULL;
2368 }
2369
2370 /* Free the large buffer queue control blocks. */
2371 kfree(rx_ring->lbq);
2372 rx_ring->lbq = NULL;
2373
2374 /* Free the rx queue. */
2375 if (rx_ring->cq_base) {
2376 pci_free_consistent(qdev->pdev,
2377 rx_ring->cq_size,
2378 rx_ring->cq_base, rx_ring->cq_base_dma);
2379 rx_ring->cq_base = NULL;
2380 }
2381}
2382
2383/* Allocate queues and buffers for this completions queue based
2384 * on the values in the parameter structure. */
2385static int ql_alloc_rx_resources(struct ql_adapter *qdev,
2386 struct rx_ring *rx_ring)
2387{
2388
2389 /*
2390 * Allocate the completion queue for this rx_ring.
2391 */
2392 rx_ring->cq_base =
2393 pci_alloc_consistent(qdev->pdev, rx_ring->cq_size,
2394 &rx_ring->cq_base_dma);
2395
2396 if (rx_ring->cq_base == NULL) {
2397 QPRINTK(qdev, IFUP, ERR, "rx_ring alloc failed.\n");
2398 return -ENOMEM;
2399 }
2400
2401 if (rx_ring->sbq_len) {
2402 /*
2403 * Allocate small buffer queue.
2404 */
2405 rx_ring->sbq_base =
2406 pci_alloc_consistent(qdev->pdev, rx_ring->sbq_size,
2407 &rx_ring->sbq_base_dma);
2408
2409 if (rx_ring->sbq_base == NULL) {
2410 QPRINTK(qdev, IFUP, ERR,
2411 "Small buffer queue allocation failed.\n");
2412 goto err_mem;
2413 }
2414
2415 /*
2416 * Allocate small buffer queue control blocks.
2417 */
2418 rx_ring->sbq =
2419 kmalloc(rx_ring->sbq_len * sizeof(struct bq_desc),
2420 GFP_KERNEL);
2421 if (rx_ring->sbq == NULL) {
2422 QPRINTK(qdev, IFUP, ERR,
2423 "Small buffer queue control block allocation failed.\n");
2424 goto err_mem;
2425 }
2426
Ron Mercer4545a3f2009-02-23 10:42:17 +00002427 ql_init_sbq_ring(qdev, rx_ring);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002428 }
2429
2430 if (rx_ring->lbq_len) {
2431 /*
2432 * Allocate large buffer queue.
2433 */
2434 rx_ring->lbq_base =
2435 pci_alloc_consistent(qdev->pdev, rx_ring->lbq_size,
2436 &rx_ring->lbq_base_dma);
2437
2438 if (rx_ring->lbq_base == NULL) {
2439 QPRINTK(qdev, IFUP, ERR,
2440 "Large buffer queue allocation failed.\n");
2441 goto err_mem;
2442 }
2443 /*
2444 * Allocate large buffer queue control blocks.
2445 */
2446 rx_ring->lbq =
2447 kmalloc(rx_ring->lbq_len * sizeof(struct bq_desc),
2448 GFP_KERNEL);
2449 if (rx_ring->lbq == NULL) {
2450 QPRINTK(qdev, IFUP, ERR,
2451 "Large buffer queue control block allocation failed.\n");
2452 goto err_mem;
2453 }
2454
Ron Mercer4545a3f2009-02-23 10:42:17 +00002455 ql_init_lbq_ring(qdev, rx_ring);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002456 }
2457
2458 return 0;
2459
2460err_mem:
2461 ql_free_rx_resources(qdev, rx_ring);
2462 return -ENOMEM;
2463}
2464
2465static void ql_tx_ring_clean(struct ql_adapter *qdev)
2466{
2467 struct tx_ring *tx_ring;
2468 struct tx_ring_desc *tx_ring_desc;
2469 int i, j;
2470
2471 /*
2472 * Loop through all queues and free
2473 * any resources.
2474 */
2475 for (j = 0; j < qdev->tx_ring_count; j++) {
2476 tx_ring = &qdev->tx_ring[j];
2477 for (i = 0; i < tx_ring->wq_len; i++) {
2478 tx_ring_desc = &tx_ring->q[i];
2479 if (tx_ring_desc && tx_ring_desc->skb) {
2480 QPRINTK(qdev, IFDOWN, ERR,
2481 "Freeing lost SKB %p, from queue %d, index %d.\n",
2482 tx_ring_desc->skb, j,
2483 tx_ring_desc->index);
2484 ql_unmap_send(qdev, tx_ring_desc,
2485 tx_ring_desc->map_cnt);
2486 dev_kfree_skb(tx_ring_desc->skb);
2487 tx_ring_desc->skb = NULL;
2488 }
2489 }
2490 }
2491}
2492
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002493static void ql_free_mem_resources(struct ql_adapter *qdev)
2494{
2495 int i;
2496
2497 for (i = 0; i < qdev->tx_ring_count; i++)
2498 ql_free_tx_resources(qdev, &qdev->tx_ring[i]);
2499 for (i = 0; i < qdev->rx_ring_count; i++)
2500 ql_free_rx_resources(qdev, &qdev->rx_ring[i]);
2501 ql_free_shadow_space(qdev);
2502}
2503
2504static int ql_alloc_mem_resources(struct ql_adapter *qdev)
2505{
2506 int i;
2507
2508 /* Allocate space for our shadow registers and such. */
2509 if (ql_alloc_shadow_space(qdev))
2510 return -ENOMEM;
2511
2512 for (i = 0; i < qdev->rx_ring_count; i++) {
2513 if (ql_alloc_rx_resources(qdev, &qdev->rx_ring[i]) != 0) {
2514 QPRINTK(qdev, IFUP, ERR,
2515 "RX resource allocation failed.\n");
2516 goto err_mem;
2517 }
2518 }
2519 /* Allocate tx queue resources */
2520 for (i = 0; i < qdev->tx_ring_count; i++) {
2521 if (ql_alloc_tx_resources(qdev, &qdev->tx_ring[i]) != 0) {
2522 QPRINTK(qdev, IFUP, ERR,
2523 "TX resource allocation failed.\n");
2524 goto err_mem;
2525 }
2526 }
2527 return 0;
2528
2529err_mem:
2530 ql_free_mem_resources(qdev);
2531 return -ENOMEM;
2532}
2533
2534/* Set up the rx ring control block and pass it to the chip.
2535 * The control block is defined as
2536 * "Completion Queue Initialization Control Block", or cqicb.
2537 */
2538static int ql_start_rx_ring(struct ql_adapter *qdev, struct rx_ring *rx_ring)
2539{
2540 struct cqicb *cqicb = &rx_ring->cqicb;
2541 void *shadow_reg = qdev->rx_ring_shadow_reg_area +
2542 (rx_ring->cq_id * sizeof(u64) * 4);
2543 u64 shadow_reg_dma = qdev->rx_ring_shadow_reg_dma +
2544 (rx_ring->cq_id * sizeof(u64) * 4);
2545 void __iomem *doorbell_area =
2546 qdev->doorbell_area + (DB_PAGE_SIZE * (128 + rx_ring->cq_id));
2547 int err = 0;
2548 u16 bq_len;
Ron Mercerd4a4aba2009-03-09 10:59:28 +00002549 u64 tmp;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002550
2551 /* Set up the shadow registers for this ring. */
2552 rx_ring->prod_idx_sh_reg = shadow_reg;
2553 rx_ring->prod_idx_sh_reg_dma = shadow_reg_dma;
2554 shadow_reg += sizeof(u64);
2555 shadow_reg_dma += sizeof(u64);
2556 rx_ring->lbq_base_indirect = shadow_reg;
2557 rx_ring->lbq_base_indirect_dma = shadow_reg_dma;
2558 shadow_reg += sizeof(u64);
2559 shadow_reg_dma += sizeof(u64);
2560 rx_ring->sbq_base_indirect = shadow_reg;
2561 rx_ring->sbq_base_indirect_dma = shadow_reg_dma;
2562
2563 /* PCI doorbell mem area + 0x00 for consumer index register */
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002564 rx_ring->cnsmr_idx_db_reg = (u32 __iomem *) doorbell_area;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002565 rx_ring->cnsmr_idx = 0;
2566 rx_ring->curr_entry = rx_ring->cq_base;
2567
2568 /* PCI doorbell mem area + 0x04 for valid register */
2569 rx_ring->valid_db_reg = doorbell_area + 0x04;
2570
2571 /* PCI doorbell mem area + 0x18 for large buffer consumer */
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002572 rx_ring->lbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x18);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002573
2574 /* PCI doorbell mem area + 0x1c */
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002575 rx_ring->sbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x1c);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002576
2577 memset((void *)cqicb, 0, sizeof(struct cqicb));
2578 cqicb->msix_vect = rx_ring->irq;
2579
Ron Mercer459caf52009-01-04 17:08:11 -08002580 bq_len = (rx_ring->cq_len == 65536) ? 0 : (u16) rx_ring->cq_len;
2581 cqicb->len = cpu_to_le16(bq_len | LEN_V | LEN_CPP_CONT);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002582
Ron Mercer97345522009-01-09 11:31:50 +00002583 cqicb->addr = cpu_to_le64(rx_ring->cq_base_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002584
Ron Mercer97345522009-01-09 11:31:50 +00002585 cqicb->prod_idx_addr = cpu_to_le64(rx_ring->prod_idx_sh_reg_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002586
2587 /*
2588 * Set up the control block load flags.
2589 */
2590 cqicb->flags = FLAGS_LC | /* Load queue base address */
2591 FLAGS_LV | /* Load MSI-X vector */
2592 FLAGS_LI; /* Load irq delay values */
2593 if (rx_ring->lbq_len) {
2594 cqicb->flags |= FLAGS_LL; /* Load lbq values */
Ron Mercerd4a4aba2009-03-09 10:59:28 +00002595 tmp = (u64)rx_ring->lbq_base_dma;;
2596 *((__le64 *) rx_ring->lbq_base_indirect) = cpu_to_le64(tmp);
Ron Mercer97345522009-01-09 11:31:50 +00002597 cqicb->lbq_addr =
2598 cpu_to_le64(rx_ring->lbq_base_indirect_dma);
Ron Mercer459caf52009-01-04 17:08:11 -08002599 bq_len = (rx_ring->lbq_buf_size == 65536) ? 0 :
2600 (u16) rx_ring->lbq_buf_size;
2601 cqicb->lbq_buf_size = cpu_to_le16(bq_len);
2602 bq_len = (rx_ring->lbq_len == 65536) ? 0 :
2603 (u16) rx_ring->lbq_len;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002604 cqicb->lbq_len = cpu_to_le16(bq_len);
Ron Mercer4545a3f2009-02-23 10:42:17 +00002605 rx_ring->lbq_prod_idx = 0;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002606 rx_ring->lbq_curr_idx = 0;
Ron Mercer4545a3f2009-02-23 10:42:17 +00002607 rx_ring->lbq_clean_idx = 0;
2608 rx_ring->lbq_free_cnt = rx_ring->lbq_len;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002609 }
2610 if (rx_ring->sbq_len) {
2611 cqicb->flags |= FLAGS_LS; /* Load sbq values */
Ron Mercerd4a4aba2009-03-09 10:59:28 +00002612 tmp = (u64)rx_ring->sbq_base_dma;;
2613 *((__le64 *) rx_ring->sbq_base_indirect) = cpu_to_le64(tmp);
Ron Mercer97345522009-01-09 11:31:50 +00002614 cqicb->sbq_addr =
2615 cpu_to_le64(rx_ring->sbq_base_indirect_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002616 cqicb->sbq_buf_size =
Ron Mercerd4a4aba2009-03-09 10:59:28 +00002617 cpu_to_le16((u16)(rx_ring->sbq_buf_size/2));
Ron Mercer459caf52009-01-04 17:08:11 -08002618 bq_len = (rx_ring->sbq_len == 65536) ? 0 :
2619 (u16) rx_ring->sbq_len;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002620 cqicb->sbq_len = cpu_to_le16(bq_len);
Ron Mercer4545a3f2009-02-23 10:42:17 +00002621 rx_ring->sbq_prod_idx = 0;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002622 rx_ring->sbq_curr_idx = 0;
Ron Mercer4545a3f2009-02-23 10:42:17 +00002623 rx_ring->sbq_clean_idx = 0;
2624 rx_ring->sbq_free_cnt = rx_ring->sbq_len;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002625 }
2626 switch (rx_ring->type) {
2627 case TX_Q:
2628 /* If there's only one interrupt, then we use
2629 * worker threads to process the outbound
2630 * completion handling rx_rings. We do this so
2631 * they can be run on multiple CPUs. There is
2632 * room to play with this more where we would only
2633 * run in a worker if there are more than x number
2634 * of outbound completions on the queue and more
2635 * than one queue active. Some threshold that
2636 * would indicate a benefit in spite of the cost
2637 * of a context switch.
2638 * If there's more than one interrupt, then the
2639 * outbound completions are processed in the ISR.
2640 */
2641 if (!test_bit(QL_MSIX_ENABLED, &qdev->flags))
2642 INIT_DELAYED_WORK(&rx_ring->rx_work, ql_tx_clean);
2643 else {
2644 /* With all debug warnings on we see a WARN_ON message
2645 * when we free the skb in the interrupt context.
2646 */
2647 INIT_DELAYED_WORK(&rx_ring->rx_work, ql_tx_clean);
2648 }
2649 cqicb->irq_delay = cpu_to_le16(qdev->tx_coalesce_usecs);
2650 cqicb->pkt_delay = cpu_to_le16(qdev->tx_max_coalesced_frames);
2651 break;
2652 case DEFAULT_Q:
2653 INIT_DELAYED_WORK(&rx_ring->rx_work, ql_rx_clean);
2654 cqicb->irq_delay = 0;
2655 cqicb->pkt_delay = 0;
2656 break;
2657 case RX_Q:
2658 /* Inbound completion handling rx_rings run in
2659 * separate NAPI contexts.
2660 */
2661 netif_napi_add(qdev->ndev, &rx_ring->napi, ql_napi_poll_msix,
2662 64);
2663 cqicb->irq_delay = cpu_to_le16(qdev->rx_coalesce_usecs);
2664 cqicb->pkt_delay = cpu_to_le16(qdev->rx_max_coalesced_frames);
2665 break;
2666 default:
2667 QPRINTK(qdev, IFUP, DEBUG, "Invalid rx_ring->type = %d.\n",
2668 rx_ring->type);
2669 }
Ron Mercer49740972009-02-26 10:08:36 +00002670 QPRINTK(qdev, IFUP, DEBUG, "Initializing rx work queue.\n");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002671 err = ql_write_cfg(qdev, cqicb, sizeof(struct cqicb),
2672 CFG_LCQ, rx_ring->cq_id);
2673 if (err) {
2674 QPRINTK(qdev, IFUP, ERR, "Failed to load CQICB.\n");
2675 return err;
2676 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002677 return err;
2678}
2679
2680static int ql_start_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
2681{
2682 struct wqicb *wqicb = (struct wqicb *)tx_ring;
2683 void __iomem *doorbell_area =
2684 qdev->doorbell_area + (DB_PAGE_SIZE * tx_ring->wq_id);
2685 void *shadow_reg = qdev->tx_ring_shadow_reg_area +
2686 (tx_ring->wq_id * sizeof(u64));
2687 u64 shadow_reg_dma = qdev->tx_ring_shadow_reg_dma +
2688 (tx_ring->wq_id * sizeof(u64));
2689 int err = 0;
2690
2691 /*
2692 * Assign doorbell registers for this tx_ring.
2693 */
2694 /* TX PCI doorbell mem area for tx producer index */
Stephen Hemminger8668ae92008-11-21 17:29:50 -08002695 tx_ring->prod_idx_db_reg = (u32 __iomem *) doorbell_area;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002696 tx_ring->prod_idx = 0;
2697 /* TX PCI doorbell mem area + 0x04 */
2698 tx_ring->valid_db_reg = doorbell_area + 0x04;
2699
2700 /*
2701 * Assign shadow registers for this tx_ring.
2702 */
2703 tx_ring->cnsmr_idx_sh_reg = shadow_reg;
2704 tx_ring->cnsmr_idx_sh_reg_dma = shadow_reg_dma;
2705
2706 wqicb->len = cpu_to_le16(tx_ring->wq_len | Q_LEN_V | Q_LEN_CPP_CONT);
2707 wqicb->flags = cpu_to_le16(Q_FLAGS_LC |
2708 Q_FLAGS_LB | Q_FLAGS_LI | Q_FLAGS_LO);
2709 wqicb->cq_id_rss = cpu_to_le16(tx_ring->cq_id);
2710 wqicb->rid = 0;
Ron Mercer97345522009-01-09 11:31:50 +00002711 wqicb->addr = cpu_to_le64(tx_ring->wq_base_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002712
Ron Mercer97345522009-01-09 11:31:50 +00002713 wqicb->cnsmr_idx_addr = cpu_to_le64(tx_ring->cnsmr_idx_sh_reg_dma);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002714
2715 ql_init_tx_ring(qdev, tx_ring);
2716
2717 err = ql_write_cfg(qdev, wqicb, sizeof(wqicb), CFG_LRQ,
2718 (u16) tx_ring->wq_id);
2719 if (err) {
2720 QPRINTK(qdev, IFUP, ERR, "Failed to load tx_ring.\n");
2721 return err;
2722 }
Ron Mercer49740972009-02-26 10:08:36 +00002723 QPRINTK(qdev, IFUP, DEBUG, "Successfully loaded WQICB.\n");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002724 return err;
2725}
2726
2727static void ql_disable_msix(struct ql_adapter *qdev)
2728{
2729 if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
2730 pci_disable_msix(qdev->pdev);
2731 clear_bit(QL_MSIX_ENABLED, &qdev->flags);
2732 kfree(qdev->msi_x_entry);
2733 qdev->msi_x_entry = NULL;
2734 } else if (test_bit(QL_MSI_ENABLED, &qdev->flags)) {
2735 pci_disable_msi(qdev->pdev);
2736 clear_bit(QL_MSI_ENABLED, &qdev->flags);
2737 }
2738}
2739
2740static void ql_enable_msix(struct ql_adapter *qdev)
2741{
2742 int i;
2743
2744 qdev->intr_count = 1;
2745 /* Get the MSIX vectors. */
2746 if (irq_type == MSIX_IRQ) {
2747 /* Try to alloc space for the msix struct,
2748 * if it fails then go to MSI/legacy.
2749 */
2750 qdev->msi_x_entry = kcalloc(qdev->rx_ring_count,
2751 sizeof(struct msix_entry),
2752 GFP_KERNEL);
2753 if (!qdev->msi_x_entry) {
2754 irq_type = MSI_IRQ;
2755 goto msi;
2756 }
2757
2758 for (i = 0; i < qdev->rx_ring_count; i++)
2759 qdev->msi_x_entry[i].entry = i;
2760
2761 if (!pci_enable_msix
2762 (qdev->pdev, qdev->msi_x_entry, qdev->rx_ring_count)) {
2763 set_bit(QL_MSIX_ENABLED, &qdev->flags);
2764 qdev->intr_count = qdev->rx_ring_count;
Ron Mercer49740972009-02-26 10:08:36 +00002765 QPRINTK(qdev, IFUP, DEBUG,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002766 "MSI-X Enabled, got %d vectors.\n",
2767 qdev->intr_count);
2768 return;
2769 } else {
2770 kfree(qdev->msi_x_entry);
2771 qdev->msi_x_entry = NULL;
2772 QPRINTK(qdev, IFUP, WARNING,
2773 "MSI-X Enable failed, trying MSI.\n");
2774 irq_type = MSI_IRQ;
2775 }
2776 }
2777msi:
2778 if (irq_type == MSI_IRQ) {
2779 if (!pci_enable_msi(qdev->pdev)) {
2780 set_bit(QL_MSI_ENABLED, &qdev->flags);
2781 QPRINTK(qdev, IFUP, INFO,
2782 "Running with MSI interrupts.\n");
2783 return;
2784 }
2785 }
2786 irq_type = LEG_IRQ;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002787 QPRINTK(qdev, IFUP, DEBUG, "Running with legacy interrupts.\n");
2788}
2789
2790/*
2791 * Here we build the intr_context structures based on
2792 * our rx_ring count and intr vector count.
2793 * The intr_context structure is used to hook each vector
2794 * to possibly different handlers.
2795 */
2796static void ql_resolve_queues_to_irqs(struct ql_adapter *qdev)
2797{
2798 int i = 0;
2799 struct intr_context *intr_context = &qdev->intr_context[0];
2800
2801 ql_enable_msix(qdev);
2802
2803 if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
2804 /* Each rx_ring has it's
2805 * own intr_context since we have separate
2806 * vectors for each queue.
2807 * This only true when MSI-X is enabled.
2808 */
2809 for (i = 0; i < qdev->intr_count; i++, intr_context++) {
2810 qdev->rx_ring[i].irq = i;
2811 intr_context->intr = i;
2812 intr_context->qdev = qdev;
2813 /*
2814 * We set up each vectors enable/disable/read bits so
2815 * there's no bit/mask calculations in the critical path.
2816 */
2817 intr_context->intr_en_mask =
2818 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2819 INTR_EN_TYPE_ENABLE | INTR_EN_IHD_MASK | INTR_EN_IHD
2820 | i;
2821 intr_context->intr_dis_mask =
2822 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2823 INTR_EN_TYPE_DISABLE | INTR_EN_IHD_MASK |
2824 INTR_EN_IHD | i;
2825 intr_context->intr_read_mask =
2826 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2827 INTR_EN_TYPE_READ | INTR_EN_IHD_MASK | INTR_EN_IHD |
2828 i;
2829
2830 if (i == 0) {
2831 /*
2832 * Default queue handles bcast/mcast plus
2833 * async events. Needs buffers.
2834 */
2835 intr_context->handler = qlge_isr;
2836 sprintf(intr_context->name, "%s-default-queue",
2837 qdev->ndev->name);
2838 } else if (i < qdev->rss_ring_first_cq_id) {
2839 /*
2840 * Outbound queue is for outbound completions only.
2841 */
2842 intr_context->handler = qlge_msix_tx_isr;
Jesper Dangaard Brouerc2249692009-01-09 03:14:47 +00002843 sprintf(intr_context->name, "%s-tx-%d",
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002844 qdev->ndev->name, i);
2845 } else {
2846 /*
2847 * Inbound queues handle unicast frames only.
2848 */
2849 intr_context->handler = qlge_msix_rx_isr;
Jesper Dangaard Brouerc2249692009-01-09 03:14:47 +00002850 sprintf(intr_context->name, "%s-rx-%d",
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002851 qdev->ndev->name, i);
2852 }
2853 }
2854 } else {
2855 /*
2856 * All rx_rings use the same intr_context since
2857 * there is only one vector.
2858 */
2859 intr_context->intr = 0;
2860 intr_context->qdev = qdev;
2861 /*
2862 * We set up each vectors enable/disable/read bits so
2863 * there's no bit/mask calculations in the critical path.
2864 */
2865 intr_context->intr_en_mask =
2866 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_ENABLE;
2867 intr_context->intr_dis_mask =
2868 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
2869 INTR_EN_TYPE_DISABLE;
2870 intr_context->intr_read_mask =
2871 INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_READ;
2872 /*
2873 * Single interrupt means one handler for all rings.
2874 */
2875 intr_context->handler = qlge_isr;
2876 sprintf(intr_context->name, "%s-single_irq", qdev->ndev->name);
2877 for (i = 0; i < qdev->rx_ring_count; i++)
2878 qdev->rx_ring[i].irq = 0;
2879 }
2880}
2881
2882static void ql_free_irq(struct ql_adapter *qdev)
2883{
2884 int i;
2885 struct intr_context *intr_context = &qdev->intr_context[0];
2886
2887 for (i = 0; i < qdev->intr_count; i++, intr_context++) {
2888 if (intr_context->hooked) {
2889 if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
2890 free_irq(qdev->msi_x_entry[i].vector,
2891 &qdev->rx_ring[i]);
Ron Mercer49740972009-02-26 10:08:36 +00002892 QPRINTK(qdev, IFDOWN, DEBUG,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002893 "freeing msix interrupt %d.\n", i);
2894 } else {
2895 free_irq(qdev->pdev->irq, &qdev->rx_ring[0]);
Ron Mercer49740972009-02-26 10:08:36 +00002896 QPRINTK(qdev, IFDOWN, DEBUG,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002897 "freeing msi interrupt %d.\n", i);
2898 }
2899 }
2900 }
2901 ql_disable_msix(qdev);
2902}
2903
2904static int ql_request_irq(struct ql_adapter *qdev)
2905{
2906 int i;
2907 int status = 0;
2908 struct pci_dev *pdev = qdev->pdev;
2909 struct intr_context *intr_context = &qdev->intr_context[0];
2910
2911 ql_resolve_queues_to_irqs(qdev);
2912
2913 for (i = 0; i < qdev->intr_count; i++, intr_context++) {
2914 atomic_set(&intr_context->irq_cnt, 0);
2915 if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
2916 status = request_irq(qdev->msi_x_entry[i].vector,
2917 intr_context->handler,
2918 0,
2919 intr_context->name,
2920 &qdev->rx_ring[i]);
2921 if (status) {
2922 QPRINTK(qdev, IFUP, ERR,
2923 "Failed request for MSIX interrupt %d.\n",
2924 i);
2925 goto err_irq;
2926 } else {
Ron Mercer49740972009-02-26 10:08:36 +00002927 QPRINTK(qdev, IFUP, DEBUG,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002928 "Hooked intr %d, queue type %s%s%s, with name %s.\n",
2929 i,
2930 qdev->rx_ring[i].type ==
2931 DEFAULT_Q ? "DEFAULT_Q" : "",
2932 qdev->rx_ring[i].type ==
2933 TX_Q ? "TX_Q" : "",
2934 qdev->rx_ring[i].type ==
2935 RX_Q ? "RX_Q" : "", intr_context->name);
2936 }
2937 } else {
2938 QPRINTK(qdev, IFUP, DEBUG,
2939 "trying msi or legacy interrupts.\n");
2940 QPRINTK(qdev, IFUP, DEBUG,
2941 "%s: irq = %d.\n", __func__, pdev->irq);
2942 QPRINTK(qdev, IFUP, DEBUG,
2943 "%s: context->name = %s.\n", __func__,
2944 intr_context->name);
2945 QPRINTK(qdev, IFUP, DEBUG,
2946 "%s: dev_id = 0x%p.\n", __func__,
2947 &qdev->rx_ring[0]);
2948 status =
2949 request_irq(pdev->irq, qlge_isr,
2950 test_bit(QL_MSI_ENABLED,
2951 &qdev->
2952 flags) ? 0 : IRQF_SHARED,
2953 intr_context->name, &qdev->rx_ring[0]);
2954 if (status)
2955 goto err_irq;
2956
2957 QPRINTK(qdev, IFUP, ERR,
2958 "Hooked intr %d, queue type %s%s%s, with name %s.\n",
2959 i,
2960 qdev->rx_ring[0].type ==
2961 DEFAULT_Q ? "DEFAULT_Q" : "",
2962 qdev->rx_ring[0].type == TX_Q ? "TX_Q" : "",
2963 qdev->rx_ring[0].type == RX_Q ? "RX_Q" : "",
2964 intr_context->name);
2965 }
2966 intr_context->hooked = 1;
2967 }
2968 return status;
2969err_irq:
2970 QPRINTK(qdev, IFUP, ERR, "Failed to get the interrupts!!!/n");
2971 ql_free_irq(qdev);
2972 return status;
2973}
2974
2975static int ql_start_rss(struct ql_adapter *qdev)
2976{
2977 struct ricb *ricb = &qdev->ricb;
2978 int status = 0;
2979 int i;
2980 u8 *hash_id = (u8 *) ricb->hash_cq_id;
2981
2982 memset((void *)ricb, 0, sizeof(ricb));
2983
2984 ricb->base_cq = qdev->rss_ring_first_cq_id | RSS_L4K;
2985 ricb->flags =
2986 (RSS_L6K | RSS_LI | RSS_LB | RSS_LM | RSS_RI4 | RSS_RI6 | RSS_RT4 |
2987 RSS_RT6);
2988 ricb->mask = cpu_to_le16(qdev->rss_ring_count - 1);
2989
2990 /*
2991 * Fill out the Indirection Table.
2992 */
Ron Mercerdef48b62009-02-12 16:38:18 -08002993 for (i = 0; i < 256; i++)
2994 hash_id[i] = i & (qdev->rss_ring_count - 1);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04002995
2996 /*
2997 * Random values for the IPv6 and IPv4 Hash Keys.
2998 */
2999 get_random_bytes((void *)&ricb->ipv6_hash_key[0], 40);
3000 get_random_bytes((void *)&ricb->ipv4_hash_key[0], 16);
3001
Ron Mercer49740972009-02-26 10:08:36 +00003002 QPRINTK(qdev, IFUP, DEBUG, "Initializing RSS.\n");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003003
3004 status = ql_write_cfg(qdev, ricb, sizeof(ricb), CFG_LR, 0);
3005 if (status) {
3006 QPRINTK(qdev, IFUP, ERR, "Failed to load RICB.\n");
3007 return status;
3008 }
Ron Mercer49740972009-02-26 10:08:36 +00003009 QPRINTK(qdev, IFUP, DEBUG, "Successfully loaded RICB.\n");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003010 return status;
3011}
3012
3013/* Initialize the frame-to-queue routing. */
3014static int ql_route_initialize(struct ql_adapter *qdev)
3015{
3016 int status = 0;
3017 int i;
3018
Ron Mercer8587ea32009-02-23 10:42:15 +00003019 status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
3020 if (status)
3021 return status;
3022
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003023 /* Clear all the entries in the routing table. */
3024 for (i = 0; i < 16; i++) {
3025 status = ql_set_routing_reg(qdev, i, 0, 0);
3026 if (status) {
3027 QPRINTK(qdev, IFUP, ERR,
3028 "Failed to init routing register for CAM packets.\n");
Ron Mercer8587ea32009-02-23 10:42:15 +00003029 goto exit;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003030 }
3031 }
3032
3033 status = ql_set_routing_reg(qdev, RT_IDX_ALL_ERR_SLOT, RT_IDX_ERR, 1);
3034 if (status) {
3035 QPRINTK(qdev, IFUP, ERR,
3036 "Failed to init routing register for error packets.\n");
Ron Mercer8587ea32009-02-23 10:42:15 +00003037 goto exit;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003038 }
3039 status = ql_set_routing_reg(qdev, RT_IDX_BCAST_SLOT, RT_IDX_BCAST, 1);
3040 if (status) {
3041 QPRINTK(qdev, IFUP, ERR,
3042 "Failed to init routing register for broadcast packets.\n");
Ron Mercer8587ea32009-02-23 10:42:15 +00003043 goto exit;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003044 }
3045 /* If we have more than one inbound queue, then turn on RSS in the
3046 * routing block.
3047 */
3048 if (qdev->rss_ring_count > 1) {
3049 status = ql_set_routing_reg(qdev, RT_IDX_RSS_MATCH_SLOT,
3050 RT_IDX_RSS_MATCH, 1);
3051 if (status) {
3052 QPRINTK(qdev, IFUP, ERR,
3053 "Failed to init routing register for MATCH RSS packets.\n");
Ron Mercer8587ea32009-02-23 10:42:15 +00003054 goto exit;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003055 }
3056 }
3057
3058 status = ql_set_routing_reg(qdev, RT_IDX_CAM_HIT_SLOT,
3059 RT_IDX_CAM_HIT, 1);
Ron Mercer8587ea32009-02-23 10:42:15 +00003060 if (status)
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003061 QPRINTK(qdev, IFUP, ERR,
3062 "Failed to init routing register for CAM packets.\n");
Ron Mercer8587ea32009-02-23 10:42:15 +00003063exit:
3064 ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003065 return status;
3066}
3067
Ron Mercer2ee1e272009-03-03 12:10:33 +00003068int ql_cam_route_initialize(struct ql_adapter *qdev)
Ron Mercerbb58b5b2009-02-23 10:42:13 +00003069{
3070 int status;
3071
Ron Mercercc288f52009-02-23 10:42:14 +00003072 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
3073 if (status)
3074 return status;
Ron Mercerbb58b5b2009-02-23 10:42:13 +00003075 status = ql_set_mac_addr_reg(qdev, (u8 *) qdev->ndev->perm_addr,
3076 MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
Ron Mercercc288f52009-02-23 10:42:14 +00003077 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
Ron Mercerbb58b5b2009-02-23 10:42:13 +00003078 if (status) {
3079 QPRINTK(qdev, IFUP, ERR, "Failed to init mac address.\n");
3080 return status;
3081 }
3082
3083 status = ql_route_initialize(qdev);
3084 if (status)
3085 QPRINTK(qdev, IFUP, ERR, "Failed to init routing table.\n");
3086
3087 return status;
3088}
3089
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003090static int ql_adapter_initialize(struct ql_adapter *qdev)
3091{
3092 u32 value, mask;
3093 int i;
3094 int status = 0;
3095
3096 /*
3097 * Set up the System register to halt on errors.
3098 */
3099 value = SYS_EFE | SYS_FAE;
3100 mask = value << 16;
3101 ql_write32(qdev, SYS, mask | value);
3102
Ron Mercerc9cf0a02009-03-09 10:59:22 +00003103 /* Set the default queue, and VLAN behavior. */
3104 value = NIC_RCV_CFG_DFQ | NIC_RCV_CFG_RV;
3105 mask = NIC_RCV_CFG_DFQ_MASK | (NIC_RCV_CFG_RV << 16);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003106 ql_write32(qdev, NIC_RCV_CFG, (mask | value));
3107
3108 /* Set the MPI interrupt to enabled. */
3109 ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16) | INTR_MASK_PI);
3110
3111 /* Enable the function, set pagesize, enable error checking. */
3112 value = FSC_FE | FSC_EPC_INBOUND | FSC_EPC_OUTBOUND |
3113 FSC_EC | FSC_VM_PAGE_4K | FSC_SH;
3114
3115 /* Set/clear header splitting. */
3116 mask = FSC_VM_PAGESIZE_MASK |
3117 FSC_DBL_MASK | FSC_DBRST_MASK | (value << 16);
3118 ql_write32(qdev, FSC, mask | value);
3119
3120 ql_write32(qdev, SPLT_HDR, SPLT_HDR_EP |
3121 min(SMALL_BUFFER_SIZE, MAX_SPLIT_SIZE));
3122
3123 /* Start up the rx queues. */
3124 for (i = 0; i < qdev->rx_ring_count; i++) {
3125 status = ql_start_rx_ring(qdev, &qdev->rx_ring[i]);
3126 if (status) {
3127 QPRINTK(qdev, IFUP, ERR,
3128 "Failed to start rx ring[%d].\n", i);
3129 return status;
3130 }
3131 }
3132
3133 /* If there is more than one inbound completion queue
3134 * then download a RICB to configure RSS.
3135 */
3136 if (qdev->rss_ring_count > 1) {
3137 status = ql_start_rss(qdev);
3138 if (status) {
3139 QPRINTK(qdev, IFUP, ERR, "Failed to start RSS.\n");
3140 return status;
3141 }
3142 }
3143
3144 /* Start up the tx queues. */
3145 for (i = 0; i < qdev->tx_ring_count; i++) {
3146 status = ql_start_tx_ring(qdev, &qdev->tx_ring[i]);
3147 if (status) {
3148 QPRINTK(qdev, IFUP, ERR,
3149 "Failed to start tx ring[%d].\n", i);
3150 return status;
3151 }
3152 }
3153
Ron Mercerb0c2aad2009-02-26 10:08:35 +00003154 /* Initialize the port and set the max framesize. */
3155 status = qdev->nic_ops->port_initialize(qdev);
3156 if (status) {
3157 QPRINTK(qdev, IFUP, ERR, "Failed to start port.\n");
3158 return status;
3159 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003160
Ron Mercerbb58b5b2009-02-23 10:42:13 +00003161 /* Set up the MAC address and frame routing filter. */
3162 status = ql_cam_route_initialize(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003163 if (status) {
Ron Mercerbb58b5b2009-02-23 10:42:13 +00003164 QPRINTK(qdev, IFUP, ERR,
3165 "Failed to init CAM/Routing tables.\n");
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003166 return status;
3167 }
3168
3169 /* Start NAPI for the RSS queues. */
3170 for (i = qdev->rss_ring_first_cq_id; i < qdev->rx_ring_count; i++) {
Ron Mercer49740972009-02-26 10:08:36 +00003171 QPRINTK(qdev, IFUP, DEBUG, "Enabling NAPI for rx_ring[%d].\n",
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003172 i);
3173 napi_enable(&qdev->rx_ring[i].napi);
3174 }
3175
3176 return status;
3177}
3178
3179/* Issue soft reset to chip. */
3180static int ql_adapter_reset(struct ql_adapter *qdev)
3181{
3182 u32 value;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003183 int status = 0;
Ron Mercera75ee7f2009-03-09 10:59:18 +00003184 unsigned long end_jiffies = jiffies +
3185 max((unsigned long)1, usecs_to_jiffies(30));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003186
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003187 ql_write32(qdev, RST_FO, (RST_FO_FR << 16) | RST_FO_FR);
Ron Mercera75ee7f2009-03-09 10:59:18 +00003188
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003189 do {
3190 value = ql_read32(qdev, RST_FO);
3191 if ((value & RST_FO_FR) == 0)
3192 break;
Ron Mercera75ee7f2009-03-09 10:59:18 +00003193 cpu_relax();
3194 } while (time_before(jiffies, end_jiffies));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003195
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003196 if (value & RST_FO_FR) {
3197 QPRINTK(qdev, IFDOWN, ERR,
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003198 "ETIMEOUT!!! errored out of resetting the chip!\n");
Ron Mercera75ee7f2009-03-09 10:59:18 +00003199 status = -ETIMEDOUT;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003200 }
3201
3202 return status;
3203}
3204
3205static void ql_display_dev_info(struct net_device *ndev)
3206{
3207 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
3208
3209 QPRINTK(qdev, PROBE, INFO,
3210 "Function #%d, NIC Roll %d, NIC Rev = %d, "
3211 "XG Roll = %d, XG Rev = %d.\n",
3212 qdev->func,
3213 qdev->chip_rev_id & 0x0000000f,
3214 qdev->chip_rev_id >> 4 & 0x0000000f,
3215 qdev->chip_rev_id >> 8 & 0x0000000f,
3216 qdev->chip_rev_id >> 12 & 0x0000000f);
Johannes Berg7c510e42008-10-27 17:47:26 -07003217 QPRINTK(qdev, PROBE, INFO, "MAC address %pM\n", ndev->dev_addr);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003218}
3219
3220static int ql_adapter_down(struct ql_adapter *qdev)
3221{
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003222 int i, status = 0;
3223 struct rx_ring *rx_ring;
3224
Ron Mercer1e213302009-03-09 10:59:21 +00003225 netif_carrier_off(qdev->ndev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003226
Ron Mercer6497b602009-02-12 16:37:13 -08003227 /* Don't kill the reset worker thread if we
3228 * are in the process of recovery.
3229 */
3230 if (test_bit(QL_ADAPTER_UP, &qdev->flags))
3231 cancel_delayed_work_sync(&qdev->asic_reset_work);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003232 cancel_delayed_work_sync(&qdev->mpi_reset_work);
3233 cancel_delayed_work_sync(&qdev->mpi_work);
Ron Mercer2ee1e272009-03-03 12:10:33 +00003234 cancel_delayed_work_sync(&qdev->mpi_idc_work);
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +00003235 cancel_delayed_work_sync(&qdev->mpi_port_cfg_work);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003236
3237 /* The default queue at index 0 is always processed in
3238 * a workqueue.
3239 */
3240 cancel_delayed_work_sync(&qdev->rx_ring[0].rx_work);
3241
3242 /* The rest of the rx_rings are processed in
3243 * a workqueue only if it's a single interrupt
3244 * environment (MSI/Legacy).
3245 */
Roel Kluinc0620762008-12-25 17:23:50 -08003246 for (i = 1; i < qdev->rx_ring_count; i++) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003247 rx_ring = &qdev->rx_ring[i];
3248 /* Only the RSS rings use NAPI on multi irq
3249 * environment. Outbound completion processing
3250 * is done in interrupt context.
3251 */
3252 if (i >= qdev->rss_ring_first_cq_id) {
3253 napi_disable(&rx_ring->napi);
3254 } else {
3255 cancel_delayed_work_sync(&rx_ring->rx_work);
3256 }
3257 }
3258
3259 clear_bit(QL_ADAPTER_UP, &qdev->flags);
3260
3261 ql_disable_interrupts(qdev);
3262
3263 ql_tx_ring_clean(qdev);
3264
Ron Mercer6b318cb2009-03-09 10:59:26 +00003265 /* Call netif_napi_del() from common point.
3266 */
3267 for (i = qdev->rss_ring_first_cq_id; i < qdev->rx_ring_count; i++)
3268 netif_napi_del(&qdev->rx_ring[i].napi);
3269
Ron Mercer4545a3f2009-02-23 10:42:17 +00003270 ql_free_rx_buffers(qdev);
David S. Miller2d6a5e92009-03-17 15:01:30 -07003271
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003272 spin_lock(&qdev->hw_lock);
3273 status = ql_adapter_reset(qdev);
3274 if (status)
3275 QPRINTK(qdev, IFDOWN, ERR, "reset(func #%d) FAILED!\n",
3276 qdev->func);
3277 spin_unlock(&qdev->hw_lock);
3278 return status;
3279}
3280
3281static int ql_adapter_up(struct ql_adapter *qdev)
3282{
3283 int err = 0;
3284
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003285 err = ql_adapter_initialize(qdev);
3286 if (err) {
3287 QPRINTK(qdev, IFUP, INFO, "Unable to initialize adapter.\n");
3288 spin_unlock(&qdev->hw_lock);
3289 goto err_init;
3290 }
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003291 set_bit(QL_ADAPTER_UP, &qdev->flags);
Ron Mercer4545a3f2009-02-23 10:42:17 +00003292 ql_alloc_rx_buffers(qdev);
Ron Mercer1e213302009-03-09 10:59:21 +00003293 if ((ql_read32(qdev, STS) & qdev->port_init))
3294 netif_carrier_on(qdev->ndev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003295 ql_enable_interrupts(qdev);
3296 ql_enable_all_completion_interrupts(qdev);
Ron Mercer1e213302009-03-09 10:59:21 +00003297 netif_tx_start_all_queues(qdev->ndev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003298
3299 return 0;
3300err_init:
3301 ql_adapter_reset(qdev);
3302 return err;
3303}
3304
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003305static void ql_release_adapter_resources(struct ql_adapter *qdev)
3306{
3307 ql_free_mem_resources(qdev);
3308 ql_free_irq(qdev);
3309}
3310
3311static int ql_get_adapter_resources(struct ql_adapter *qdev)
3312{
3313 int status = 0;
3314
3315 if (ql_alloc_mem_resources(qdev)) {
3316 QPRINTK(qdev, IFUP, ERR, "Unable to allocate memory.\n");
3317 return -ENOMEM;
3318 }
3319 status = ql_request_irq(qdev);
3320 if (status)
3321 goto err_irq;
3322 return status;
3323err_irq:
3324 ql_free_mem_resources(qdev);
3325 return status;
3326}
3327
3328static int qlge_close(struct net_device *ndev)
3329{
3330 struct ql_adapter *qdev = netdev_priv(ndev);
3331
3332 /*
3333 * Wait for device to recover from a reset.
3334 * (Rarely happens, but possible.)
3335 */
3336 while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
3337 msleep(1);
3338 ql_adapter_down(qdev);
3339 ql_release_adapter_resources(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003340 return 0;
3341}
3342
3343static int ql_configure_rings(struct ql_adapter *qdev)
3344{
3345 int i;
3346 struct rx_ring *rx_ring;
3347 struct tx_ring *tx_ring;
3348 int cpu_cnt = num_online_cpus();
3349
3350 /*
3351 * For each processor present we allocate one
3352 * rx_ring for outbound completions, and one
3353 * rx_ring for inbound completions. Plus there is
3354 * always the one default queue. For the CPU
3355 * counts we end up with the following rx_rings:
3356 * rx_ring count =
3357 * one default queue +
3358 * (CPU count * outbound completion rx_ring) +
3359 * (CPU count * inbound (RSS) completion rx_ring)
3360 * To keep it simple we limit the total number of
3361 * queues to < 32, so we truncate CPU to 8.
3362 * This limitation can be removed when requested.
3363 */
3364
Ron Mercer683d46a2009-01-09 11:31:53 +00003365 if (cpu_cnt > MAX_CPUS)
3366 cpu_cnt = MAX_CPUS;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003367
3368 /*
3369 * rx_ring[0] is always the default queue.
3370 */
3371 /* Allocate outbound completion ring for each CPU. */
3372 qdev->tx_ring_count = cpu_cnt;
3373 /* Allocate inbound completion (RSS) ring for each CPU. */
3374 qdev->rss_ring_count = cpu_cnt;
3375 /* cq_id for the first inbound ring handler. */
3376 qdev->rss_ring_first_cq_id = cpu_cnt + 1;
3377 /*
3378 * qdev->rx_ring_count:
3379 * Total number of rx_rings. This includes the one
3380 * default queue, a number of outbound completion
3381 * handler rx_rings, and the number of inbound
3382 * completion handler rx_rings.
3383 */
3384 qdev->rx_ring_count = qdev->tx_ring_count + qdev->rss_ring_count + 1;
3385
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003386 for (i = 0; i < qdev->tx_ring_count; i++) {
3387 tx_ring = &qdev->tx_ring[i];
3388 memset((void *)tx_ring, 0, sizeof(tx_ring));
3389 tx_ring->qdev = qdev;
3390 tx_ring->wq_id = i;
3391 tx_ring->wq_len = qdev->tx_ring_size;
3392 tx_ring->wq_size =
3393 tx_ring->wq_len * sizeof(struct ob_mac_iocb_req);
3394
3395 /*
3396 * The completion queue ID for the tx rings start
3397 * immediately after the default Q ID, which is zero.
3398 */
3399 tx_ring->cq_id = i + 1;
3400 }
3401
3402 for (i = 0; i < qdev->rx_ring_count; i++) {
3403 rx_ring = &qdev->rx_ring[i];
3404 memset((void *)rx_ring, 0, sizeof(rx_ring));
3405 rx_ring->qdev = qdev;
3406 rx_ring->cq_id = i;
3407 rx_ring->cpu = i % cpu_cnt; /* CPU to run handler on. */
3408 if (i == 0) { /* Default queue at index 0. */
3409 /*
3410 * Default queue handles bcast/mcast plus
3411 * async events. Needs buffers.
3412 */
3413 rx_ring->cq_len = qdev->rx_ring_size;
3414 rx_ring->cq_size =
3415 rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
3416 rx_ring->lbq_len = NUM_LARGE_BUFFERS;
3417 rx_ring->lbq_size =
Ron Mercer2c9a0d42009-01-05 18:19:20 -08003418 rx_ring->lbq_len * sizeof(__le64);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003419 rx_ring->lbq_buf_size = LARGE_BUFFER_SIZE;
3420 rx_ring->sbq_len = NUM_SMALL_BUFFERS;
3421 rx_ring->sbq_size =
Ron Mercer2c9a0d42009-01-05 18:19:20 -08003422 rx_ring->sbq_len * sizeof(__le64);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003423 rx_ring->sbq_buf_size = SMALL_BUFFER_SIZE * 2;
3424 rx_ring->type = DEFAULT_Q;
3425 } else if (i < qdev->rss_ring_first_cq_id) {
3426 /*
3427 * Outbound queue handles outbound completions only.
3428 */
3429 /* outbound cq is same size as tx_ring it services. */
3430 rx_ring->cq_len = qdev->tx_ring_size;
3431 rx_ring->cq_size =
3432 rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
3433 rx_ring->lbq_len = 0;
3434 rx_ring->lbq_size = 0;
3435 rx_ring->lbq_buf_size = 0;
3436 rx_ring->sbq_len = 0;
3437 rx_ring->sbq_size = 0;
3438 rx_ring->sbq_buf_size = 0;
3439 rx_ring->type = TX_Q;
3440 } else { /* Inbound completions (RSS) queues */
3441 /*
3442 * Inbound queues handle unicast frames only.
3443 */
3444 rx_ring->cq_len = qdev->rx_ring_size;
3445 rx_ring->cq_size =
3446 rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
3447 rx_ring->lbq_len = NUM_LARGE_BUFFERS;
3448 rx_ring->lbq_size =
Ron Mercer2c9a0d42009-01-05 18:19:20 -08003449 rx_ring->lbq_len * sizeof(__le64);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003450 rx_ring->lbq_buf_size = LARGE_BUFFER_SIZE;
3451 rx_ring->sbq_len = NUM_SMALL_BUFFERS;
3452 rx_ring->sbq_size =
Ron Mercer2c9a0d42009-01-05 18:19:20 -08003453 rx_ring->sbq_len * sizeof(__le64);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003454 rx_ring->sbq_buf_size = SMALL_BUFFER_SIZE * 2;
3455 rx_ring->type = RX_Q;
3456 }
3457 }
3458 return 0;
3459}
3460
3461static int qlge_open(struct net_device *ndev)
3462{
3463 int err = 0;
3464 struct ql_adapter *qdev = netdev_priv(ndev);
3465
3466 err = ql_configure_rings(qdev);
3467 if (err)
3468 return err;
3469
3470 err = ql_get_adapter_resources(qdev);
3471 if (err)
3472 goto error_up;
3473
3474 err = ql_adapter_up(qdev);
3475 if (err)
3476 goto error_up;
3477
3478 return err;
3479
3480error_up:
3481 ql_release_adapter_resources(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003482 return err;
3483}
3484
3485static int qlge_change_mtu(struct net_device *ndev, int new_mtu)
3486{
3487 struct ql_adapter *qdev = netdev_priv(ndev);
3488
3489 if (ndev->mtu == 1500 && new_mtu == 9000) {
3490 QPRINTK(qdev, IFUP, ERR, "Changing to jumbo MTU.\n");
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +00003491 queue_delayed_work(qdev->workqueue,
3492 &qdev->mpi_port_cfg_work, 0);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003493 } else if (ndev->mtu == 9000 && new_mtu == 1500) {
3494 QPRINTK(qdev, IFUP, ERR, "Changing to normal MTU.\n");
3495 } else if ((ndev->mtu == 1500 && new_mtu == 1500) ||
3496 (ndev->mtu == 9000 && new_mtu == 9000)) {
3497 return 0;
3498 } else
3499 return -EINVAL;
3500 ndev->mtu = new_mtu;
3501 return 0;
3502}
3503
3504static struct net_device_stats *qlge_get_stats(struct net_device
3505 *ndev)
3506{
3507 struct ql_adapter *qdev = netdev_priv(ndev);
3508 return &qdev->stats;
3509}
3510
3511static void qlge_set_multicast_list(struct net_device *ndev)
3512{
3513 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
3514 struct dev_mc_list *mc_ptr;
Ron Mercercc288f52009-02-23 10:42:14 +00003515 int i, status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003516
Ron Mercercc288f52009-02-23 10:42:14 +00003517 status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
3518 if (status)
3519 return;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003520 spin_lock(&qdev->hw_lock);
3521 /*
3522 * Set or clear promiscuous mode if a
3523 * transition is taking place.
3524 */
3525 if (ndev->flags & IFF_PROMISC) {
3526 if (!test_bit(QL_PROMISCUOUS, &qdev->flags)) {
3527 if (ql_set_routing_reg
3528 (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 1)) {
3529 QPRINTK(qdev, HW, ERR,
3530 "Failed to set promiscous mode.\n");
3531 } else {
3532 set_bit(QL_PROMISCUOUS, &qdev->flags);
3533 }
3534 }
3535 } else {
3536 if (test_bit(QL_PROMISCUOUS, &qdev->flags)) {
3537 if (ql_set_routing_reg
3538 (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 0)) {
3539 QPRINTK(qdev, HW, ERR,
3540 "Failed to clear promiscous mode.\n");
3541 } else {
3542 clear_bit(QL_PROMISCUOUS, &qdev->flags);
3543 }
3544 }
3545 }
3546
3547 /*
3548 * Set or clear all multicast mode if a
3549 * transition is taking place.
3550 */
3551 if ((ndev->flags & IFF_ALLMULTI) ||
3552 (ndev->mc_count > MAX_MULTICAST_ENTRIES)) {
3553 if (!test_bit(QL_ALLMULTI, &qdev->flags)) {
3554 if (ql_set_routing_reg
3555 (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 1)) {
3556 QPRINTK(qdev, HW, ERR,
3557 "Failed to set all-multi mode.\n");
3558 } else {
3559 set_bit(QL_ALLMULTI, &qdev->flags);
3560 }
3561 }
3562 } else {
3563 if (test_bit(QL_ALLMULTI, &qdev->flags)) {
3564 if (ql_set_routing_reg
3565 (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 0)) {
3566 QPRINTK(qdev, HW, ERR,
3567 "Failed to clear all-multi mode.\n");
3568 } else {
3569 clear_bit(QL_ALLMULTI, &qdev->flags);
3570 }
3571 }
3572 }
3573
3574 if (ndev->mc_count) {
Ron Mercercc288f52009-02-23 10:42:14 +00003575 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
3576 if (status)
3577 goto exit;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003578 for (i = 0, mc_ptr = ndev->mc_list; mc_ptr;
3579 i++, mc_ptr = mc_ptr->next)
3580 if (ql_set_mac_addr_reg(qdev, (u8 *) mc_ptr->dmi_addr,
3581 MAC_ADDR_TYPE_MULTI_MAC, i)) {
3582 QPRINTK(qdev, HW, ERR,
3583 "Failed to loadmulticast address.\n");
Ron Mercercc288f52009-02-23 10:42:14 +00003584 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003585 goto exit;
3586 }
Ron Mercercc288f52009-02-23 10:42:14 +00003587 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003588 if (ql_set_routing_reg
3589 (qdev, RT_IDX_MCAST_MATCH_SLOT, RT_IDX_MCAST_MATCH, 1)) {
3590 QPRINTK(qdev, HW, ERR,
3591 "Failed to set multicast match mode.\n");
3592 } else {
3593 set_bit(QL_ALLMULTI, &qdev->flags);
3594 }
3595 }
3596exit:
3597 spin_unlock(&qdev->hw_lock);
Ron Mercer8587ea32009-02-23 10:42:15 +00003598 ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003599}
3600
3601static int qlge_set_mac_address(struct net_device *ndev, void *p)
3602{
3603 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
3604 struct sockaddr *addr = p;
Ron Mercercc288f52009-02-23 10:42:14 +00003605 int status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003606
3607 if (netif_running(ndev))
3608 return -EBUSY;
3609
3610 if (!is_valid_ether_addr(addr->sa_data))
3611 return -EADDRNOTAVAIL;
3612 memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
3613
Ron Mercercc288f52009-02-23 10:42:14 +00003614 status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
3615 if (status)
3616 return status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003617 spin_lock(&qdev->hw_lock);
Ron Mercercc288f52009-02-23 10:42:14 +00003618 status = ql_set_mac_addr_reg(qdev, (u8 *) ndev->dev_addr,
3619 MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003620 spin_unlock(&qdev->hw_lock);
Ron Mercercc288f52009-02-23 10:42:14 +00003621 if (status)
3622 QPRINTK(qdev, HW, ERR, "Failed to load MAC address.\n");
3623 ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
3624 return status;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003625}
3626
3627static void qlge_tx_timeout(struct net_device *ndev)
3628{
3629 struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
Ron Mercer6497b602009-02-12 16:37:13 -08003630 ql_queue_asic_error(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003631}
3632
3633static void ql_asic_reset_work(struct work_struct *work)
3634{
3635 struct ql_adapter *qdev =
3636 container_of(work, struct ql_adapter, asic_reset_work.work);
Ron Mercerdb988122009-03-09 10:59:17 +00003637 int status;
3638
3639 status = ql_adapter_down(qdev);
3640 if (status)
3641 goto error;
3642
3643 status = ql_adapter_up(qdev);
3644 if (status)
3645 goto error;
3646
3647 return;
3648error:
3649 QPRINTK(qdev, IFUP, ALERT,
3650 "Driver up/down cycle failed, closing device\n");
3651 rtnl_lock();
3652 set_bit(QL_ADAPTER_UP, &qdev->flags);
3653 dev_close(qdev->ndev);
3654 rtnl_unlock();
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003655}
3656
Ron Mercerb0c2aad2009-02-26 10:08:35 +00003657static struct nic_operations qla8012_nic_ops = {
3658 .get_flash = ql_get_8012_flash_params,
3659 .port_initialize = ql_8012_port_initialize,
3660};
3661
Ron Mercercdca8d02009-03-02 08:07:31 +00003662static struct nic_operations qla8000_nic_ops = {
3663 .get_flash = ql_get_8000_flash_params,
3664 .port_initialize = ql_8000_port_initialize,
3665};
3666
Ron Mercerb0c2aad2009-02-26 10:08:35 +00003667
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003668static void ql_get_board_info(struct ql_adapter *qdev)
3669{
3670 qdev->func =
3671 (ql_read32(qdev, STS) & STS_FUNC_ID_MASK) >> STS_FUNC_ID_SHIFT;
3672 if (qdev->func) {
3673 qdev->xg_sem_mask = SEM_XGMAC1_MASK;
3674 qdev->port_link_up = STS_PL1;
3675 qdev->port_init = STS_PI1;
3676 qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBI;
3677 qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBO;
3678 } else {
3679 qdev->xg_sem_mask = SEM_XGMAC0_MASK;
3680 qdev->port_link_up = STS_PL0;
3681 qdev->port_init = STS_PI0;
3682 qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBI;
3683 qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBO;
3684 }
3685 qdev->chip_rev_id = ql_read32(qdev, REV_ID);
Ron Mercerb0c2aad2009-02-26 10:08:35 +00003686 qdev->device_id = qdev->pdev->device;
3687 if (qdev->device_id == QLGE_DEVICE_ID_8012)
3688 qdev->nic_ops = &qla8012_nic_ops;
Ron Mercercdca8d02009-03-02 08:07:31 +00003689 else if (qdev->device_id == QLGE_DEVICE_ID_8000)
3690 qdev->nic_ops = &qla8000_nic_ops;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003691}
3692
3693static void ql_release_all(struct pci_dev *pdev)
3694{
3695 struct net_device *ndev = pci_get_drvdata(pdev);
3696 struct ql_adapter *qdev = netdev_priv(ndev);
3697
3698 if (qdev->workqueue) {
3699 destroy_workqueue(qdev->workqueue);
3700 qdev->workqueue = NULL;
3701 }
3702 if (qdev->q_workqueue) {
3703 destroy_workqueue(qdev->q_workqueue);
3704 qdev->q_workqueue = NULL;
3705 }
3706 if (qdev->reg_base)
Stephen Hemminger8668ae92008-11-21 17:29:50 -08003707 iounmap(qdev->reg_base);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003708 if (qdev->doorbell_area)
3709 iounmap(qdev->doorbell_area);
3710 pci_release_regions(pdev);
3711 pci_set_drvdata(pdev, NULL);
3712}
3713
3714static int __devinit ql_init_device(struct pci_dev *pdev,
3715 struct net_device *ndev, int cards_found)
3716{
3717 struct ql_adapter *qdev = netdev_priv(ndev);
3718 int pos, err = 0;
3719 u16 val16;
3720
3721 memset((void *)qdev, 0, sizeof(qdev));
3722 err = pci_enable_device(pdev);
3723 if (err) {
3724 dev_err(&pdev->dev, "PCI device enable failed.\n");
3725 return err;
3726 }
3727
3728 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3729 if (pos <= 0) {
3730 dev_err(&pdev->dev, PFX "Cannot find PCI Express capability, "
3731 "aborting.\n");
3732 goto err_out;
3733 } else {
3734 pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
3735 val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
3736 val16 |= (PCI_EXP_DEVCTL_CERE |
3737 PCI_EXP_DEVCTL_NFERE |
3738 PCI_EXP_DEVCTL_FERE | PCI_EXP_DEVCTL_URRE);
3739 pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
3740 }
3741
3742 err = pci_request_regions(pdev, DRV_NAME);
3743 if (err) {
3744 dev_err(&pdev->dev, "PCI region request failed.\n");
3745 goto err_out;
3746 }
3747
3748 pci_set_master(pdev);
Yang Hongyang6a355282009-04-06 19:01:13 -07003749 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003750 set_bit(QL_DMA64, &qdev->flags);
Yang Hongyang6a355282009-04-06 19:01:13 -07003751 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003752 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07003753 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003754 if (!err)
Yang Hongyang284901a2009-04-06 19:01:15 -07003755 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003756 }
3757
3758 if (err) {
3759 dev_err(&pdev->dev, "No usable DMA configuration.\n");
3760 goto err_out;
3761 }
3762
3763 pci_set_drvdata(pdev, ndev);
3764 qdev->reg_base =
3765 ioremap_nocache(pci_resource_start(pdev, 1),
3766 pci_resource_len(pdev, 1));
3767 if (!qdev->reg_base) {
3768 dev_err(&pdev->dev, "Register mapping failed.\n");
3769 err = -ENOMEM;
3770 goto err_out;
3771 }
3772
3773 qdev->doorbell_area_size = pci_resource_len(pdev, 3);
3774 qdev->doorbell_area =
3775 ioremap_nocache(pci_resource_start(pdev, 3),
3776 pci_resource_len(pdev, 3));
3777 if (!qdev->doorbell_area) {
3778 dev_err(&pdev->dev, "Doorbell register mapping failed.\n");
3779 err = -ENOMEM;
3780 goto err_out;
3781 }
3782
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003783 qdev->ndev = ndev;
3784 qdev->pdev = pdev;
Ron Mercerb0c2aad2009-02-26 10:08:35 +00003785 ql_get_board_info(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003786 qdev->msg_enable = netif_msg_init(debug, default_msg);
3787 spin_lock_init(&qdev->hw_lock);
3788 spin_lock_init(&qdev->stats_lock);
3789
3790 /* make sure the EEPROM is good */
Ron Mercerb0c2aad2009-02-26 10:08:35 +00003791 err = qdev->nic_ops->get_flash(qdev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003792 if (err) {
3793 dev_err(&pdev->dev, "Invalid FLASH.\n");
3794 goto err_out;
3795 }
3796
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003797 memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
3798
3799 /* Set up the default ring sizes. */
3800 qdev->tx_ring_size = NUM_TX_RING_ENTRIES;
3801 qdev->rx_ring_size = NUM_RX_RING_ENTRIES;
3802
3803 /* Set up the coalescing parameters. */
3804 qdev->rx_coalesce_usecs = DFLT_COALESCE_WAIT;
3805 qdev->tx_coalesce_usecs = DFLT_COALESCE_WAIT;
3806 qdev->rx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
3807 qdev->tx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
3808
3809 /*
3810 * Set up the operating parameters.
3811 */
3812 qdev->rx_csum = 1;
3813
3814 qdev->q_workqueue = create_workqueue(ndev->name);
3815 qdev->workqueue = create_singlethread_workqueue(ndev->name);
3816 INIT_DELAYED_WORK(&qdev->asic_reset_work, ql_asic_reset_work);
3817 INIT_DELAYED_WORK(&qdev->mpi_reset_work, ql_mpi_reset_work);
3818 INIT_DELAYED_WORK(&qdev->mpi_work, ql_mpi_work);
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +00003819 INIT_DELAYED_WORK(&qdev->mpi_port_cfg_work, ql_mpi_port_cfg_work);
Ron Mercer2ee1e272009-03-03 12:10:33 +00003820 INIT_DELAYED_WORK(&qdev->mpi_idc_work, ql_mpi_idc_work);
Ron Mercer125844e2009-02-26 10:08:34 +00003821 mutex_init(&qdev->mpi_mutex);
Ron Mercerbcc2cb3b2009-03-02 08:07:32 +00003822 init_completion(&qdev->ide_completion);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003823
3824 if (!cards_found) {
3825 dev_info(&pdev->dev, "%s\n", DRV_STRING);
3826 dev_info(&pdev->dev, "Driver name: %s, Version: %s.\n",
3827 DRV_NAME, DRV_VERSION);
3828 }
3829 return 0;
3830err_out:
3831 ql_release_all(pdev);
3832 pci_disable_device(pdev);
3833 return err;
3834}
3835
Stephen Hemminger25ed7842008-11-21 17:29:16 -08003836
3837static const struct net_device_ops qlge_netdev_ops = {
3838 .ndo_open = qlge_open,
3839 .ndo_stop = qlge_close,
3840 .ndo_start_xmit = qlge_send,
3841 .ndo_change_mtu = qlge_change_mtu,
3842 .ndo_get_stats = qlge_get_stats,
3843 .ndo_set_multicast_list = qlge_set_multicast_list,
3844 .ndo_set_mac_address = qlge_set_mac_address,
3845 .ndo_validate_addr = eth_validate_addr,
3846 .ndo_tx_timeout = qlge_tx_timeout,
3847 .ndo_vlan_rx_register = ql_vlan_rx_register,
3848 .ndo_vlan_rx_add_vid = ql_vlan_rx_add_vid,
3849 .ndo_vlan_rx_kill_vid = ql_vlan_rx_kill_vid,
3850};
3851
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003852static int __devinit qlge_probe(struct pci_dev *pdev,
3853 const struct pci_device_id *pci_entry)
3854{
3855 struct net_device *ndev = NULL;
3856 struct ql_adapter *qdev = NULL;
3857 static int cards_found = 0;
3858 int err = 0;
3859
Ron Mercer1e213302009-03-09 10:59:21 +00003860 ndev = alloc_etherdev_mq(sizeof(struct ql_adapter),
3861 min(MAX_CPUS, (int)num_online_cpus()));
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003862 if (!ndev)
3863 return -ENOMEM;
3864
3865 err = ql_init_device(pdev, ndev, cards_found);
3866 if (err < 0) {
3867 free_netdev(ndev);
3868 return err;
3869 }
3870
3871 qdev = netdev_priv(ndev);
3872 SET_NETDEV_DEV(ndev, &pdev->dev);
3873 ndev->features = (0
3874 | NETIF_F_IP_CSUM
3875 | NETIF_F_SG
3876 | NETIF_F_TSO
3877 | NETIF_F_TSO6
3878 | NETIF_F_TSO_ECN
3879 | NETIF_F_HW_VLAN_TX
3880 | NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_FILTER);
Ron Mercer22bdd4f2009-03-09 10:59:20 +00003881 ndev->features |= NETIF_F_GRO;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003882
3883 if (test_bit(QL_DMA64, &qdev->flags))
3884 ndev->features |= NETIF_F_HIGHDMA;
3885
3886 /*
3887 * Set up net_device structure.
3888 */
3889 ndev->tx_queue_len = qdev->tx_ring_size;
3890 ndev->irq = pdev->irq;
Stephen Hemminger25ed7842008-11-21 17:29:16 -08003891
3892 ndev->netdev_ops = &qlge_netdev_ops;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003893 SET_ETHTOOL_OPS(ndev, &qlge_ethtool_ops);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003894 ndev->watchdog_timeo = 10 * HZ;
Stephen Hemminger25ed7842008-11-21 17:29:16 -08003895
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003896 err = register_netdev(ndev);
3897 if (err) {
3898 dev_err(&pdev->dev, "net device registration failed.\n");
3899 ql_release_all(pdev);
3900 pci_disable_device(pdev);
3901 return err;
3902 }
3903 netif_carrier_off(ndev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003904 ql_display_dev_info(ndev);
3905 cards_found++;
3906 return 0;
3907}
3908
3909static void __devexit qlge_remove(struct pci_dev *pdev)
3910{
3911 struct net_device *ndev = pci_get_drvdata(pdev);
3912 unregister_netdev(ndev);
3913 ql_release_all(pdev);
3914 pci_disable_device(pdev);
3915 free_netdev(ndev);
3916}
3917
3918/*
3919 * This callback is called by the PCI subsystem whenever
3920 * a PCI bus error is detected.
3921 */
3922static pci_ers_result_t qlge_io_error_detected(struct pci_dev *pdev,
3923 enum pci_channel_state state)
3924{
3925 struct net_device *ndev = pci_get_drvdata(pdev);
3926 struct ql_adapter *qdev = netdev_priv(ndev);
3927
3928 if (netif_running(ndev))
3929 ql_adapter_down(qdev);
3930
3931 pci_disable_device(pdev);
3932
3933 /* Request a slot reset. */
3934 return PCI_ERS_RESULT_NEED_RESET;
3935}
3936
3937/*
3938 * This callback is called after the PCI buss has been reset.
3939 * Basically, this tries to restart the card from scratch.
3940 * This is a shortened version of the device probe/discovery code,
3941 * it resembles the first-half of the () routine.
3942 */
3943static pci_ers_result_t qlge_io_slot_reset(struct pci_dev *pdev)
3944{
3945 struct net_device *ndev = pci_get_drvdata(pdev);
3946 struct ql_adapter *qdev = netdev_priv(ndev);
3947
3948 if (pci_enable_device(pdev)) {
3949 QPRINTK(qdev, IFUP, ERR,
3950 "Cannot re-enable PCI device after reset.\n");
3951 return PCI_ERS_RESULT_DISCONNECT;
3952 }
3953
3954 pci_set_master(pdev);
3955
3956 netif_carrier_off(ndev);
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003957 ql_adapter_reset(qdev);
3958
3959 /* Make sure the EEPROM is good */
3960 memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
3961
3962 if (!is_valid_ether_addr(ndev->perm_addr)) {
3963 QPRINTK(qdev, IFUP, ERR, "After reset, invalid MAC address.\n");
3964 return PCI_ERS_RESULT_DISCONNECT;
3965 }
3966
3967 return PCI_ERS_RESULT_RECOVERED;
3968}
3969
3970static void qlge_io_resume(struct pci_dev *pdev)
3971{
3972 struct net_device *ndev = pci_get_drvdata(pdev);
3973 struct ql_adapter *qdev = netdev_priv(ndev);
3974
3975 pci_set_master(pdev);
3976
3977 if (netif_running(ndev)) {
3978 if (ql_adapter_up(qdev)) {
3979 QPRINTK(qdev, IFUP, ERR,
3980 "Device initialization failed after reset.\n");
3981 return;
3982 }
3983 }
3984
3985 netif_device_attach(ndev);
3986}
3987
3988static struct pci_error_handlers qlge_err_handler = {
3989 .error_detected = qlge_io_error_detected,
3990 .slot_reset = qlge_io_slot_reset,
3991 .resume = qlge_io_resume,
3992};
3993
3994static int qlge_suspend(struct pci_dev *pdev, pm_message_t state)
3995{
3996 struct net_device *ndev = pci_get_drvdata(pdev);
3997 struct ql_adapter *qdev = netdev_priv(ndev);
Ron Mercer6b318cb2009-03-09 10:59:26 +00003998 int err;
Ron Mercerc4e84bd2008-09-18 11:56:28 -04003999
4000 netif_device_detach(ndev);
4001
4002 if (netif_running(ndev)) {
4003 err = ql_adapter_down(qdev);
4004 if (!err)
4005 return err;
4006 }
4007
4008 err = pci_save_state(pdev);
4009 if (err)
4010 return err;
4011
4012 pci_disable_device(pdev);
4013
4014 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4015
4016 return 0;
4017}
4018
David S. Miller04da2cf2008-09-19 16:14:24 -07004019#ifdef CONFIG_PM
Ron Mercerc4e84bd2008-09-18 11:56:28 -04004020static int qlge_resume(struct pci_dev *pdev)
4021{
4022 struct net_device *ndev = pci_get_drvdata(pdev);
4023 struct ql_adapter *qdev = netdev_priv(ndev);
4024 int err;
4025
4026 pci_set_power_state(pdev, PCI_D0);
4027 pci_restore_state(pdev);
4028 err = pci_enable_device(pdev);
4029 if (err) {
4030 QPRINTK(qdev, IFUP, ERR, "Cannot enable PCI device from suspend\n");
4031 return err;
4032 }
4033 pci_set_master(pdev);
4034
4035 pci_enable_wake(pdev, PCI_D3hot, 0);
4036 pci_enable_wake(pdev, PCI_D3cold, 0);
4037
4038 if (netif_running(ndev)) {
4039 err = ql_adapter_up(qdev);
4040 if (err)
4041 return err;
4042 }
4043
4044 netif_device_attach(ndev);
4045
4046 return 0;
4047}
David S. Miller04da2cf2008-09-19 16:14:24 -07004048#endif /* CONFIG_PM */
Ron Mercerc4e84bd2008-09-18 11:56:28 -04004049
4050static void qlge_shutdown(struct pci_dev *pdev)
4051{
4052 qlge_suspend(pdev, PMSG_SUSPEND);
4053}
4054
4055static struct pci_driver qlge_driver = {
4056 .name = DRV_NAME,
4057 .id_table = qlge_pci_tbl,
4058 .probe = qlge_probe,
4059 .remove = __devexit_p(qlge_remove),
4060#ifdef CONFIG_PM
4061 .suspend = qlge_suspend,
4062 .resume = qlge_resume,
4063#endif
4064 .shutdown = qlge_shutdown,
4065 .err_handler = &qlge_err_handler
4066};
4067
4068static int __init qlge_init_module(void)
4069{
4070 return pci_register_driver(&qlge_driver);
4071}
4072
4073static void __exit qlge_exit(void)
4074{
4075 pci_unregister_driver(&qlge_driver);
4076}
4077
4078module_init(qlge_init_module);
4079module_exit(qlge_exit);