blob: ef0958d3e5c6e1b6dda7a9586099b1ebc3da739a [file] [log] [blame]
Ben Dooksa21765a2007-02-11 18:31:01 +01001/* linux/arch/arm/mach-s3c2412/s3c2412.c
Ben Dooks68d9ab32006-06-24 21:21:27 +01002 *
3 * Copyright (c) 2006 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * http://armlinux.simtec.co.uk/.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
Ben Dooks68d9ab32006-06-24 21:21:27 +010011*/
12
13#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/interrupt.h>
16#include <linux/list.h>
17#include <linux/timer.h>
18#include <linux/init.h>
Ben Dookse4253822008-10-21 14:06:38 +010019#include <linux/clk.h>
Ben Dookseca8c242007-05-28 18:19:16 +010020#include <linux/delay.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010021#include <linux/sysdev.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020022#include <linux/syscore_ops.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010023#include <linux/serial_core.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010024#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010025#include <linux/io.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010026
27#include <asm/mach/arch.h>
28#include <asm/mach/map.h>
29#include <asm/mach/irq.h>
30
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/hardware.h>
Ben Dooksc84cbb22006-09-14 13:29:15 +010032#include <asm/proc-fns.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010033#include <asm/irq.h>
34
Russell Kinga09e64f2008-08-05 16:14:15 +010035#include <mach/reset.h>
36#include <mach/idle.h>
Ben Dooksc84cbb22006-09-14 13:29:15 +010037
Ben Dookse4253822008-10-21 14:06:38 +010038#include <plat/cpu-freq.h>
39
Russell Kinga09e64f2008-08-05 16:14:15 +010040#include <mach/regs-clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010041#include <plat/regs-serial.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010042#include <mach/regs-power.h>
43#include <mach/regs-gpio.h>
44#include <mach/regs-gpioj.h>
45#include <mach/regs-dsc.h>
Ben Dooks13622702008-10-30 10:14:38 +000046#include <plat/regs-spi.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010047#include <mach/regs-s3c2412.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010048
Ben Dooksd5120ae2008-10-07 23:09:51 +010049#include <plat/s3c2412.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010050#include <plat/cpu.h>
51#include <plat/devs.h>
Ben Dooksd5120ae2008-10-07 23:09:51 +010052#include <plat/clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010053#include <plat/pm.h>
Ben Dookse24b8642008-10-21 14:06:34 +010054#include <plat/pll.h>
Atul Dahiyaef3f2dd2010-10-18 19:56:45 +090055#include <plat/nand-core.h>
Ben Dooks68d9ab32006-06-24 21:21:27 +010056
57#ifndef CONFIG_CPU_S3C2412_ONLY
58void __iomem *s3c24xx_va_gpio2 = S3C24XX_VA_GPIO;
Ben Dooks50dedf12006-09-18 10:19:06 +010059
60static inline void s3c2412_init_gpio2(void)
61{
62 s3c24xx_va_gpio2 = S3C24XX_VA_GPIO + 0x10;
63}
64#else
65#define s3c2412_init_gpio2() do { } while(0)
Ben Dooks68d9ab32006-06-24 21:21:27 +010066#endif
67
68/* Initial IO mappings */
69
70static struct map_desc s3c2412_iodesc[] __initdata = {
71 IODESC_ENT(CLKPWR),
Ben Dooks68d9ab32006-06-24 21:21:27 +010072 IODESC_ENT(TIMER),
Ben Dooks68d9ab32006-06-24 21:21:27 +010073 IODESC_ENT(WATCHDOG),
Ben Dooks25400032009-07-30 23:23:36 +010074 {
75 .virtual = (unsigned long)S3C2412_VA_SSMC,
76 .pfn = __phys_to_pfn(S3C2412_PA_SSMC),
77 .length = SZ_1M,
78 .type = MT_DEVICE,
79 },
80 {
81 .virtual = (unsigned long)S3C2412_VA_EBI,
82 .pfn = __phys_to_pfn(S3C2412_PA_EBI),
83 .length = SZ_1M,
84 .type = MT_DEVICE,
85 },
Ben Dooks68d9ab32006-06-24 21:21:27 +010086};
87
88/* uart registration process */
89
90void __init s3c2412_init_uarts(struct s3c2410_uartcfg *cfg, int no)
91{
92 s3c24xx_init_uartdevs("s3c2412-uart", s3c2410_uart_resources, cfg, no);
93
94 /* rename devices that are s3c2412/s3c2413 specific */
95 s3c_device_sdi.name = "s3c2412-sdi";
Ben Dooks72d70d02006-09-20 20:46:09 +010096 s3c_device_lcd.name = "s3c2412-lcd";
Atul Dahiyaef3f2dd2010-10-18 19:56:45 +090097 s3c_nand_setname("s3c2412-nand");
Sandeep Sanjay Patile9033822007-05-16 10:51:45 +010098
Ben Dooksf3fb5a52007-10-04 21:41:20 +010099 /* alter IRQ of SDI controller */
100
101 s3c_device_sdi.resource[1].start = IRQ_S3C2412_SDI;
102 s3c_device_sdi.resource[1].end = IRQ_S3C2412_SDI;
103
Sandeep Sanjay Patile9033822007-05-16 10:51:45 +0100104 /* spi channel related changes, s3c2412/13 specific */
105 s3c_device_spi0.name = "s3c2412-spi";
106 s3c_device_spi0.resource[0].end = S3C24XX_PA_SPI + 0x24;
107 s3c_device_spi1.name = "s3c2412-spi";
108 s3c_device_spi1.resource[0].start = S3C24XX_PA_SPI + S3C2412_SPI1;
109 s3c_device_spi1.resource[0].end = S3C24XX_PA_SPI + S3C2412_SPI1 + 0x24;
110
Ben Dooks68d9ab32006-06-24 21:21:27 +0100111}
112
Ben Dooksc84cbb22006-09-14 13:29:15 +0100113/* s3c2412_idle
114 *
115 * use the standard idle call by ensuring the idle mode
116 * in power config, then issuing the idle co-processor
117 * instruction
118*/
119
120static void s3c2412_idle(void)
121{
122 unsigned long tmp;
123
124 /* ensure our idle mode is to go to idle */
125
126 tmp = __raw_readl(S3C2412_PWRCFG);
127 tmp &= ~S3C2412_PWRCFG_STANDBYWFI_MASK;
128 tmp |= S3C2412_PWRCFG_STANDBYWFI_IDLE;
129 __raw_writel(tmp, S3C2412_PWRCFG);
130
131 cpu_do_idle();
132}
133
Ben Dookseca8c242007-05-28 18:19:16 +0100134static void s3c2412_hard_reset(void)
135{
136 /* errata "Watch-dog/Software Reset Problem" specifies that
137 * this reset must be done with the SYSCLK sourced from
138 * EXTCLK instead of FOUT to avoid a glitch in the reset
139 * mechanism.
140 *
141 * See the watchdog section of the S3C2412 manual for more
142 * information on this fix.
143 */
144
145 __raw_writel(0x00, S3C2412_CLKSRC);
146 __raw_writel(S3C2412_SWRST_RESET, S3C2412_SWRST);
147
148 mdelay(1);
149}
150
Ben Dooks68d9ab32006-06-24 21:21:27 +0100151/* s3c2412_map_io
152 *
153 * register the standard cpu IO areas, and any passed in from the
154 * machine specific initialisation.
155*/
156
Ben Dooks74b265d2008-10-21 14:06:31 +0100157void __init s3c2412_map_io(void)
Ben Dooks68d9ab32006-06-24 21:21:27 +0100158{
159 /* move base of IO */
160
Ben Dooks50dedf12006-09-18 10:19:06 +0100161 s3c2412_init_gpio2();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100162
Ben Dooksc84cbb22006-09-14 13:29:15 +0100163 /* set our idle function */
164
165 s3c24xx_idle = s3c2412_idle;
166
Ben Dookseca8c242007-05-28 18:19:16 +0100167 /* set custom reset hook */
168
169 s3c24xx_reset_hook = s3c2412_hard_reset;
170
Ben Dooks68d9ab32006-06-24 21:21:27 +0100171 /* register our io-tables */
172
173 iotable_init(s3c2412_iodesc, ARRAY_SIZE(s3c2412_iodesc));
Ben Dooks68d9ab32006-06-24 21:21:27 +0100174}
175
Ben Dookse4253822008-10-21 14:06:38 +0100176void __init_or_cpufreq s3c2412_setup_clocks(void)
Ben Dooks68d9ab32006-06-24 21:21:27 +0100177{
Ben Dookse4253822008-10-21 14:06:38 +0100178 struct clk *xtal_clk;
Ben Dooks68d9ab32006-06-24 21:21:27 +0100179 unsigned long tmp;
Ben Dookse4253822008-10-21 14:06:38 +0100180 unsigned long xtal;
Ben Dooks68d9ab32006-06-24 21:21:27 +0100181 unsigned long fclk;
182 unsigned long hclk;
183 unsigned long pclk;
184
Ben Dookse4253822008-10-21 14:06:38 +0100185 xtal_clk = clk_get(NULL, "xtal");
186 xtal = clk_get_rate(xtal_clk);
187 clk_put(xtal_clk);
188
Ben Dooks68d9ab32006-06-24 21:21:27 +0100189 /* now we've got our machine bits initialised, work out what
190 * clocks we've got */
191
Ben Dookse4253822008-10-21 14:06:38 +0100192 fclk = s3c24xx_get_pll(__raw_readl(S3C2410_MPLLCON), xtal * 2);
Ben Dooks68d9ab32006-06-24 21:21:27 +0100193
Ben Dookscca851d2008-01-28 13:01:30 +0100194 clk_mpll.rate = fclk;
195
Ben Dooks68d9ab32006-06-24 21:21:27 +0100196 tmp = __raw_readl(S3C2410_CLKDIVN);
197
198 /* work out clock scalings */
199
200 hclk = fclk / ((tmp & S3C2412_CLKDIVN_HDIVN_MASK) + 1);
Ben Dooks1017be82008-04-16 00:08:36 +0100201 hclk /= ((tmp & S3C2412_CLKDIVN_ARMDIVN) ? 2 : 1);
Ben Dooks68d9ab32006-06-24 21:21:27 +0100202 pclk = hclk / ((tmp & S3C2412_CLKDIVN_PDIVN) ? 2 : 1);
203
204 /* print brieft summary of clocks, etc */
205
206 printk("S3C2412: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n",
207 print_mhz(fclk), print_mhz(hclk), print_mhz(pclk));
208
Ben Dookse4253822008-10-21 14:06:38 +0100209 s3c24xx_setup_clocks(fclk, hclk, pclk);
210}
211
212void __init s3c2412_init_clocks(int xtal)
213{
Ben Dooks68d9ab32006-06-24 21:21:27 +0100214 /* initialise the clocks here, to allow other things like the
215 * console to use them
216 */
217
Ben Dookse4253822008-10-21 14:06:38 +0100218 s3c24xx_register_baseclocks(xtal);
219 s3c2412_setup_clocks();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100220 s3c2412_baseclk_add();
221}
222
223/* need to register class before we actually register the device, and
224 * we also need to ensure that it has been initialised before any of the
225 * drivers even try to use it (even if not on an s3c2412 based system)
226 * as a driver which may support both 2410 and 2440 may try and use it.
227*/
228
Ben Dooks68d9ab32006-06-24 21:21:27 +0100229struct sysdev_class s3c2412_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +0100230 .name = "s3c2412-core",
Ben Dooks68d9ab32006-06-24 21:21:27 +0100231};
232
233static int __init s3c2412_core_init(void)
234{
235 return sysdev_class_register(&s3c2412_sysclass);
236}
237
238core_initcall(s3c2412_core_init);
239
240static struct sys_device s3c2412_sysdev = {
241 .cls = &s3c2412_sysclass,
242};
243
244int __init s3c2412_init(void)
245{
246 printk("S3C2412: Initialising architecture\n");
247
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200248 register_syscore_ops(&s3c2412_pm_syscore_ops);
249 register_syscore_ops(&s3c24xx_irq_syscore_ops);
250
Ben Dooks68d9ab32006-06-24 21:21:27 +0100251 return sysdev_register(&s3c2412_sysdev);
252}